xref: /OK3568_Linux_fs/kernel/drivers/pwm/pwm-sun4i.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Allwinner sun4i Pulse Width Modulation Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Alexandre Belloni <alexandre.belloni@free-electrons.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Limitations:
8*4882a593Smuzhiyun  * - When outputing the source clock directly, the PWM logic will be bypassed
9*4882a593Smuzhiyun  *   and the currently running period is not guaranteed to be completed
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/jiffies.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pwm.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/spinlock.h>
26*4882a593Smuzhiyun #include <linux/time.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define PWM_CTRL_REG		0x0
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define PWM_CH_PRD_BASE		0x4
31*4882a593Smuzhiyun #define PWM_CH_PRD_OFFSET	0x4
32*4882a593Smuzhiyun #define PWM_CH_PRD(ch)		(PWM_CH_PRD_BASE + PWM_CH_PRD_OFFSET * (ch))
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PWMCH_OFFSET		15
35*4882a593Smuzhiyun #define PWM_PRESCAL_MASK	GENMASK(3, 0)
36*4882a593Smuzhiyun #define PWM_PRESCAL_OFF		0
37*4882a593Smuzhiyun #define PWM_EN			BIT(4)
38*4882a593Smuzhiyun #define PWM_ACT_STATE		BIT(5)
39*4882a593Smuzhiyun #define PWM_CLK_GATING		BIT(6)
40*4882a593Smuzhiyun #define PWM_MODE		BIT(7)
41*4882a593Smuzhiyun #define PWM_PULSE		BIT(8)
42*4882a593Smuzhiyun #define PWM_BYPASS		BIT(9)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define PWM_RDY_BASE		28
45*4882a593Smuzhiyun #define PWM_RDY_OFFSET		1
46*4882a593Smuzhiyun #define PWM_RDY(ch)		BIT(PWM_RDY_BASE + PWM_RDY_OFFSET * (ch))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define PWM_PRD(prd)		(((prd) - 1) << 16)
49*4882a593Smuzhiyun #define PWM_PRD_MASK		GENMASK(15, 0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PWM_DTY_MASK		GENMASK(15, 0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define PWM_REG_PRD(reg)	((((reg) >> 16) & PWM_PRD_MASK) + 1)
54*4882a593Smuzhiyun #define PWM_REG_DTY(reg)	((reg) & PWM_DTY_MASK)
55*4882a593Smuzhiyun #define PWM_REG_PRESCAL(reg, chan)	(((reg) >> ((chan) * PWMCH_OFFSET)) & PWM_PRESCAL_MASK)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define BIT_CH(bit, chan)	((bit) << ((chan) * PWMCH_OFFSET))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static const u32 prescaler_table[] = {
60*4882a593Smuzhiyun 	120,
61*4882a593Smuzhiyun 	180,
62*4882a593Smuzhiyun 	240,
63*4882a593Smuzhiyun 	360,
64*4882a593Smuzhiyun 	480,
65*4882a593Smuzhiyun 	0,
66*4882a593Smuzhiyun 	0,
67*4882a593Smuzhiyun 	0,
68*4882a593Smuzhiyun 	12000,
69*4882a593Smuzhiyun 	24000,
70*4882a593Smuzhiyun 	36000,
71*4882a593Smuzhiyun 	48000,
72*4882a593Smuzhiyun 	72000,
73*4882a593Smuzhiyun 	0,
74*4882a593Smuzhiyun 	0,
75*4882a593Smuzhiyun 	0, /* Actually 1 but tested separately */
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct sun4i_pwm_data {
79*4882a593Smuzhiyun 	bool has_prescaler_bypass;
80*4882a593Smuzhiyun 	bool has_direct_mod_clk_output;
81*4882a593Smuzhiyun 	unsigned int npwm;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct sun4i_pwm_chip {
85*4882a593Smuzhiyun 	struct pwm_chip chip;
86*4882a593Smuzhiyun 	struct clk *bus_clk;
87*4882a593Smuzhiyun 	struct clk *clk;
88*4882a593Smuzhiyun 	struct reset_control *rst;
89*4882a593Smuzhiyun 	void __iomem *base;
90*4882a593Smuzhiyun 	spinlock_t ctrl_lock;
91*4882a593Smuzhiyun 	const struct sun4i_pwm_data *data;
92*4882a593Smuzhiyun 	unsigned long next_period[2];
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
to_sun4i_pwm_chip(struct pwm_chip * chip)95*4882a593Smuzhiyun static inline struct sun4i_pwm_chip *to_sun4i_pwm_chip(struct pwm_chip *chip)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	return container_of(chip, struct sun4i_pwm_chip, chip);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
sun4i_pwm_readl(struct sun4i_pwm_chip * chip,unsigned long offset)100*4882a593Smuzhiyun static inline u32 sun4i_pwm_readl(struct sun4i_pwm_chip *chip,
101*4882a593Smuzhiyun 				  unsigned long offset)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	return readl(chip->base + offset);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
sun4i_pwm_writel(struct sun4i_pwm_chip * chip,u32 val,unsigned long offset)106*4882a593Smuzhiyun static inline void sun4i_pwm_writel(struct sun4i_pwm_chip *chip,
107*4882a593Smuzhiyun 				    u32 val, unsigned long offset)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	writel(val, chip->base + offset);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
sun4i_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)112*4882a593Smuzhiyun static void sun4i_pwm_get_state(struct pwm_chip *chip,
113*4882a593Smuzhiyun 				struct pwm_device *pwm,
114*4882a593Smuzhiyun 				struct pwm_state *state)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
117*4882a593Smuzhiyun 	u64 clk_rate, tmp;
118*4882a593Smuzhiyun 	u32 val;
119*4882a593Smuzhiyun 	unsigned int prescaler;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	clk_rate = clk_get_rate(sun4i_pwm->clk);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	val = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/*
126*4882a593Smuzhiyun 	 * PWM chapter in H6 manual has a diagram which explains that if bypass
127*4882a593Smuzhiyun 	 * bit is set, no other setting has any meaning. Even more, experiment
128*4882a593Smuzhiyun 	 * proved that also enable bit is ignored in this case.
129*4882a593Smuzhiyun 	 */
130*4882a593Smuzhiyun 	if ((val & BIT_CH(PWM_BYPASS, pwm->hwpwm)) &&
131*4882a593Smuzhiyun 	    sun4i_pwm->data->has_direct_mod_clk_output) {
132*4882a593Smuzhiyun 		state->period = DIV_ROUND_UP_ULL(NSEC_PER_SEC, clk_rate);
133*4882a593Smuzhiyun 		state->duty_cycle = DIV_ROUND_UP_ULL(state->period, 2);
134*4882a593Smuzhiyun 		state->polarity = PWM_POLARITY_NORMAL;
135*4882a593Smuzhiyun 		state->enabled = true;
136*4882a593Smuzhiyun 		return;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if ((PWM_REG_PRESCAL(val, pwm->hwpwm) == PWM_PRESCAL_MASK) &&
140*4882a593Smuzhiyun 	    sun4i_pwm->data->has_prescaler_bypass)
141*4882a593Smuzhiyun 		prescaler = 1;
142*4882a593Smuzhiyun 	else
143*4882a593Smuzhiyun 		prescaler = prescaler_table[PWM_REG_PRESCAL(val, pwm->hwpwm)];
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (prescaler == 0)
146*4882a593Smuzhiyun 		return;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	if (val & BIT_CH(PWM_ACT_STATE, pwm->hwpwm))
149*4882a593Smuzhiyun 		state->polarity = PWM_POLARITY_NORMAL;
150*4882a593Smuzhiyun 	else
151*4882a593Smuzhiyun 		state->polarity = PWM_POLARITY_INVERSED;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if ((val & BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm)) ==
154*4882a593Smuzhiyun 	    BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm))
155*4882a593Smuzhiyun 		state->enabled = true;
156*4882a593Smuzhiyun 	else
157*4882a593Smuzhiyun 		state->enabled = false;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = sun4i_pwm_readl(sun4i_pwm, PWM_CH_PRD(pwm->hwpwm));
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	tmp = (u64)prescaler * NSEC_PER_SEC * PWM_REG_DTY(val);
162*4882a593Smuzhiyun 	state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	tmp = (u64)prescaler * NSEC_PER_SEC * PWM_REG_PRD(val);
165*4882a593Smuzhiyun 	state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
sun4i_pwm_calculate(struct sun4i_pwm_chip * sun4i_pwm,const struct pwm_state * state,u32 * dty,u32 * prd,unsigned int * prsclr,bool * bypass)168*4882a593Smuzhiyun static int sun4i_pwm_calculate(struct sun4i_pwm_chip *sun4i_pwm,
169*4882a593Smuzhiyun 			       const struct pwm_state *state,
170*4882a593Smuzhiyun 			       u32 *dty, u32 *prd, unsigned int *prsclr,
171*4882a593Smuzhiyun 			       bool *bypass)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u64 clk_rate, div = 0;
174*4882a593Smuzhiyun 	unsigned int prescaler = 0;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	clk_rate = clk_get_rate(sun4i_pwm->clk);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	*bypass = sun4i_pwm->data->has_direct_mod_clk_output &&
179*4882a593Smuzhiyun 		  state->enabled &&
180*4882a593Smuzhiyun 		  (state->period * clk_rate >= NSEC_PER_SEC) &&
181*4882a593Smuzhiyun 		  (state->period * clk_rate < 2 * NSEC_PER_SEC) &&
182*4882a593Smuzhiyun 		  (state->duty_cycle * clk_rate * 2 >= NSEC_PER_SEC);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* Skip calculation of other parameters if we bypass them */
185*4882a593Smuzhiyun 	if (*bypass)
186*4882a593Smuzhiyun 		return 0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (sun4i_pwm->data->has_prescaler_bypass) {
189*4882a593Smuzhiyun 		/* First, test without any prescaler when available */
190*4882a593Smuzhiyun 		prescaler = PWM_PRESCAL_MASK;
191*4882a593Smuzhiyun 		/*
192*4882a593Smuzhiyun 		 * When not using any prescaler, the clock period in nanoseconds
193*4882a593Smuzhiyun 		 * is not an integer so round it half up instead of
194*4882a593Smuzhiyun 		 * truncating to get less surprising values.
195*4882a593Smuzhiyun 		 */
196*4882a593Smuzhiyun 		div = clk_rate * state->period + NSEC_PER_SEC / 2;
197*4882a593Smuzhiyun 		do_div(div, NSEC_PER_SEC);
198*4882a593Smuzhiyun 		if (div - 1 > PWM_PRD_MASK)
199*4882a593Smuzhiyun 			prescaler = 0;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (prescaler == 0) {
203*4882a593Smuzhiyun 		/* Go up from the first divider */
204*4882a593Smuzhiyun 		for (prescaler = 0; prescaler < PWM_PRESCAL_MASK; prescaler++) {
205*4882a593Smuzhiyun 			unsigned int pval = prescaler_table[prescaler];
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 			if (!pval)
208*4882a593Smuzhiyun 				continue;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 			div = clk_rate;
211*4882a593Smuzhiyun 			do_div(div, pval);
212*4882a593Smuzhiyun 			div = div * state->period;
213*4882a593Smuzhiyun 			do_div(div, NSEC_PER_SEC);
214*4882a593Smuzhiyun 			if (div - 1 <= PWM_PRD_MASK)
215*4882a593Smuzhiyun 				break;
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		if (div - 1 > PWM_PRD_MASK)
219*4882a593Smuzhiyun 			return -EINVAL;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	*prd = div;
223*4882a593Smuzhiyun 	div *= state->duty_cycle;
224*4882a593Smuzhiyun 	do_div(div, state->period);
225*4882a593Smuzhiyun 	*dty = div;
226*4882a593Smuzhiyun 	*prsclr = prescaler;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
sun4i_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)231*4882a593Smuzhiyun static int sun4i_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
232*4882a593Smuzhiyun 			   const struct pwm_state *state)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct sun4i_pwm_chip *sun4i_pwm = to_sun4i_pwm_chip(chip);
235*4882a593Smuzhiyun 	struct pwm_state cstate;
236*4882a593Smuzhiyun 	u32 ctrl, duty = 0, period = 0, val;
237*4882a593Smuzhiyun 	int ret;
238*4882a593Smuzhiyun 	unsigned int delay_us, prescaler = 0;
239*4882a593Smuzhiyun 	unsigned long now;
240*4882a593Smuzhiyun 	bool bypass;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	pwm_get_state(pwm, &cstate);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (!cstate.enabled) {
245*4882a593Smuzhiyun 		ret = clk_prepare_enable(sun4i_pwm->clk);
246*4882a593Smuzhiyun 		if (ret) {
247*4882a593Smuzhiyun 			dev_err(chip->dev, "failed to enable PWM clock\n");
248*4882a593Smuzhiyun 			return ret;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	ret = sun4i_pwm_calculate(sun4i_pwm, state, &duty, &period, &prescaler,
253*4882a593Smuzhiyun 				  &bypass);
254*4882a593Smuzhiyun 	if (ret) {
255*4882a593Smuzhiyun 		dev_err(chip->dev, "period exceeds the maximum value\n");
256*4882a593Smuzhiyun 		if (!cstate.enabled)
257*4882a593Smuzhiyun 			clk_disable_unprepare(sun4i_pwm->clk);
258*4882a593Smuzhiyun 		return ret;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	spin_lock(&sun4i_pwm->ctrl_lock);
262*4882a593Smuzhiyun 	ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (sun4i_pwm->data->has_direct_mod_clk_output) {
265*4882a593Smuzhiyun 		if (bypass) {
266*4882a593Smuzhiyun 			ctrl |= BIT_CH(PWM_BYPASS, pwm->hwpwm);
267*4882a593Smuzhiyun 			/* We can skip other parameter */
268*4882a593Smuzhiyun 			sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
269*4882a593Smuzhiyun 			spin_unlock(&sun4i_pwm->ctrl_lock);
270*4882a593Smuzhiyun 			return 0;
271*4882a593Smuzhiyun 		}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		ctrl &= ~BIT_CH(PWM_BYPASS, pwm->hwpwm);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (PWM_REG_PRESCAL(ctrl, pwm->hwpwm) != prescaler) {
277*4882a593Smuzhiyun 		/* Prescaler changed, the clock has to be gated */
278*4882a593Smuzhiyun 		ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
279*4882a593Smuzhiyun 		sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		ctrl &= ~BIT_CH(PWM_PRESCAL_MASK, pwm->hwpwm);
282*4882a593Smuzhiyun 		ctrl |= BIT_CH(prescaler, pwm->hwpwm);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	val = (duty & PWM_DTY_MASK) | PWM_PRD(period);
286*4882a593Smuzhiyun 	sun4i_pwm_writel(sun4i_pwm, val, PWM_CH_PRD(pwm->hwpwm));
287*4882a593Smuzhiyun 	sun4i_pwm->next_period[pwm->hwpwm] = jiffies +
288*4882a593Smuzhiyun 		nsecs_to_jiffies(cstate.period + 1000);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (state->polarity != PWM_POLARITY_NORMAL)
291*4882a593Smuzhiyun 		ctrl &= ~BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
292*4882a593Smuzhiyun 	else
293*4882a593Smuzhiyun 		ctrl |= BIT_CH(PWM_ACT_STATE, pwm->hwpwm);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	ctrl |= BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (state->enabled)
298*4882a593Smuzhiyun 		ctrl |= BIT_CH(PWM_EN, pwm->hwpwm);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	spin_unlock(&sun4i_pwm->ctrl_lock);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (state->enabled)
305*4882a593Smuzhiyun 		return 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* We need a full period to elapse before disabling the channel. */
308*4882a593Smuzhiyun 	now = jiffies;
309*4882a593Smuzhiyun 	if (time_before(now, sun4i_pwm->next_period[pwm->hwpwm])) {
310*4882a593Smuzhiyun 		delay_us = jiffies_to_usecs(sun4i_pwm->next_period[pwm->hwpwm] -
311*4882a593Smuzhiyun 					   now);
312*4882a593Smuzhiyun 		if ((delay_us / 500) > MAX_UDELAY_MS)
313*4882a593Smuzhiyun 			msleep(delay_us / 1000 + 1);
314*4882a593Smuzhiyun 		else
315*4882a593Smuzhiyun 			usleep_range(delay_us, delay_us * 2);
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	spin_lock(&sun4i_pwm->ctrl_lock);
319*4882a593Smuzhiyun 	ctrl = sun4i_pwm_readl(sun4i_pwm, PWM_CTRL_REG);
320*4882a593Smuzhiyun 	ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm);
321*4882a593Smuzhiyun 	ctrl &= ~BIT_CH(PWM_EN, pwm->hwpwm);
322*4882a593Smuzhiyun 	sun4i_pwm_writel(sun4i_pwm, ctrl, PWM_CTRL_REG);
323*4882a593Smuzhiyun 	spin_unlock(&sun4i_pwm->ctrl_lock);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	clk_disable_unprepare(sun4i_pwm->clk);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct pwm_ops sun4i_pwm_ops = {
331*4882a593Smuzhiyun 	.apply = sun4i_pwm_apply,
332*4882a593Smuzhiyun 	.get_state = sun4i_pwm_get_state,
333*4882a593Smuzhiyun 	.owner = THIS_MODULE,
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct sun4i_pwm_data sun4i_pwm_dual_nobypass = {
337*4882a593Smuzhiyun 	.has_prescaler_bypass = false,
338*4882a593Smuzhiyun 	.npwm = 2,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct sun4i_pwm_data sun4i_pwm_dual_bypass = {
342*4882a593Smuzhiyun 	.has_prescaler_bypass = true,
343*4882a593Smuzhiyun 	.npwm = 2,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct sun4i_pwm_data sun4i_pwm_single_bypass = {
347*4882a593Smuzhiyun 	.has_prescaler_bypass = true,
348*4882a593Smuzhiyun 	.npwm = 1,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static const struct sun4i_pwm_data sun50i_a64_pwm_data = {
352*4882a593Smuzhiyun 	.has_prescaler_bypass = true,
353*4882a593Smuzhiyun 	.has_direct_mod_clk_output = true,
354*4882a593Smuzhiyun 	.npwm = 1,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct sun4i_pwm_data sun50i_h6_pwm_data = {
358*4882a593Smuzhiyun 	.has_prescaler_bypass = true,
359*4882a593Smuzhiyun 	.has_direct_mod_clk_output = true,
360*4882a593Smuzhiyun 	.npwm = 2,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const struct of_device_id sun4i_pwm_dt_ids[] = {
364*4882a593Smuzhiyun 	{
365*4882a593Smuzhiyun 		.compatible = "allwinner,sun4i-a10-pwm",
366*4882a593Smuzhiyun 		.data = &sun4i_pwm_dual_nobypass,
367*4882a593Smuzhiyun 	}, {
368*4882a593Smuzhiyun 		.compatible = "allwinner,sun5i-a10s-pwm",
369*4882a593Smuzhiyun 		.data = &sun4i_pwm_dual_bypass,
370*4882a593Smuzhiyun 	}, {
371*4882a593Smuzhiyun 		.compatible = "allwinner,sun5i-a13-pwm",
372*4882a593Smuzhiyun 		.data = &sun4i_pwm_single_bypass,
373*4882a593Smuzhiyun 	}, {
374*4882a593Smuzhiyun 		.compatible = "allwinner,sun7i-a20-pwm",
375*4882a593Smuzhiyun 		.data = &sun4i_pwm_dual_bypass,
376*4882a593Smuzhiyun 	}, {
377*4882a593Smuzhiyun 		.compatible = "allwinner,sun8i-h3-pwm",
378*4882a593Smuzhiyun 		.data = &sun4i_pwm_single_bypass,
379*4882a593Smuzhiyun 	}, {
380*4882a593Smuzhiyun 		.compatible = "allwinner,sun50i-a64-pwm",
381*4882a593Smuzhiyun 		.data = &sun50i_a64_pwm_data,
382*4882a593Smuzhiyun 	}, {
383*4882a593Smuzhiyun 		.compatible = "allwinner,sun50i-h6-pwm",
384*4882a593Smuzhiyun 		.data = &sun50i_h6_pwm_data,
385*4882a593Smuzhiyun 	}, {
386*4882a593Smuzhiyun 		/* sentinel */
387*4882a593Smuzhiyun 	},
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_pwm_dt_ids);
390*4882a593Smuzhiyun 
sun4i_pwm_probe(struct platform_device * pdev)391*4882a593Smuzhiyun static int sun4i_pwm_probe(struct platform_device *pdev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct sun4i_pwm_chip *pwm;
394*4882a593Smuzhiyun 	struct resource *res;
395*4882a593Smuzhiyun 	int ret;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
398*4882a593Smuzhiyun 	if (!pwm)
399*4882a593Smuzhiyun 		return -ENOMEM;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	pwm->data = of_device_get_match_data(&pdev->dev);
402*4882a593Smuzhiyun 	if (!pwm->data)
403*4882a593Smuzhiyun 		return -ENODEV;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
406*4882a593Smuzhiyun 	pwm->base = devm_ioremap_resource(&pdev->dev, res);
407*4882a593Smuzhiyun 	if (IS_ERR(pwm->base))
408*4882a593Smuzhiyun 		return PTR_ERR(pwm->base);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/*
411*4882a593Smuzhiyun 	 * All hardware variants need a source clock that is divided and
412*4882a593Smuzhiyun 	 * then feeds the counter that defines the output wave form. In the
413*4882a593Smuzhiyun 	 * device tree this clock is either unnamed or called "mod".
414*4882a593Smuzhiyun 	 * Some variants (e.g. H6) need another clock to access the
415*4882a593Smuzhiyun 	 * hardware registers; this is called "bus".
416*4882a593Smuzhiyun 	 * So we request "mod" first (and ignore the corner case that a
417*4882a593Smuzhiyun 	 * parent provides a "mod" clock while the right one would be the
418*4882a593Smuzhiyun 	 * unnamed one of the PWM device) and if this is not found we fall
419*4882a593Smuzhiyun 	 * back to the first clock of the PWM.
420*4882a593Smuzhiyun 	 */
421*4882a593Smuzhiyun 	pwm->clk = devm_clk_get_optional(&pdev->dev, "mod");
422*4882a593Smuzhiyun 	if (IS_ERR(pwm->clk))
423*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->clk),
424*4882a593Smuzhiyun 				     "get mod clock failed\n");
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (!pwm->clk) {
427*4882a593Smuzhiyun 		pwm->clk = devm_clk_get(&pdev->dev, NULL);
428*4882a593Smuzhiyun 		if (IS_ERR(pwm->clk))
429*4882a593Smuzhiyun 			return dev_err_probe(&pdev->dev, PTR_ERR(pwm->clk),
430*4882a593Smuzhiyun 					     "get unnamed clock failed\n");
431*4882a593Smuzhiyun 	}
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	pwm->bus_clk = devm_clk_get_optional(&pdev->dev, "bus");
434*4882a593Smuzhiyun 	if (IS_ERR(pwm->bus_clk))
435*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->bus_clk),
436*4882a593Smuzhiyun 				     "get bus clock failed\n");
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	pwm->rst = devm_reset_control_get_optional_shared(&pdev->dev, NULL);
439*4882a593Smuzhiyun 	if (IS_ERR(pwm->rst))
440*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, PTR_ERR(pwm->rst),
441*4882a593Smuzhiyun 				     "get reset failed\n");
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Deassert reset */
444*4882a593Smuzhiyun 	ret = reset_control_deassert(pwm->rst);
445*4882a593Smuzhiyun 	if (ret) {
446*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot deassert reset control: %pe\n",
447*4882a593Smuzhiyun 			ERR_PTR(ret));
448*4882a593Smuzhiyun 		return ret;
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * We're keeping the bus clock on for the sake of simplicity.
453*4882a593Smuzhiyun 	 * Actually it only needs to be on for hardware register accesses.
454*4882a593Smuzhiyun 	 */
455*4882a593Smuzhiyun 	ret = clk_prepare_enable(pwm->bus_clk);
456*4882a593Smuzhiyun 	if (ret) {
457*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot prepare and enable bus_clk %pe\n",
458*4882a593Smuzhiyun 			ERR_PTR(ret));
459*4882a593Smuzhiyun 		goto err_bus;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	pwm->chip.dev = &pdev->dev;
463*4882a593Smuzhiyun 	pwm->chip.ops = &sun4i_pwm_ops;
464*4882a593Smuzhiyun 	pwm->chip.base = -1;
465*4882a593Smuzhiyun 	pwm->chip.npwm = pwm->data->npwm;
466*4882a593Smuzhiyun 	pwm->chip.of_xlate = of_pwm_xlate_with_flags;
467*4882a593Smuzhiyun 	pwm->chip.of_pwm_n_cells = 3;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	spin_lock_init(&pwm->ctrl_lock);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	ret = pwmchip_add(&pwm->chip);
472*4882a593Smuzhiyun 	if (ret < 0) {
473*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
474*4882a593Smuzhiyun 		goto err_pwm_add;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pwm);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return 0;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun err_pwm_add:
482*4882a593Smuzhiyun 	clk_disable_unprepare(pwm->bus_clk);
483*4882a593Smuzhiyun err_bus:
484*4882a593Smuzhiyun 	reset_control_assert(pwm->rst);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return ret;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
sun4i_pwm_remove(struct platform_device * pdev)489*4882a593Smuzhiyun static int sun4i_pwm_remove(struct platform_device *pdev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct sun4i_pwm_chip *pwm = platform_get_drvdata(pdev);
492*4882a593Smuzhiyun 	int ret;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	ret = pwmchip_remove(&pwm->chip);
495*4882a593Smuzhiyun 	if (ret)
496*4882a593Smuzhiyun 		return ret;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	clk_disable_unprepare(pwm->bus_clk);
499*4882a593Smuzhiyun 	reset_control_assert(pwm->rst);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static struct platform_driver sun4i_pwm_driver = {
505*4882a593Smuzhiyun 	.driver = {
506*4882a593Smuzhiyun 		.name = "sun4i-pwm",
507*4882a593Smuzhiyun 		.of_match_table = sun4i_pwm_dt_ids,
508*4882a593Smuzhiyun 	},
509*4882a593Smuzhiyun 	.probe = sun4i_pwm_probe,
510*4882a593Smuzhiyun 	.remove = sun4i_pwm_remove,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun module_platform_driver(sun4i_pwm_driver);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun MODULE_ALIAS("platform:sun4i-pwm");
515*4882a593Smuzhiyun MODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@free-electrons.com>");
516*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner sun4i PWM driver");
517*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
518