1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Linaro Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Linus Walleij <linus.walleij@linaro.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/bitops.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/mfd/stmpe.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/pwm.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define STMPE24XX_PWMCS 0x30
19*4882a593Smuzhiyun #define PWMCS_EN_PWM0 BIT(0)
20*4882a593Smuzhiyun #define PWMCS_EN_PWM1 BIT(1)
21*4882a593Smuzhiyun #define PWMCS_EN_PWM2 BIT(2)
22*4882a593Smuzhiyun #define STMPE24XX_PWMIC0 0x38
23*4882a593Smuzhiyun #define STMPE24XX_PWMIC1 0x39
24*4882a593Smuzhiyun #define STMPE24XX_PWMIC2 0x3a
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define STMPE_PWM_24XX_PINBASE 21
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct stmpe_pwm {
29*4882a593Smuzhiyun struct stmpe *stmpe;
30*4882a593Smuzhiyun struct pwm_chip chip;
31*4882a593Smuzhiyun u8 last_duty;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
to_stmpe_pwm(struct pwm_chip * chip)34*4882a593Smuzhiyun static inline struct stmpe_pwm *to_stmpe_pwm(struct pwm_chip *chip)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun return container_of(chip, struct stmpe_pwm, chip);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
stmpe_24xx_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)39*4882a593Smuzhiyun static int stmpe_24xx_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct stmpe_pwm *stmpe_pwm = to_stmpe_pwm(chip);
42*4882a593Smuzhiyun u8 value;
43*4882a593Smuzhiyun int ret;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun ret = stmpe_reg_read(stmpe_pwm->stmpe, STMPE24XX_PWMCS);
46*4882a593Smuzhiyun if (ret < 0) {
47*4882a593Smuzhiyun dev_err(chip->dev, "error reading PWM#%u control\n",
48*4882a593Smuzhiyun pwm->hwpwm);
49*4882a593Smuzhiyun return ret;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun value = ret | BIT(pwm->hwpwm);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun ret = stmpe_reg_write(stmpe_pwm->stmpe, STMPE24XX_PWMCS, value);
55*4882a593Smuzhiyun if (ret) {
56*4882a593Smuzhiyun dev_err(chip->dev, "error writing PWM#%u control\n",
57*4882a593Smuzhiyun pwm->hwpwm);
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
stmpe_24xx_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)64*4882a593Smuzhiyun static void stmpe_24xx_pwm_disable(struct pwm_chip *chip,
65*4882a593Smuzhiyun struct pwm_device *pwm)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct stmpe_pwm *stmpe_pwm = to_stmpe_pwm(chip);
68*4882a593Smuzhiyun u8 value;
69*4882a593Smuzhiyun int ret;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun ret = stmpe_reg_read(stmpe_pwm->stmpe, STMPE24XX_PWMCS);
72*4882a593Smuzhiyun if (ret < 0) {
73*4882a593Smuzhiyun dev_err(chip->dev, "error reading PWM#%u control\n",
74*4882a593Smuzhiyun pwm->hwpwm);
75*4882a593Smuzhiyun return;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun value = ret & ~BIT(pwm->hwpwm);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ret = stmpe_reg_write(stmpe_pwm->stmpe, STMPE24XX_PWMCS, value);
81*4882a593Smuzhiyun if (ret) {
82*4882a593Smuzhiyun dev_err(chip->dev, "error writing PWM#%u control\n",
83*4882a593Smuzhiyun pwm->hwpwm);
84*4882a593Smuzhiyun return;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* STMPE 24xx PWM instructions */
89*4882a593Smuzhiyun #define SMAX 0x007f
90*4882a593Smuzhiyun #define SMIN 0x00ff
91*4882a593Smuzhiyun #define GTS 0x0000
92*4882a593Smuzhiyun #define LOAD BIT(14) /* Only available on 2403 */
93*4882a593Smuzhiyun #define RAMPUP 0x0000
94*4882a593Smuzhiyun #define RAMPDOWN BIT(7)
95*4882a593Smuzhiyun #define PRESCALE_512 BIT(14)
96*4882a593Smuzhiyun #define STEPTIME_1 BIT(8)
97*4882a593Smuzhiyun #define BRANCH (BIT(15) | BIT(13))
98*4882a593Smuzhiyun
stmpe_24xx_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)99*4882a593Smuzhiyun static int stmpe_24xx_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
100*4882a593Smuzhiyun int duty_ns, int period_ns)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct stmpe_pwm *stmpe_pwm = to_stmpe_pwm(chip);
103*4882a593Smuzhiyun unsigned int i, pin;
104*4882a593Smuzhiyun u16 program[3] = {
105*4882a593Smuzhiyun SMAX,
106*4882a593Smuzhiyun GTS,
107*4882a593Smuzhiyun GTS,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun u8 offset;
110*4882a593Smuzhiyun int ret;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Make sure we are disabled */
113*4882a593Smuzhiyun if (pwm_is_enabled(pwm)) {
114*4882a593Smuzhiyun stmpe_24xx_pwm_disable(chip, pwm);
115*4882a593Smuzhiyun } else {
116*4882a593Smuzhiyun /* Connect the PWM to the pin */
117*4882a593Smuzhiyun pin = pwm->hwpwm;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* On STMPE2401 and 2403 pins 21,22,23 are used */
120*4882a593Smuzhiyun if (stmpe_pwm->stmpe->partnum == STMPE2401 ||
121*4882a593Smuzhiyun stmpe_pwm->stmpe->partnum == STMPE2403)
122*4882a593Smuzhiyun pin += STMPE_PWM_24XX_PINBASE;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = stmpe_set_altfunc(stmpe_pwm->stmpe, BIT(pin),
125*4882a593Smuzhiyun STMPE_BLOCK_PWM);
126*4882a593Smuzhiyun if (ret) {
127*4882a593Smuzhiyun dev_err(chip->dev, "unable to connect PWM#%u to pin\n",
128*4882a593Smuzhiyun pwm->hwpwm);
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* STMPE24XX */
134*4882a593Smuzhiyun switch (pwm->hwpwm) {
135*4882a593Smuzhiyun case 0:
136*4882a593Smuzhiyun offset = STMPE24XX_PWMIC0;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun case 1:
140*4882a593Smuzhiyun offset = STMPE24XX_PWMIC1;
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun case 2:
144*4882a593Smuzhiyun offset = STMPE24XX_PWMIC2;
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun default:
148*4882a593Smuzhiyun /* Should not happen as npwm is 3 */
149*4882a593Smuzhiyun return -ENODEV;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun dev_dbg(chip->dev, "PWM#%u: config duty %d ns, period %d ns\n",
153*4882a593Smuzhiyun pwm->hwpwm, duty_ns, period_ns);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (duty_ns == 0) {
156*4882a593Smuzhiyun if (stmpe_pwm->stmpe->partnum == STMPE2401)
157*4882a593Smuzhiyun program[0] = SMAX; /* off all the time */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (stmpe_pwm->stmpe->partnum == STMPE2403)
160*4882a593Smuzhiyun program[0] = LOAD | 0xff; /* LOAD 0xff */
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun stmpe_pwm->last_duty = 0x00;
163*4882a593Smuzhiyun } else if (duty_ns == period_ns) {
164*4882a593Smuzhiyun if (stmpe_pwm->stmpe->partnum == STMPE2401)
165*4882a593Smuzhiyun program[0] = SMIN; /* on all the time */
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (stmpe_pwm->stmpe->partnum == STMPE2403)
168*4882a593Smuzhiyun program[0] = LOAD | 0x00; /* LOAD 0x00 */
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun stmpe_pwm->last_duty = 0xff;
171*4882a593Smuzhiyun } else {
172*4882a593Smuzhiyun u8 value, last = stmpe_pwm->last_duty;
173*4882a593Smuzhiyun unsigned long duty;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Counter goes from 0x00 to 0xff repeatedly at 32768 Hz,
177*4882a593Smuzhiyun * (means a period of 30517 ns) then this is compared to the
178*4882a593Smuzhiyun * counter from the ramp, if this is >= PWM counter the output
179*4882a593Smuzhiyun * is high. With LOAD we can define how much of the cycle it
180*4882a593Smuzhiyun * is on.
181*4882a593Smuzhiyun *
182*4882a593Smuzhiyun * Prescale = 0 -> 2 kHz -> T = 1/f = 488281.25 ns
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Scale to 0..0xff */
186*4882a593Smuzhiyun duty = duty_ns * 256;
187*4882a593Smuzhiyun duty = DIV_ROUND_CLOSEST(duty, period_ns);
188*4882a593Smuzhiyun value = duty;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (value == last) {
191*4882a593Smuzhiyun /* Run the old program */
192*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
193*4882a593Smuzhiyun stmpe_24xx_pwm_enable(chip, pwm);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun } else if (stmpe_pwm->stmpe->partnum == STMPE2403) {
197*4882a593Smuzhiyun /* STMPE2403 can simply set the right PWM value */
198*4882a593Smuzhiyun program[0] = LOAD | value;
199*4882a593Smuzhiyun program[1] = 0x0000;
200*4882a593Smuzhiyun } else if (stmpe_pwm->stmpe->partnum == STMPE2401) {
201*4882a593Smuzhiyun /* STMPE2401 need a complex program */
202*4882a593Smuzhiyun u16 incdec = 0x0000;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (last < value)
205*4882a593Smuzhiyun /* Count up */
206*4882a593Smuzhiyun incdec = RAMPUP | (value - last);
207*4882a593Smuzhiyun else
208*4882a593Smuzhiyun /* Count down */
209*4882a593Smuzhiyun incdec = RAMPDOWN | (last - value);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Step to desired value, smoothly */
212*4882a593Smuzhiyun program[0] = PRESCALE_512 | STEPTIME_1 | incdec;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Loop eternally to 0x00 */
215*4882a593Smuzhiyun program[1] = BRANCH;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun dev_dbg(chip->dev,
219*4882a593Smuzhiyun "PWM#%u: value = %02x, last_duty = %02x, program=%04x,%04x,%04x\n",
220*4882a593Smuzhiyun pwm->hwpwm, value, last, program[0], program[1],
221*4882a593Smuzhiyun program[2]);
222*4882a593Smuzhiyun stmpe_pwm->last_duty = value;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * We can write programs of up to 64 16-bit words into this channel.
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(program); i++) {
229*4882a593Smuzhiyun u8 value;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun value = (program[i] >> 8) & 0xff;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = stmpe_reg_write(stmpe_pwm->stmpe, offset, value);
234*4882a593Smuzhiyun if (ret) {
235*4882a593Smuzhiyun dev_err(chip->dev, "error writing register %02x: %d\n",
236*4882a593Smuzhiyun offset, ret);
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun value = program[i] & 0xff;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = stmpe_reg_write(stmpe_pwm->stmpe, offset, value);
243*4882a593Smuzhiyun if (ret) {
244*4882a593Smuzhiyun dev_err(chip->dev, "error writing register %02x: %d\n",
245*4882a593Smuzhiyun offset, ret);
246*4882a593Smuzhiyun return ret;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* If we were enabled, re-enable this PWM */
251*4882a593Smuzhiyun if (pwm_is_enabled(pwm))
252*4882a593Smuzhiyun stmpe_24xx_pwm_enable(chip, pwm);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Sleep for 200ms so we're sure it will take effect */
255*4882a593Smuzhiyun msleep(200);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun dev_dbg(chip->dev, "programmed PWM#%u, %u bytes\n", pwm->hwpwm, i);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const struct pwm_ops stmpe_24xx_pwm_ops = {
263*4882a593Smuzhiyun .config = stmpe_24xx_pwm_config,
264*4882a593Smuzhiyun .enable = stmpe_24xx_pwm_enable,
265*4882a593Smuzhiyun .disable = stmpe_24xx_pwm_disable,
266*4882a593Smuzhiyun .owner = THIS_MODULE,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
stmpe_pwm_probe(struct platform_device * pdev)269*4882a593Smuzhiyun static int __init stmpe_pwm_probe(struct platform_device *pdev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct stmpe *stmpe = dev_get_drvdata(pdev->dev.parent);
272*4882a593Smuzhiyun struct stmpe_pwm *pwm;
273*4882a593Smuzhiyun int ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
276*4882a593Smuzhiyun if (!pwm)
277*4882a593Smuzhiyun return -ENOMEM;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun pwm->stmpe = stmpe;
280*4882a593Smuzhiyun pwm->chip.dev = &pdev->dev;
281*4882a593Smuzhiyun pwm->chip.base = -1;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (stmpe->partnum == STMPE2401 || stmpe->partnum == STMPE2403) {
284*4882a593Smuzhiyun pwm->chip.ops = &stmpe_24xx_pwm_ops;
285*4882a593Smuzhiyun pwm->chip.npwm = 3;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun if (stmpe->partnum == STMPE1601)
288*4882a593Smuzhiyun dev_err(&pdev->dev, "STMPE1601 not yet supported\n");
289*4882a593Smuzhiyun else
290*4882a593Smuzhiyun dev_err(&pdev->dev, "Unknown STMPE PWM\n");
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return -ENODEV;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = stmpe_enable(stmpe, STMPE_BLOCK_PWM);
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = pwmchip_add(&pwm->chip);
300*4882a593Smuzhiyun if (ret) {
301*4882a593Smuzhiyun stmpe_disable(stmpe, STMPE_BLOCK_PWM);
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun platform_set_drvdata(pdev, pwm);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static struct platform_driver stmpe_pwm_driver = {
311*4882a593Smuzhiyun .driver = {
312*4882a593Smuzhiyun .name = "stmpe-pwm",
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun builtin_platform_driver_probe(stmpe_pwm_driver, stmpe_pwm_probe);
316