1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2016
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Gerald Baeza <gerald.baeza@st.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Inspired by timer-stm32.c from Maxime Coquelin
8*4882a593Smuzhiyun * pwm-atmel.c from Bo Shen
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/mfd/stm32-timers.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pwm.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define CCMR_CHANNEL_SHIFT 8
20*4882a593Smuzhiyun #define CCMR_CHANNEL_MASK 0xFF
21*4882a593Smuzhiyun #define MAX_BREAKINPUT 2
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct stm32_breakinput {
24*4882a593Smuzhiyun u32 index;
25*4882a593Smuzhiyun u32 level;
26*4882a593Smuzhiyun u32 filter;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct stm32_pwm {
30*4882a593Smuzhiyun struct pwm_chip chip;
31*4882a593Smuzhiyun struct mutex lock; /* protect pwm config/enable */
32*4882a593Smuzhiyun struct clk *clk;
33*4882a593Smuzhiyun struct regmap *regmap;
34*4882a593Smuzhiyun u32 max_arr;
35*4882a593Smuzhiyun bool have_complementary_output;
36*4882a593Smuzhiyun struct stm32_breakinput breakinputs[MAX_BREAKINPUT];
37*4882a593Smuzhiyun unsigned int num_breakinputs;
38*4882a593Smuzhiyun u32 capture[4] ____cacheline_aligned; /* DMA'able buffer */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
to_stm32_pwm_dev(struct pwm_chip * chip)41*4882a593Smuzhiyun static inline struct stm32_pwm *to_stm32_pwm_dev(struct pwm_chip *chip)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return container_of(chip, struct stm32_pwm, chip);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
active_channels(struct stm32_pwm * dev)46*4882a593Smuzhiyun static u32 active_channels(struct stm32_pwm *dev)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun u32 ccer;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun regmap_read(dev->regmap, TIM_CCER, &ccer);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return ccer & TIM_CCER_CCXE;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
write_ccrx(struct stm32_pwm * dev,int ch,u32 value)55*4882a593Smuzhiyun static int write_ccrx(struct stm32_pwm *dev, int ch, u32 value)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun switch (ch) {
58*4882a593Smuzhiyun case 0:
59*4882a593Smuzhiyun return regmap_write(dev->regmap, TIM_CCR1, value);
60*4882a593Smuzhiyun case 1:
61*4882a593Smuzhiyun return regmap_write(dev->regmap, TIM_CCR2, value);
62*4882a593Smuzhiyun case 2:
63*4882a593Smuzhiyun return regmap_write(dev->regmap, TIM_CCR3, value);
64*4882a593Smuzhiyun case 3:
65*4882a593Smuzhiyun return regmap_write(dev->regmap, TIM_CCR4, value);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun return -EINVAL;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define TIM_CCER_CC12P (TIM_CCER_CC1P | TIM_CCER_CC2P)
71*4882a593Smuzhiyun #define TIM_CCER_CC12E (TIM_CCER_CC1E | TIM_CCER_CC2E)
72*4882a593Smuzhiyun #define TIM_CCER_CC34P (TIM_CCER_CC3P | TIM_CCER_CC4P)
73*4882a593Smuzhiyun #define TIM_CCER_CC34E (TIM_CCER_CC3E | TIM_CCER_CC4E)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Capture using PWM input mode:
77*4882a593Smuzhiyun * ___ ___
78*4882a593Smuzhiyun * TI[1, 2, 3 or 4]: ........._| |________|
79*4882a593Smuzhiyun * ^0 ^1 ^2
80*4882a593Smuzhiyun * . . .
81*4882a593Smuzhiyun * . . XXXXX
82*4882a593Smuzhiyun * . . XXXXX |
83*4882a593Smuzhiyun * . XXXXX . |
84*4882a593Smuzhiyun * XXXXX . . |
85*4882a593Smuzhiyun * COUNTER: ______XXXXX . . . |_XXX
86*4882a593Smuzhiyun * start^ . . . ^stop
87*4882a593Smuzhiyun * . . . .
88*4882a593Smuzhiyun * v v . v
89*4882a593Smuzhiyun * v
90*4882a593Smuzhiyun * CCR1/CCR3: tx..........t0...........t2
91*4882a593Smuzhiyun * CCR2/CCR4: tx..............t1.........
92*4882a593Smuzhiyun *
93*4882a593Smuzhiyun * DMA burst transfer: | |
94*4882a593Smuzhiyun * v v
95*4882a593Smuzhiyun * DMA buffer: { t0, tx } { t2, t1 }
96*4882a593Smuzhiyun * DMA done: ^
97*4882a593Smuzhiyun *
98*4882a593Smuzhiyun * 0: IC1/3 snapchot on rising edge: counter value -> CCR1/CCR3
99*4882a593Smuzhiyun * + DMA transfer CCR[1/3] & CCR[2/4] values (t0, tx: doesn't care)
100*4882a593Smuzhiyun * 1: IC2/4 snapchot on falling edge: counter value -> CCR2/CCR4
101*4882a593Smuzhiyun * 2: IC1/3 snapchot on rising edge: counter value -> CCR1/CCR3
102*4882a593Smuzhiyun * + DMA transfer CCR[1/3] & CCR[2/4] values (t2, t1)
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun * DMA done, compute:
105*4882a593Smuzhiyun * - Period = t2 - t0
106*4882a593Smuzhiyun * - Duty cycle = t1 - t0
107*4882a593Smuzhiyun */
stm32_pwm_raw_capture(struct stm32_pwm * priv,struct pwm_device * pwm,unsigned long tmo_ms,u32 * raw_prd,u32 * raw_dty)108*4882a593Smuzhiyun static int stm32_pwm_raw_capture(struct stm32_pwm *priv, struct pwm_device *pwm,
109*4882a593Smuzhiyun unsigned long tmo_ms, u32 *raw_prd,
110*4882a593Smuzhiyun u32 *raw_dty)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct device *parent = priv->chip.dev->parent;
113*4882a593Smuzhiyun enum stm32_timers_dmas dma_id;
114*4882a593Smuzhiyun u32 ccen, ccr;
115*4882a593Smuzhiyun int ret;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Ensure registers have been updated, enable counter and capture */
118*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
119*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, TIM_CR1_CEN);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Use cc1 or cc3 DMA resp for PWM input channels 1 & 2 or 3 & 4 */
122*4882a593Smuzhiyun dma_id = pwm->hwpwm < 2 ? STM32_TIMERS_DMA_CH1 : STM32_TIMERS_DMA_CH3;
123*4882a593Smuzhiyun ccen = pwm->hwpwm < 2 ? TIM_CCER_CC12E : TIM_CCER_CC34E;
124*4882a593Smuzhiyun ccr = pwm->hwpwm < 2 ? TIM_CCR1 : TIM_CCR3;
125*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, ccen, ccen);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * Timer DMA burst mode. Request 2 registers, 2 bursts, to get both
129*4882a593Smuzhiyun * CCR1 & CCR2 (or CCR3 & CCR4) on each capture event.
130*4882a593Smuzhiyun * We'll get two capture snapchots: { CCR1, CCR2 }, { CCR1, CCR2 }
131*4882a593Smuzhiyun * or { CCR3, CCR4 }, { CCR3, CCR4 }
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun ret = stm32_timers_dma_burst_read(parent, priv->capture, dma_id, ccr, 2,
134*4882a593Smuzhiyun 2, tmo_ms);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun goto stop;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Period: t2 - t0 (take care of counter overflow) */
139*4882a593Smuzhiyun if (priv->capture[0] <= priv->capture[2])
140*4882a593Smuzhiyun *raw_prd = priv->capture[2] - priv->capture[0];
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun *raw_prd = priv->max_arr - priv->capture[0] + priv->capture[2];
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Duty cycle capture requires at least two capture units */
145*4882a593Smuzhiyun if (pwm->chip->npwm < 2)
146*4882a593Smuzhiyun *raw_dty = 0;
147*4882a593Smuzhiyun else if (priv->capture[0] <= priv->capture[3])
148*4882a593Smuzhiyun *raw_dty = priv->capture[3] - priv->capture[0];
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun *raw_dty = priv->max_arr - priv->capture[0] + priv->capture[3];
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (*raw_dty > *raw_prd) {
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Race beetween PWM input and DMA: it may happen
155*4882a593Smuzhiyun * falling edge triggers new capture on TI2/4 before DMA
156*4882a593Smuzhiyun * had a chance to read CCR2/4. It means capture[1]
157*4882a593Smuzhiyun * contains period + duty_cycle. So, subtract period.
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun *raw_dty -= *raw_prd;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun stop:
163*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, ccen, 0);
164*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
stm32_pwm_capture(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_capture * result,unsigned long tmo_ms)169*4882a593Smuzhiyun static int stm32_pwm_capture(struct pwm_chip *chip, struct pwm_device *pwm,
170*4882a593Smuzhiyun struct pwm_capture *result, unsigned long tmo_ms)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct stm32_pwm *priv = to_stm32_pwm_dev(chip);
173*4882a593Smuzhiyun unsigned long long prd, div, dty;
174*4882a593Smuzhiyun unsigned long rate;
175*4882a593Smuzhiyun unsigned int psc = 0, icpsc, scale;
176*4882a593Smuzhiyun u32 raw_prd = 0, raw_dty = 0;
177*4882a593Smuzhiyun int ret = 0;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun mutex_lock(&priv->lock);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (active_channels(priv)) {
182*4882a593Smuzhiyun ret = -EBUSY;
183*4882a593Smuzhiyun goto unlock;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = clk_enable(priv->clk);
187*4882a593Smuzhiyun if (ret) {
188*4882a593Smuzhiyun dev_err(priv->chip.dev, "failed to enable counter clock\n");
189*4882a593Smuzhiyun goto unlock;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun rate = clk_get_rate(priv->clk);
193*4882a593Smuzhiyun if (!rate) {
194*4882a593Smuzhiyun ret = -EINVAL;
195*4882a593Smuzhiyun goto clk_dis;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* prescaler: fit timeout window provided by upper layer */
199*4882a593Smuzhiyun div = (unsigned long long)rate * (unsigned long long)tmo_ms;
200*4882a593Smuzhiyun do_div(div, MSEC_PER_SEC);
201*4882a593Smuzhiyun prd = div;
202*4882a593Smuzhiyun while ((div > priv->max_arr) && (psc < MAX_TIM_PSC)) {
203*4882a593Smuzhiyun psc++;
204*4882a593Smuzhiyun div = prd;
205*4882a593Smuzhiyun do_div(div, psc + 1);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_ARR, priv->max_arr);
208*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_PSC, psc);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Map TI1 or TI2 PWM input to IC1 & IC2 (or TI3/4 to IC3 & IC4) */
211*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
212*4882a593Smuzhiyun pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2,
213*4882a593Smuzhiyun TIM_CCMR_CC1S | TIM_CCMR_CC2S, pwm->hwpwm & 0x1 ?
214*4882a593Smuzhiyun TIM_CCMR_CC1S_TI2 | TIM_CCMR_CC2S_TI2 :
215*4882a593Smuzhiyun TIM_CCMR_CC1S_TI1 | TIM_CCMR_CC2S_TI1);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Capture period on IC1/3 rising edge, duty cycle on IC2/4 falling. */
218*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, pwm->hwpwm < 2 ?
219*4882a593Smuzhiyun TIM_CCER_CC12P : TIM_CCER_CC34P, pwm->hwpwm < 2 ?
220*4882a593Smuzhiyun TIM_CCER_CC2P : TIM_CCER_CC4P);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = stm32_pwm_raw_capture(priv, pwm, tmo_ms, &raw_prd, &raw_dty);
223*4882a593Smuzhiyun if (ret)
224*4882a593Smuzhiyun goto stop;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * Got a capture. Try to improve accuracy at high rates:
228*4882a593Smuzhiyun * - decrease counter clock prescaler, scale up to max rate.
229*4882a593Smuzhiyun * - use input prescaler, capture once every /2 /4 or /8 edges.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun if (raw_prd) {
232*4882a593Smuzhiyun u32 max_arr = priv->max_arr - 0x1000; /* arbitrary margin */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun scale = max_arr / min(max_arr, raw_prd);
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun scale = priv->max_arr; /* bellow resolution, use max scale */
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (psc && scale > 1) {
240*4882a593Smuzhiyun /* 2nd measure with new scale */
241*4882a593Smuzhiyun psc /= scale;
242*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_PSC, psc);
243*4882a593Smuzhiyun ret = stm32_pwm_raw_capture(priv, pwm, tmo_ms, &raw_prd,
244*4882a593Smuzhiyun &raw_dty);
245*4882a593Smuzhiyun if (ret)
246*4882a593Smuzhiyun goto stop;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Compute intermediate period not to exceed timeout at low rates */
250*4882a593Smuzhiyun prd = (unsigned long long)raw_prd * (psc + 1) * NSEC_PER_SEC;
251*4882a593Smuzhiyun do_div(prd, rate);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun for (icpsc = 0; icpsc < MAX_TIM_ICPSC ; icpsc++) {
254*4882a593Smuzhiyun /* input prescaler: also keep arbitrary margin */
255*4882a593Smuzhiyun if (raw_prd >= (priv->max_arr - 0x1000) >> (icpsc + 1))
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun if (prd >= (tmo_ms * NSEC_PER_MSEC) >> (icpsc + 2))
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (!icpsc)
262*4882a593Smuzhiyun goto done;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Last chance to improve period accuracy, using input prescaler */
265*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
266*4882a593Smuzhiyun pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2,
267*4882a593Smuzhiyun TIM_CCMR_IC1PSC | TIM_CCMR_IC2PSC,
268*4882a593Smuzhiyun FIELD_PREP(TIM_CCMR_IC1PSC, icpsc) |
269*4882a593Smuzhiyun FIELD_PREP(TIM_CCMR_IC2PSC, icpsc));
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = stm32_pwm_raw_capture(priv, pwm, tmo_ms, &raw_prd, &raw_dty);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun goto stop;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (raw_dty >= (raw_prd >> icpsc)) {
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * We may fall here using input prescaler, when input
278*4882a593Smuzhiyun * capture starts on high side (before falling edge).
279*4882a593Smuzhiyun * Example with icpsc to capture on each 4 events:
280*4882a593Smuzhiyun *
281*4882a593Smuzhiyun * start 1st capture 2nd capture
282*4882a593Smuzhiyun * v v v
283*4882a593Smuzhiyun * ___ _____ _____ _____ _____ ____
284*4882a593Smuzhiyun * TI1..4 |__| |__| |__| |__| |__|
285*4882a593Smuzhiyun * v v . . . . . v v
286*4882a593Smuzhiyun * icpsc1/3: . 0 . 1 . 2 . 3 . 0
287*4882a593Smuzhiyun * icpsc2/4: 0 1 2 3 0
288*4882a593Smuzhiyun * v v v v
289*4882a593Smuzhiyun * CCR1/3 ......t0..............................t2
290*4882a593Smuzhiyun * CCR2/4 ..t1..............................t1'...
291*4882a593Smuzhiyun * . . .
292*4882a593Smuzhiyun * Capture0: .<----------------------------->.
293*4882a593Smuzhiyun * Capture1: .<-------------------------->. .
294*4882a593Smuzhiyun * . . .
295*4882a593Smuzhiyun * Period: .<------> . .
296*4882a593Smuzhiyun * Low side: .<>.
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * Result:
299*4882a593Smuzhiyun * - Period = Capture0 / icpsc
300*4882a593Smuzhiyun * - Duty = Period - Low side = Period - (Capture0 - Capture1)
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun raw_dty = (raw_prd >> icpsc) - (raw_prd - raw_dty);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun done:
306*4882a593Smuzhiyun prd = (unsigned long long)raw_prd * (psc + 1) * NSEC_PER_SEC;
307*4882a593Smuzhiyun result->period = DIV_ROUND_UP_ULL(prd, rate << icpsc);
308*4882a593Smuzhiyun dty = (unsigned long long)raw_dty * (psc + 1) * NSEC_PER_SEC;
309*4882a593Smuzhiyun result->duty_cycle = DIV_ROUND_UP_ULL(dty, rate);
310*4882a593Smuzhiyun stop:
311*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_CCER, 0);
312*4882a593Smuzhiyun regmap_write(priv->regmap, pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2, 0);
313*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_PSC, 0);
314*4882a593Smuzhiyun clk_dis:
315*4882a593Smuzhiyun clk_disable(priv->clk);
316*4882a593Smuzhiyun unlock:
317*4882a593Smuzhiyun mutex_unlock(&priv->lock);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
stm32_pwm_config(struct stm32_pwm * priv,int ch,int duty_ns,int period_ns)322*4882a593Smuzhiyun static int stm32_pwm_config(struct stm32_pwm *priv, int ch,
323*4882a593Smuzhiyun int duty_ns, int period_ns)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun unsigned long long prd, div, dty;
326*4882a593Smuzhiyun unsigned int prescaler = 0;
327*4882a593Smuzhiyun u32 ccmr, mask, shift;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Period and prescaler values depends on clock rate */
330*4882a593Smuzhiyun div = (unsigned long long)clk_get_rate(priv->clk) * period_ns;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun do_div(div, NSEC_PER_SEC);
333*4882a593Smuzhiyun prd = div;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun while (div > priv->max_arr) {
336*4882a593Smuzhiyun prescaler++;
337*4882a593Smuzhiyun div = prd;
338*4882a593Smuzhiyun do_div(div, prescaler + 1);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun prd = div;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (prescaler > MAX_TIM_PSC)
344*4882a593Smuzhiyun return -EINVAL;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * All channels share the same prescaler and counter so when two
348*4882a593Smuzhiyun * channels are active at the same time we can't change them
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun if (active_channels(priv) & ~(1 << ch * 4)) {
351*4882a593Smuzhiyun u32 psc, arr;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun regmap_read(priv->regmap, TIM_PSC, &psc);
354*4882a593Smuzhiyun regmap_read(priv->regmap, TIM_ARR, &arr);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if ((psc != prescaler) || (arr != prd - 1))
357*4882a593Smuzhiyun return -EBUSY;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_PSC, prescaler);
361*4882a593Smuzhiyun regmap_write(priv->regmap, TIM_ARR, prd - 1);
362*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_ARPE, TIM_CR1_ARPE);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Calculate the duty cycles */
365*4882a593Smuzhiyun dty = prd * duty_ns;
366*4882a593Smuzhiyun do_div(dty, period_ns);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun write_ccrx(priv, ch, dty);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Configure output mode */
371*4882a593Smuzhiyun shift = (ch & 0x1) * CCMR_CHANNEL_SHIFT;
372*4882a593Smuzhiyun ccmr = (TIM_CCMR_PE | TIM_CCMR_M1) << shift;
373*4882a593Smuzhiyun mask = CCMR_CHANNEL_MASK << shift;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (ch < 2)
376*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCMR1, mask, ccmr);
377*4882a593Smuzhiyun else
378*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCMR2, mask, ccmr);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_BDTR, TIM_BDTR_MOE, TIM_BDTR_MOE);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
stm32_pwm_set_polarity(struct stm32_pwm * priv,int ch,enum pwm_polarity polarity)385*4882a593Smuzhiyun static int stm32_pwm_set_polarity(struct stm32_pwm *priv, int ch,
386*4882a593Smuzhiyun enum pwm_polarity polarity)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u32 mask;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun mask = TIM_CCER_CC1P << (ch * 4);
391*4882a593Smuzhiyun if (priv->have_complementary_output)
392*4882a593Smuzhiyun mask |= TIM_CCER_CC1NP << (ch * 4);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, mask,
395*4882a593Smuzhiyun polarity == PWM_POLARITY_NORMAL ? 0 : mask);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
stm32_pwm_enable(struct stm32_pwm * priv,int ch)400*4882a593Smuzhiyun static int stm32_pwm_enable(struct stm32_pwm *priv, int ch)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun u32 mask;
403*4882a593Smuzhiyun int ret;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ret = clk_enable(priv->clk);
406*4882a593Smuzhiyun if (ret)
407*4882a593Smuzhiyun return ret;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Enable channel */
410*4882a593Smuzhiyun mask = TIM_CCER_CC1E << (ch * 4);
411*4882a593Smuzhiyun if (priv->have_complementary_output)
412*4882a593Smuzhiyun mask |= TIM_CCER_CC1NE << (ch * 4);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, mask, mask);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* Make sure that registers are updated */
417*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_EGR, TIM_EGR_UG, TIM_EGR_UG);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Enable controller */
420*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, TIM_CR1_CEN);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
stm32_pwm_disable(struct stm32_pwm * priv,int ch)425*4882a593Smuzhiyun static void stm32_pwm_disable(struct stm32_pwm *priv, int ch)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun u32 mask;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Disable channel */
430*4882a593Smuzhiyun mask = TIM_CCER_CC1E << (ch * 4);
431*4882a593Smuzhiyun if (priv->have_complementary_output)
432*4882a593Smuzhiyun mask |= TIM_CCER_CC1NE << (ch * 4);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, mask, 0);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* When all channels are disabled, we can disable the controller */
437*4882a593Smuzhiyun if (!active_channels(priv))
438*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CR1, TIM_CR1_CEN, 0);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun clk_disable(priv->clk);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
stm32_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)443*4882a593Smuzhiyun static int stm32_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
444*4882a593Smuzhiyun const struct pwm_state *state)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun bool enabled;
447*4882a593Smuzhiyun struct stm32_pwm *priv = to_stm32_pwm_dev(chip);
448*4882a593Smuzhiyun int ret;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun enabled = pwm->state.enabled;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (enabled && !state->enabled) {
453*4882a593Smuzhiyun stm32_pwm_disable(priv, pwm->hwpwm);
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (state->polarity != pwm->state.polarity)
458*4882a593Smuzhiyun stm32_pwm_set_polarity(priv, pwm->hwpwm, state->polarity);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = stm32_pwm_config(priv, pwm->hwpwm,
461*4882a593Smuzhiyun state->duty_cycle, state->period);
462*4882a593Smuzhiyun if (ret)
463*4882a593Smuzhiyun return ret;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun if (!enabled && state->enabled)
466*4882a593Smuzhiyun ret = stm32_pwm_enable(priv, pwm->hwpwm);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return ret;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
stm32_pwm_apply_locked(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)471*4882a593Smuzhiyun static int stm32_pwm_apply_locked(struct pwm_chip *chip, struct pwm_device *pwm,
472*4882a593Smuzhiyun const struct pwm_state *state)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct stm32_pwm *priv = to_stm32_pwm_dev(chip);
475*4882a593Smuzhiyun int ret;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* protect common prescaler for all active channels */
478*4882a593Smuzhiyun mutex_lock(&priv->lock);
479*4882a593Smuzhiyun ret = stm32_pwm_apply(chip, pwm, state);
480*4882a593Smuzhiyun mutex_unlock(&priv->lock);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct pwm_ops stm32pwm_ops = {
486*4882a593Smuzhiyun .owner = THIS_MODULE,
487*4882a593Smuzhiyun .apply = stm32_pwm_apply_locked,
488*4882a593Smuzhiyun .capture = IS_ENABLED(CONFIG_DMA_ENGINE) ? stm32_pwm_capture : NULL,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
stm32_pwm_set_breakinput(struct stm32_pwm * priv,const struct stm32_breakinput * bi)491*4882a593Smuzhiyun static int stm32_pwm_set_breakinput(struct stm32_pwm *priv,
492*4882a593Smuzhiyun const struct stm32_breakinput *bi)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun u32 shift = TIM_BDTR_BKF_SHIFT(bi->index);
495*4882a593Smuzhiyun u32 bke = TIM_BDTR_BKE(bi->index);
496*4882a593Smuzhiyun u32 bkp = TIM_BDTR_BKP(bi->index);
497*4882a593Smuzhiyun u32 bkf = TIM_BDTR_BKF(bi->index);
498*4882a593Smuzhiyun u32 mask = bkf | bkp | bke;
499*4882a593Smuzhiyun u32 bdtr;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun bdtr = (bi->filter & TIM_BDTR_BKF_MASK) << shift | bke;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (bi->level)
504*4882a593Smuzhiyun bdtr |= bkp;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_BDTR, mask, bdtr);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun regmap_read(priv->regmap, TIM_BDTR, &bdtr);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return (bdtr & bke) ? 0 : -EINVAL;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
stm32_pwm_apply_breakinputs(struct stm32_pwm * priv)513*4882a593Smuzhiyun static int stm32_pwm_apply_breakinputs(struct stm32_pwm *priv)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun unsigned int i;
516*4882a593Smuzhiyun int ret;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun for (i = 0; i < priv->num_breakinputs; i++) {
519*4882a593Smuzhiyun ret = stm32_pwm_set_breakinput(priv, &priv->breakinputs[i]);
520*4882a593Smuzhiyun if (ret < 0)
521*4882a593Smuzhiyun return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
stm32_pwm_probe_breakinputs(struct stm32_pwm * priv,struct device_node * np)527*4882a593Smuzhiyun static int stm32_pwm_probe_breakinputs(struct stm32_pwm *priv,
528*4882a593Smuzhiyun struct device_node *np)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun int nb, ret, array_size;
531*4882a593Smuzhiyun unsigned int i;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun nb = of_property_count_elems_of_size(np, "st,breakinput",
534*4882a593Smuzhiyun sizeof(struct stm32_breakinput));
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /*
537*4882a593Smuzhiyun * Because "st,breakinput" parameter is optional do not make probe
538*4882a593Smuzhiyun * failed if it doesn't exist.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun if (nb <= 0)
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (nb > MAX_BREAKINPUT)
544*4882a593Smuzhiyun return -EINVAL;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun priv->num_breakinputs = nb;
547*4882a593Smuzhiyun array_size = nb * sizeof(struct stm32_breakinput) / sizeof(u32);
548*4882a593Smuzhiyun ret = of_property_read_u32_array(np, "st,breakinput",
549*4882a593Smuzhiyun (u32 *)priv->breakinputs, array_size);
550*4882a593Smuzhiyun if (ret)
551*4882a593Smuzhiyun return ret;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun for (i = 0; i < priv->num_breakinputs; i++) {
554*4882a593Smuzhiyun if (priv->breakinputs[i].index > 1 ||
555*4882a593Smuzhiyun priv->breakinputs[i].level > 1 ||
556*4882a593Smuzhiyun priv->breakinputs[i].filter > 15)
557*4882a593Smuzhiyun return -EINVAL;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return stm32_pwm_apply_breakinputs(priv);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
stm32_pwm_detect_complementary(struct stm32_pwm * priv)563*4882a593Smuzhiyun static void stm32_pwm_detect_complementary(struct stm32_pwm *priv)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun u32 ccer;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /*
568*4882a593Smuzhiyun * If complementary bit doesn't exist writing 1 will have no
569*4882a593Smuzhiyun * effect so we can detect it.
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
572*4882a593Smuzhiyun TIM_CCER, TIM_CCER_CC1NE, TIM_CCER_CC1NE);
573*4882a593Smuzhiyun regmap_read(priv->regmap, TIM_CCER, &ccer);
574*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, TIM_CCER_CC1NE, 0);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun priv->have_complementary_output = (ccer != 0);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
stm32_pwm_detect_channels(struct stm32_pwm * priv)579*4882a593Smuzhiyun static int stm32_pwm_detect_channels(struct stm32_pwm *priv)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun u32 ccer;
582*4882a593Smuzhiyun int npwm = 0;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /*
585*4882a593Smuzhiyun * If channels enable bits don't exist writing 1 will have no
586*4882a593Smuzhiyun * effect so we can detect and count them.
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun regmap_update_bits(priv->regmap,
589*4882a593Smuzhiyun TIM_CCER, TIM_CCER_CCXE, TIM_CCER_CCXE);
590*4882a593Smuzhiyun regmap_read(priv->regmap, TIM_CCER, &ccer);
591*4882a593Smuzhiyun regmap_update_bits(priv->regmap, TIM_CCER, TIM_CCER_CCXE, 0);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (ccer & TIM_CCER_CC1E)
594*4882a593Smuzhiyun npwm++;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (ccer & TIM_CCER_CC2E)
597*4882a593Smuzhiyun npwm++;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (ccer & TIM_CCER_CC3E)
600*4882a593Smuzhiyun npwm++;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (ccer & TIM_CCER_CC4E)
603*4882a593Smuzhiyun npwm++;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return npwm;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
stm32_pwm_probe(struct platform_device * pdev)608*4882a593Smuzhiyun static int stm32_pwm_probe(struct platform_device *pdev)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct device *dev = &pdev->dev;
611*4882a593Smuzhiyun struct device_node *np = dev->of_node;
612*4882a593Smuzhiyun struct stm32_timers *ddata = dev_get_drvdata(pdev->dev.parent);
613*4882a593Smuzhiyun struct stm32_pwm *priv;
614*4882a593Smuzhiyun int ret;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
617*4882a593Smuzhiyun if (!priv)
618*4882a593Smuzhiyun return -ENOMEM;
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun mutex_init(&priv->lock);
621*4882a593Smuzhiyun priv->regmap = ddata->regmap;
622*4882a593Smuzhiyun priv->clk = ddata->clk;
623*4882a593Smuzhiyun priv->max_arr = ddata->max_arr;
624*4882a593Smuzhiyun priv->chip.of_xlate = of_pwm_xlate_with_flags;
625*4882a593Smuzhiyun priv->chip.of_pwm_n_cells = 3;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (!priv->regmap || !priv->clk)
628*4882a593Smuzhiyun return -EINVAL;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret = stm32_pwm_probe_breakinputs(priv, np);
631*4882a593Smuzhiyun if (ret)
632*4882a593Smuzhiyun return ret;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun stm32_pwm_detect_complementary(priv);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun priv->chip.base = -1;
637*4882a593Smuzhiyun priv->chip.dev = dev;
638*4882a593Smuzhiyun priv->chip.ops = &stm32pwm_ops;
639*4882a593Smuzhiyun priv->chip.npwm = stm32_pwm_detect_channels(priv);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun ret = pwmchip_add(&priv->chip);
642*4882a593Smuzhiyun if (ret < 0)
643*4882a593Smuzhiyun return ret;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
stm32_pwm_remove(struct platform_device * pdev)650*4882a593Smuzhiyun static int stm32_pwm_remove(struct platform_device *pdev)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct stm32_pwm *priv = platform_get_drvdata(pdev);
653*4882a593Smuzhiyun unsigned int i;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun for (i = 0; i < priv->chip.npwm; i++)
656*4882a593Smuzhiyun pwm_disable(&priv->chip.pwms[i]);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun pwmchip_remove(&priv->chip);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
stm32_pwm_suspend(struct device * dev)663*4882a593Smuzhiyun static int __maybe_unused stm32_pwm_suspend(struct device *dev)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct stm32_pwm *priv = dev_get_drvdata(dev);
666*4882a593Smuzhiyun unsigned int i;
667*4882a593Smuzhiyun u32 ccer, mask;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /* Look for active channels */
670*4882a593Smuzhiyun ccer = active_channels(priv);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun for (i = 0; i < priv->chip.npwm; i++) {
673*4882a593Smuzhiyun mask = TIM_CCER_CC1E << (i * 4);
674*4882a593Smuzhiyun if (ccer & mask) {
675*4882a593Smuzhiyun dev_err(dev, "PWM %u still in use by consumer %s\n",
676*4882a593Smuzhiyun i, priv->chip.pwms[i].label);
677*4882a593Smuzhiyun return -EBUSY;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return pinctrl_pm_select_sleep_state(dev);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
stm32_pwm_resume(struct device * dev)684*4882a593Smuzhiyun static int __maybe_unused stm32_pwm_resume(struct device *dev)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct stm32_pwm *priv = dev_get_drvdata(dev);
687*4882a593Smuzhiyun int ret;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun ret = pinctrl_pm_select_default_state(dev);
690*4882a593Smuzhiyun if (ret)
691*4882a593Smuzhiyun return ret;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* restore breakinput registers that may have been lost in low power */
694*4882a593Smuzhiyun return stm32_pwm_apply_breakinputs(priv);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_pwm_pm_ops, stm32_pwm_suspend, stm32_pwm_resume);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun static const struct of_device_id stm32_pwm_of_match[] = {
700*4882a593Smuzhiyun { .compatible = "st,stm32-pwm", },
701*4882a593Smuzhiyun { /* end node */ },
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_pwm_of_match);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun static struct platform_driver stm32_pwm_driver = {
706*4882a593Smuzhiyun .probe = stm32_pwm_probe,
707*4882a593Smuzhiyun .remove = stm32_pwm_remove,
708*4882a593Smuzhiyun .driver = {
709*4882a593Smuzhiyun .name = "stm32-pwm",
710*4882a593Smuzhiyun .of_match_table = stm32_pwm_of_match,
711*4882a593Smuzhiyun .pm = &stm32_pwm_pm_ops,
712*4882a593Smuzhiyun },
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun module_platform_driver(stm32_pwm_driver);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun MODULE_ALIAS("platform:stm32-pwm");
717*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 PWM driver");
718*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
719