1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * STM32 Low-Power Timer PWM driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) STMicroelectronics 2017
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Gerald Baeza <gerald.baeza@st.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Inspired by Gerald Baeza's pwm-stm32 driver
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/mfd/stm32-lptimer.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pwm.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct stm32_pwm_lp {
21*4882a593Smuzhiyun struct pwm_chip chip;
22*4882a593Smuzhiyun struct clk *clk;
23*4882a593Smuzhiyun struct regmap *regmap;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
to_stm32_pwm_lp(struct pwm_chip * chip)26*4882a593Smuzhiyun static inline struct stm32_pwm_lp *to_stm32_pwm_lp(struct pwm_chip *chip)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun return container_of(chip, struct stm32_pwm_lp, chip);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* STM32 Low-Power Timer is preceded by a configurable power-of-2 prescaler */
32*4882a593Smuzhiyun #define STM32_LPTIM_MAX_PRESCALER 128
33*4882a593Smuzhiyun
stm32_pwm_lp_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)34*4882a593Smuzhiyun static int stm32_pwm_lp_apply(struct pwm_chip *chip, struct pwm_device *pwm,
35*4882a593Smuzhiyun const struct pwm_state *state)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct stm32_pwm_lp *priv = to_stm32_pwm_lp(chip);
38*4882a593Smuzhiyun unsigned long long prd, div, dty;
39*4882a593Smuzhiyun struct pwm_state cstate;
40*4882a593Smuzhiyun u32 val, mask, cfgr, presc = 0;
41*4882a593Smuzhiyun bool reenable;
42*4882a593Smuzhiyun int ret;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun pwm_get_state(pwm, &cstate);
45*4882a593Smuzhiyun reenable = !cstate.enabled;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (!state->enabled) {
48*4882a593Smuzhiyun if (cstate.enabled) {
49*4882a593Smuzhiyun /* Disable LP timer */
50*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
51*4882a593Smuzhiyun if (ret)
52*4882a593Smuzhiyun return ret;
53*4882a593Smuzhiyun /* disable clock to PWM counter */
54*4882a593Smuzhiyun clk_disable(priv->clk);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Calculate the period and prescaler value */
60*4882a593Smuzhiyun div = (unsigned long long)clk_get_rate(priv->clk) * state->period;
61*4882a593Smuzhiyun do_div(div, NSEC_PER_SEC);
62*4882a593Smuzhiyun if (!div) {
63*4882a593Smuzhiyun /* Clock is too slow to achieve requested period. */
64*4882a593Smuzhiyun dev_dbg(priv->chip.dev, "Can't reach %llu ns\n", state->period);
65*4882a593Smuzhiyun return -EINVAL;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun prd = div;
69*4882a593Smuzhiyun while (div > STM32_LPTIM_MAX_ARR) {
70*4882a593Smuzhiyun presc++;
71*4882a593Smuzhiyun if ((1 << presc) > STM32_LPTIM_MAX_PRESCALER) {
72*4882a593Smuzhiyun dev_err(priv->chip.dev, "max prescaler exceeded\n");
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun div = prd >> presc;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun prd = div;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Calculate the duty cycle */
80*4882a593Smuzhiyun dty = prd * state->duty_cycle;
81*4882a593Smuzhiyun do_div(dty, state->period);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (!cstate.enabled) {
84*4882a593Smuzhiyun /* enable clock to drive PWM counter */
85*4882a593Smuzhiyun ret = clk_enable(priv->clk);
86*4882a593Smuzhiyun if (ret)
87*4882a593Smuzhiyun return ret;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ret = regmap_read(priv->regmap, STM32_LPTIM_CFGR, &cfgr);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun goto err;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if ((FIELD_GET(STM32_LPTIM_PRESC, cfgr) != presc) ||
95*4882a593Smuzhiyun (FIELD_GET(STM32_LPTIM_WAVPOL, cfgr) != state->polarity)) {
96*4882a593Smuzhiyun val = FIELD_PREP(STM32_LPTIM_PRESC, presc);
97*4882a593Smuzhiyun val |= FIELD_PREP(STM32_LPTIM_WAVPOL, state->polarity);
98*4882a593Smuzhiyun mask = STM32_LPTIM_PRESC | STM32_LPTIM_WAVPOL;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Must disable LP timer to modify CFGR */
101*4882a593Smuzhiyun reenable = true;
102*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
103*4882a593Smuzhiyun if (ret)
104*4882a593Smuzhiyun goto err;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ret = regmap_update_bits(priv->regmap, STM32_LPTIM_CFGR, mask,
107*4882a593Smuzhiyun val);
108*4882a593Smuzhiyun if (ret)
109*4882a593Smuzhiyun goto err;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (reenable) {
113*4882a593Smuzhiyun /* Must (re)enable LP timer to modify CMP & ARR */
114*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_CR,
115*4882a593Smuzhiyun STM32_LPTIM_ENABLE);
116*4882a593Smuzhiyun if (ret)
117*4882a593Smuzhiyun goto err;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_ARR, prd - 1);
121*4882a593Smuzhiyun if (ret)
122*4882a593Smuzhiyun goto err;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_CMP, prd - (1 + dty));
125*4882a593Smuzhiyun if (ret)
126*4882a593Smuzhiyun goto err;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* ensure CMP & ARR registers are properly written */
129*4882a593Smuzhiyun ret = regmap_read_poll_timeout(priv->regmap, STM32_LPTIM_ISR, val,
130*4882a593Smuzhiyun (val & STM32_LPTIM_CMPOK_ARROK),
131*4882a593Smuzhiyun 100, 1000);
132*4882a593Smuzhiyun if (ret) {
133*4882a593Smuzhiyun dev_err(priv->chip.dev, "ARR/CMP registers write issue\n");
134*4882a593Smuzhiyun goto err;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun ret = regmap_write(priv->regmap, STM32_LPTIM_ICR,
137*4882a593Smuzhiyun STM32_LPTIM_CMPOKCF_ARROKCF);
138*4882a593Smuzhiyun if (ret)
139*4882a593Smuzhiyun goto err;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (reenable) {
142*4882a593Smuzhiyun /* Start LP timer in continuous mode */
143*4882a593Smuzhiyun ret = regmap_update_bits(priv->regmap, STM32_LPTIM_CR,
144*4882a593Smuzhiyun STM32_LPTIM_CNTSTRT,
145*4882a593Smuzhiyun STM32_LPTIM_CNTSTRT);
146*4882a593Smuzhiyun if (ret) {
147*4882a593Smuzhiyun regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
148*4882a593Smuzhiyun goto err;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun err:
154*4882a593Smuzhiyun if (!cstate.enabled)
155*4882a593Smuzhiyun clk_disable(priv->clk);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
stm32_pwm_lp_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)160*4882a593Smuzhiyun static void stm32_pwm_lp_get_state(struct pwm_chip *chip,
161*4882a593Smuzhiyun struct pwm_device *pwm,
162*4882a593Smuzhiyun struct pwm_state *state)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct stm32_pwm_lp *priv = to_stm32_pwm_lp(chip);
165*4882a593Smuzhiyun unsigned long rate = clk_get_rate(priv->clk);
166*4882a593Smuzhiyun u32 val, presc, prd;
167*4882a593Smuzhiyun u64 tmp;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun regmap_read(priv->regmap, STM32_LPTIM_CR, &val);
170*4882a593Smuzhiyun state->enabled = !!FIELD_GET(STM32_LPTIM_ENABLE, val);
171*4882a593Smuzhiyun /* Keep PWM counter clock refcount in sync with PWM initial state */
172*4882a593Smuzhiyun if (state->enabled)
173*4882a593Smuzhiyun clk_enable(priv->clk);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun regmap_read(priv->regmap, STM32_LPTIM_CFGR, &val);
176*4882a593Smuzhiyun presc = FIELD_GET(STM32_LPTIM_PRESC, val);
177*4882a593Smuzhiyun state->polarity = FIELD_GET(STM32_LPTIM_WAVPOL, val);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun regmap_read(priv->regmap, STM32_LPTIM_ARR, &prd);
180*4882a593Smuzhiyun tmp = prd + 1;
181*4882a593Smuzhiyun tmp = (tmp << presc) * NSEC_PER_SEC;
182*4882a593Smuzhiyun state->period = DIV_ROUND_CLOSEST_ULL(tmp, rate);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun regmap_read(priv->regmap, STM32_LPTIM_CMP, &val);
185*4882a593Smuzhiyun tmp = prd - val;
186*4882a593Smuzhiyun tmp = (tmp << presc) * NSEC_PER_SEC;
187*4882a593Smuzhiyun state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, rate);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct pwm_ops stm32_pwm_lp_ops = {
191*4882a593Smuzhiyun .owner = THIS_MODULE,
192*4882a593Smuzhiyun .apply = stm32_pwm_lp_apply,
193*4882a593Smuzhiyun .get_state = stm32_pwm_lp_get_state,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
stm32_pwm_lp_probe(struct platform_device * pdev)196*4882a593Smuzhiyun static int stm32_pwm_lp_probe(struct platform_device *pdev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct stm32_lptimer *ddata = dev_get_drvdata(pdev->dev.parent);
199*4882a593Smuzhiyun struct stm32_pwm_lp *priv;
200*4882a593Smuzhiyun int ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
203*4882a593Smuzhiyun if (!priv)
204*4882a593Smuzhiyun return -ENOMEM;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun priv->regmap = ddata->regmap;
207*4882a593Smuzhiyun priv->clk = ddata->clk;
208*4882a593Smuzhiyun priv->chip.base = -1;
209*4882a593Smuzhiyun priv->chip.dev = &pdev->dev;
210*4882a593Smuzhiyun priv->chip.ops = &stm32_pwm_lp_ops;
211*4882a593Smuzhiyun priv->chip.npwm = 1;
212*4882a593Smuzhiyun priv->chip.of_xlate = of_pwm_xlate_with_flags;
213*4882a593Smuzhiyun priv->chip.of_pwm_n_cells = 3;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun ret = pwmchip_add(&priv->chip);
216*4882a593Smuzhiyun if (ret < 0)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
stm32_pwm_lp_remove(struct platform_device * pdev)224*4882a593Smuzhiyun static int stm32_pwm_lp_remove(struct platform_device *pdev)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct stm32_pwm_lp *priv = platform_get_drvdata(pdev);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return pwmchip_remove(&priv->chip);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
stm32_pwm_lp_suspend(struct device * dev)231*4882a593Smuzhiyun static int __maybe_unused stm32_pwm_lp_suspend(struct device *dev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct stm32_pwm_lp *priv = dev_get_drvdata(dev);
234*4882a593Smuzhiyun struct pwm_state state;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pwm_get_state(&priv->chip.pwms[0], &state);
237*4882a593Smuzhiyun if (state.enabled) {
238*4882a593Smuzhiyun dev_err(dev, "The consumer didn't stop us (%s)\n",
239*4882a593Smuzhiyun priv->chip.pwms[0].label);
240*4882a593Smuzhiyun return -EBUSY;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return pinctrl_pm_select_sleep_state(dev);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
stm32_pwm_lp_resume(struct device * dev)246*4882a593Smuzhiyun static int __maybe_unused stm32_pwm_lp_resume(struct device *dev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun return pinctrl_pm_select_default_state(dev);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(stm32_pwm_lp_pm_ops, stm32_pwm_lp_suspend,
252*4882a593Smuzhiyun stm32_pwm_lp_resume);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static const struct of_device_id stm32_pwm_lp_of_match[] = {
255*4882a593Smuzhiyun { .compatible = "st,stm32-pwm-lp", },
256*4882a593Smuzhiyun {},
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, stm32_pwm_lp_of_match);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun static struct platform_driver stm32_pwm_lp_driver = {
261*4882a593Smuzhiyun .probe = stm32_pwm_lp_probe,
262*4882a593Smuzhiyun .remove = stm32_pwm_lp_remove,
263*4882a593Smuzhiyun .driver = {
264*4882a593Smuzhiyun .name = "stm32-pwm-lp",
265*4882a593Smuzhiyun .of_match_table = of_match_ptr(stm32_pwm_lp_of_match),
266*4882a593Smuzhiyun .pm = &stm32_pwm_lp_pm_ops,
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun module_platform_driver(stm32_pwm_lp_driver);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun MODULE_ALIAS("platform:stm32-pwm-lp");
272*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics STM32 PWM LP driver");
273*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
274