1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2019 Spreadtrum Communications Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/math64.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pwm.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define SPRD_PWM_PRESCALE 0x0
15*4882a593Smuzhiyun #define SPRD_PWM_MOD 0x4
16*4882a593Smuzhiyun #define SPRD_PWM_DUTY 0x8
17*4882a593Smuzhiyun #define SPRD_PWM_ENABLE 0x18
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define SPRD_PWM_MOD_MAX GENMASK(7, 0)
20*4882a593Smuzhiyun #define SPRD_PWM_DUTY_MSK GENMASK(15, 0)
21*4882a593Smuzhiyun #define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0)
22*4882a593Smuzhiyun #define SPRD_PWM_ENABLE_BIT BIT(0)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SPRD_PWM_CHN_NUM 4
25*4882a593Smuzhiyun #define SPRD_PWM_REGS_SHIFT 5
26*4882a593Smuzhiyun #define SPRD_PWM_CHN_CLKS_NUM 2
27*4882a593Smuzhiyun #define SPRD_PWM_CHN_OUTPUT_CLK 1
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct sprd_pwm_chn {
30*4882a593Smuzhiyun struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM];
31*4882a593Smuzhiyun u32 clk_rate;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct sprd_pwm_chip {
35*4882a593Smuzhiyun void __iomem *base;
36*4882a593Smuzhiyun struct device *dev;
37*4882a593Smuzhiyun struct pwm_chip chip;
38*4882a593Smuzhiyun int num_pwms;
39*4882a593Smuzhiyun struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM];
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * The list of clocks required by PWM channels, and each channel has 2 clocks:
44*4882a593Smuzhiyun * enable clock and pwm clock.
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun static const char * const sprd_pwm_clks[] = {
47*4882a593Smuzhiyun "enable0", "pwm0",
48*4882a593Smuzhiyun "enable1", "pwm1",
49*4882a593Smuzhiyun "enable2", "pwm2",
50*4882a593Smuzhiyun "enable3", "pwm3",
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
sprd_pwm_read(struct sprd_pwm_chip * spc,u32 hwid,u32 reg)53*4882a593Smuzhiyun static u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return readl_relaxed(spc->base + offset);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
sprd_pwm_write(struct sprd_pwm_chip * spc,u32 hwid,u32 reg,u32 val)60*4882a593Smuzhiyun static void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid,
61*4882a593Smuzhiyun u32 reg, u32 val)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun writel_relaxed(val, spc->base + offset);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
sprd_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)68*4882a593Smuzhiyun static void sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
69*4882a593Smuzhiyun struct pwm_state *state)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct sprd_pwm_chip *spc =
72*4882a593Smuzhiyun container_of(chip, struct sprd_pwm_chip, chip);
73*4882a593Smuzhiyun struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
74*4882a593Smuzhiyun u32 val, duty, prescale;
75*4882a593Smuzhiyun u64 tmp;
76*4882a593Smuzhiyun int ret;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * The clocks to PWM channel has to be enabled first before
80*4882a593Smuzhiyun * reading to the registers.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
83*4882a593Smuzhiyun if (ret) {
84*4882a593Smuzhiyun dev_err(spc->dev, "failed to enable pwm%u clocks\n",
85*4882a593Smuzhiyun pwm->hwpwm);
86*4882a593Smuzhiyun return;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE);
90*4882a593Smuzhiyun if (val & SPRD_PWM_ENABLE_BIT)
91*4882a593Smuzhiyun state->enabled = true;
92*4882a593Smuzhiyun else
93*4882a593Smuzhiyun state->enabled = false;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * The hardware provides a counter that is feed by the source clock.
97*4882a593Smuzhiyun * The period length is (PRESCALE + 1) * MOD counter steps.
98*4882a593Smuzhiyun * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
99*4882a593Smuzhiyun * Thus the period_ns and duty_ns calculation formula should be:
100*4882a593Smuzhiyun * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate
101*4882a593Smuzhiyun * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE);
104*4882a593Smuzhiyun prescale = val & SPRD_PWM_PRESCALE_MSK;
105*4882a593Smuzhiyun tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX;
106*4882a593Smuzhiyun state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY);
109*4882a593Smuzhiyun duty = val & SPRD_PWM_DUTY_MSK;
110*4882a593Smuzhiyun tmp = (prescale + 1) * NSEC_PER_SEC * duty;
111*4882a593Smuzhiyun state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Disable PWM clocks if the PWM channel is not in enable state. */
114*4882a593Smuzhiyun if (!state->enabled)
115*4882a593Smuzhiyun clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
sprd_pwm_config(struct sprd_pwm_chip * spc,struct pwm_device * pwm,int duty_ns,int period_ns)118*4882a593Smuzhiyun static int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm,
119*4882a593Smuzhiyun int duty_ns, int period_ns)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
122*4882a593Smuzhiyun u32 prescale, duty;
123*4882a593Smuzhiyun u64 tmp;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * The hardware provides a counter that is feed by the source clock.
127*4882a593Smuzhiyun * The period length is (PRESCALE + 1) * MOD counter steps.
128*4882a593Smuzhiyun * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
129*4882a593Smuzhiyun *
130*4882a593Smuzhiyun * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX.
131*4882a593Smuzhiyun * The value for PRESCALE is selected such that the resulting period
132*4882a593Smuzhiyun * gets the maximal length not bigger than the requested one with the
133*4882a593Smuzhiyun * given settings (MOD = SPRD_PWM_MOD_MAX and input clock).
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun tmp = (u64)chn->clk_rate * period_ns;
138*4882a593Smuzhiyun do_div(tmp, NSEC_PER_SEC);
139*4882a593Smuzhiyun prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1;
140*4882a593Smuzhiyun if (prescale > SPRD_PWM_PRESCALE_MSK)
141*4882a593Smuzhiyun prescale = SPRD_PWM_PRESCALE_MSK;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Note: Writing DUTY triggers the hardware to actually apply the
145*4882a593Smuzhiyun * values written to MOD and DUTY to the output, so must keep writing
146*4882a593Smuzhiyun * DUTY last.
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * The hardware can ensures that current running period is completed
149*4882a593Smuzhiyun * before changing a new configuration to avoid mixed settings.
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale);
152*4882a593Smuzhiyun sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX);
153*4882a593Smuzhiyun sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
sprd_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)158*4882a593Smuzhiyun static int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
159*4882a593Smuzhiyun const struct pwm_state *state)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct sprd_pwm_chip *spc =
162*4882a593Smuzhiyun container_of(chip, struct sprd_pwm_chip, chip);
163*4882a593Smuzhiyun struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
164*4882a593Smuzhiyun struct pwm_state *cstate = &pwm->state;
165*4882a593Smuzhiyun int ret;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (state->enabled) {
168*4882a593Smuzhiyun if (!cstate->enabled) {
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * The clocks to PWM channel has to be enabled first
171*4882a593Smuzhiyun * before writing to the registers.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM,
174*4882a593Smuzhiyun chn->clks);
175*4882a593Smuzhiyun if (ret) {
176*4882a593Smuzhiyun dev_err(spc->dev,
177*4882a593Smuzhiyun "failed to enable pwm%u clocks\n",
178*4882a593Smuzhiyun pwm->hwpwm);
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = sprd_pwm_config(spc, pwm, state->duty_cycle,
184*4882a593Smuzhiyun state->period);
185*4882a593Smuzhiyun if (ret)
186*4882a593Smuzhiyun return ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1);
189*4882a593Smuzhiyun } else if (cstate->enabled) {
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * Note: After setting SPRD_PWM_ENABLE to zero, the controller
192*4882a593Smuzhiyun * will not wait for current period to be completed, instead it
193*4882a593Smuzhiyun * will stop the PWM channel immediately.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct pwm_ops sprd_pwm_ops = {
204*4882a593Smuzhiyun .apply = sprd_pwm_apply,
205*4882a593Smuzhiyun .get_state = sprd_pwm_get_state,
206*4882a593Smuzhiyun .owner = THIS_MODULE,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
sprd_pwm_clk_init(struct sprd_pwm_chip * spc)209*4882a593Smuzhiyun static int sprd_pwm_clk_init(struct sprd_pwm_chip *spc)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct clk *clk_pwm;
212*4882a593Smuzhiyun int ret, i;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for (i = 0; i < SPRD_PWM_CHN_NUM; i++) {
215*4882a593Smuzhiyun struct sprd_pwm_chn *chn = &spc->chn[i];
216*4882a593Smuzhiyun int j;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j)
219*4882a593Smuzhiyun chn->clks[j].id =
220*4882a593Smuzhiyun sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j];
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = devm_clk_bulk_get(spc->dev, SPRD_PWM_CHN_CLKS_NUM,
223*4882a593Smuzhiyun chn->clks);
224*4882a593Smuzhiyun if (ret) {
225*4882a593Smuzhiyun if (ret == -ENOENT)
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return dev_err_probe(spc->dev, ret,
229*4882a593Smuzhiyun "failed to get channel clocks\n");
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun clk_pwm = chn->clks[SPRD_PWM_CHN_OUTPUT_CLK].clk;
233*4882a593Smuzhiyun chn->clk_rate = clk_get_rate(clk_pwm);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (!i) {
237*4882a593Smuzhiyun dev_err(spc->dev, "no available PWM channels\n");
238*4882a593Smuzhiyun return -ENODEV;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun spc->num_pwms = i;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
sprd_pwm_probe(struct platform_device * pdev)246*4882a593Smuzhiyun static int sprd_pwm_probe(struct platform_device *pdev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct sprd_pwm_chip *spc;
249*4882a593Smuzhiyun int ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun spc = devm_kzalloc(&pdev->dev, sizeof(*spc), GFP_KERNEL);
252*4882a593Smuzhiyun if (!spc)
253*4882a593Smuzhiyun return -ENOMEM;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun spc->base = devm_platform_ioremap_resource(pdev, 0);
256*4882a593Smuzhiyun if (IS_ERR(spc->base))
257*4882a593Smuzhiyun return PTR_ERR(spc->base);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun spc->dev = &pdev->dev;
260*4882a593Smuzhiyun platform_set_drvdata(pdev, spc);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ret = sprd_pwm_clk_init(spc);
263*4882a593Smuzhiyun if (ret)
264*4882a593Smuzhiyun return ret;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun spc->chip.dev = &pdev->dev;
267*4882a593Smuzhiyun spc->chip.ops = &sprd_pwm_ops;
268*4882a593Smuzhiyun spc->chip.base = -1;
269*4882a593Smuzhiyun spc->chip.npwm = spc->num_pwms;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = pwmchip_add(&spc->chip);
272*4882a593Smuzhiyun if (ret)
273*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add PWM chip\n");
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return ret;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
sprd_pwm_remove(struct platform_device * pdev)278*4882a593Smuzhiyun static int sprd_pwm_remove(struct platform_device *pdev)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct sprd_pwm_chip *spc = platform_get_drvdata(pdev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return pwmchip_remove(&spc->chip);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct of_device_id sprd_pwm_of_match[] = {
286*4882a593Smuzhiyun { .compatible = "sprd,ums512-pwm", },
287*4882a593Smuzhiyun { },
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sprd_pwm_of_match);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static struct platform_driver sprd_pwm_driver = {
292*4882a593Smuzhiyun .driver = {
293*4882a593Smuzhiyun .name = "sprd-pwm",
294*4882a593Smuzhiyun .of_match_table = sprd_pwm_of_match,
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun .probe = sprd_pwm_probe,
297*4882a593Smuzhiyun .remove = sprd_pwm_remove,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun module_platform_driver(sprd_pwm_driver);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun MODULE_DESCRIPTION("Spreadtrum PWM Driver");
303*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
304