1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2007 Ben Dooks
4*4882a593Smuzhiyun * Copyright (c) 2008 Simtec Electronics
5*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
6*4882a593Smuzhiyun * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
7*4882a593Smuzhiyun * Copyright (c) 2017 Samsung Electronics Co., Ltd.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * PWM driver for Samsung SoCs
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/pwm.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/spinlock.h>
24*4882a593Smuzhiyun #include <linux/time.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* For struct samsung_timer_variant and samsung_pwm_lock. */
27*4882a593Smuzhiyun #include <clocksource/samsung_pwm.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define REG_TCFG0 0x00
30*4882a593Smuzhiyun #define REG_TCFG1 0x04
31*4882a593Smuzhiyun #define REG_TCON 0x08
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
34*4882a593Smuzhiyun #define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define TCFG0_PRESCALER_MASK 0xff
37*4882a593Smuzhiyun #define TCFG0_PRESCALER1_SHIFT 8
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define TCFG1_MUX_MASK 0xf
40*4882a593Smuzhiyun #define TCFG1_SHIFT(chan) (4 * (chan))
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Each channel occupies 4 bits in TCON register, but there is a gap of 4
44*4882a593Smuzhiyun * bits (one channel) after channel 0, so channels have different numbering
45*4882a593Smuzhiyun * when accessing TCON register. See to_tcon_channel() function.
46*4882a593Smuzhiyun *
47*4882a593Smuzhiyun * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
48*4882a593Smuzhiyun * in its set of bits is 2 as opposed to 3 for other channels.
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #define TCON_START(chan) BIT(4 * (chan) + 0)
51*4882a593Smuzhiyun #define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
52*4882a593Smuzhiyun #define TCON_INVERT(chan) BIT(4 * (chan) + 2)
53*4882a593Smuzhiyun #define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
54*4882a593Smuzhiyun #define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
55*4882a593Smuzhiyun #define TCON_AUTORELOAD(chan) \
56*4882a593Smuzhiyun ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /**
59*4882a593Smuzhiyun * struct samsung_pwm_channel - private data of PWM channel
60*4882a593Smuzhiyun * @period_ns: current period in nanoseconds programmed to the hardware
61*4882a593Smuzhiyun * @duty_ns: current duty time in nanoseconds programmed to the hardware
62*4882a593Smuzhiyun * @tin_ns: time of one timer tick in nanoseconds with current timer rate
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun struct samsung_pwm_channel {
65*4882a593Smuzhiyun u32 period_ns;
66*4882a593Smuzhiyun u32 duty_ns;
67*4882a593Smuzhiyun u32 tin_ns;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /**
71*4882a593Smuzhiyun * struct samsung_pwm_chip - private data of PWM chip
72*4882a593Smuzhiyun * @chip: generic PWM chip
73*4882a593Smuzhiyun * @variant: local copy of hardware variant data
74*4882a593Smuzhiyun * @inverter_mask: inverter status for all channels - one bit per channel
75*4882a593Smuzhiyun * @disabled_mask: disabled status for all channels - one bit per channel
76*4882a593Smuzhiyun * @base: base address of mapped PWM registers
77*4882a593Smuzhiyun * @base_clk: base clock used to drive the timers
78*4882a593Smuzhiyun * @tclk0: external clock 0 (can be ERR_PTR if not present)
79*4882a593Smuzhiyun * @tclk1: external clock 1 (can be ERR_PTR if not present)
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun struct samsung_pwm_chip {
82*4882a593Smuzhiyun struct pwm_chip chip;
83*4882a593Smuzhiyun struct samsung_pwm_variant variant;
84*4882a593Smuzhiyun u8 inverter_mask;
85*4882a593Smuzhiyun u8 disabled_mask;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun void __iomem *base;
88*4882a593Smuzhiyun struct clk *base_clk;
89*4882a593Smuzhiyun struct clk *tclk0;
90*4882a593Smuzhiyun struct clk *tclk1;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #ifndef CONFIG_CLKSRC_SAMSUNG_PWM
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
96*4882a593Smuzhiyun * and some registers need access synchronization. If both drivers are
97*4882a593Smuzhiyun * compiled in, the spinlock is defined in the clocksource driver,
98*4882a593Smuzhiyun * otherwise following definition is used.
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * Currently we do not need any more complex synchronization method
101*4882a593Smuzhiyun * because all the supported SoCs contain only one instance of the PWM
102*4882a593Smuzhiyun * IP. Should this change, both drivers will need to be modified to
103*4882a593Smuzhiyun * properly synchronize accesses to particular instances.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun static DEFINE_SPINLOCK(samsung_pwm_lock);
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static inline
to_samsung_pwm_chip(struct pwm_chip * chip)109*4882a593Smuzhiyun struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun return container_of(chip, struct samsung_pwm_chip, chip);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
to_tcon_channel(unsigned int channel)114*4882a593Smuzhiyun static inline unsigned int to_tcon_channel(unsigned int channel)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
117*4882a593Smuzhiyun return (channel == 0) ? 0 : (channel + 1);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pwm_samsung_set_divisor(struct samsung_pwm_chip * pwm,unsigned int channel,u8 divisor)120*4882a593Smuzhiyun static void pwm_samsung_set_divisor(struct samsung_pwm_chip *pwm,
121*4882a593Smuzhiyun unsigned int channel, u8 divisor)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u8 shift = TCFG1_SHIFT(channel);
124*4882a593Smuzhiyun unsigned long flags;
125*4882a593Smuzhiyun u32 reg;
126*4882a593Smuzhiyun u8 bits;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun bits = (fls(divisor) - 1) - pwm->variant.div_base;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun spin_lock_irqsave(&samsung_pwm_lock, flags);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun reg = readl(pwm->base + REG_TCFG1);
133*4882a593Smuzhiyun reg &= ~(TCFG1_MUX_MASK << shift);
134*4882a593Smuzhiyun reg |= bits << shift;
135*4882a593Smuzhiyun writel(reg, pwm->base + REG_TCFG1);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun spin_unlock_irqrestore(&samsung_pwm_lock, flags);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
pwm_samsung_is_tdiv(struct samsung_pwm_chip * chip,unsigned int chan)140*4882a593Smuzhiyun static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *chip, unsigned int chan)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct samsung_pwm_variant *variant = &chip->variant;
143*4882a593Smuzhiyun u32 reg;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun reg = readl(chip->base + REG_TCFG1);
146*4882a593Smuzhiyun reg >>= TCFG1_SHIFT(chan);
147*4882a593Smuzhiyun reg &= TCFG1_MUX_MASK;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return (BIT(reg) & variant->tclk_mask) == 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
pwm_samsung_get_tin_rate(struct samsung_pwm_chip * chip,unsigned int chan)152*4882a593Smuzhiyun static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *chip,
153*4882a593Smuzhiyun unsigned int chan)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun unsigned long rate;
156*4882a593Smuzhiyun u32 reg;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun rate = clk_get_rate(chip->base_clk);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun reg = readl(chip->base + REG_TCFG0);
161*4882a593Smuzhiyun if (chan >= 2)
162*4882a593Smuzhiyun reg >>= TCFG0_PRESCALER1_SHIFT;
163*4882a593Smuzhiyun reg &= TCFG0_PRESCALER_MASK;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return rate / (reg + 1);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
pwm_samsung_calc_tin(struct samsung_pwm_chip * chip,unsigned int chan,unsigned long freq)168*4882a593Smuzhiyun static unsigned long pwm_samsung_calc_tin(struct samsung_pwm_chip *chip,
169*4882a593Smuzhiyun unsigned int chan, unsigned long freq)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct samsung_pwm_variant *variant = &chip->variant;
172*4882a593Smuzhiyun unsigned long rate;
173*4882a593Smuzhiyun struct clk *clk;
174*4882a593Smuzhiyun u8 div;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (!pwm_samsung_is_tdiv(chip, chan)) {
177*4882a593Smuzhiyun clk = (chan < 2) ? chip->tclk0 : chip->tclk1;
178*4882a593Smuzhiyun if (!IS_ERR(clk)) {
179*4882a593Smuzhiyun rate = clk_get_rate(clk);
180*4882a593Smuzhiyun if (rate)
181*4882a593Smuzhiyun return rate;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dev_warn(chip->chip.dev,
185*4882a593Smuzhiyun "tclk of PWM %d is inoperational, using tdiv\n", chan);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun rate = pwm_samsung_get_tin_rate(chip, chan);
189*4882a593Smuzhiyun dev_dbg(chip->chip.dev, "tin parent at %lu\n", rate);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * Compare minimum PWM frequency that can be achieved with possible
193*4882a593Smuzhiyun * divider settings and choose the lowest divisor that can generate
194*4882a593Smuzhiyun * frequencies lower than requested.
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun if (variant->bits < 32) {
197*4882a593Smuzhiyun /* Only for s3c24xx */
198*4882a593Smuzhiyun for (div = variant->div_base; div < 4; ++div)
199*4882a593Smuzhiyun if ((rate >> (variant->bits + div)) < freq)
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Other variants have enough counter bits to generate any
204*4882a593Smuzhiyun * requested rate, so no need to check higher divisors.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun div = variant->div_base;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun pwm_samsung_set_divisor(chip, chan, BIT(div));
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return rate >> div;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
pwm_samsung_request(struct pwm_chip * chip,struct pwm_device * pwm)214*4882a593Smuzhiyun static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
217*4882a593Smuzhiyun struct samsung_pwm_channel *our_chan;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
220*4882a593Smuzhiyun dev_warn(chip->dev,
221*4882a593Smuzhiyun "tried to request PWM channel %d without output\n",
222*4882a593Smuzhiyun pwm->hwpwm);
223*4882a593Smuzhiyun return -EINVAL;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun our_chan = kzalloc(sizeof(*our_chan), GFP_KERNEL);
227*4882a593Smuzhiyun if (!our_chan)
228*4882a593Smuzhiyun return -ENOMEM;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun pwm_set_chip_data(pwm, our_chan);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
pwm_samsung_free(struct pwm_chip * chip,struct pwm_device * pwm)235*4882a593Smuzhiyun static void pwm_samsung_free(struct pwm_chip *chip, struct pwm_device *pwm)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun kfree(pwm_get_chip_data(pwm));
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
pwm_samsung_enable(struct pwm_chip * chip,struct pwm_device * pwm)240*4882a593Smuzhiyun static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
243*4882a593Smuzhiyun unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
244*4882a593Smuzhiyun unsigned long flags;
245*4882a593Smuzhiyun u32 tcon;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun spin_lock_irqsave(&samsung_pwm_lock, flags);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun tcon = readl(our_chip->base + REG_TCON);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun tcon &= ~TCON_START(tcon_chan);
252*4882a593Smuzhiyun tcon |= TCON_MANUALUPDATE(tcon_chan);
253*4882a593Smuzhiyun writel(tcon, our_chip->base + REG_TCON);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun tcon &= ~TCON_MANUALUPDATE(tcon_chan);
256*4882a593Smuzhiyun tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
257*4882a593Smuzhiyun writel(tcon, our_chip->base + REG_TCON);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun our_chip->disabled_mask &= ~BIT(pwm->hwpwm);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun spin_unlock_irqrestore(&samsung_pwm_lock, flags);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
pwm_samsung_disable(struct pwm_chip * chip,struct pwm_device * pwm)266*4882a593Smuzhiyun static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
269*4882a593Smuzhiyun unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
270*4882a593Smuzhiyun unsigned long flags;
271*4882a593Smuzhiyun u32 tcon;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun spin_lock_irqsave(&samsung_pwm_lock, flags);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun tcon = readl(our_chip->base + REG_TCON);
276*4882a593Smuzhiyun tcon &= ~TCON_AUTORELOAD(tcon_chan);
277*4882a593Smuzhiyun writel(tcon, our_chip->base + REG_TCON);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun our_chip->disabled_mask |= BIT(pwm->hwpwm);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun spin_unlock_irqrestore(&samsung_pwm_lock, flags);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
pwm_samsung_manual_update(struct samsung_pwm_chip * chip,struct pwm_device * pwm)284*4882a593Smuzhiyun static void pwm_samsung_manual_update(struct samsung_pwm_chip *chip,
285*4882a593Smuzhiyun struct pwm_device *pwm)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
288*4882a593Smuzhiyun u32 tcon;
289*4882a593Smuzhiyun unsigned long flags;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun spin_lock_irqsave(&samsung_pwm_lock, flags);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun tcon = readl(chip->base + REG_TCON);
294*4882a593Smuzhiyun tcon |= TCON_MANUALUPDATE(tcon_chan);
295*4882a593Smuzhiyun writel(tcon, chip->base + REG_TCON);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun tcon &= ~TCON_MANUALUPDATE(tcon_chan);
298*4882a593Smuzhiyun writel(tcon, chip->base + REG_TCON);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun spin_unlock_irqrestore(&samsung_pwm_lock, flags);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
__pwm_samsung_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns,bool force_period)303*4882a593Smuzhiyun static int __pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
304*4882a593Smuzhiyun int duty_ns, int period_ns, bool force_period)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
307*4882a593Smuzhiyun struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
308*4882a593Smuzhiyun u32 tin_ns = chan->tin_ns, tcnt, tcmp, oldtcmp;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun * We currently avoid using 64bit arithmetic by using the
312*4882a593Smuzhiyun * fact that anything faster than 1Hz is easily representable
313*4882a593Smuzhiyun * by 32bits.
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun if (period_ns > NSEC_PER_SEC)
316*4882a593Smuzhiyun return -ERANGE;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
319*4882a593Smuzhiyun oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm));
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* We need tick count for calculation, not last tick. */
322*4882a593Smuzhiyun ++tcnt;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Check to see if we are changing the clock rate of the PWM. */
325*4882a593Smuzhiyun if (chan->period_ns != period_ns || force_period) {
326*4882a593Smuzhiyun unsigned long tin_rate;
327*4882a593Smuzhiyun u32 period;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun period = NSEC_PER_SEC / period_ns;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun dev_dbg(our_chip->chip.dev, "duty_ns=%d, period_ns=%d (%u)\n",
332*4882a593Smuzhiyun duty_ns, period_ns, period);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun dev_dbg(our_chip->chip.dev, "tin_rate=%lu\n", tin_rate);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun tin_ns = NSEC_PER_SEC / tin_rate;
339*4882a593Smuzhiyun tcnt = period_ns / tin_ns;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Period is too short. */
343*4882a593Smuzhiyun if (tcnt <= 1)
344*4882a593Smuzhiyun return -ERANGE;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Note that counters count down. */
347*4882a593Smuzhiyun tcmp = duty_ns / tin_ns;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* 0% duty is not available */
350*4882a593Smuzhiyun if (!tcmp)
351*4882a593Smuzhiyun ++tcmp;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun tcmp = tcnt - tcmp;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Decrement to get tick numbers, instead of tick counts. */
356*4882a593Smuzhiyun --tcnt;
357*4882a593Smuzhiyun /* -1UL will give 100% duty. */
358*4882a593Smuzhiyun --tcmp;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun dev_dbg(our_chip->chip.dev,
361*4882a593Smuzhiyun "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Update PWM registers. */
364*4882a593Smuzhiyun writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
365*4882a593Smuzhiyun writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * In case the PWM is currently at 100% duty cycle, force a manual
369*4882a593Smuzhiyun * update to prevent the signal staying high if the PWM is disabled
370*4882a593Smuzhiyun * shortly afer this update (before it autoreloaded the new values).
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun if (oldtcmp == (u32) -1) {
373*4882a593Smuzhiyun dev_dbg(our_chip->chip.dev, "Forcing manual update");
374*4882a593Smuzhiyun pwm_samsung_manual_update(our_chip, pwm);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun chan->period_ns = period_ns;
378*4882a593Smuzhiyun chan->tin_ns = tin_ns;
379*4882a593Smuzhiyun chan->duty_ns = duty_ns;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
pwm_samsung_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)384*4882a593Smuzhiyun static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
385*4882a593Smuzhiyun int duty_ns, int period_ns)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun return __pwm_samsung_config(chip, pwm, duty_ns, period_ns, false);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
pwm_samsung_set_invert(struct samsung_pwm_chip * chip,unsigned int channel,bool invert)390*4882a593Smuzhiyun static void pwm_samsung_set_invert(struct samsung_pwm_chip *chip,
391*4882a593Smuzhiyun unsigned int channel, bool invert)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun unsigned int tcon_chan = to_tcon_channel(channel);
394*4882a593Smuzhiyun unsigned long flags;
395*4882a593Smuzhiyun u32 tcon;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun spin_lock_irqsave(&samsung_pwm_lock, flags);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun tcon = readl(chip->base + REG_TCON);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (invert) {
402*4882a593Smuzhiyun chip->inverter_mask |= BIT(channel);
403*4882a593Smuzhiyun tcon |= TCON_INVERT(tcon_chan);
404*4882a593Smuzhiyun } else {
405*4882a593Smuzhiyun chip->inverter_mask &= ~BIT(channel);
406*4882a593Smuzhiyun tcon &= ~TCON_INVERT(tcon_chan);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun writel(tcon, chip->base + REG_TCON);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun spin_unlock_irqrestore(&samsung_pwm_lock, flags);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
pwm_samsung_set_polarity(struct pwm_chip * chip,struct pwm_device * pwm,enum pwm_polarity polarity)414*4882a593Smuzhiyun static int pwm_samsung_set_polarity(struct pwm_chip *chip,
415*4882a593Smuzhiyun struct pwm_device *pwm,
416*4882a593Smuzhiyun enum pwm_polarity polarity)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
419*4882a593Smuzhiyun bool invert = (polarity == PWM_POLARITY_NORMAL);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Inverted means normal in the hardware. */
422*4882a593Smuzhiyun pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static const struct pwm_ops pwm_samsung_ops = {
428*4882a593Smuzhiyun .request = pwm_samsung_request,
429*4882a593Smuzhiyun .free = pwm_samsung_free,
430*4882a593Smuzhiyun .enable = pwm_samsung_enable,
431*4882a593Smuzhiyun .disable = pwm_samsung_disable,
432*4882a593Smuzhiyun .config = pwm_samsung_config,
433*4882a593Smuzhiyun .set_polarity = pwm_samsung_set_polarity,
434*4882a593Smuzhiyun .owner = THIS_MODULE,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun #ifdef CONFIG_OF
438*4882a593Smuzhiyun static const struct samsung_pwm_variant s3c24xx_variant = {
439*4882a593Smuzhiyun .bits = 16,
440*4882a593Smuzhiyun .div_base = 1,
441*4882a593Smuzhiyun .has_tint_cstat = false,
442*4882a593Smuzhiyun .tclk_mask = BIT(4),
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const struct samsung_pwm_variant s3c64xx_variant = {
446*4882a593Smuzhiyun .bits = 32,
447*4882a593Smuzhiyun .div_base = 0,
448*4882a593Smuzhiyun .has_tint_cstat = true,
449*4882a593Smuzhiyun .tclk_mask = BIT(7) | BIT(6) | BIT(5),
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const struct samsung_pwm_variant s5p64x0_variant = {
453*4882a593Smuzhiyun .bits = 32,
454*4882a593Smuzhiyun .div_base = 0,
455*4882a593Smuzhiyun .has_tint_cstat = true,
456*4882a593Smuzhiyun .tclk_mask = 0,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun static const struct samsung_pwm_variant s5pc100_variant = {
460*4882a593Smuzhiyun .bits = 32,
461*4882a593Smuzhiyun .div_base = 0,
462*4882a593Smuzhiyun .has_tint_cstat = true,
463*4882a593Smuzhiyun .tclk_mask = BIT(5),
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const struct of_device_id samsung_pwm_matches[] = {
467*4882a593Smuzhiyun { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
468*4882a593Smuzhiyun { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
469*4882a593Smuzhiyun { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
470*4882a593Smuzhiyun { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
471*4882a593Smuzhiyun { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
472*4882a593Smuzhiyun {},
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, samsung_pwm_matches);
475*4882a593Smuzhiyun
pwm_samsung_parse_dt(struct samsung_pwm_chip * chip)476*4882a593Smuzhiyun static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct device_node *np = chip->chip.dev->of_node;
479*4882a593Smuzhiyun const struct of_device_id *match;
480*4882a593Smuzhiyun struct property *prop;
481*4882a593Smuzhiyun const __be32 *cur;
482*4882a593Smuzhiyun u32 val;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun match = of_match_node(samsung_pwm_matches, np);
485*4882a593Smuzhiyun if (!match)
486*4882a593Smuzhiyun return -ENODEV;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun memcpy(&chip->variant, match->data, sizeof(chip->variant));
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
491*4882a593Smuzhiyun if (val >= SAMSUNG_PWM_NUM) {
492*4882a593Smuzhiyun dev_err(chip->chip.dev,
493*4882a593Smuzhiyun "%s: invalid channel index in samsung,pwm-outputs property\n",
494*4882a593Smuzhiyun __func__);
495*4882a593Smuzhiyun continue;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun chip->variant.output_mask |= BIT(val);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun #else
pwm_samsung_parse_dt(struct samsung_pwm_chip * chip)503*4882a593Smuzhiyun static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun return -ENODEV;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun
pwm_samsung_probe(struct platform_device * pdev)509*4882a593Smuzhiyun static int pwm_samsung_probe(struct platform_device *pdev)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun struct device *dev = &pdev->dev;
512*4882a593Smuzhiyun struct samsung_pwm_chip *chip;
513*4882a593Smuzhiyun struct resource *res;
514*4882a593Smuzhiyun unsigned int chan;
515*4882a593Smuzhiyun int ret;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
518*4882a593Smuzhiyun if (chip == NULL)
519*4882a593Smuzhiyun return -ENOMEM;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun chip->chip.dev = &pdev->dev;
522*4882a593Smuzhiyun chip->chip.ops = &pwm_samsung_ops;
523*4882a593Smuzhiyun chip->chip.base = -1;
524*4882a593Smuzhiyun chip->chip.npwm = SAMSUNG_PWM_NUM;
525*4882a593Smuzhiyun chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
528*4882a593Smuzhiyun ret = pwm_samsung_parse_dt(chip);
529*4882a593Smuzhiyun if (ret)
530*4882a593Smuzhiyun return ret;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun chip->chip.of_xlate = of_pwm_xlate_with_flags;
533*4882a593Smuzhiyun chip->chip.of_pwm_n_cells = 3;
534*4882a593Smuzhiyun } else {
535*4882a593Smuzhiyun if (!pdev->dev.platform_data) {
536*4882a593Smuzhiyun dev_err(&pdev->dev, "no platform data specified\n");
537*4882a593Smuzhiyun return -EINVAL;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun memcpy(&chip->variant, pdev->dev.platform_data,
541*4882a593Smuzhiyun sizeof(chip->variant));
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
545*4882a593Smuzhiyun chip->base = devm_ioremap_resource(&pdev->dev, res);
546*4882a593Smuzhiyun if (IS_ERR(chip->base))
547*4882a593Smuzhiyun return PTR_ERR(chip->base);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun chip->base_clk = devm_clk_get(&pdev->dev, "timers");
550*4882a593Smuzhiyun if (IS_ERR(chip->base_clk)) {
551*4882a593Smuzhiyun dev_err(dev, "failed to get timer base clk\n");
552*4882a593Smuzhiyun return PTR_ERR(chip->base_clk);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun ret = clk_prepare_enable(chip->base_clk);
556*4882a593Smuzhiyun if (ret < 0) {
557*4882a593Smuzhiyun dev_err(dev, "failed to enable base clock\n");
558*4882a593Smuzhiyun return ret;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
562*4882a593Smuzhiyun if (chip->variant.output_mask & BIT(chan))
563*4882a593Smuzhiyun pwm_samsung_set_invert(chip, chan, true);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* Following clocks are optional. */
566*4882a593Smuzhiyun chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
567*4882a593Smuzhiyun chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun platform_set_drvdata(pdev, chip);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun ret = pwmchip_add(&chip->chip);
572*4882a593Smuzhiyun if (ret < 0) {
573*4882a593Smuzhiyun dev_err(dev, "failed to register PWM chip\n");
574*4882a593Smuzhiyun clk_disable_unprepare(chip->base_clk);
575*4882a593Smuzhiyun return ret;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
579*4882a593Smuzhiyun clk_get_rate(chip->base_clk),
580*4882a593Smuzhiyun !IS_ERR(chip->tclk0) ? clk_get_rate(chip->tclk0) : 0,
581*4882a593Smuzhiyun !IS_ERR(chip->tclk1) ? clk_get_rate(chip->tclk1) : 0);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun return 0;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
pwm_samsung_remove(struct platform_device * pdev)586*4882a593Smuzhiyun static int pwm_samsung_remove(struct platform_device *pdev)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct samsung_pwm_chip *chip = platform_get_drvdata(pdev);
589*4882a593Smuzhiyun int ret;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun ret = pwmchip_remove(&chip->chip);
592*4882a593Smuzhiyun if (ret < 0)
593*4882a593Smuzhiyun return ret;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun clk_disable_unprepare(chip->base_clk);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
pwm_samsung_resume(struct device * dev)601*4882a593Smuzhiyun static int pwm_samsung_resume(struct device *dev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct samsung_pwm_chip *our_chip = dev_get_drvdata(dev);
604*4882a593Smuzhiyun struct pwm_chip *chip = &our_chip->chip;
605*4882a593Smuzhiyun unsigned int i;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun for (i = 0; i < SAMSUNG_PWM_NUM; i++) {
608*4882a593Smuzhiyun struct pwm_device *pwm = &chip->pwms[i];
609*4882a593Smuzhiyun struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (!chan)
612*4882a593Smuzhiyun continue;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (our_chip->variant.output_mask & BIT(i))
615*4882a593Smuzhiyun pwm_samsung_set_invert(our_chip, i,
616*4882a593Smuzhiyun our_chip->inverter_mask & BIT(i));
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (chan->period_ns) {
619*4882a593Smuzhiyun __pwm_samsung_config(chip, pwm, chan->duty_ns,
620*4882a593Smuzhiyun chan->period_ns, true);
621*4882a593Smuzhiyun /* needed to make PWM disable work on Odroid-XU3 */
622*4882a593Smuzhiyun pwm_samsung_manual_update(our_chip, pwm);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (our_chip->disabled_mask & BIT(i))
626*4882a593Smuzhiyun pwm_samsung_disable(chip, pwm);
627*4882a593Smuzhiyun else
628*4882a593Smuzhiyun pwm_samsung_enable(chip, pwm);
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun #endif
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(pwm_samsung_pm_ops, NULL, pwm_samsung_resume);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static struct platform_driver pwm_samsung_driver = {
638*4882a593Smuzhiyun .driver = {
639*4882a593Smuzhiyun .name = "samsung-pwm",
640*4882a593Smuzhiyun .pm = &pwm_samsung_pm_ops,
641*4882a593Smuzhiyun .of_match_table = of_match_ptr(samsung_pwm_matches),
642*4882a593Smuzhiyun },
643*4882a593Smuzhiyun .probe = pwm_samsung_probe,
644*4882a593Smuzhiyun .remove = pwm_samsung_remove,
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun module_platform_driver(pwm_samsung_driver);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun MODULE_LICENSE("GPL");
649*4882a593Smuzhiyun MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
650*4882a593Smuzhiyun MODULE_ALIAS("platform:samsung-pwm");
651