xref: /OK3568_Linux_fs/kernel/drivers/pwm/pwm-rockchip-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * PWM-I2S driver for Rockchip SoCs
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dmaengine.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pwm.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* transmit operation control register */
21*4882a593Smuzhiyun #define I2S_TXCR_FBM_MSB		0
22*4882a593Smuzhiyun #define I2S_TXCR_FBM_LSB		BIT(11)
23*4882a593Smuzhiyun #define I2S_TXCR_IBM_NORMAL		0
24*4882a593Smuzhiyun #define I2S_TXCR_IBM_LSJM		BIT(9)
25*4882a593Smuzhiyun #define I2S_TXCR_IBM_RSJM		BIT(10)
26*4882a593Smuzhiyun #define I2S_TXCR_IBM_MASK		GENMASK(10, 9)
27*4882a593Smuzhiyun #define I2S_TXCR_VDW(x)			((x) - 1)
28*4882a593Smuzhiyun #define I2S_TXCR_VDW_MASK		GENMASK(4, 0)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* clock generation register */
31*4882a593Smuzhiyun #define I2S_CKR_TSD(x)			((x) - 1)
32*4882a593Smuzhiyun #define I2S_CKR_TSD_MASK		GENMASK(7, 0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* DMA control register */
35*4882a593Smuzhiyun #define I2S_DMACR_TDE_DISABLE		0
36*4882a593Smuzhiyun #define I2S_DMACR_TDE_ENABLE		BIT(8)
37*4882a593Smuzhiyun #define I2S_DMACR_TDL(x)		(x)
38*4882a593Smuzhiyun #define I2S_DMACR_TDL_MASK		GENMASK(4, 0)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Transfer start register */
41*4882a593Smuzhiyun #define I2S_XFER_TXS_STOP		0
42*4882a593Smuzhiyun #define I2S_XFER_TXS_START		BIT(0)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* clear SCLK domain logic register */
45*4882a593Smuzhiyun #define I2S_CLR_TXC			BIT(0)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Mclk div register */
48*4882a593Smuzhiyun #define I2S_CLKDIV_TXM(x)		((x) - 1)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* I2S REGS */
51*4882a593Smuzhiyun #define I2S_TXCR			(0x0000)
52*4882a593Smuzhiyun #define I2S_RXCR			(0x0004)
53*4882a593Smuzhiyun #define I2S_CKR				(0x0008)
54*4882a593Smuzhiyun #define I2S_FIFOLR			(0x000c)
55*4882a593Smuzhiyun #define I2S_DMACR			(0x0010)
56*4882a593Smuzhiyun #define I2S_INTCR			(0x0014)
57*4882a593Smuzhiyun #define I2S_INTSR			(0x0018)
58*4882a593Smuzhiyun #define I2S_XFER			(0x001c)
59*4882a593Smuzhiyun #define I2S_CLR				(0x0020)
60*4882a593Smuzhiyun #define I2S_TXDR			(0x0024)
61*4882a593Smuzhiyun #define I2S_RXDR			(0x0028)
62*4882a593Smuzhiyun #define I2S_TDM_TXCR			(0x0030)
63*4882a593Smuzhiyun #define I2S_TDM_RXCR			(0x0034)
64*4882a593Smuzhiyun #define I2S_CLKDIV			(0x0038)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Hardware Param */
67*4882a593Smuzhiyun #define I2S_FORMAT_BITS			32
68*4882a593Smuzhiyun #define	I2S_CHANNEL_NUM			2
69*4882a593Smuzhiyun #define I2S_FRAME_BITS			(I2S_FORMAT_BITS * I2S_CHANNEL_NUM)
70*4882a593Smuzhiyun #define I2S_FRAME_BYTES			(I2S_FRAME_BITS / 8)
71*4882a593Smuzhiyun #define I2S_FIFO_WATERMARK_LEVEL	30
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define I2S_DMA_BUFFER_SIZE		256
74*4882a593Smuzhiyun #define I2S_DMA_BUFFER_FRAME_SIZE	(I2S_DMA_BUFFER_SIZE / I2S_FRAME_BYTES)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun struct rockchip_i2s_pwm_dma {
77*4882a593Smuzhiyun 	struct dma_chan         *chan_tx;
78*4882a593Smuzhiyun 	dma_addr_t              tx_addr;
79*4882a593Smuzhiyun 	char                    *tx_buff;
80*4882a593Smuzhiyun 	dma_cookie_t            tx_cookie;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct rockchip_i2s_pwm_chip {
84*4882a593Smuzhiyun 	struct pwm_chip chip;
85*4882a593Smuzhiyun 	struct clk *hclk;
86*4882a593Smuzhiyun 	struct clk *mclk;
87*4882a593Smuzhiyun 	void __iomem *base;
88*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_dma dma;
89*4882a593Smuzhiyun 	const struct rockchip_i2s_pwm_data *data;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	struct pwm_state pwm_state;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct rockchip_i2s_pwm_data {
95*4882a593Smuzhiyun 	unsigned int reg_clkdiv;
96*4882a593Smuzhiyun 	unsigned int bit_clkdiv;
97*4882a593Smuzhiyun 	unsigned int mask_clkdiv;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun static inline
to_rockchip_i2s_pwm_chip(struct pwm_chip * c)101*4882a593Smuzhiyun struct rockchip_i2s_pwm_chip *to_rockchip_i2s_pwm_chip(struct pwm_chip *c)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	return container_of(c, struct rockchip_i2s_pwm_chip, chip);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
rockchip_i2s_pwm_get_state(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)106*4882a593Smuzhiyun static void rockchip_i2s_pwm_get_state(struct pwm_chip *chip,
107*4882a593Smuzhiyun 				       struct pwm_device *pwm,
108*4882a593Smuzhiyun 				       struct pwm_state *state)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_chip *pc = to_rockchip_i2s_pwm_chip(chip);
111*4882a593Smuzhiyun 	u32 ctrl;
112*4882a593Smuzhiyun 	int ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = clk_enable(pc->hclk);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		return;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	memcpy(state, &pc->pwm_state, sizeof(struct pwm_state));
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	ctrl = readl_relaxed(pc->base + I2S_XFER);
121*4882a593Smuzhiyun 	if (ctrl & I2S_XFER_TXS_START)
122*4882a593Smuzhiyun 		state->enabled = true;
123*4882a593Smuzhiyun 	else
124*4882a593Smuzhiyun 		state->enabled = false;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	clk_disable(pc->hclk);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
rockchip_i2s_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)129*4882a593Smuzhiyun static int rockchip_i2s_pwm_config(struct pwm_chip *chip,
130*4882a593Smuzhiyun 				   struct pwm_device *pwm,
131*4882a593Smuzhiyun 				   struct pwm_state *state)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_chip *pc = to_rockchip_i2s_pwm_chip(chip);
134*4882a593Smuzhiyun 	unsigned long div_bclk;
135*4882a593Smuzhiyun 	unsigned long flags;
136*4882a593Smuzhiyun 	u64 mclk_rate, period_div, duty, duty_div;
137*4882a593Smuzhiyun 	unsigned int div_val;
138*4882a593Smuzhiyun 	int ret, i;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	ret = clk_enable(pc->hclk);
141*4882a593Smuzhiyun 	if (ret)
142*4882a593Smuzhiyun 		return ret;
143*4882a593Smuzhiyun 	/*
144*4882a593Smuzhiyun 	 * Assume the time of a frame is a period of pwm, so a frame is the unit
145*4882a593Smuzhiyun 	 * of the pwm, we have to config the buffer per frame.
146*4882a593Smuzhiyun 	 */
147*4882a593Smuzhiyun 	mclk_rate = clk_get_rate(pc->mclk);
148*4882a593Smuzhiyun 	period_div = mclk_rate * state->period;
149*4882a593Smuzhiyun 	div_bclk = DIV_ROUND_CLOSEST(period_div, I2S_FRAME_BITS * NSEC_PER_SEC);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/*
152*4882a593Smuzhiyun 	 * The duty pecent is equal to the bits percent at whole frame, as the
153*4882a593Smuzhiyun 	 * time of a frame is a period.
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	duty_div = DIV_ROUND_CLOSEST(I2S_FRAME_BITS * state->duty_cycle,
156*4882a593Smuzhiyun 				     state->period);
157*4882a593Smuzhiyun 	if (duty_div > 0)
158*4882a593Smuzhiyun 		duty = GENMASK_ULL(duty_div - 1, 0);
159*4882a593Smuzhiyun 	else
160*4882a593Smuzhiyun 		duty = 0;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (state->polarity == PWM_POLARITY_INVERSED)
163*4882a593Smuzhiyun 		duty = ~duty;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	local_irq_save(flags);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	div_val = readl_relaxed(pc->base + pc->data->reg_clkdiv);
168*4882a593Smuzhiyun 	div_val &= ~pc->data->mask_clkdiv;
169*4882a593Smuzhiyun 	writel_relaxed((I2S_CLKDIV_TXM(div_bclk) << pc->data->bit_clkdiv)
170*4882a593Smuzhiyun 		       | div_val, pc->base + pc->data->reg_clkdiv);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	for (i = 0; i < I2S_DMA_BUFFER_FRAME_SIZE; i++)
173*4882a593Smuzhiyun 		memcpy((u64 *)pc->dma.tx_buff + i, &duty, sizeof(u64));
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	pc->pwm_state.period = state->period;
176*4882a593Smuzhiyun 	pc->pwm_state.duty_cycle = state->duty_cycle;
177*4882a593Smuzhiyun 	pc->pwm_state.polarity = state->polarity;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	local_irq_restore(flags);
180*4882a593Smuzhiyun 	clk_disable(pc->hclk);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
rockchip_i2s_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm,bool enable)185*4882a593Smuzhiyun static int rockchip_i2s_pwm_enable(struct pwm_chip *chip,
186*4882a593Smuzhiyun 				   struct pwm_device *pwm,
187*4882a593Smuzhiyun 				   bool enable)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_chip *pc = to_rockchip_i2s_pwm_chip(chip);
190*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_dma *dma = &pc->dma;
191*4882a593Smuzhiyun 	struct dma_async_tx_descriptor *tx_desc;
192*4882a593Smuzhiyun 	int ret, retry = 10;
193*4882a593Smuzhiyun 	u32 val;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (enable) {
196*4882a593Smuzhiyun 		ret = clk_enable(pc->hclk);
197*4882a593Smuzhiyun 		if (ret)
198*4882a593Smuzhiyun 			return ret;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		ret = clk_enable(pc->mclk);
201*4882a593Smuzhiyun 		if (ret)
202*4882a593Smuzhiyun 			goto err_mclk;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		tx_desc = dmaengine_prep_dma_cyclic(dma->chan_tx, dma->tx_addr,
205*4882a593Smuzhiyun 						    I2S_DMA_BUFFER_SIZE,
206*4882a593Smuzhiyun 						    I2S_DMA_BUFFER_SIZE,
207*4882a593Smuzhiyun 						    DMA_MEM_TO_DEV,
208*4882a593Smuzhiyun 						    DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
209*4882a593Smuzhiyun 		if (!tx_desc) {
210*4882a593Smuzhiyun 			dev_err(chip->dev, "Not able to get tx desc for DMA\n");
211*4882a593Smuzhiyun 			ret = -EBUSY;
212*4882a593Smuzhiyun 			goto out;
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		tx_desc->callback = NULL;
216*4882a593Smuzhiyun 		tx_desc->callback_param = NULL;
217*4882a593Smuzhiyun 		dma->tx_cookie = dmaengine_submit(tx_desc);
218*4882a593Smuzhiyun 		ret = dma_submit_error(dma->tx_cookie);
219*4882a593Smuzhiyun 		if (ret) {
220*4882a593Smuzhiyun 			dev_err(chip->dev, "DMA submit failed\n");
221*4882a593Smuzhiyun 			goto out;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		dma_async_issue_pending(pc->dma.chan_tx);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		val = readl_relaxed(pc->base + I2S_DMACR);
227*4882a593Smuzhiyun 		val &= ~I2S_DMACR_TDE_ENABLE;
228*4882a593Smuzhiyun 		writel_relaxed(val | I2S_DMACR_TDE_ENABLE,
229*4882a593Smuzhiyun 			       pc->base + I2S_DMACR);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		val = readl_relaxed(pc->base + I2S_XFER);
232*4882a593Smuzhiyun 		val &= ~I2S_XFER_TXS_START;
233*4882a593Smuzhiyun 		writel_relaxed(val | I2S_XFER_TXS_START, pc->base + I2S_XFER);
234*4882a593Smuzhiyun 	} else {
235*4882a593Smuzhiyun 		dmaengine_terminate_all(pc->dma.chan_tx);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		val = readl_relaxed(pc->base + I2S_DMACR);
238*4882a593Smuzhiyun 		val &= ~I2S_DMACR_TDE_ENABLE;
239*4882a593Smuzhiyun 		writel_relaxed(val | I2S_DMACR_TDE_DISABLE,
240*4882a593Smuzhiyun 			       pc->base + I2S_DMACR);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		val = readl_relaxed(pc->base + I2S_XFER);
243*4882a593Smuzhiyun 		val &= ~I2S_XFER_TXS_START;
244*4882a593Smuzhiyun 		writel_relaxed(val | I2S_XFER_TXS_STOP, pc->base + I2S_XFER);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		usleep_range(100, 150);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		val = readl_relaxed(pc->base + I2S_CLR);
249*4882a593Smuzhiyun 		val &= ~I2S_CLR_TXC;
250*4882a593Smuzhiyun 		writel_relaxed(val | I2S_CLR_TXC, pc->base + I2S_CLR);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		/* Should wait for clear operation to finish */
253*4882a593Smuzhiyun 		do {
254*4882a593Smuzhiyun 			val = readl_relaxed(pc->base + I2S_CLR);
255*4882a593Smuzhiyun 			if (val)
256*4882a593Smuzhiyun 				break;
257*4882a593Smuzhiyun 		} while (--retry);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		if (!retry)
260*4882a593Smuzhiyun 			dev_warn(chip->dev, "fail to clear\n");
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		clk_disable(pc->mclk);
263*4882a593Smuzhiyun 		clk_disable(pc->hclk);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun out:
269*4882a593Smuzhiyun 	clk_disable(pc->mclk);
270*4882a593Smuzhiyun err_mclk:
271*4882a593Smuzhiyun 	clk_disable(pc->hclk);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return ret;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
rockchip_i2s_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,struct pwm_state * state)276*4882a593Smuzhiyun static int rockchip_i2s_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
277*4882a593Smuzhiyun 				  struct pwm_state *state)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct pwm_state curstate;
280*4882a593Smuzhiyun 	bool enabled;
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	pwm_get_state(pwm, &curstate);
284*4882a593Smuzhiyun 	enabled = curstate.enabled;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	ret = rockchip_i2s_pwm_config(chip, pwm, state);
287*4882a593Smuzhiyun 	if (ret)
288*4882a593Smuzhiyun 		return ret;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (state->enabled != enabled) {
291*4882a593Smuzhiyun 		ret = rockchip_i2s_pwm_enable(chip, pwm, state->enabled);
292*4882a593Smuzhiyun 		if (ret)
293*4882a593Smuzhiyun 			return ret;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	rockchip_i2s_pwm_get_state(chip, pwm, state);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const struct pwm_ops rockchip_i2s_pwm_ops = {
302*4882a593Smuzhiyun 	.get_state = rockchip_i2s_pwm_get_state,
303*4882a593Smuzhiyun 	.apply = rockchip_i2s_pwm_apply,
304*4882a593Smuzhiyun 	.owner = THIS_MODULE,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
rockchip_i2s_pwm_dma_request(struct rockchip_i2s_pwm_chip * pc,struct device * dev,dma_addr_t phy_addr)307*4882a593Smuzhiyun static int rockchip_i2s_pwm_dma_request(struct rockchip_i2s_pwm_chip *pc,
308*4882a593Smuzhiyun 					struct device *dev,
309*4882a593Smuzhiyun 					dma_addr_t phy_addr)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_dma *dma = &pc->dma;
312*4882a593Smuzhiyun 	struct dma_slave_config dma_sconfig;
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	memset(&dma_sconfig, 0, sizeof(dma_sconfig));
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	dma->chan_tx = dma_request_slave_channel(dev, "tx");
318*4882a593Smuzhiyun 	if (!dma->chan_tx) {
319*4882a593Smuzhiyun 		dev_err(dev, "can't request DMA tx channel\n");
320*4882a593Smuzhiyun 		return -ENODEV;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	dma_sconfig.direction = DMA_MEM_TO_DEV;
324*4882a593Smuzhiyun 	dma_sconfig.dst_addr = phy_addr;
325*4882a593Smuzhiyun 	dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
326*4882a593Smuzhiyun 	dma_sconfig.dst_maxburst = 2;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ret = dmaengine_slave_config(dma->chan_tx, &dma_sconfig);
329*4882a593Smuzhiyun 	if (ret < 0) {
330*4882a593Smuzhiyun 		dev_err(dev, "can't configure tx channel\n");
331*4882a593Smuzhiyun 		goto fail;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	dma->tx_buff = dma_alloc_coherent(dev, I2S_DMA_BUFFER_SIZE,
335*4882a593Smuzhiyun 					  &dma->tx_addr, GFP_KERNEL);
336*4882a593Smuzhiyun 	if (!dma->tx_buff) {
337*4882a593Smuzhiyun 		ret = -ENOMEM;
338*4882a593Smuzhiyun 		goto fail;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun fail:
343*4882a593Smuzhiyun 	dma_release_channel(dma->chan_tx);
344*4882a593Smuzhiyun 	return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
rockchip_i2s_pwm_dma_release(struct rockchip_i2s_pwm_chip * pc)347*4882a593Smuzhiyun static void rockchip_i2s_pwm_dma_release(struct rockchip_i2s_pwm_chip *pc)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_dma *dma = &pc->dma;
350*4882a593Smuzhiyun 	struct device *dev = pc->chip.dev;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dma_free_coherent(dev, I2S_DMA_BUFFER_SIZE, dma->tx_buff, dma->tx_addr);
353*4882a593Smuzhiyun 	dma_release_channel(dma->chan_tx);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
rockchip_i2s_pwm_hw_params(struct rockchip_i2s_pwm_chip * pc)356*4882a593Smuzhiyun static int rockchip_i2s_pwm_hw_params(struct rockchip_i2s_pwm_chip *pc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	unsigned int val = 0;
359*4882a593Smuzhiyun 	int ret;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ret = clk_enable(pc->hclk);
362*4882a593Smuzhiyun 	if (ret)
363*4882a593Smuzhiyun 		return ret;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Config tx format bits with 32, LSB, left justified. */
366*4882a593Smuzhiyun 	val = readl_relaxed(pc->base + I2S_TXCR);
367*4882a593Smuzhiyun 	val &= ~(I2S_TXCR_VDW_MASK | I2S_TXCR_IBM_MASK | I2S_TXCR_FBM_LSB);
368*4882a593Smuzhiyun 	writel_relaxed(val | I2S_TXCR_VDW(I2S_FORMAT_BITS) | I2S_TXCR_IBM_LSJM
369*4882a593Smuzhiyun 		       | I2S_TXCR_FBM_LSB, pc->base + I2S_TXCR);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	val = readl_relaxed(pc->base + I2S_CKR);
372*4882a593Smuzhiyun 	val &= ~I2S_CKR_TSD_MASK;
373*4882a593Smuzhiyun 	writel_relaxed(val | I2S_CKR_TSD(I2S_FRAME_BITS), pc->base + I2S_CKR);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* Config the tx fifo watermark level to 30. */
376*4882a593Smuzhiyun 	val = readl_relaxed(pc->base + I2S_DMACR);
377*4882a593Smuzhiyun 	val &= ~I2S_DMACR_TDL_MASK;
378*4882a593Smuzhiyun 	writel_relaxed(val | I2S_DMACR_TDL(I2S_FIFO_WATERMARK_LEVEL),
379*4882a593Smuzhiyun 		       pc->base + I2S_DMACR);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	clk_disable(pc->hclk);
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static const struct rockchip_i2s_pwm_data i2s_pwm_data_v1 = {
386*4882a593Smuzhiyun 	.reg_clkdiv = 0x8,
387*4882a593Smuzhiyun 	.bit_clkdiv = 16,
388*4882a593Smuzhiyun 	.mask_clkdiv = GENMASK(23, 16),
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun static const struct rockchip_i2s_pwm_data i2s_pwm_data_v2 = {
392*4882a593Smuzhiyun 	.reg_clkdiv = 0x38,
393*4882a593Smuzhiyun 	.bit_clkdiv = 0,
394*4882a593Smuzhiyun 	.mask_clkdiv = GENMASK(7, 0),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct of_device_id rockchip_i2s_pwm_match[] = {
398*4882a593Smuzhiyun 	{ .compatible = "rockchip,i2s-pwm", .data = &i2s_pwm_data_v1 },
399*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3308-i2s-pwm", .data = &i2s_pwm_data_v2 },
400*4882a593Smuzhiyun 	{ /* sentinel */ },
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
rockchip_i2s_pwm_probe(struct platform_device * pdev)403*4882a593Smuzhiyun static int rockchip_i2s_pwm_probe(struct platform_device *pdev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_chip *pc;
406*4882a593Smuzhiyun 	const struct of_device_id *id;
407*4882a593Smuzhiyun 	struct resource *res;
408*4882a593Smuzhiyun 	int ret;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	id = of_match_device(rockchip_i2s_pwm_match, &pdev->dev);
411*4882a593Smuzhiyun 	if (!id)
412*4882a593Smuzhiyun 		return -EINVAL;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
415*4882a593Smuzhiyun 	if (!pc)
416*4882a593Smuzhiyun 		return -ENOMEM;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
419*4882a593Smuzhiyun 	pc->base = devm_ioremap_resource(&pdev->dev, res);
420*4882a593Smuzhiyun 	if (IS_ERR(pc->base))
421*4882a593Smuzhiyun 		return PTR_ERR(pc->base);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	pc->hclk = devm_clk_get(&pdev->dev, "hclk");
424*4882a593Smuzhiyun 	if (IS_ERR(pc->hclk))
425*4882a593Smuzhiyun 		return PTR_ERR(pc->hclk);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	pc->mclk = devm_clk_get(&pdev->dev, "mclk");
428*4882a593Smuzhiyun 	if (IS_ERR(pc->mclk))
429*4882a593Smuzhiyun 		return PTR_ERR(pc->mclk);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	ret = clk_prepare(pc->hclk);
432*4882a593Smuzhiyun 	if (ret)
433*4882a593Smuzhiyun 		return ret;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	ret = clk_prepare(pc->mclk);
436*4882a593Smuzhiyun 	if (ret)
437*4882a593Smuzhiyun 		goto err_hclk;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	pc->chip.dev = &pdev->dev;
440*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pc);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	ret = rockchip_i2s_pwm_hw_params(pc);
443*4882a593Smuzhiyun 	if (ret)
444*4882a593Smuzhiyun 		goto err_mclk;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	ret = rockchip_i2s_pwm_dma_request(pc, &pdev->dev,
447*4882a593Smuzhiyun 					   res->start + I2S_TXDR);
448*4882a593Smuzhiyun 	if (ret) {
449*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
450*4882a593Smuzhiyun 		goto err_mclk;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	pc->data = id->data;
454*4882a593Smuzhiyun 	pc->chip.ops = &rockchip_i2s_pwm_ops;
455*4882a593Smuzhiyun 	pc->chip.base = -1;
456*4882a593Smuzhiyun 	pc->chip.npwm = 1;
457*4882a593Smuzhiyun 	pc->chip.of_xlate = of_pwm_xlate_with_flags;
458*4882a593Smuzhiyun 	pc->chip.of_pwm_n_cells = 3;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ret = pwmchip_add(&pc->chip);
461*4882a593Smuzhiyun 	if (ret < 0) {
462*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
463*4882a593Smuzhiyun 		rockchip_i2s_pwm_dma_release(pc);
464*4882a593Smuzhiyun 		goto err_mclk;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun err_mclk:
470*4882a593Smuzhiyun 	clk_unprepare(pc->mclk);
471*4882a593Smuzhiyun err_hclk:
472*4882a593Smuzhiyun 	clk_unprepare(pc->hclk);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	return ret;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
rockchip_i2s_pwm_remove(struct platform_device * pdev)477*4882a593Smuzhiyun static int rockchip_i2s_pwm_remove(struct platform_device *pdev)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct rockchip_i2s_pwm_chip *pc = platform_get_drvdata(pdev);
480*4882a593Smuzhiyun 	struct pwm_state curstate;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	pwm_get_state(pc->chip.pwms, &curstate);
483*4882a593Smuzhiyun 	if (curstate.enabled)
484*4882a593Smuzhiyun 		dmaengine_terminate_all(pc->dma.chan_tx);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	rockchip_i2s_pwm_dma_release(pc);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	clk_unprepare(pc->mclk);
489*4882a593Smuzhiyun 	clk_unprepare(pc->hclk);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return pwmchip_remove(&pc->chip);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static struct platform_driver rockchip_i2s_pwm_driver = {
495*4882a593Smuzhiyun 	.driver = {
496*4882a593Smuzhiyun 		.name = "rockchip-i2s-pwm",
497*4882a593Smuzhiyun 		.of_match_table = rockchip_i2s_pwm_match,
498*4882a593Smuzhiyun 	},
499*4882a593Smuzhiyun 	.probe = rockchip_i2s_pwm_probe,
500*4882a593Smuzhiyun 	.remove = rockchip_i2s_pwm_remove,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun module_platform_driver(rockchip_i2s_pwm_driver);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun MODULE_AUTHOR("David Wu <david.wu@rock-chip.com>");
505*4882a593Smuzhiyun MODULE_DESCRIPTION("ROCKCHIP I2S PWM driver");
506*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
507