xref: /OK3568_Linux_fs/kernel/drivers/pwm/pwm-mediatek.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MediaTek Pulse Width Modulator driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
6*4882a593Smuzhiyun  * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pwm.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* PWM registers and bits definitions */
24*4882a593Smuzhiyun #define PWMCON			0x00
25*4882a593Smuzhiyun #define PWMHDUR			0x04
26*4882a593Smuzhiyun #define PWMLDUR			0x08
27*4882a593Smuzhiyun #define PWMGDUR			0x0c
28*4882a593Smuzhiyun #define PWMWAVENUM		0x28
29*4882a593Smuzhiyun #define PWMDWIDTH		0x2c
30*4882a593Smuzhiyun #define PWM45DWIDTH_FIXUP	0x30
31*4882a593Smuzhiyun #define PWMTHRES		0x30
32*4882a593Smuzhiyun #define PWM45THRES_FIXUP	0x34
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PWM_CLK_DIV_MAX		7
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct pwm_mediatek_of_data {
37*4882a593Smuzhiyun 	unsigned int num_pwms;
38*4882a593Smuzhiyun 	bool pwm45_fixup;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /**
42*4882a593Smuzhiyun  * struct pwm_mediatek_chip - struct representing PWM chip
43*4882a593Smuzhiyun  * @chip: linux PWM chip representation
44*4882a593Smuzhiyun  * @regs: base address of PWM chip
45*4882a593Smuzhiyun  * @clk_top: the top clock generator
46*4882a593Smuzhiyun  * @clk_main: the clock used by PWM core
47*4882a593Smuzhiyun  * @clk_pwms: the clock used by each PWM channel
48*4882a593Smuzhiyun  * @clk_freq: the fix clock frequency of legacy MIPS SoC
49*4882a593Smuzhiyun  * @soc: pointer to chip's platform data
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun struct pwm_mediatek_chip {
52*4882a593Smuzhiyun 	struct pwm_chip chip;
53*4882a593Smuzhiyun 	void __iomem *regs;
54*4882a593Smuzhiyun 	struct clk *clk_top;
55*4882a593Smuzhiyun 	struct clk *clk_main;
56*4882a593Smuzhiyun 	struct clk **clk_pwms;
57*4882a593Smuzhiyun 	const struct pwm_mediatek_of_data *soc;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const unsigned int pwm_mediatek_reg_offset[] = {
61*4882a593Smuzhiyun 	0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static inline struct pwm_mediatek_chip *
to_pwm_mediatek_chip(struct pwm_chip * chip)65*4882a593Smuzhiyun to_pwm_mediatek_chip(struct pwm_chip *chip)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return container_of(chip, struct pwm_mediatek_chip, chip);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
pwm_mediatek_clk_enable(struct pwm_chip * chip,struct pwm_device * pwm)70*4882a593Smuzhiyun static int pwm_mediatek_clk_enable(struct pwm_chip *chip,
71*4882a593Smuzhiyun 				   struct pwm_device *pwm)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
74*4882a593Smuzhiyun 	int ret;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	ret = clk_prepare_enable(pc->clk_top);
77*4882a593Smuzhiyun 	if (ret < 0)
78*4882a593Smuzhiyun 		return ret;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	ret = clk_prepare_enable(pc->clk_main);
81*4882a593Smuzhiyun 	if (ret < 0)
82*4882a593Smuzhiyun 		goto disable_clk_top;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
85*4882a593Smuzhiyun 	if (ret < 0)
86*4882a593Smuzhiyun 		goto disable_clk_main;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun disable_clk_main:
91*4882a593Smuzhiyun 	clk_disable_unprepare(pc->clk_main);
92*4882a593Smuzhiyun disable_clk_top:
93*4882a593Smuzhiyun 	clk_disable_unprepare(pc->clk_top);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return ret;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
pwm_mediatek_clk_disable(struct pwm_chip * chip,struct pwm_device * pwm)98*4882a593Smuzhiyun static void pwm_mediatek_clk_disable(struct pwm_chip *chip,
99*4882a593Smuzhiyun 				     struct pwm_device *pwm)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
104*4882a593Smuzhiyun 	clk_disable_unprepare(pc->clk_main);
105*4882a593Smuzhiyun 	clk_disable_unprepare(pc->clk_top);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
pwm_mediatek_readl(struct pwm_mediatek_chip * chip,unsigned int num,unsigned int offset)108*4882a593Smuzhiyun static inline u32 pwm_mediatek_readl(struct pwm_mediatek_chip *chip,
109*4882a593Smuzhiyun 				     unsigned int num, unsigned int offset)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return readl(chip->regs + pwm_mediatek_reg_offset[num] + offset);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
pwm_mediatek_writel(struct pwm_mediatek_chip * chip,unsigned int num,unsigned int offset,u32 value)114*4882a593Smuzhiyun static inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
115*4882a593Smuzhiyun 				       unsigned int num, unsigned int offset,
116*4882a593Smuzhiyun 				       u32 value)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	writel(value, chip->regs + pwm_mediatek_reg_offset[num] + offset);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
pwm_mediatek_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)121*4882a593Smuzhiyun static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
122*4882a593Smuzhiyun 			       int duty_ns, int period_ns)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
125*4882a593Smuzhiyun 	u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
126*4882a593Smuzhiyun 	    reg_thres = PWMTHRES;
127*4882a593Smuzhiyun 	u64 resolution;
128*4882a593Smuzhiyun 	int ret;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ret = pwm_mediatek_clk_enable(chip, pwm);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (ret < 0)
133*4882a593Smuzhiyun 		return ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* Using resolution in picosecond gets accuracy higher */
136*4882a593Smuzhiyun 	resolution = (u64)NSEC_PER_SEC * 1000;
137*4882a593Smuzhiyun 	do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
140*4882a593Smuzhiyun 	while (cnt_period > 8191) {
141*4882a593Smuzhiyun 		resolution *= 2;
142*4882a593Smuzhiyun 		clkdiv++;
143*4882a593Smuzhiyun 		cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
144*4882a593Smuzhiyun 						   resolution);
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (clkdiv > PWM_CLK_DIV_MAX) {
148*4882a593Smuzhiyun 		pwm_mediatek_clk_disable(chip, pwm);
149*4882a593Smuzhiyun 		dev_err(chip->dev, "period %d not supported\n", period_ns);
150*4882a593Smuzhiyun 		return -EINVAL;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
154*4882a593Smuzhiyun 		/*
155*4882a593Smuzhiyun 		 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
156*4882a593Smuzhiyun 		 * from the other PWMs on MT7623.
157*4882a593Smuzhiyun 		 */
158*4882a593Smuzhiyun 		reg_width = PWM45DWIDTH_FIXUP;
159*4882a593Smuzhiyun 		reg_thres = PWM45THRES_FIXUP;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
163*4882a593Smuzhiyun 	pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
164*4882a593Smuzhiyun 	pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
165*4882a593Smuzhiyun 	pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	pwm_mediatek_clk_disable(chip, pwm);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
pwm_mediatek_enable(struct pwm_chip * chip,struct pwm_device * pwm)172*4882a593Smuzhiyun static int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
175*4882a593Smuzhiyun 	u32 value;
176*4882a593Smuzhiyun 	int ret;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	ret = pwm_mediatek_clk_enable(chip, pwm);
179*4882a593Smuzhiyun 	if (ret < 0)
180*4882a593Smuzhiyun 		return ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	value = readl(pc->regs);
183*4882a593Smuzhiyun 	value |= BIT(pwm->hwpwm);
184*4882a593Smuzhiyun 	writel(value, pc->regs);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
pwm_mediatek_disable(struct pwm_chip * chip,struct pwm_device * pwm)189*4882a593Smuzhiyun static void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
192*4882a593Smuzhiyun 	u32 value;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	value = readl(pc->regs);
195*4882a593Smuzhiyun 	value &= ~BIT(pwm->hwpwm);
196*4882a593Smuzhiyun 	writel(value, pc->regs);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	pwm_mediatek_clk_disable(chip, pwm);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static const struct pwm_ops pwm_mediatek_ops = {
202*4882a593Smuzhiyun 	.config = pwm_mediatek_config,
203*4882a593Smuzhiyun 	.enable = pwm_mediatek_enable,
204*4882a593Smuzhiyun 	.disable = pwm_mediatek_disable,
205*4882a593Smuzhiyun 	.owner = THIS_MODULE,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
pwm_mediatek_probe(struct platform_device * pdev)208*4882a593Smuzhiyun static int pwm_mediatek_probe(struct platform_device *pdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc;
211*4882a593Smuzhiyun 	struct resource *res;
212*4882a593Smuzhiyun 	unsigned int i;
213*4882a593Smuzhiyun 	int ret;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
216*4882a593Smuzhiyun 	if (!pc)
217*4882a593Smuzhiyun 		return -ENOMEM;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	pc->soc = of_device_get_match_data(&pdev->dev);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
222*4882a593Smuzhiyun 	pc->regs = devm_ioremap_resource(&pdev->dev, res);
223*4882a593Smuzhiyun 	if (IS_ERR(pc->regs))
224*4882a593Smuzhiyun 		return PTR_ERR(pc->regs);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	pc->clk_pwms = devm_kcalloc(&pdev->dev, pc->soc->num_pwms,
227*4882a593Smuzhiyun 				    sizeof(*pc->clk_pwms), GFP_KERNEL);
228*4882a593Smuzhiyun 	if (!pc->clk_pwms)
229*4882a593Smuzhiyun 		return -ENOMEM;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	pc->clk_top = devm_clk_get(&pdev->dev, "top");
232*4882a593Smuzhiyun 	if (IS_ERR(pc->clk_top)) {
233*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clock: top fail: %ld\n",
234*4882a593Smuzhiyun 			PTR_ERR(pc->clk_top));
235*4882a593Smuzhiyun 		return PTR_ERR(pc->clk_top);
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	pc->clk_main = devm_clk_get(&pdev->dev, "main");
239*4882a593Smuzhiyun 	if (IS_ERR(pc->clk_main)) {
240*4882a593Smuzhiyun 		dev_err(&pdev->dev, "clock: main fail: %ld\n",
241*4882a593Smuzhiyun 			PTR_ERR(pc->clk_main));
242*4882a593Smuzhiyun 		return PTR_ERR(pc->clk_main);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	for (i = 0; i < pc->soc->num_pwms; i++) {
246*4882a593Smuzhiyun 		char name[8];
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "pwm%d", i + 1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
251*4882a593Smuzhiyun 		if (IS_ERR(pc->clk_pwms[i])) {
252*4882a593Smuzhiyun 			dev_err(&pdev->dev, "clock: %s fail: %ld\n",
253*4882a593Smuzhiyun 				name, PTR_ERR(pc->clk_pwms[i]));
254*4882a593Smuzhiyun 			return PTR_ERR(pc->clk_pwms[i]);
255*4882a593Smuzhiyun 		}
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pc);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	pc->chip.dev = &pdev->dev;
261*4882a593Smuzhiyun 	pc->chip.ops = &pwm_mediatek_ops;
262*4882a593Smuzhiyun 	pc->chip.base = -1;
263*4882a593Smuzhiyun 	pc->chip.npwm = pc->soc->num_pwms;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ret = pwmchip_add(&pc->chip);
266*4882a593Smuzhiyun 	if (ret < 0) {
267*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
268*4882a593Smuzhiyun 		return ret;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
pwm_mediatek_remove(struct platform_device * pdev)274*4882a593Smuzhiyun static int pwm_mediatek_remove(struct platform_device *pdev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct pwm_mediatek_chip *pc = platform_get_drvdata(pdev);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return pwmchip_remove(&pc->chip);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt2712_pwm_data = {
282*4882a593Smuzhiyun 	.num_pwms = 8,
283*4882a593Smuzhiyun 	.pwm45_fixup = false,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt7622_pwm_data = {
287*4882a593Smuzhiyun 	.num_pwms = 6,
288*4882a593Smuzhiyun 	.pwm45_fixup = false,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt7623_pwm_data = {
292*4882a593Smuzhiyun 	.num_pwms = 5,
293*4882a593Smuzhiyun 	.pwm45_fixup = true,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt7628_pwm_data = {
297*4882a593Smuzhiyun 	.num_pwms = 4,
298*4882a593Smuzhiyun 	.pwm45_fixup = true,
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt7629_pwm_data = {
302*4882a593Smuzhiyun 	.num_pwms = 1,
303*4882a593Smuzhiyun 	.pwm45_fixup = false,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct pwm_mediatek_of_data mt8516_pwm_data = {
307*4882a593Smuzhiyun 	.num_pwms = 5,
308*4882a593Smuzhiyun 	.pwm45_fixup = false,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct of_device_id pwm_mediatek_of_match[] = {
312*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
313*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
314*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
315*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
316*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
317*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
318*4882a593Smuzhiyun 	{ },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static struct platform_driver pwm_mediatek_driver = {
323*4882a593Smuzhiyun 	.driver = {
324*4882a593Smuzhiyun 		.name = "pwm-mediatek",
325*4882a593Smuzhiyun 		.of_match_table = pwm_mediatek_of_match,
326*4882a593Smuzhiyun 	},
327*4882a593Smuzhiyun 	.probe = pwm_mediatek_probe,
328*4882a593Smuzhiyun 	.remove = pwm_mediatek_remove,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun module_platform_driver(pwm_mediatek_driver);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
333*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
334