1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * NXP LPC18xx State Configurable Timer - Pulse Width Modulator driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015 Ariel D'Alessandro <ariel@vanguardiasur.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Notes
8*4882a593Smuzhiyun * =====
9*4882a593Smuzhiyun * NXP LPC18xx provides a State Configurable Timer (SCT) which can be configured
10*4882a593Smuzhiyun * as a Pulse Width Modulator.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SCT supports 16 outputs, 16 events and 16 registers. Each event will be
13*4882a593Smuzhiyun * triggered when its related register matches the SCT counter value, and it
14*4882a593Smuzhiyun * will set or clear a selected output.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * One of the events is preselected to generate the period, thus the maximum
17*4882a593Smuzhiyun * number of simultaneous channels is limited to 15. Notice that period is
18*4882a593Smuzhiyun * global to all the channels, thus PWM driver will refuse setting different
19*4882a593Smuzhiyun * values to it, unless there's only one channel requested.
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <linux/clk.h>
23*4882a593Smuzhiyun #include <linux/err.h>
24*4882a593Smuzhiyun #include <linux/io.h>
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/pwm.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* LPC18xx SCT registers */
30*4882a593Smuzhiyun #define LPC18XX_PWM_CONFIG 0x000
31*4882a593Smuzhiyun #define LPC18XX_PWM_CONFIG_UNIFY BIT(0)
32*4882a593Smuzhiyun #define LPC18XX_PWM_CONFIG_NORELOAD BIT(7)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define LPC18XX_PWM_CTRL 0x004
35*4882a593Smuzhiyun #define LPC18XX_PWM_CTRL_HALT BIT(2)
36*4882a593Smuzhiyun #define LPC18XX_PWM_BIDIR BIT(4)
37*4882a593Smuzhiyun #define LPC18XX_PWM_PRE_SHIFT 5
38*4882a593Smuzhiyun #define LPC18XX_PWM_PRE_MASK (0xff << LPC18XX_PWM_PRE_SHIFT)
39*4882a593Smuzhiyun #define LPC18XX_PWM_PRE(x) (x << LPC18XX_PWM_PRE_SHIFT)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define LPC18XX_PWM_LIMIT 0x008
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define LPC18XX_PWM_RES_BASE 0x058
44*4882a593Smuzhiyun #define LPC18XX_PWM_RES_SHIFT(_ch) (_ch * 2)
45*4882a593Smuzhiyun #define LPC18XX_PWM_RES(_ch, _action) (_action << LPC18XX_PWM_RES_SHIFT(_ch))
46*4882a593Smuzhiyun #define LPC18XX_PWM_RES_MASK(_ch) (0x3 << LPC18XX_PWM_RES_SHIFT(_ch))
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define LPC18XX_PWM_MATCH_BASE 0x100
49*4882a593Smuzhiyun #define LPC18XX_PWM_MATCH(_ch) (LPC18XX_PWM_MATCH_BASE + _ch * 4)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define LPC18XX_PWM_MATCHREL_BASE 0x200
52*4882a593Smuzhiyun #define LPC18XX_PWM_MATCHREL(_ch) (LPC18XX_PWM_MATCHREL_BASE + _ch * 4)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define LPC18XX_PWM_EVSTATEMSK_BASE 0x300
55*4882a593Smuzhiyun #define LPC18XX_PWM_EVSTATEMSK(_ch) (LPC18XX_PWM_EVSTATEMSK_BASE + _ch * 8)
56*4882a593Smuzhiyun #define LPC18XX_PWM_EVSTATEMSK_ALL 0xffffffff
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define LPC18XX_PWM_EVCTRL_BASE 0x304
59*4882a593Smuzhiyun #define LPC18XX_PWM_EVCTRL(_ev) (LPC18XX_PWM_EVCTRL_BASE + _ev * 8)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define LPC18XX_PWM_EVCTRL_MATCH(_ch) _ch
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define LPC18XX_PWM_EVCTRL_COMB_SHIFT 12
64*4882a593Smuzhiyun #define LPC18XX_PWM_EVCTRL_COMB_MATCH (0x1 << LPC18XX_PWM_EVCTRL_COMB_SHIFT)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define LPC18XX_PWM_OUTPUTSET_BASE 0x500
67*4882a593Smuzhiyun #define LPC18XX_PWM_OUTPUTSET(_ch) (LPC18XX_PWM_OUTPUTSET_BASE + _ch * 8)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define LPC18XX_PWM_OUTPUTCL_BASE 0x504
70*4882a593Smuzhiyun #define LPC18XX_PWM_OUTPUTCL(_ch) (LPC18XX_PWM_OUTPUTCL_BASE + _ch * 8)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* LPC18xx SCT unified counter */
73*4882a593Smuzhiyun #define LPC18XX_PWM_TIMER_MAX 0xffffffff
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* LPC18xx SCT events */
76*4882a593Smuzhiyun #define LPC18XX_PWM_EVENT_PERIOD 0
77*4882a593Smuzhiyun #define LPC18XX_PWM_EVENT_MAX 16
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* SCT conflict resolution */
80*4882a593Smuzhiyun enum lpc18xx_pwm_res_action {
81*4882a593Smuzhiyun LPC18XX_PWM_RES_NONE,
82*4882a593Smuzhiyun LPC18XX_PWM_RES_SET,
83*4882a593Smuzhiyun LPC18XX_PWM_RES_CLEAR,
84*4882a593Smuzhiyun LPC18XX_PWM_RES_TOGGLE,
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct lpc18xx_pwm_data {
88*4882a593Smuzhiyun unsigned int duty_event;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct lpc18xx_pwm_chip {
92*4882a593Smuzhiyun struct device *dev;
93*4882a593Smuzhiyun struct pwm_chip chip;
94*4882a593Smuzhiyun void __iomem *base;
95*4882a593Smuzhiyun struct clk *pwm_clk;
96*4882a593Smuzhiyun unsigned long clk_rate;
97*4882a593Smuzhiyun unsigned int period_ns;
98*4882a593Smuzhiyun unsigned int min_period_ns;
99*4882a593Smuzhiyun unsigned int max_period_ns;
100*4882a593Smuzhiyun unsigned int period_event;
101*4882a593Smuzhiyun unsigned long event_map;
102*4882a593Smuzhiyun struct mutex res_lock;
103*4882a593Smuzhiyun struct mutex period_lock;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static inline struct lpc18xx_pwm_chip *
to_lpc18xx_pwm_chip(struct pwm_chip * chip)107*4882a593Smuzhiyun to_lpc18xx_pwm_chip(struct pwm_chip *chip)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun return container_of(chip, struct lpc18xx_pwm_chip, chip);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
lpc18xx_pwm_writel(struct lpc18xx_pwm_chip * lpc18xx_pwm,u32 reg,u32 val)112*4882a593Smuzhiyun static inline void lpc18xx_pwm_writel(struct lpc18xx_pwm_chip *lpc18xx_pwm,
113*4882a593Smuzhiyun u32 reg, u32 val)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun writel(val, lpc18xx_pwm->base + reg);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
lpc18xx_pwm_readl(struct lpc18xx_pwm_chip * lpc18xx_pwm,u32 reg)118*4882a593Smuzhiyun static inline u32 lpc18xx_pwm_readl(struct lpc18xx_pwm_chip *lpc18xx_pwm,
119*4882a593Smuzhiyun u32 reg)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun return readl(lpc18xx_pwm->base + reg);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
lpc18xx_pwm_set_conflict_res(struct lpc18xx_pwm_chip * lpc18xx_pwm,struct pwm_device * pwm,enum lpc18xx_pwm_res_action action)124*4882a593Smuzhiyun static void lpc18xx_pwm_set_conflict_res(struct lpc18xx_pwm_chip *lpc18xx_pwm,
125*4882a593Smuzhiyun struct pwm_device *pwm,
126*4882a593Smuzhiyun enum lpc18xx_pwm_res_action action)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun u32 val;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun mutex_lock(&lpc18xx_pwm->res_lock);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Simultaneous set and clear may happen on an output, that is the case
134*4882a593Smuzhiyun * when duty_ns == period_ns. LPC18xx SCT allows to set a conflict
135*4882a593Smuzhiyun * resolution action to be taken in such a case.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_RES_BASE);
138*4882a593Smuzhiyun val &= ~LPC18XX_PWM_RES_MASK(pwm->hwpwm);
139*4882a593Smuzhiyun val |= LPC18XX_PWM_RES(pwm->hwpwm, action);
140*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_RES_BASE, val);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun mutex_unlock(&lpc18xx_pwm->res_lock);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
lpc18xx_pwm_config_period(struct pwm_chip * chip,int period_ns)145*4882a593Smuzhiyun static void lpc18xx_pwm_config_period(struct pwm_chip *chip, int period_ns)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
148*4882a593Smuzhiyun u64 val;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun val = (u64)period_ns * lpc18xx_pwm->clk_rate;
151*4882a593Smuzhiyun do_div(val, NSEC_PER_SEC);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
154*4882a593Smuzhiyun LPC18XX_PWM_MATCH(lpc18xx_pwm->period_event),
155*4882a593Smuzhiyun (u32)val - 1);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
158*4882a593Smuzhiyun LPC18XX_PWM_MATCHREL(lpc18xx_pwm->period_event),
159*4882a593Smuzhiyun (u32)val - 1);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
lpc18xx_pwm_config_duty(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns)162*4882a593Smuzhiyun static void lpc18xx_pwm_config_duty(struct pwm_chip *chip,
163*4882a593Smuzhiyun struct pwm_device *pwm, int duty_ns)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
166*4882a593Smuzhiyun struct lpc18xx_pwm_data *lpc18xx_data = pwm_get_chip_data(pwm);
167*4882a593Smuzhiyun u64 val;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun val = (u64)duty_ns * lpc18xx_pwm->clk_rate;
170*4882a593Smuzhiyun do_div(val, NSEC_PER_SEC);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
173*4882a593Smuzhiyun LPC18XX_PWM_MATCH(lpc18xx_data->duty_event),
174*4882a593Smuzhiyun (u32)val);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
177*4882a593Smuzhiyun LPC18XX_PWM_MATCHREL(lpc18xx_data->duty_event),
178*4882a593Smuzhiyun (u32)val);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
lpc18xx_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)181*4882a593Smuzhiyun static int lpc18xx_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
182*4882a593Smuzhiyun int duty_ns, int period_ns)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
185*4882a593Smuzhiyun int requested_events, i;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (period_ns < lpc18xx_pwm->min_period_ns ||
188*4882a593Smuzhiyun period_ns > lpc18xx_pwm->max_period_ns) {
189*4882a593Smuzhiyun dev_err(chip->dev, "period %d not in range\n", period_ns);
190*4882a593Smuzhiyun return -ERANGE;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun mutex_lock(&lpc18xx_pwm->period_lock);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun requested_events = bitmap_weight(&lpc18xx_pwm->event_map,
196*4882a593Smuzhiyun LPC18XX_PWM_EVENT_MAX);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * The PWM supports only a single period for all PWM channels.
200*4882a593Smuzhiyun * Once the period is set, it can only be changed if no more than one
201*4882a593Smuzhiyun * channel is requested at that moment.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun if (requested_events > 2 && lpc18xx_pwm->period_ns != period_ns &&
204*4882a593Smuzhiyun lpc18xx_pwm->period_ns) {
205*4882a593Smuzhiyun dev_err(chip->dev, "conflicting period requested for PWM %u\n",
206*4882a593Smuzhiyun pwm->hwpwm);
207*4882a593Smuzhiyun mutex_unlock(&lpc18xx_pwm->period_lock);
208*4882a593Smuzhiyun return -EBUSY;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if ((requested_events <= 2 && lpc18xx_pwm->period_ns != period_ns) ||
212*4882a593Smuzhiyun !lpc18xx_pwm->period_ns) {
213*4882a593Smuzhiyun lpc18xx_pwm->period_ns = period_ns;
214*4882a593Smuzhiyun for (i = 0; i < chip->npwm; i++)
215*4882a593Smuzhiyun pwm_set_period(&chip->pwms[i], period_ns);
216*4882a593Smuzhiyun lpc18xx_pwm_config_period(chip, period_ns);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun mutex_unlock(&lpc18xx_pwm->period_lock);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun lpc18xx_pwm_config_duty(chip, pwm, duty_ns);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
lpc18xx_pwm_set_polarity(struct pwm_chip * chip,struct pwm_device * pwm,enum pwm_polarity polarity)226*4882a593Smuzhiyun static int lpc18xx_pwm_set_polarity(struct pwm_chip *chip,
227*4882a593Smuzhiyun struct pwm_device *pwm,
228*4882a593Smuzhiyun enum pwm_polarity polarity)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
lpc18xx_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)233*4882a593Smuzhiyun static int lpc18xx_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
236*4882a593Smuzhiyun struct lpc18xx_pwm_data *lpc18xx_data = pwm_get_chip_data(pwm);
237*4882a593Smuzhiyun enum lpc18xx_pwm_res_action res_action;
238*4882a593Smuzhiyun unsigned int set_event, clear_event;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
241*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL(lpc18xx_data->duty_event),
242*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL_MATCH(lpc18xx_data->duty_event) |
243*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL_COMB_MATCH);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
246*4882a593Smuzhiyun LPC18XX_PWM_EVSTATEMSK(lpc18xx_data->duty_event),
247*4882a593Smuzhiyun LPC18XX_PWM_EVSTATEMSK_ALL);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (pwm_get_polarity(pwm) == PWM_POLARITY_NORMAL) {
250*4882a593Smuzhiyun set_event = lpc18xx_pwm->period_event;
251*4882a593Smuzhiyun clear_event = lpc18xx_data->duty_event;
252*4882a593Smuzhiyun res_action = LPC18XX_PWM_RES_SET;
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun set_event = lpc18xx_data->duty_event;
255*4882a593Smuzhiyun clear_event = lpc18xx_pwm->period_event;
256*4882a593Smuzhiyun res_action = LPC18XX_PWM_RES_CLEAR;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTSET(pwm->hwpwm),
260*4882a593Smuzhiyun BIT(set_event));
261*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTCL(pwm->hwpwm),
262*4882a593Smuzhiyun BIT(clear_event));
263*4882a593Smuzhiyun lpc18xx_pwm_set_conflict_res(lpc18xx_pwm, pwm, res_action);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
lpc18xx_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)268*4882a593Smuzhiyun static void lpc18xx_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
271*4882a593Smuzhiyun struct lpc18xx_pwm_data *lpc18xx_data = pwm_get_chip_data(pwm);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
274*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL(lpc18xx_data->duty_event), 0);
275*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTSET(pwm->hwpwm), 0);
276*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_OUTPUTCL(pwm->hwpwm), 0);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
lpc18xx_pwm_request(struct pwm_chip * chip,struct pwm_device * pwm)279*4882a593Smuzhiyun static int lpc18xx_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
282*4882a593Smuzhiyun struct lpc18xx_pwm_data *lpc18xx_data = pwm_get_chip_data(pwm);
283*4882a593Smuzhiyun unsigned long event;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun event = find_first_zero_bit(&lpc18xx_pwm->event_map,
286*4882a593Smuzhiyun LPC18XX_PWM_EVENT_MAX);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (event >= LPC18XX_PWM_EVENT_MAX) {
289*4882a593Smuzhiyun dev_err(lpc18xx_pwm->dev,
290*4882a593Smuzhiyun "maximum number of simultaneous channels reached\n");
291*4882a593Smuzhiyun return -EBUSY;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun set_bit(event, &lpc18xx_pwm->event_map);
295*4882a593Smuzhiyun lpc18xx_data->duty_event = event;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
lpc18xx_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)300*4882a593Smuzhiyun static void lpc18xx_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = to_lpc18xx_pwm_chip(chip);
303*4882a593Smuzhiyun struct lpc18xx_pwm_data *lpc18xx_data = pwm_get_chip_data(pwm);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun clear_bit(lpc18xx_data->duty_event, &lpc18xx_pwm->event_map);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const struct pwm_ops lpc18xx_pwm_ops = {
309*4882a593Smuzhiyun .config = lpc18xx_pwm_config,
310*4882a593Smuzhiyun .set_polarity = lpc18xx_pwm_set_polarity,
311*4882a593Smuzhiyun .enable = lpc18xx_pwm_enable,
312*4882a593Smuzhiyun .disable = lpc18xx_pwm_disable,
313*4882a593Smuzhiyun .request = lpc18xx_pwm_request,
314*4882a593Smuzhiyun .free = lpc18xx_pwm_free,
315*4882a593Smuzhiyun .owner = THIS_MODULE,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static const struct of_device_id lpc18xx_pwm_of_match[] = {
319*4882a593Smuzhiyun { .compatible = "nxp,lpc1850-sct-pwm" },
320*4882a593Smuzhiyun {}
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc18xx_pwm_of_match);
323*4882a593Smuzhiyun
lpc18xx_pwm_probe(struct platform_device * pdev)324*4882a593Smuzhiyun static int lpc18xx_pwm_probe(struct platform_device *pdev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm;
327*4882a593Smuzhiyun struct pwm_device *pwm;
328*4882a593Smuzhiyun int ret, i;
329*4882a593Smuzhiyun u64 val;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun lpc18xx_pwm = devm_kzalloc(&pdev->dev, sizeof(*lpc18xx_pwm),
332*4882a593Smuzhiyun GFP_KERNEL);
333*4882a593Smuzhiyun if (!lpc18xx_pwm)
334*4882a593Smuzhiyun return -ENOMEM;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun lpc18xx_pwm->dev = &pdev->dev;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun lpc18xx_pwm->base = devm_platform_ioremap_resource(pdev, 0);
339*4882a593Smuzhiyun if (IS_ERR(lpc18xx_pwm->base))
340*4882a593Smuzhiyun return PTR_ERR(lpc18xx_pwm->base);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun lpc18xx_pwm->pwm_clk = devm_clk_get(&pdev->dev, "pwm");
343*4882a593Smuzhiyun if (IS_ERR(lpc18xx_pwm->pwm_clk)) {
344*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get pwm clock\n");
345*4882a593Smuzhiyun return PTR_ERR(lpc18xx_pwm->pwm_clk);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun ret = clk_prepare_enable(lpc18xx_pwm->pwm_clk);
349*4882a593Smuzhiyun if (ret < 0) {
350*4882a593Smuzhiyun dev_err(&pdev->dev, "could not prepare or enable pwm clock\n");
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun lpc18xx_pwm->clk_rate = clk_get_rate(lpc18xx_pwm->pwm_clk);
355*4882a593Smuzhiyun if (!lpc18xx_pwm->clk_rate) {
356*4882a593Smuzhiyun dev_err(&pdev->dev, "pwm clock has no frequency\n");
357*4882a593Smuzhiyun ret = -EINVAL;
358*4882a593Smuzhiyun goto disable_pwmclk;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun mutex_init(&lpc18xx_pwm->res_lock);
362*4882a593Smuzhiyun mutex_init(&lpc18xx_pwm->period_lock);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun val = (u64)NSEC_PER_SEC * LPC18XX_PWM_TIMER_MAX;
365*4882a593Smuzhiyun do_div(val, lpc18xx_pwm->clk_rate);
366*4882a593Smuzhiyun lpc18xx_pwm->max_period_ns = val;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun lpc18xx_pwm->min_period_ns = DIV_ROUND_UP(NSEC_PER_SEC,
369*4882a593Smuzhiyun lpc18xx_pwm->clk_rate);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun lpc18xx_pwm->chip.dev = &pdev->dev;
372*4882a593Smuzhiyun lpc18xx_pwm->chip.ops = &lpc18xx_pwm_ops;
373*4882a593Smuzhiyun lpc18xx_pwm->chip.base = -1;
374*4882a593Smuzhiyun lpc18xx_pwm->chip.npwm = 16;
375*4882a593Smuzhiyun lpc18xx_pwm->chip.of_xlate = of_pwm_xlate_with_flags;
376*4882a593Smuzhiyun lpc18xx_pwm->chip.of_pwm_n_cells = 3;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* SCT counter must be in unify (32 bit) mode */
379*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CONFIG,
380*4882a593Smuzhiyun LPC18XX_PWM_CONFIG_UNIFY);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * Everytime the timer counter reaches the period value, the related
384*4882a593Smuzhiyun * event will be triggered and the counter reset to 0.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun set_bit(LPC18XX_PWM_EVENT_PERIOD, &lpc18xx_pwm->event_map);
387*4882a593Smuzhiyun lpc18xx_pwm->period_event = LPC18XX_PWM_EVENT_PERIOD;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
390*4882a593Smuzhiyun LPC18XX_PWM_EVSTATEMSK(lpc18xx_pwm->period_event),
391*4882a593Smuzhiyun LPC18XX_PWM_EVSTATEMSK_ALL);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun val = LPC18XX_PWM_EVCTRL_MATCH(lpc18xx_pwm->period_event) |
394*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL_COMB_MATCH;
395*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm,
396*4882a593Smuzhiyun LPC18XX_PWM_EVCTRL(lpc18xx_pwm->period_event), val);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_LIMIT,
399*4882a593Smuzhiyun BIT(lpc18xx_pwm->period_event));
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun for (i = 0; i < lpc18xx_pwm->chip.npwm; i++) {
402*4882a593Smuzhiyun struct lpc18xx_pwm_data *data;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun pwm = &lpc18xx_pwm->chip.pwms[i];
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun data = devm_kzalloc(lpc18xx_pwm->dev, sizeof(*data),
407*4882a593Smuzhiyun GFP_KERNEL);
408*4882a593Smuzhiyun if (!data) {
409*4882a593Smuzhiyun ret = -ENOMEM;
410*4882a593Smuzhiyun goto disable_pwmclk;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun pwm_set_chip_data(pwm, data);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_CTRL);
417*4882a593Smuzhiyun val &= ~LPC18XX_PWM_BIDIR;
418*4882a593Smuzhiyun val &= ~LPC18XX_PWM_CTRL_HALT;
419*4882a593Smuzhiyun val &= ~LPC18XX_PWM_PRE_MASK;
420*4882a593Smuzhiyun val |= LPC18XX_PWM_PRE(0);
421*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CTRL, val);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ret = pwmchip_add(&lpc18xx_pwm->chip);
424*4882a593Smuzhiyun if (ret < 0) {
425*4882a593Smuzhiyun dev_err(&pdev->dev, "pwmchip_add failed: %d\n", ret);
426*4882a593Smuzhiyun goto disable_pwmclk;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun platform_set_drvdata(pdev, lpc18xx_pwm);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun disable_pwmclk:
434*4882a593Smuzhiyun clk_disable_unprepare(lpc18xx_pwm->pwm_clk);
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
lpc18xx_pwm_remove(struct platform_device * pdev)438*4882a593Smuzhiyun static int lpc18xx_pwm_remove(struct platform_device *pdev)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct lpc18xx_pwm_chip *lpc18xx_pwm = platform_get_drvdata(pdev);
441*4882a593Smuzhiyun u32 val;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun val = lpc18xx_pwm_readl(lpc18xx_pwm, LPC18XX_PWM_CTRL);
444*4882a593Smuzhiyun lpc18xx_pwm_writel(lpc18xx_pwm, LPC18XX_PWM_CTRL,
445*4882a593Smuzhiyun val | LPC18XX_PWM_CTRL_HALT);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun clk_disable_unprepare(lpc18xx_pwm->pwm_clk);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return pwmchip_remove(&lpc18xx_pwm->chip);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static struct platform_driver lpc18xx_pwm_driver = {
453*4882a593Smuzhiyun .driver = {
454*4882a593Smuzhiyun .name = "lpc18xx-sct-pwm",
455*4882a593Smuzhiyun .of_match_table = lpc18xx_pwm_of_match,
456*4882a593Smuzhiyun },
457*4882a593Smuzhiyun .probe = lpc18xx_pwm_probe,
458*4882a593Smuzhiyun .remove = lpc18xx_pwm_remove,
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun module_platform_driver(lpc18xx_pwm_driver);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun MODULE_AUTHOR("Ariel D'Alessandro <ariel@vanguardiasur.com.ar>");
463*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP LPC18xx PWM driver");
464*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
465