xref: /OK3568_Linux_fs/kernel/drivers/pwm/pwm-jz4740.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
4*4882a593Smuzhiyun  *  JZ4740 platform PWM support
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Limitations:
7*4882a593Smuzhiyun  * - The .apply callback doesn't complete the currently running period before
8*4882a593Smuzhiyun  *   reconfiguring the hardware.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/mfd/ingenic-tcu.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pwm.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct soc_info {
24*4882a593Smuzhiyun 	unsigned int num_pwms;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun struct jz4740_pwm_chip {
28*4882a593Smuzhiyun 	struct pwm_chip chip;
29*4882a593Smuzhiyun 	struct regmap *map;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
to_jz4740(struct pwm_chip * chip)32*4882a593Smuzhiyun static inline struct jz4740_pwm_chip *to_jz4740(struct pwm_chip *chip)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	return container_of(chip, struct jz4740_pwm_chip, chip);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
jz4740_pwm_can_use_chn(struct jz4740_pwm_chip * jz,unsigned int channel)37*4882a593Smuzhiyun static bool jz4740_pwm_can_use_chn(struct jz4740_pwm_chip *jz,
38*4882a593Smuzhiyun 				   unsigned int channel)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	/* Enable all TCU channels for PWM use by default except channels 0/1 */
41*4882a593Smuzhiyun 	u32 pwm_channels_mask = GENMASK(jz->chip.npwm - 1, 2);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	device_property_read_u32(jz->chip.dev->parent,
44*4882a593Smuzhiyun 				 "ingenic,pwm-channels-mask",
45*4882a593Smuzhiyun 				 &pwm_channels_mask);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return !!(pwm_channels_mask & BIT(channel));
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
jz4740_pwm_request(struct pwm_chip * chip,struct pwm_device * pwm)50*4882a593Smuzhiyun static int jz4740_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz = to_jz4740(chip);
53*4882a593Smuzhiyun 	struct clk *clk;
54*4882a593Smuzhiyun 	char name[16];
55*4882a593Smuzhiyun 	int err;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (!jz4740_pwm_can_use_chn(jz, pwm->hwpwm))
58*4882a593Smuzhiyun 		return -EBUSY;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	snprintf(name, sizeof(name), "timer%u", pwm->hwpwm);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	clk = clk_get(chip->dev, name);
63*4882a593Smuzhiyun 	if (IS_ERR(clk))
64*4882a593Smuzhiyun 		return dev_err_probe(chip->dev, PTR_ERR(clk),
65*4882a593Smuzhiyun 				     "Failed to get clock\n");
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	err = clk_prepare_enable(clk);
68*4882a593Smuzhiyun 	if (err < 0) {
69*4882a593Smuzhiyun 		clk_put(clk);
70*4882a593Smuzhiyun 		return err;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	pwm_set_chip_data(pwm, clk);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
jz4740_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)78*4882a593Smuzhiyun static void jz4740_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct clk *clk = pwm_get_chip_data(pwm);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	clk_disable_unprepare(clk);
83*4882a593Smuzhiyun 	clk_put(clk);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
jz4740_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)86*4882a593Smuzhiyun static int jz4740_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz = to_jz4740(chip);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Enable PWM output */
91*4882a593Smuzhiyun 	regmap_update_bits(jz->map, TCU_REG_TCSRc(pwm->hwpwm),
92*4882a593Smuzhiyun 			   TCU_TCSR_PWM_EN, TCU_TCSR_PWM_EN);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* Start counter */
95*4882a593Smuzhiyun 	regmap_write(jz->map, TCU_REG_TESR, BIT(pwm->hwpwm));
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
jz4740_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)100*4882a593Smuzhiyun static void jz4740_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz = to_jz4740(chip);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/*
105*4882a593Smuzhiyun 	 * Set duty > period. This trick allows the TCU channels in TCU2 mode to
106*4882a593Smuzhiyun 	 * properly return to their init level.
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	regmap_write(jz->map, TCU_REG_TDHRc(pwm->hwpwm), 0xffff);
109*4882a593Smuzhiyun 	regmap_write(jz->map, TCU_REG_TDFRc(pwm->hwpwm), 0x0);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/*
112*4882a593Smuzhiyun 	 * Disable PWM output.
113*4882a593Smuzhiyun 	 * In TCU2 mode (channel 1/2 on JZ4750+), this must be done before the
114*4882a593Smuzhiyun 	 * counter is stopped, while in TCU1 mode the order does not matter.
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	regmap_update_bits(jz->map, TCU_REG_TCSRc(pwm->hwpwm),
117*4882a593Smuzhiyun 			   TCU_TCSR_PWM_EN, 0);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* Stop counter */
120*4882a593Smuzhiyun 	regmap_write(jz->map, TCU_REG_TECR, BIT(pwm->hwpwm));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
jz4740_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)123*4882a593Smuzhiyun static int jz4740_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
124*4882a593Smuzhiyun 			    const struct pwm_state *state)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz4740 = to_jz4740(pwm->chip);
127*4882a593Smuzhiyun 	unsigned long long tmp = 0xffffull * NSEC_PER_SEC;
128*4882a593Smuzhiyun 	struct clk *clk = pwm_get_chip_data(pwm);
129*4882a593Smuzhiyun 	unsigned long period, duty;
130*4882a593Smuzhiyun 	long rate;
131*4882a593Smuzhiyun 	int err;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * Limit the clock to a maximum rate that still gives us a period value
135*4882a593Smuzhiyun 	 * which fits in 16 bits.
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 	do_div(tmp, state->period);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/*
140*4882a593Smuzhiyun 	 * /!\ IMPORTANT NOTE:
141*4882a593Smuzhiyun 	 * -------------------
142*4882a593Smuzhiyun 	 * This code relies on the fact that clk_round_rate() will always round
143*4882a593Smuzhiyun 	 * down, which is not a valid assumption given by the clk API, but only
144*4882a593Smuzhiyun 	 * happens to be true with the clk drivers used for Ingenic SoCs.
145*4882a593Smuzhiyun 	 *
146*4882a593Smuzhiyun 	 * Right now, there is no alternative as the clk API does not have a
147*4882a593Smuzhiyun 	 * round-down function (and won't have one for a while), but if it ever
148*4882a593Smuzhiyun 	 * comes to light, a round-down function should be used instead.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	rate = clk_round_rate(clk, tmp);
151*4882a593Smuzhiyun 	if (rate < 0) {
152*4882a593Smuzhiyun 		dev_err(chip->dev, "Unable to round rate: %ld", rate);
153*4882a593Smuzhiyun 		return rate;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Calculate period value */
157*4882a593Smuzhiyun 	tmp = (unsigned long long)rate * state->period;
158*4882a593Smuzhiyun 	do_div(tmp, NSEC_PER_SEC);
159*4882a593Smuzhiyun 	period = tmp;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Calculate duty value */
162*4882a593Smuzhiyun 	tmp = (unsigned long long)rate * state->duty_cycle;
163*4882a593Smuzhiyun 	do_div(tmp, NSEC_PER_SEC);
164*4882a593Smuzhiyun 	duty = tmp;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (duty >= period)
167*4882a593Smuzhiyun 		duty = period - 1;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	jz4740_pwm_disable(chip, pwm);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	err = clk_set_rate(clk, rate);
172*4882a593Smuzhiyun 	if (err) {
173*4882a593Smuzhiyun 		dev_err(chip->dev, "Unable to set rate: %d", err);
174*4882a593Smuzhiyun 		return err;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Reset counter to 0 */
178*4882a593Smuzhiyun 	regmap_write(jz4740->map, TCU_REG_TCNTc(pwm->hwpwm), 0);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Set duty */
181*4882a593Smuzhiyun 	regmap_write(jz4740->map, TCU_REG_TDHRc(pwm->hwpwm), duty);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* Set period */
184*4882a593Smuzhiyun 	regmap_write(jz4740->map, TCU_REG_TDFRc(pwm->hwpwm), period);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Set abrupt shutdown */
187*4882a593Smuzhiyun 	regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
188*4882a593Smuzhiyun 			   TCU_TCSR_PWM_SD, TCU_TCSR_PWM_SD);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * Set polarity.
192*4882a593Smuzhiyun 	 *
193*4882a593Smuzhiyun 	 * The PWM starts in inactive state until the internal timer reaches the
194*4882a593Smuzhiyun 	 * duty value, then becomes active until the timer reaches the period
195*4882a593Smuzhiyun 	 * value. In theory, we should then use (period - duty) as the real duty
196*4882a593Smuzhiyun 	 * value, as a high duty value would otherwise result in the PWM pin
197*4882a593Smuzhiyun 	 * being inactive most of the time.
198*4882a593Smuzhiyun 	 *
199*4882a593Smuzhiyun 	 * Here, we don't do that, and instead invert the polarity of the PWM
200*4882a593Smuzhiyun 	 * when it is active. This trick makes the PWM start with its active
201*4882a593Smuzhiyun 	 * state instead of its inactive state.
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	if ((state->polarity == PWM_POLARITY_NORMAL) ^ state->enabled)
204*4882a593Smuzhiyun 		regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
205*4882a593Smuzhiyun 				   TCU_TCSR_PWM_INITL_HIGH, 0);
206*4882a593Smuzhiyun 	else
207*4882a593Smuzhiyun 		regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
208*4882a593Smuzhiyun 				   TCU_TCSR_PWM_INITL_HIGH,
209*4882a593Smuzhiyun 				   TCU_TCSR_PWM_INITL_HIGH);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (state->enabled)
212*4882a593Smuzhiyun 		jz4740_pwm_enable(chip, pwm);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static const struct pwm_ops jz4740_pwm_ops = {
218*4882a593Smuzhiyun 	.request = jz4740_pwm_request,
219*4882a593Smuzhiyun 	.free = jz4740_pwm_free,
220*4882a593Smuzhiyun 	.apply = jz4740_pwm_apply,
221*4882a593Smuzhiyun 	.owner = THIS_MODULE,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
jz4740_pwm_probe(struct platform_device * pdev)224*4882a593Smuzhiyun static int jz4740_pwm_probe(struct platform_device *pdev)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
227*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz4740;
228*4882a593Smuzhiyun 	const struct soc_info *info;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	info = device_get_match_data(dev);
231*4882a593Smuzhiyun 	if (!info)
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	jz4740 = devm_kzalloc(dev, sizeof(*jz4740), GFP_KERNEL);
235*4882a593Smuzhiyun 	if (!jz4740)
236*4882a593Smuzhiyun 		return -ENOMEM;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	jz4740->map = device_node_to_regmap(dev->parent->of_node);
239*4882a593Smuzhiyun 	if (IS_ERR(jz4740->map)) {
240*4882a593Smuzhiyun 		dev_err(dev, "regmap not found: %ld\n", PTR_ERR(jz4740->map));
241*4882a593Smuzhiyun 		return PTR_ERR(jz4740->map);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	jz4740->chip.dev = dev;
245*4882a593Smuzhiyun 	jz4740->chip.ops = &jz4740_pwm_ops;
246*4882a593Smuzhiyun 	jz4740->chip.npwm = info->num_pwms;
247*4882a593Smuzhiyun 	jz4740->chip.base = -1;
248*4882a593Smuzhiyun 	jz4740->chip.of_xlate = of_pwm_xlate_with_flags;
249*4882a593Smuzhiyun 	jz4740->chip.of_pwm_n_cells = 3;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	platform_set_drvdata(pdev, jz4740);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return pwmchip_add(&jz4740->chip);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
jz4740_pwm_remove(struct platform_device * pdev)256*4882a593Smuzhiyun static int jz4740_pwm_remove(struct platform_device *pdev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct jz4740_pwm_chip *jz4740 = platform_get_drvdata(pdev);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return pwmchip_remove(&jz4740->chip);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static const struct soc_info __maybe_unused jz4740_soc_info = {
264*4882a593Smuzhiyun 	.num_pwms = 8,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static const struct soc_info __maybe_unused jz4725b_soc_info = {
268*4882a593Smuzhiyun 	.num_pwms = 6,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #ifdef CONFIG_OF
272*4882a593Smuzhiyun static const struct of_device_id jz4740_pwm_dt_ids[] = {
273*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4740-pwm", .data = &jz4740_soc_info },
274*4882a593Smuzhiyun 	{ .compatible = "ingenic,jz4725b-pwm", .data = &jz4725b_soc_info },
275*4882a593Smuzhiyun 	{},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4740_pwm_dt_ids);
278*4882a593Smuzhiyun #endif
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun static struct platform_driver jz4740_pwm_driver = {
281*4882a593Smuzhiyun 	.driver = {
282*4882a593Smuzhiyun 		.name = "jz4740-pwm",
283*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(jz4740_pwm_dt_ids),
284*4882a593Smuzhiyun 	},
285*4882a593Smuzhiyun 	.probe = jz4740_pwm_probe,
286*4882a593Smuzhiyun 	.remove = jz4740_pwm_remove,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun module_platform_driver(jz4740_pwm_driver);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
291*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4740 PWM driver");
292*4882a593Smuzhiyun MODULE_ALIAS("platform:jz4740-pwm");
293*4882a593Smuzhiyun MODULE_LICENSE("GPL");
294