xref: /OK3568_Linux_fs/kernel/drivers/pwm/pwm-img.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Imagination Technologies Pulse Width Modulator driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014-2015, Imagination Technologies
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on drivers/pwm/pwm-tegra.c, Copyright (c) 2010, NVIDIA Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/pwm.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* PWM registers */
24*4882a593Smuzhiyun #define PWM_CTRL_CFG				0x0000
25*4882a593Smuzhiyun #define PWM_CTRL_CFG_NO_SUB_DIV			0
26*4882a593Smuzhiyun #define PWM_CTRL_CFG_SUB_DIV0			1
27*4882a593Smuzhiyun #define PWM_CTRL_CFG_SUB_DIV1			2
28*4882a593Smuzhiyun #define PWM_CTRL_CFG_SUB_DIV0_DIV1		3
29*4882a593Smuzhiyun #define PWM_CTRL_CFG_DIV_SHIFT(ch)		((ch) * 2 + 4)
30*4882a593Smuzhiyun #define PWM_CTRL_CFG_DIV_MASK			0x3
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PWM_CH_CFG(ch)				(0x4 + (ch) * 4)
33*4882a593Smuzhiyun #define PWM_CH_CFG_TMBASE_SHIFT			0
34*4882a593Smuzhiyun #define PWM_CH_CFG_DUTY_SHIFT			16
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define PERIP_PWM_PDM_CONTROL			0x0140
37*4882a593Smuzhiyun #define PERIP_PWM_PDM_CONTROL_CH_MASK		0x1
38*4882a593Smuzhiyun #define PERIP_PWM_PDM_CONTROL_CH_SHIFT(ch)	((ch) * 4)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define IMG_PWM_PM_TIMEOUT			1000 /* ms */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * PWM period is specified with a timebase register,
44*4882a593Smuzhiyun  * in number of step periods. The PWM duty cycle is also
45*4882a593Smuzhiyun  * specified in step periods, in the [0, $timebase] range.
46*4882a593Smuzhiyun  * In other words, the timebase imposes the duty cycle
47*4882a593Smuzhiyun  * resolution. Therefore, let's constraint the timebase to
48*4882a593Smuzhiyun  * a minimum value to allow a sane range of duty cycle values.
49*4882a593Smuzhiyun  * Imposing a minimum timebase, will impose a maximum PWM frequency.
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * The value chosen is completely arbitrary.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun #define MIN_TMBASE_STEPS			16
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define IMG_PWM_NPWM				4
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun struct img_pwm_soc_data {
58*4882a593Smuzhiyun 	u32 max_timebase;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct img_pwm_chip {
62*4882a593Smuzhiyun 	struct device	*dev;
63*4882a593Smuzhiyun 	struct pwm_chip	chip;
64*4882a593Smuzhiyun 	struct clk	*pwm_clk;
65*4882a593Smuzhiyun 	struct clk	*sys_clk;
66*4882a593Smuzhiyun 	void __iomem	*base;
67*4882a593Smuzhiyun 	struct regmap	*periph_regs;
68*4882a593Smuzhiyun 	int		max_period_ns;
69*4882a593Smuzhiyun 	int		min_period_ns;
70*4882a593Smuzhiyun 	const struct img_pwm_soc_data   *data;
71*4882a593Smuzhiyun 	u32		suspend_ctrl_cfg;
72*4882a593Smuzhiyun 	u32		suspend_ch_cfg[IMG_PWM_NPWM];
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
to_img_pwm_chip(struct pwm_chip * chip)75*4882a593Smuzhiyun static inline struct img_pwm_chip *to_img_pwm_chip(struct pwm_chip *chip)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	return container_of(chip, struct img_pwm_chip, chip);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
img_pwm_writel(struct img_pwm_chip * chip,u32 reg,u32 val)80*4882a593Smuzhiyun static inline void img_pwm_writel(struct img_pwm_chip *chip,
81*4882a593Smuzhiyun 				  u32 reg, u32 val)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	writel(val, chip->base + reg);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
img_pwm_readl(struct img_pwm_chip * chip,u32 reg)86*4882a593Smuzhiyun static inline u32 img_pwm_readl(struct img_pwm_chip *chip,
87*4882a593Smuzhiyun 					 u32 reg)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	return readl(chip->base + reg);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
img_pwm_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)92*4882a593Smuzhiyun static int img_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
93*4882a593Smuzhiyun 			  int duty_ns, int period_ns)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u32 val, div, duty, timebase;
96*4882a593Smuzhiyun 	unsigned long mul, output_clk_hz, input_clk_hz;
97*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip);
98*4882a593Smuzhiyun 	unsigned int max_timebase = pwm_chip->data->max_timebase;
99*4882a593Smuzhiyun 	int ret;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (period_ns < pwm_chip->min_period_ns ||
102*4882a593Smuzhiyun 	    period_ns > pwm_chip->max_period_ns) {
103*4882a593Smuzhiyun 		dev_err(chip->dev, "configured period not in range\n");
104*4882a593Smuzhiyun 		return -ERANGE;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	input_clk_hz = clk_get_rate(pwm_chip->pwm_clk);
108*4882a593Smuzhiyun 	output_clk_hz = DIV_ROUND_UP(NSEC_PER_SEC, period_ns);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	mul = DIV_ROUND_UP(input_clk_hz, output_clk_hz);
111*4882a593Smuzhiyun 	if (mul <= max_timebase) {
112*4882a593Smuzhiyun 		div = PWM_CTRL_CFG_NO_SUB_DIV;
113*4882a593Smuzhiyun 		timebase = DIV_ROUND_UP(mul, 1);
114*4882a593Smuzhiyun 	} else if (mul <= max_timebase * 8) {
115*4882a593Smuzhiyun 		div = PWM_CTRL_CFG_SUB_DIV0;
116*4882a593Smuzhiyun 		timebase = DIV_ROUND_UP(mul, 8);
117*4882a593Smuzhiyun 	} else if (mul <= max_timebase * 64) {
118*4882a593Smuzhiyun 		div = PWM_CTRL_CFG_SUB_DIV1;
119*4882a593Smuzhiyun 		timebase = DIV_ROUND_UP(mul, 64);
120*4882a593Smuzhiyun 	} else if (mul <= max_timebase * 512) {
121*4882a593Smuzhiyun 		div = PWM_CTRL_CFG_SUB_DIV0_DIV1;
122*4882a593Smuzhiyun 		timebase = DIV_ROUND_UP(mul, 512);
123*4882a593Smuzhiyun 	} else {
124*4882a593Smuzhiyun 		dev_err(chip->dev,
125*4882a593Smuzhiyun 			"failed to configure timebase steps/divider value\n");
126*4882a593Smuzhiyun 		return -EINVAL;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	duty = DIV_ROUND_UP(timebase * duty_ns, period_ns);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(chip->dev);
132*4882a593Smuzhiyun 	if (ret < 0) {
133*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(chip->dev);
134*4882a593Smuzhiyun 		return ret;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG);
138*4882a593Smuzhiyun 	val &= ~(PWM_CTRL_CFG_DIV_MASK << PWM_CTRL_CFG_DIV_SHIFT(pwm->hwpwm));
139*4882a593Smuzhiyun 	val |= (div & PWM_CTRL_CFG_DIV_MASK) <<
140*4882a593Smuzhiyun 		PWM_CTRL_CFG_DIV_SHIFT(pwm->hwpwm);
141*4882a593Smuzhiyun 	img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	val = (duty << PWM_CH_CFG_DUTY_SHIFT) |
144*4882a593Smuzhiyun 	      (timebase << PWM_CH_CFG_TMBASE_SHIFT);
145*4882a593Smuzhiyun 	img_pwm_writel(pwm_chip, PWM_CH_CFG(pwm->hwpwm), val);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(chip->dev);
148*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(chip->dev);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
img_pwm_enable(struct pwm_chip * chip,struct pwm_device * pwm)153*4882a593Smuzhiyun static int img_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	u32 val;
156*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip);
157*4882a593Smuzhiyun 	int ret;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	ret = pm_runtime_resume_and_get(chip->dev);
160*4882a593Smuzhiyun 	if (ret < 0)
161*4882a593Smuzhiyun 		return ret;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG);
164*4882a593Smuzhiyun 	val |= BIT(pwm->hwpwm);
165*4882a593Smuzhiyun 	img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	regmap_update_bits(pwm_chip->periph_regs, PERIP_PWM_PDM_CONTROL,
168*4882a593Smuzhiyun 			   PERIP_PWM_PDM_CONTROL_CH_MASK <<
169*4882a593Smuzhiyun 			   PERIP_PWM_PDM_CONTROL_CH_SHIFT(pwm->hwpwm), 0);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
img_pwm_disable(struct pwm_chip * chip,struct pwm_device * pwm)174*4882a593Smuzhiyun static void img_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	u32 val;
177*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = to_img_pwm_chip(chip);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	val = img_pwm_readl(pwm_chip, PWM_CTRL_CFG);
180*4882a593Smuzhiyun 	val &= ~BIT(pwm->hwpwm);
181*4882a593Smuzhiyun 	img_pwm_writel(pwm_chip, PWM_CTRL_CFG, val);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(chip->dev);
184*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(chip->dev);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct pwm_ops img_pwm_ops = {
188*4882a593Smuzhiyun 	.config = img_pwm_config,
189*4882a593Smuzhiyun 	.enable = img_pwm_enable,
190*4882a593Smuzhiyun 	.disable = img_pwm_disable,
191*4882a593Smuzhiyun 	.owner = THIS_MODULE,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const struct img_pwm_soc_data pistachio_pwm = {
195*4882a593Smuzhiyun 	.max_timebase = 255,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const struct of_device_id img_pwm_of_match[] = {
199*4882a593Smuzhiyun 	{
200*4882a593Smuzhiyun 		.compatible = "img,pistachio-pwm",
201*4882a593Smuzhiyun 		.data = &pistachio_pwm,
202*4882a593Smuzhiyun 	},
203*4882a593Smuzhiyun 	{ }
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, img_pwm_of_match);
206*4882a593Smuzhiyun 
img_pwm_runtime_suspend(struct device * dev)207*4882a593Smuzhiyun static int img_pwm_runtime_suspend(struct device *dev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	clk_disable_unprepare(pwm_chip->pwm_clk);
212*4882a593Smuzhiyun 	clk_disable_unprepare(pwm_chip->sys_clk);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
img_pwm_runtime_resume(struct device * dev)217*4882a593Smuzhiyun static int img_pwm_runtime_resume(struct device *dev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev);
220*4882a593Smuzhiyun 	int ret;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ret = clk_prepare_enable(pwm_chip->sys_clk);
223*4882a593Smuzhiyun 	if (ret < 0) {
224*4882a593Smuzhiyun 		dev_err(dev, "could not prepare or enable sys clock\n");
225*4882a593Smuzhiyun 		return ret;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ret = clk_prepare_enable(pwm_chip->pwm_clk);
229*4882a593Smuzhiyun 	if (ret < 0) {
230*4882a593Smuzhiyun 		dev_err(dev, "could not prepare or enable pwm clock\n");
231*4882a593Smuzhiyun 		clk_disable_unprepare(pwm_chip->sys_clk);
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
img_pwm_probe(struct platform_device * pdev)238*4882a593Smuzhiyun static int img_pwm_probe(struct platform_device *pdev)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	int ret;
241*4882a593Smuzhiyun 	u64 val;
242*4882a593Smuzhiyun 	unsigned long clk_rate;
243*4882a593Smuzhiyun 	struct resource *res;
244*4882a593Smuzhiyun 	struct img_pwm_chip *pwm;
245*4882a593Smuzhiyun 	const struct of_device_id *of_dev_id;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
248*4882a593Smuzhiyun 	if (!pwm)
249*4882a593Smuzhiyun 		return -ENOMEM;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	pwm->dev = &pdev->dev;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
254*4882a593Smuzhiyun 	pwm->base = devm_ioremap_resource(&pdev->dev, res);
255*4882a593Smuzhiyun 	if (IS_ERR(pwm->base))
256*4882a593Smuzhiyun 		return PTR_ERR(pwm->base);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	of_dev_id = of_match_device(img_pwm_of_match, &pdev->dev);
259*4882a593Smuzhiyun 	if (!of_dev_id)
260*4882a593Smuzhiyun 		return -ENODEV;
261*4882a593Smuzhiyun 	pwm->data = of_dev_id->data;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	pwm->periph_regs = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
264*4882a593Smuzhiyun 							   "img,cr-periph");
265*4882a593Smuzhiyun 	if (IS_ERR(pwm->periph_regs))
266*4882a593Smuzhiyun 		return PTR_ERR(pwm->periph_regs);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	pwm->sys_clk = devm_clk_get(&pdev->dev, "sys");
269*4882a593Smuzhiyun 	if (IS_ERR(pwm->sys_clk)) {
270*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get system clock\n");
271*4882a593Smuzhiyun 		return PTR_ERR(pwm->sys_clk);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	pwm->pwm_clk = devm_clk_get(&pdev->dev, "pwm");
275*4882a593Smuzhiyun 	if (IS_ERR(pwm->pwm_clk)) {
276*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get pwm clock\n");
277*4882a593Smuzhiyun 		return PTR_ERR(pwm->pwm_clk);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pwm);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, IMG_PWM_PM_TIMEOUT);
283*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
284*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
285*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev)) {
286*4882a593Smuzhiyun 		ret = img_pwm_runtime_resume(&pdev->dev);
287*4882a593Smuzhiyun 		if (ret)
288*4882a593Smuzhiyun 			goto err_pm_disable;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	clk_rate = clk_get_rate(pwm->pwm_clk);
292*4882a593Smuzhiyun 	if (!clk_rate) {
293*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pwm clock has no frequency\n");
294*4882a593Smuzhiyun 		ret = -EINVAL;
295*4882a593Smuzhiyun 		goto err_suspend;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* The maximum input clock divider is 512 */
299*4882a593Smuzhiyun 	val = (u64)NSEC_PER_SEC * 512 * pwm->data->max_timebase;
300*4882a593Smuzhiyun 	do_div(val, clk_rate);
301*4882a593Smuzhiyun 	pwm->max_period_ns = val;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	val = (u64)NSEC_PER_SEC * MIN_TMBASE_STEPS;
304*4882a593Smuzhiyun 	do_div(val, clk_rate);
305*4882a593Smuzhiyun 	pwm->min_period_ns = val;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	pwm->chip.dev = &pdev->dev;
308*4882a593Smuzhiyun 	pwm->chip.ops = &img_pwm_ops;
309*4882a593Smuzhiyun 	pwm->chip.base = -1;
310*4882a593Smuzhiyun 	pwm->chip.npwm = IMG_PWM_NPWM;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	ret = pwmchip_add(&pwm->chip);
313*4882a593Smuzhiyun 	if (ret < 0) {
314*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pwmchip_add failed: %d\n", ret);
315*4882a593Smuzhiyun 		goto err_suspend;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun err_suspend:
321*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev))
322*4882a593Smuzhiyun 		img_pwm_runtime_suspend(&pdev->dev);
323*4882a593Smuzhiyun err_pm_disable:
324*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
325*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
326*4882a593Smuzhiyun 	return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
img_pwm_remove(struct platform_device * pdev)329*4882a593Smuzhiyun static int img_pwm_remove(struct platform_device *pdev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = platform_get_drvdata(pdev);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
334*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
335*4882a593Smuzhiyun 		img_pwm_runtime_suspend(&pdev->dev);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return pwmchip_remove(&pwm_chip->chip);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
img_pwm_suspend(struct device * dev)341*4882a593Smuzhiyun static int img_pwm_suspend(struct device *dev)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev);
344*4882a593Smuzhiyun 	int i, ret;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (pm_runtime_status_suspended(dev)) {
347*4882a593Smuzhiyun 		ret = img_pwm_runtime_resume(dev);
348*4882a593Smuzhiyun 		if (ret)
349*4882a593Smuzhiyun 			return ret;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	for (i = 0; i < pwm_chip->chip.npwm; i++)
353*4882a593Smuzhiyun 		pwm_chip->suspend_ch_cfg[i] = img_pwm_readl(pwm_chip,
354*4882a593Smuzhiyun 							    PWM_CH_CFG(i));
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	pwm_chip->suspend_ctrl_cfg = img_pwm_readl(pwm_chip, PWM_CTRL_CFG);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	img_pwm_runtime_suspend(dev);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
img_pwm_resume(struct device * dev)363*4882a593Smuzhiyun static int img_pwm_resume(struct device *dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct img_pwm_chip *pwm_chip = dev_get_drvdata(dev);
366*4882a593Smuzhiyun 	int ret;
367*4882a593Smuzhiyun 	int i;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ret = img_pwm_runtime_resume(dev);
370*4882a593Smuzhiyun 	if (ret)
371*4882a593Smuzhiyun 		return ret;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	for (i = 0; i < pwm_chip->chip.npwm; i++)
374*4882a593Smuzhiyun 		img_pwm_writel(pwm_chip, PWM_CH_CFG(i),
375*4882a593Smuzhiyun 			       pwm_chip->suspend_ch_cfg[i]);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	img_pwm_writel(pwm_chip, PWM_CTRL_CFG, pwm_chip->suspend_ctrl_cfg);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	for (i = 0; i < pwm_chip->chip.npwm; i++)
380*4882a593Smuzhiyun 		if (pwm_chip->suspend_ctrl_cfg & BIT(i))
381*4882a593Smuzhiyun 			regmap_update_bits(pwm_chip->periph_regs,
382*4882a593Smuzhiyun 					   PERIP_PWM_PDM_CONTROL,
383*4882a593Smuzhiyun 					   PERIP_PWM_PDM_CONTROL_CH_MASK <<
384*4882a593Smuzhiyun 					   PERIP_PWM_PDM_CONTROL_CH_SHIFT(i),
385*4882a593Smuzhiyun 					   0);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (pm_runtime_status_suspended(dev))
388*4882a593Smuzhiyun 		img_pwm_runtime_suspend(dev);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #endif /* CONFIG_PM */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static const struct dev_pm_ops img_pwm_pm_ops = {
395*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(img_pwm_runtime_suspend,
396*4882a593Smuzhiyun 			   img_pwm_runtime_resume,
397*4882a593Smuzhiyun 			   NULL)
398*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(img_pwm_suspend, img_pwm_resume)
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct platform_driver img_pwm_driver = {
402*4882a593Smuzhiyun 	.driver = {
403*4882a593Smuzhiyun 		.name = "img-pwm",
404*4882a593Smuzhiyun 		.pm = &img_pwm_pm_ops,
405*4882a593Smuzhiyun 		.of_match_table = img_pwm_of_match,
406*4882a593Smuzhiyun 	},
407*4882a593Smuzhiyun 	.probe = img_pwm_probe,
408*4882a593Smuzhiyun 	.remove = img_pwm_remove,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun module_platform_driver(img_pwm_driver);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun MODULE_AUTHOR("Sai Masarapu <Sai.Masarapu@imgtec.com>");
413*4882a593Smuzhiyun MODULE_DESCRIPTION("Imagination Technologies PWM DAC driver");
414*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
415