1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Broadcom Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
5*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
6*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
10*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/ioport.h>
19*4882a593Smuzhiyun #include <linux/math64.h>
20*4882a593Smuzhiyun #include <linux/module.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/platform_device.h>
23*4882a593Smuzhiyun #include <linux/pwm.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/types.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * The Kona PWM has some unusual characteristics. Here are the main points.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * 1) There is no disable bit and the hardware docs advise programming a zero
31*4882a593Smuzhiyun * duty to achieve output equivalent to that of a normal disable operation.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * 2) Changes to prescale, duty, period, and polarity do not take effect until
34*4882a593Smuzhiyun * a subsequent rising edge of the trigger bit.
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * 3) If the smooth bit and trigger bit are both low, the output is a constant
37*4882a593Smuzhiyun * high signal. Otherwise, the earlier waveform continues to be output.
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * 4) If the smooth bit is set on the rising edge of the trigger bit, output
40*4882a593Smuzhiyun * will transition to the new settings on a period boundary (which could be
41*4882a593Smuzhiyun * seconds away). If the smooth bit is clear, new settings will be applied
42*4882a593Smuzhiyun * as soon as possible (the hardware always has a 400ns delay).
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun * 5) When the external clock that feeds the PWM is disabled, output is pegged
45*4882a593Smuzhiyun * high or low depending on its state at that exact instant.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define PWM_CONTROL_OFFSET 0x00000000
49*4882a593Smuzhiyun #define PWM_CONTROL_SMOOTH_SHIFT(chan) (24 + (chan))
50*4882a593Smuzhiyun #define PWM_CONTROL_TYPE_SHIFT(chan) (16 + (chan))
51*4882a593Smuzhiyun #define PWM_CONTROL_POLARITY_SHIFT(chan) (8 + (chan))
52*4882a593Smuzhiyun #define PWM_CONTROL_TRIGGER_SHIFT(chan) (chan)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PRESCALE_OFFSET 0x00000004
55*4882a593Smuzhiyun #define PRESCALE_SHIFT(chan) ((chan) << 2)
56*4882a593Smuzhiyun #define PRESCALE_MASK(chan) (0x7 << PRESCALE_SHIFT(chan))
57*4882a593Smuzhiyun #define PRESCALE_MIN 0x00000000
58*4882a593Smuzhiyun #define PRESCALE_MAX 0x00000007
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define PERIOD_COUNT_OFFSET(chan) (0x00000008 + ((chan) << 3))
61*4882a593Smuzhiyun #define PERIOD_COUNT_MIN 0x00000002
62*4882a593Smuzhiyun #define PERIOD_COUNT_MAX 0x00ffffff
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DUTY_CYCLE_HIGH_OFFSET(chan) (0x0000000c + ((chan) << 3))
65*4882a593Smuzhiyun #define DUTY_CYCLE_HIGH_MIN 0x00000000
66*4882a593Smuzhiyun #define DUTY_CYCLE_HIGH_MAX 0x00ffffff
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct kona_pwmc {
69*4882a593Smuzhiyun struct pwm_chip chip;
70*4882a593Smuzhiyun void __iomem *base;
71*4882a593Smuzhiyun struct clk *clk;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
to_kona_pwmc(struct pwm_chip * _chip)74*4882a593Smuzhiyun static inline struct kona_pwmc *to_kona_pwmc(struct pwm_chip *_chip)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return container_of(_chip, struct kona_pwmc, chip);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * Clear trigger bit but set smooth bit to maintain old output.
81*4882a593Smuzhiyun */
kona_pwmc_prepare_for_settings(struct kona_pwmc * kp,unsigned int chan)82*4882a593Smuzhiyun static void kona_pwmc_prepare_for_settings(struct kona_pwmc *kp,
83*4882a593Smuzhiyun unsigned int chan)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun unsigned int value = readl(kp->base + PWM_CONTROL_OFFSET);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun value |= 1 << PWM_CONTROL_SMOOTH_SHIFT(chan);
88*4882a593Smuzhiyun value &= ~(1 << PWM_CONTROL_TRIGGER_SHIFT(chan));
89*4882a593Smuzhiyun writel(value, kp->base + PWM_CONTROL_OFFSET);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * There must be a min 400ns delay between clearing trigger and setting
93*4882a593Smuzhiyun * it. Failing to do this may result in no PWM signal.
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun ndelay(400);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
kona_pwmc_apply_settings(struct kona_pwmc * kp,unsigned int chan)98*4882a593Smuzhiyun static void kona_pwmc_apply_settings(struct kona_pwmc *kp, unsigned int chan)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun unsigned int value = readl(kp->base + PWM_CONTROL_OFFSET);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Set trigger bit and clear smooth bit to apply new settings */
103*4882a593Smuzhiyun value &= ~(1 << PWM_CONTROL_SMOOTH_SHIFT(chan));
104*4882a593Smuzhiyun value |= 1 << PWM_CONTROL_TRIGGER_SHIFT(chan);
105*4882a593Smuzhiyun writel(value, kp->base + PWM_CONTROL_OFFSET);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Trigger bit must be held high for at least 400 ns. */
108*4882a593Smuzhiyun ndelay(400);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
kona_pwmc_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)111*4882a593Smuzhiyun static int kona_pwmc_config(struct pwm_chip *chip, struct pwm_device *pwm,
112*4882a593Smuzhiyun int duty_ns, int period_ns)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct kona_pwmc *kp = to_kona_pwmc(chip);
115*4882a593Smuzhiyun u64 val, div, rate;
116*4882a593Smuzhiyun unsigned long prescale = PRESCALE_MIN, pc, dc;
117*4882a593Smuzhiyun unsigned int value, chan = pwm->hwpwm;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * Find period count, duty count and prescale to suit duty_ns and
121*4882a593Smuzhiyun * period_ns. This is done according to formulas described below:
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * period_ns = 10^9 * (PRESCALE + 1) * PC / PWM_CLK_RATE
124*4882a593Smuzhiyun * duty_ns = 10^9 * (PRESCALE + 1) * DC / PWM_CLK_RATE
125*4882a593Smuzhiyun *
126*4882a593Smuzhiyun * PC = (PWM_CLK_RATE * period_ns) / (10^9 * (PRESCALE + 1))
127*4882a593Smuzhiyun * DC = (PWM_CLK_RATE * duty_ns) / (10^9 * (PRESCALE + 1))
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun rate = clk_get_rate(kp->clk);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun while (1) {
133*4882a593Smuzhiyun div = 1000000000;
134*4882a593Smuzhiyun div *= 1 + prescale;
135*4882a593Smuzhiyun val = rate * period_ns;
136*4882a593Smuzhiyun pc = div64_u64(val, div);
137*4882a593Smuzhiyun val = rate * duty_ns;
138*4882a593Smuzhiyun dc = div64_u64(val, div);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* If duty_ns or period_ns are not achievable then return */
141*4882a593Smuzhiyun if (pc < PERIOD_COUNT_MIN)
142*4882a593Smuzhiyun return -EINVAL;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* If pc and dc are in bounds, the calculation is done */
145*4882a593Smuzhiyun if (pc <= PERIOD_COUNT_MAX && dc <= DUTY_CYCLE_HIGH_MAX)
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Otherwise, increase prescale and recalculate pc and dc */
149*4882a593Smuzhiyun if (++prescale > PRESCALE_MAX)
150*4882a593Smuzhiyun return -EINVAL;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Don't apply settings if disabled. The period and duty cycle are
155*4882a593Smuzhiyun * always calculated above to ensure the new values are
156*4882a593Smuzhiyun * validated immediately instead of on enable.
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun if (pwm_is_enabled(pwm)) {
159*4882a593Smuzhiyun kona_pwmc_prepare_for_settings(kp, chan);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun value = readl(kp->base + PRESCALE_OFFSET);
162*4882a593Smuzhiyun value &= ~PRESCALE_MASK(chan);
163*4882a593Smuzhiyun value |= prescale << PRESCALE_SHIFT(chan);
164*4882a593Smuzhiyun writel(value, kp->base + PRESCALE_OFFSET);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(pc, kp->base + PERIOD_COUNT_OFFSET(chan));
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun writel(dc, kp->base + DUTY_CYCLE_HIGH_OFFSET(chan));
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun kona_pwmc_apply_settings(kp, chan);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
kona_pwmc_set_polarity(struct pwm_chip * chip,struct pwm_device * pwm,enum pwm_polarity polarity)176*4882a593Smuzhiyun static int kona_pwmc_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
177*4882a593Smuzhiyun enum pwm_polarity polarity)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct kona_pwmc *kp = to_kona_pwmc(chip);
180*4882a593Smuzhiyun unsigned int chan = pwm->hwpwm;
181*4882a593Smuzhiyun unsigned int value;
182*4882a593Smuzhiyun int ret;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ret = clk_prepare_enable(kp->clk);
185*4882a593Smuzhiyun if (ret < 0) {
186*4882a593Smuzhiyun dev_err(chip->dev, "failed to enable clock: %d\n", ret);
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun kona_pwmc_prepare_for_settings(kp, chan);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun value = readl(kp->base + PWM_CONTROL_OFFSET);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (polarity == PWM_POLARITY_NORMAL)
195*4882a593Smuzhiyun value |= 1 << PWM_CONTROL_POLARITY_SHIFT(chan);
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun value &= ~(1 << PWM_CONTROL_POLARITY_SHIFT(chan));
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun writel(value, kp->base + PWM_CONTROL_OFFSET);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun kona_pwmc_apply_settings(kp, chan);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun clk_disable_unprepare(kp->clk);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
kona_pwmc_enable(struct pwm_chip * chip,struct pwm_device * pwm)208*4882a593Smuzhiyun static int kona_pwmc_enable(struct pwm_chip *chip, struct pwm_device *pwm)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct kona_pwmc *kp = to_kona_pwmc(chip);
211*4882a593Smuzhiyun int ret;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = clk_prepare_enable(kp->clk);
214*4882a593Smuzhiyun if (ret < 0) {
215*4882a593Smuzhiyun dev_err(chip->dev, "failed to enable clock: %d\n", ret);
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = kona_pwmc_config(chip, pwm, pwm_get_duty_cycle(pwm),
220*4882a593Smuzhiyun pwm_get_period(pwm));
221*4882a593Smuzhiyun if (ret < 0) {
222*4882a593Smuzhiyun clk_disable_unprepare(kp->clk);
223*4882a593Smuzhiyun return ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
kona_pwmc_disable(struct pwm_chip * chip,struct pwm_device * pwm)229*4882a593Smuzhiyun static void kona_pwmc_disable(struct pwm_chip *chip, struct pwm_device *pwm)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct kona_pwmc *kp = to_kona_pwmc(chip);
232*4882a593Smuzhiyun unsigned int chan = pwm->hwpwm;
233*4882a593Smuzhiyun unsigned int value;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun kona_pwmc_prepare_for_settings(kp, chan);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Simulate a disable by configuring for zero duty */
238*4882a593Smuzhiyun writel(0, kp->base + DUTY_CYCLE_HIGH_OFFSET(chan));
239*4882a593Smuzhiyun writel(0, kp->base + PERIOD_COUNT_OFFSET(chan));
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Set prescale to 0 for this channel */
242*4882a593Smuzhiyun value = readl(kp->base + PRESCALE_OFFSET);
243*4882a593Smuzhiyun value &= ~PRESCALE_MASK(chan);
244*4882a593Smuzhiyun writel(value, kp->base + PRESCALE_OFFSET);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun kona_pwmc_apply_settings(kp, chan);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun clk_disable_unprepare(kp->clk);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static const struct pwm_ops kona_pwm_ops = {
252*4882a593Smuzhiyun .config = kona_pwmc_config,
253*4882a593Smuzhiyun .set_polarity = kona_pwmc_set_polarity,
254*4882a593Smuzhiyun .enable = kona_pwmc_enable,
255*4882a593Smuzhiyun .disable = kona_pwmc_disable,
256*4882a593Smuzhiyun .owner = THIS_MODULE,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
kona_pwmc_probe(struct platform_device * pdev)259*4882a593Smuzhiyun static int kona_pwmc_probe(struct platform_device *pdev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct kona_pwmc *kp;
262*4882a593Smuzhiyun struct resource *res;
263*4882a593Smuzhiyun unsigned int chan;
264*4882a593Smuzhiyun unsigned int value = 0;
265*4882a593Smuzhiyun int ret = 0;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun kp = devm_kzalloc(&pdev->dev, sizeof(*kp), GFP_KERNEL);
268*4882a593Smuzhiyun if (kp == NULL)
269*4882a593Smuzhiyun return -ENOMEM;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun platform_set_drvdata(pdev, kp);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun kp->chip.dev = &pdev->dev;
274*4882a593Smuzhiyun kp->chip.ops = &kona_pwm_ops;
275*4882a593Smuzhiyun kp->chip.base = -1;
276*4882a593Smuzhiyun kp->chip.npwm = 6;
277*4882a593Smuzhiyun kp->chip.of_xlate = of_pwm_xlate_with_flags;
278*4882a593Smuzhiyun kp->chip.of_pwm_n_cells = 3;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
281*4882a593Smuzhiyun kp->base = devm_ioremap_resource(&pdev->dev, res);
282*4882a593Smuzhiyun if (IS_ERR(kp->base))
283*4882a593Smuzhiyun return PTR_ERR(kp->base);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun kp->clk = devm_clk_get(&pdev->dev, NULL);
286*4882a593Smuzhiyun if (IS_ERR(kp->clk)) {
287*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clock: %ld\n",
288*4882a593Smuzhiyun PTR_ERR(kp->clk));
289*4882a593Smuzhiyun return PTR_ERR(kp->clk);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = clk_prepare_enable(kp->clk);
293*4882a593Smuzhiyun if (ret < 0) {
294*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable clock: %d\n", ret);
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Set push/pull for all channels */
299*4882a593Smuzhiyun for (chan = 0; chan < kp->chip.npwm; chan++)
300*4882a593Smuzhiyun value |= (1 << PWM_CONTROL_TYPE_SHIFT(chan));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun writel(value, kp->base + PWM_CONTROL_OFFSET);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun clk_disable_unprepare(kp->clk);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun ret = pwmchip_add_with_polarity(&kp->chip, PWM_POLARITY_INVERSED);
307*4882a593Smuzhiyun if (ret < 0)
308*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to add PWM chip: %d\n", ret);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
kona_pwmc_remove(struct platform_device * pdev)313*4882a593Smuzhiyun static int kona_pwmc_remove(struct platform_device *pdev)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct kona_pwmc *kp = platform_get_drvdata(pdev);
316*4882a593Smuzhiyun unsigned int chan;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun for (chan = 0; chan < kp->chip.npwm; chan++)
319*4882a593Smuzhiyun if (pwm_is_enabled(&kp->chip.pwms[chan]))
320*4882a593Smuzhiyun clk_disable_unprepare(kp->clk);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return pwmchip_remove(&kp->chip);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct of_device_id bcm_kona_pwmc_dt[] = {
326*4882a593Smuzhiyun { .compatible = "brcm,kona-pwm" },
327*4882a593Smuzhiyun { },
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, bcm_kona_pwmc_dt);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static struct platform_driver kona_pwmc_driver = {
332*4882a593Smuzhiyun .driver = {
333*4882a593Smuzhiyun .name = "bcm-kona-pwm",
334*4882a593Smuzhiyun .of_match_table = bcm_kona_pwmc_dt,
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun .probe = kona_pwmc_probe,
337*4882a593Smuzhiyun .remove = kona_pwmc_remove,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun module_platform_driver(kona_pwmc_driver);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation <bcm-kernel-feedback-list@broadcom.com>");
342*4882a593Smuzhiyun MODULE_AUTHOR("Tim Kryger <tkryger@broadcom.com>");
343*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom Kona PWM driver");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
345