1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Free Electrons
4*4882a593Smuzhiyun * Copyright (C) 2014 Atmel
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/mfd/atmel-hlcdc.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pwm.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMCVAL_MASK GENMASK(15, 8)
18*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMCVAL(x) (((x) << 8) & ATMEL_HLCDC_PWMCVAL_MASK)
19*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMPOL BIT(4)
20*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMPS_MASK GENMASK(2, 0)
21*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMPS_MAX 0x6
22*4882a593Smuzhiyun #define ATMEL_HLCDC_PWMPS(x) ((x) & ATMEL_HLCDC_PWMPS_MASK)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct atmel_hlcdc_pwm_errata {
25*4882a593Smuzhiyun bool slow_clk_erratum;
26*4882a593Smuzhiyun bool div1_clk_erratum;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct atmel_hlcdc_pwm {
30*4882a593Smuzhiyun struct pwm_chip chip;
31*4882a593Smuzhiyun struct atmel_hlcdc *hlcdc;
32*4882a593Smuzhiyun struct clk *cur_clk;
33*4882a593Smuzhiyun const struct atmel_hlcdc_pwm_errata *errata;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
to_atmel_hlcdc_pwm(struct pwm_chip * chip)36*4882a593Smuzhiyun static inline struct atmel_hlcdc_pwm *to_atmel_hlcdc_pwm(struct pwm_chip *chip)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun return container_of(chip, struct atmel_hlcdc_pwm, chip);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
atmel_hlcdc_pwm_apply(struct pwm_chip * c,struct pwm_device * pwm,const struct pwm_state * state)41*4882a593Smuzhiyun static int atmel_hlcdc_pwm_apply(struct pwm_chip *c, struct pwm_device *pwm,
42*4882a593Smuzhiyun const struct pwm_state *state)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct atmel_hlcdc_pwm *chip = to_atmel_hlcdc_pwm(c);
45*4882a593Smuzhiyun struct atmel_hlcdc *hlcdc = chip->hlcdc;
46*4882a593Smuzhiyun unsigned int status;
47*4882a593Smuzhiyun int ret;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun if (state->enabled) {
50*4882a593Smuzhiyun struct clk *new_clk = hlcdc->slow_clk;
51*4882a593Smuzhiyun u64 pwmcval = state->duty_cycle * 256;
52*4882a593Smuzhiyun unsigned long clk_freq;
53*4882a593Smuzhiyun u64 clk_period_ns;
54*4882a593Smuzhiyun u32 pwmcfg;
55*4882a593Smuzhiyun int pres;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun if (!chip->errata || !chip->errata->slow_clk_erratum) {
58*4882a593Smuzhiyun clk_freq = clk_get_rate(new_clk);
59*4882a593Smuzhiyun if (!clk_freq)
60*4882a593Smuzhiyun return -EINVAL;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun clk_period_ns = (u64)NSEC_PER_SEC * 256;
63*4882a593Smuzhiyun do_div(clk_period_ns, clk_freq);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Errata: cannot use slow clk on some IP revisions */
67*4882a593Smuzhiyun if ((chip->errata && chip->errata->slow_clk_erratum) ||
68*4882a593Smuzhiyun clk_period_ns > state->period) {
69*4882a593Smuzhiyun new_clk = hlcdc->sys_clk;
70*4882a593Smuzhiyun clk_freq = clk_get_rate(new_clk);
71*4882a593Smuzhiyun if (!clk_freq)
72*4882a593Smuzhiyun return -EINVAL;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun clk_period_ns = (u64)NSEC_PER_SEC * 256;
75*4882a593Smuzhiyun do_div(clk_period_ns, clk_freq);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun for (pres = 0; pres <= ATMEL_HLCDC_PWMPS_MAX; pres++) {
79*4882a593Smuzhiyun /* Errata: cannot divide by 1 on some IP revisions */
80*4882a593Smuzhiyun if (!pres && chip->errata &&
81*4882a593Smuzhiyun chip->errata->div1_clk_erratum)
82*4882a593Smuzhiyun continue;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if ((clk_period_ns << pres) >= state->period)
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (pres > ATMEL_HLCDC_PWMPS_MAX)
89*4882a593Smuzhiyun return -EINVAL;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun pwmcfg = ATMEL_HLCDC_PWMPS(pres);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (new_clk != chip->cur_clk) {
94*4882a593Smuzhiyun u32 gencfg = 0;
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun ret = clk_prepare_enable(new_clk);
98*4882a593Smuzhiyun if (ret)
99*4882a593Smuzhiyun return ret;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun clk_disable_unprepare(chip->cur_clk);
102*4882a593Smuzhiyun chip->cur_clk = new_clk;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (new_clk == hlcdc->sys_clk)
105*4882a593Smuzhiyun gencfg = ATMEL_HLCDC_CLKPWMSEL;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun ret = regmap_update_bits(hlcdc->regmap,
108*4882a593Smuzhiyun ATMEL_HLCDC_CFG(0),
109*4882a593Smuzhiyun ATMEL_HLCDC_CLKPWMSEL,
110*4882a593Smuzhiyun gencfg);
111*4882a593Smuzhiyun if (ret)
112*4882a593Smuzhiyun return ret;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun do_div(pwmcval, state->period);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * The PWM duty cycle is configurable from 0/256 to 255/256 of
119*4882a593Smuzhiyun * the period cycle. Hence we can't set a duty cycle occupying
120*4882a593Smuzhiyun * the whole period cycle if we're asked to.
121*4882a593Smuzhiyun * Set it to 255 if pwmcval is greater than 256.
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun if (pwmcval > 255)
124*4882a593Smuzhiyun pwmcval = 255;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun pwmcfg |= ATMEL_HLCDC_PWMCVAL(pwmcval);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (state->polarity == PWM_POLARITY_NORMAL)
129*4882a593Smuzhiyun pwmcfg |= ATMEL_HLCDC_PWMPOL;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ret = regmap_update_bits(hlcdc->regmap, ATMEL_HLCDC_CFG(6),
132*4882a593Smuzhiyun ATMEL_HLCDC_PWMCVAL_MASK |
133*4882a593Smuzhiyun ATMEL_HLCDC_PWMPS_MASK |
134*4882a593Smuzhiyun ATMEL_HLCDC_PWMPOL,
135*4882a593Smuzhiyun pwmcfg);
136*4882a593Smuzhiyun if (ret)
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_EN,
140*4882a593Smuzhiyun ATMEL_HLCDC_PWM);
141*4882a593Smuzhiyun if (ret)
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
145*4882a593Smuzhiyun status,
146*4882a593Smuzhiyun status & ATMEL_HLCDC_PWM,
147*4882a593Smuzhiyun 10, 0);
148*4882a593Smuzhiyun if (ret)
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun ret = regmap_write(hlcdc->regmap, ATMEL_HLCDC_DIS,
152*4882a593Smuzhiyun ATMEL_HLCDC_PWM);
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ret = regmap_read_poll_timeout(hlcdc->regmap, ATMEL_HLCDC_SR,
157*4882a593Smuzhiyun status,
158*4882a593Smuzhiyun !(status & ATMEL_HLCDC_PWM),
159*4882a593Smuzhiyun 10, 0);
160*4882a593Smuzhiyun if (ret)
161*4882a593Smuzhiyun return ret;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun clk_disable_unprepare(chip->cur_clk);
164*4882a593Smuzhiyun chip->cur_clk = NULL;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct pwm_ops atmel_hlcdc_pwm_ops = {
171*4882a593Smuzhiyun .apply = atmel_hlcdc_pwm_apply,
172*4882a593Smuzhiyun .owner = THIS_MODULE,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static const struct atmel_hlcdc_pwm_errata atmel_hlcdc_pwm_at91sam9x5_errata = {
176*4882a593Smuzhiyun .slow_clk_erratum = true,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct atmel_hlcdc_pwm_errata atmel_hlcdc_pwm_sama5d3_errata = {
180*4882a593Smuzhiyun .div1_clk_erratum = true,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
atmel_hlcdc_pwm_suspend(struct device * dev)184*4882a593Smuzhiyun static int atmel_hlcdc_pwm_suspend(struct device *dev)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct atmel_hlcdc_pwm *chip = dev_get_drvdata(dev);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Keep the periph clock enabled if the PWM is still running. */
189*4882a593Smuzhiyun if (pwm_is_enabled(&chip->chip.pwms[0]))
190*4882a593Smuzhiyun clk_disable_unprepare(chip->hlcdc->periph_clk);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
atmel_hlcdc_pwm_resume(struct device * dev)195*4882a593Smuzhiyun static int atmel_hlcdc_pwm_resume(struct device *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct atmel_hlcdc_pwm *chip = dev_get_drvdata(dev);
198*4882a593Smuzhiyun struct pwm_state state;
199*4882a593Smuzhiyun int ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun pwm_get_state(&chip->chip.pwms[0], &state);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Re-enable the periph clock it was stopped during suspend. */
204*4882a593Smuzhiyun if (!state.enabled) {
205*4882a593Smuzhiyun ret = clk_prepare_enable(chip->hlcdc->periph_clk);
206*4882a593Smuzhiyun if (ret)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return atmel_hlcdc_pwm_apply(&chip->chip, &chip->chip.pwms[0], &state);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(atmel_hlcdc_pwm_pm_ops,
215*4882a593Smuzhiyun atmel_hlcdc_pwm_suspend, atmel_hlcdc_pwm_resume);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const struct of_device_id atmel_hlcdc_dt_ids[] = {
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun .compatible = "atmel,at91sam9n12-hlcdc",
220*4882a593Smuzhiyun /* 9n12 has same errata as 9x5 HLCDC PWM */
221*4882a593Smuzhiyun .data = &atmel_hlcdc_pwm_at91sam9x5_errata,
222*4882a593Smuzhiyun },
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun .compatible = "atmel,at91sam9x5-hlcdc",
225*4882a593Smuzhiyun .data = &atmel_hlcdc_pwm_at91sam9x5_errata,
226*4882a593Smuzhiyun },
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun .compatible = "atmel,sama5d2-hlcdc",
229*4882a593Smuzhiyun },
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun .compatible = "atmel,sama5d3-hlcdc",
232*4882a593Smuzhiyun .data = &atmel_hlcdc_pwm_sama5d3_errata,
233*4882a593Smuzhiyun },
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun .compatible = "atmel,sama5d4-hlcdc",
236*4882a593Smuzhiyun .data = &atmel_hlcdc_pwm_sama5d3_errata,
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun { .compatible = "microchip,sam9x60-hlcdc", },
239*4882a593Smuzhiyun { /* sentinel */ },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, atmel_hlcdc_dt_ids);
242*4882a593Smuzhiyun
atmel_hlcdc_pwm_probe(struct platform_device * pdev)243*4882a593Smuzhiyun static int atmel_hlcdc_pwm_probe(struct platform_device *pdev)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun const struct of_device_id *match;
246*4882a593Smuzhiyun struct device *dev = &pdev->dev;
247*4882a593Smuzhiyun struct atmel_hlcdc_pwm *chip;
248*4882a593Smuzhiyun struct atmel_hlcdc *hlcdc;
249*4882a593Smuzhiyun int ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun hlcdc = dev_get_drvdata(dev->parent);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
254*4882a593Smuzhiyun if (!chip)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = clk_prepare_enable(hlcdc->periph_clk);
258*4882a593Smuzhiyun if (ret)
259*4882a593Smuzhiyun return ret;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun match = of_match_node(atmel_hlcdc_dt_ids, dev->parent->of_node);
262*4882a593Smuzhiyun if (match)
263*4882a593Smuzhiyun chip->errata = match->data;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun chip->hlcdc = hlcdc;
266*4882a593Smuzhiyun chip->chip.ops = &atmel_hlcdc_pwm_ops;
267*4882a593Smuzhiyun chip->chip.dev = dev;
268*4882a593Smuzhiyun chip->chip.base = -1;
269*4882a593Smuzhiyun chip->chip.npwm = 1;
270*4882a593Smuzhiyun chip->chip.of_xlate = of_pwm_xlate_with_flags;
271*4882a593Smuzhiyun chip->chip.of_pwm_n_cells = 3;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun ret = pwmchip_add_with_polarity(&chip->chip, PWM_POLARITY_INVERSED);
274*4882a593Smuzhiyun if (ret) {
275*4882a593Smuzhiyun clk_disable_unprepare(hlcdc->periph_clk);
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun platform_set_drvdata(pdev, chip);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
atmel_hlcdc_pwm_remove(struct platform_device * pdev)284*4882a593Smuzhiyun static int atmel_hlcdc_pwm_remove(struct platform_device *pdev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct atmel_hlcdc_pwm *chip = platform_get_drvdata(pdev);
287*4882a593Smuzhiyun int ret;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = pwmchip_remove(&chip->chip);
290*4882a593Smuzhiyun if (ret)
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun clk_disable_unprepare(chip->hlcdc->periph_clk);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct of_device_id atmel_hlcdc_pwm_dt_ids[] = {
299*4882a593Smuzhiyun { .compatible = "atmel,hlcdc-pwm" },
300*4882a593Smuzhiyun { /* sentinel */ },
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static struct platform_driver atmel_hlcdc_pwm_driver = {
304*4882a593Smuzhiyun .driver = {
305*4882a593Smuzhiyun .name = "atmel-hlcdc-pwm",
306*4882a593Smuzhiyun .of_match_table = atmel_hlcdc_pwm_dt_ids,
307*4882a593Smuzhiyun .pm = &atmel_hlcdc_pwm_pm_ops,
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun .probe = atmel_hlcdc_pwm_probe,
310*4882a593Smuzhiyun .remove = atmel_hlcdc_pwm_remove,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun module_platform_driver(atmel_hlcdc_pwm_driver);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun MODULE_ALIAS("platform:atmel-hlcdc-pwm");
315*4882a593Smuzhiyun MODULE_AUTHOR("Boris Brezillon <boris.brezillon@free-electrons.com>");
316*4882a593Smuzhiyun MODULE_DESCRIPTION("Atmel HLCDC PWM driver");
317*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
318