1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2018 MOSER-BAER AG
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #define pr_fmt(fmt) "InES_PTP: " fmt
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/ethtool.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/if_vlan.h>
11*4882a593Smuzhiyun #include <linux/mii_timestamper.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/net_tstamp.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/phy.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/ptp_classify.h>
20*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
21*4882a593Smuzhiyun #include <linux/stddef.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for the ZHAW InES PTP time stamping IP core");
24*4882a593Smuzhiyun MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
25*4882a593Smuzhiyun MODULE_VERSION("1.0");
26*4882a593Smuzhiyun MODULE_LICENSE("GPL");
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* GLOBAL register */
29*4882a593Smuzhiyun #define MCAST_MAC_SELECT_SHIFT 2
30*4882a593Smuzhiyun #define MCAST_MAC_SELECT_MASK 0x3
31*4882a593Smuzhiyun #define IO_RESET BIT(1)
32*4882a593Smuzhiyun #define PTP_RESET BIT(0)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* VERSION register */
35*4882a593Smuzhiyun #define IF_MAJOR_VER_SHIFT 12
36*4882a593Smuzhiyun #define IF_MAJOR_VER_MASK 0xf
37*4882a593Smuzhiyun #define IF_MINOR_VER_SHIFT 8
38*4882a593Smuzhiyun #define IF_MINOR_VER_MASK 0xf
39*4882a593Smuzhiyun #define FPGA_MAJOR_VER_SHIFT 4
40*4882a593Smuzhiyun #define FPGA_MAJOR_VER_MASK 0xf
41*4882a593Smuzhiyun #define FPGA_MINOR_VER_SHIFT 0
42*4882a593Smuzhiyun #define FPGA_MINOR_VER_MASK 0xf
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* INT_STAT register */
45*4882a593Smuzhiyun #define RX_INTR_STATUS_3 BIT(5)
46*4882a593Smuzhiyun #define RX_INTR_STATUS_2 BIT(4)
47*4882a593Smuzhiyun #define RX_INTR_STATUS_1 BIT(3)
48*4882a593Smuzhiyun #define TX_INTR_STATUS_3 BIT(2)
49*4882a593Smuzhiyun #define TX_INTR_STATUS_2 BIT(1)
50*4882a593Smuzhiyun #define TX_INTR_STATUS_1 BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* INT_MSK register */
53*4882a593Smuzhiyun #define RX_INTR_MASK_3 BIT(5)
54*4882a593Smuzhiyun #define RX_INTR_MASK_2 BIT(4)
55*4882a593Smuzhiyun #define RX_INTR_MASK_1 BIT(3)
56*4882a593Smuzhiyun #define TX_INTR_MASK_3 BIT(2)
57*4882a593Smuzhiyun #define TX_INTR_MASK_2 BIT(1)
58*4882a593Smuzhiyun #define TX_INTR_MASK_1 BIT(0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* BUF_STAT register */
61*4882a593Smuzhiyun #define RX_FIFO_NE_3 BIT(5)
62*4882a593Smuzhiyun #define RX_FIFO_NE_2 BIT(4)
63*4882a593Smuzhiyun #define RX_FIFO_NE_1 BIT(3)
64*4882a593Smuzhiyun #define TX_FIFO_NE_3 BIT(2)
65*4882a593Smuzhiyun #define TX_FIFO_NE_2 BIT(1)
66*4882a593Smuzhiyun #define TX_FIFO_NE_1 BIT(0)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* PORT_CONF register */
69*4882a593Smuzhiyun #define CM_ONE_STEP BIT(6)
70*4882a593Smuzhiyun #define PHY_SPEED_SHIFT 4
71*4882a593Smuzhiyun #define PHY_SPEED_MASK 0x3
72*4882a593Smuzhiyun #define P2P_DELAY_WR_POS_SHIFT 2
73*4882a593Smuzhiyun #define P2P_DELAY_WR_POS_MASK 0x3
74*4882a593Smuzhiyun #define PTP_MODE_SHIFT 0
75*4882a593Smuzhiyun #define PTP_MODE_MASK 0x3
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* TS_STAT_TX register */
78*4882a593Smuzhiyun #define TS_ENABLE BIT(15)
79*4882a593Smuzhiyun #define DATA_READ_POS_SHIFT 8
80*4882a593Smuzhiyun #define DATA_READ_POS_MASK 0x1f
81*4882a593Smuzhiyun #define DISCARDED_EVENTS_SHIFT 4
82*4882a593Smuzhiyun #define DISCARDED_EVENTS_MASK 0xf
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define INES_N_PORTS 3
85*4882a593Smuzhiyun #define INES_REGISTER_SIZE 0x80
86*4882a593Smuzhiyun #define INES_PORT_OFFSET 0x20
87*4882a593Smuzhiyun #define INES_PORT_SIZE 0x20
88*4882a593Smuzhiyun #define INES_FIFO_DEPTH 90
89*4882a593Smuzhiyun #define INES_MAX_EVENTS 100
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define BC_PTP_V1 0
92*4882a593Smuzhiyun #define BC_PTP_V2 1
93*4882a593Smuzhiyun #define TC_E2E_PTP_V2 2
94*4882a593Smuzhiyun #define TC_P2P_PTP_V2 3
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define PHY_SPEED_10 0
97*4882a593Smuzhiyun #define PHY_SPEED_100 1
98*4882a593Smuzhiyun #define PHY_SPEED_1000 2
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define PORT_CONF \
101*4882a593Smuzhiyun ((PHY_SPEED_1000 << PHY_SPEED_SHIFT) | (BC_PTP_V2 << PTP_MODE_SHIFT))
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define ines_read32(s, r) __raw_readl((void __iomem *)&s->regs->r)
104*4882a593Smuzhiyun #define ines_write32(s, v, r) __raw_writel(v, (void __iomem *)&s->regs->r)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define MESSAGE_TYPE_SYNC 1
107*4882a593Smuzhiyun #define MESSAGE_TYPE_P_DELAY_REQ 2
108*4882a593Smuzhiyun #define MESSAGE_TYPE_P_DELAY_RESP 3
109*4882a593Smuzhiyun #define MESSAGE_TYPE_DELAY_REQ 4
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SYNC 0x0
112*4882a593Smuzhiyun #define DELAY_REQ 0x1
113*4882a593Smuzhiyun #define PDELAY_REQ 0x2
114*4882a593Smuzhiyun #define PDELAY_RESP 0x3
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static LIST_HEAD(ines_clocks);
117*4882a593Smuzhiyun static DEFINE_MUTEX(ines_clocks_lock);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct ines_global_regs {
120*4882a593Smuzhiyun u32 id;
121*4882a593Smuzhiyun u32 test;
122*4882a593Smuzhiyun u32 global;
123*4882a593Smuzhiyun u32 version;
124*4882a593Smuzhiyun u32 test2;
125*4882a593Smuzhiyun u32 int_stat;
126*4882a593Smuzhiyun u32 int_msk;
127*4882a593Smuzhiyun u32 buf_stat;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct ines_port_registers {
131*4882a593Smuzhiyun u32 port_conf;
132*4882a593Smuzhiyun u32 p_delay;
133*4882a593Smuzhiyun u32 ts_stat_tx;
134*4882a593Smuzhiyun u32 ts_stat_rx;
135*4882a593Smuzhiyun u32 ts_tx;
136*4882a593Smuzhiyun u32 ts_rx;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun struct ines_timestamp {
140*4882a593Smuzhiyun struct list_head list;
141*4882a593Smuzhiyun unsigned long tmo;
142*4882a593Smuzhiyun u16 tag;
143*4882a593Smuzhiyun u64 sec;
144*4882a593Smuzhiyun u64 nsec;
145*4882a593Smuzhiyun u64 clkid;
146*4882a593Smuzhiyun u16 portnum;
147*4882a593Smuzhiyun u16 seqid;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct ines_port {
151*4882a593Smuzhiyun struct ines_port_registers *regs;
152*4882a593Smuzhiyun struct mii_timestamper mii_ts;
153*4882a593Smuzhiyun struct ines_clock *clock;
154*4882a593Smuzhiyun bool rxts_enabled;
155*4882a593Smuzhiyun bool txts_enabled;
156*4882a593Smuzhiyun unsigned int index;
157*4882a593Smuzhiyun struct delayed_work ts_work;
158*4882a593Smuzhiyun /* lock protects event list and tx_skb */
159*4882a593Smuzhiyun spinlock_t lock;
160*4882a593Smuzhiyun struct sk_buff *tx_skb;
161*4882a593Smuzhiyun struct list_head events;
162*4882a593Smuzhiyun struct list_head pool;
163*4882a593Smuzhiyun struct ines_timestamp pool_data[INES_MAX_EVENTS];
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct ines_clock {
167*4882a593Smuzhiyun struct ines_port port[INES_N_PORTS];
168*4882a593Smuzhiyun struct ines_global_regs __iomem *regs;
169*4882a593Smuzhiyun void __iomem *base;
170*4882a593Smuzhiyun struct device_node *node;
171*4882a593Smuzhiyun struct device *dev;
172*4882a593Smuzhiyun struct list_head list;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static bool ines_match(struct sk_buff *skb, unsigned int ptp_class,
176*4882a593Smuzhiyun struct ines_timestamp *ts, struct device *dev);
177*4882a593Smuzhiyun static int ines_rxfifo_read(struct ines_port *port);
178*4882a593Smuzhiyun static u64 ines_rxts64(struct ines_port *port, unsigned int words);
179*4882a593Smuzhiyun static bool ines_timestamp_expired(struct ines_timestamp *ts);
180*4882a593Smuzhiyun static u64 ines_txts64(struct ines_port *port, unsigned int words);
181*4882a593Smuzhiyun static void ines_txtstamp_work(struct work_struct *work);
182*4882a593Smuzhiyun static bool is_sync_pdelay_resp(struct sk_buff *skb, int type);
183*4882a593Smuzhiyun static u8 tag_to_msgtype(u8 tag);
184*4882a593Smuzhiyun
ines_clock_cleanup(struct ines_clock * clock)185*4882a593Smuzhiyun static void ines_clock_cleanup(struct ines_clock *clock)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct ines_port *port;
188*4882a593Smuzhiyun int i;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for (i = 0; i < INES_N_PORTS; i++) {
191*4882a593Smuzhiyun port = &clock->port[i];
192*4882a593Smuzhiyun cancel_delayed_work_sync(&port->ts_work);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
ines_clock_init(struct ines_clock * clock,struct device * device,void __iomem * addr)196*4882a593Smuzhiyun static int ines_clock_init(struct ines_clock *clock, struct device *device,
197*4882a593Smuzhiyun void __iomem *addr)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct device_node *node = device->of_node;
200*4882a593Smuzhiyun unsigned long port_addr;
201*4882a593Smuzhiyun struct ines_port *port;
202*4882a593Smuzhiyun int i, j;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun INIT_LIST_HEAD(&clock->list);
205*4882a593Smuzhiyun clock->node = node;
206*4882a593Smuzhiyun clock->dev = device;
207*4882a593Smuzhiyun clock->base = addr;
208*4882a593Smuzhiyun clock->regs = clock->base;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun for (i = 0; i < INES_N_PORTS; i++) {
211*4882a593Smuzhiyun port = &clock->port[i];
212*4882a593Smuzhiyun port_addr = (unsigned long) clock->base +
213*4882a593Smuzhiyun INES_PORT_OFFSET + i * INES_PORT_SIZE;
214*4882a593Smuzhiyun port->regs = (struct ines_port_registers *) port_addr;
215*4882a593Smuzhiyun port->clock = clock;
216*4882a593Smuzhiyun port->index = i;
217*4882a593Smuzhiyun INIT_DELAYED_WORK(&port->ts_work, ines_txtstamp_work);
218*4882a593Smuzhiyun spin_lock_init(&port->lock);
219*4882a593Smuzhiyun INIT_LIST_HEAD(&port->events);
220*4882a593Smuzhiyun INIT_LIST_HEAD(&port->pool);
221*4882a593Smuzhiyun for (j = 0; j < INES_MAX_EVENTS; j++)
222*4882a593Smuzhiyun list_add(&port->pool_data[j].list, &port->pool);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ines_write32(clock, 0xBEEF, test);
226*4882a593Smuzhiyun ines_write32(clock, 0xBEEF, test2);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun dev_dbg(device, "ID 0x%x\n", ines_read32(clock, id));
229*4882a593Smuzhiyun dev_dbg(device, "TEST 0x%x\n", ines_read32(clock, test));
230*4882a593Smuzhiyun dev_dbg(device, "VERSION 0x%x\n", ines_read32(clock, version));
231*4882a593Smuzhiyun dev_dbg(device, "TEST2 0x%x\n", ines_read32(clock, test2));
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun for (i = 0; i < INES_N_PORTS; i++) {
234*4882a593Smuzhiyun port = &clock->port[i];
235*4882a593Smuzhiyun ines_write32(port, PORT_CONF, port_conf);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
ines_find_port(struct device_node * node,u32 index)241*4882a593Smuzhiyun static struct ines_port *ines_find_port(struct device_node *node, u32 index)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct ines_port *port = NULL;
244*4882a593Smuzhiyun struct ines_clock *clock;
245*4882a593Smuzhiyun struct list_head *this;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun mutex_lock(&ines_clocks_lock);
248*4882a593Smuzhiyun list_for_each(this, &ines_clocks) {
249*4882a593Smuzhiyun clock = list_entry(this, struct ines_clock, list);
250*4882a593Smuzhiyun if (clock->node == node) {
251*4882a593Smuzhiyun port = &clock->port[index];
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun mutex_unlock(&ines_clocks_lock);
256*4882a593Smuzhiyun return port;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
ines_find_rxts(struct ines_port * port,struct sk_buff * skb,int type)259*4882a593Smuzhiyun static u64 ines_find_rxts(struct ines_port *port, struct sk_buff *skb, int type)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct list_head *this, *next;
262*4882a593Smuzhiyun struct ines_timestamp *ts;
263*4882a593Smuzhiyun unsigned long flags;
264*4882a593Smuzhiyun u64 ns = 0;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (type == PTP_CLASS_NONE)
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
270*4882a593Smuzhiyun ines_rxfifo_read(port);
271*4882a593Smuzhiyun list_for_each_safe(this, next, &port->events) {
272*4882a593Smuzhiyun ts = list_entry(this, struct ines_timestamp, list);
273*4882a593Smuzhiyun if (ines_timestamp_expired(ts)) {
274*4882a593Smuzhiyun list_del_init(&ts->list);
275*4882a593Smuzhiyun list_add(&ts->list, &port->pool);
276*4882a593Smuzhiyun continue;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun if (ines_match(skb, type, ts, port->clock->dev)) {
279*4882a593Smuzhiyun ns = ts->sec * 1000000000ULL + ts->nsec;
280*4882a593Smuzhiyun list_del_init(&ts->list);
281*4882a593Smuzhiyun list_add(&ts->list, &port->pool);
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return ns;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
ines_find_txts(struct ines_port * port,struct sk_buff * skb)290*4882a593Smuzhiyun static u64 ines_find_txts(struct ines_port *port, struct sk_buff *skb)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun unsigned int class = ptp_classify_raw(skb), i;
293*4882a593Smuzhiyun u32 data_rd_pos, buf_stat, mask, ts_stat_tx;
294*4882a593Smuzhiyun struct ines_timestamp ts;
295*4882a593Smuzhiyun unsigned long flags;
296*4882a593Smuzhiyun u64 ns = 0;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun mask = TX_FIFO_NE_1 << port->index;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun for (i = 0; i < INES_FIFO_DEPTH; i++) {
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun buf_stat = ines_read32(port->clock, buf_stat);
305*4882a593Smuzhiyun if (!(buf_stat & mask)) {
306*4882a593Smuzhiyun dev_dbg(port->clock->dev,
307*4882a593Smuzhiyun "Tx timestamp FIFO unexpectedly empty\n");
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun ts_stat_tx = ines_read32(port, ts_stat_tx);
311*4882a593Smuzhiyun data_rd_pos = (ts_stat_tx >> DATA_READ_POS_SHIFT) &
312*4882a593Smuzhiyun DATA_READ_POS_MASK;
313*4882a593Smuzhiyun if (data_rd_pos) {
314*4882a593Smuzhiyun dev_err(port->clock->dev,
315*4882a593Smuzhiyun "unexpected Tx read pos %u\n", data_rd_pos);
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ts.tag = ines_read32(port, ts_tx);
320*4882a593Smuzhiyun ts.sec = ines_txts64(port, 3);
321*4882a593Smuzhiyun ts.nsec = ines_txts64(port, 2);
322*4882a593Smuzhiyun ts.clkid = ines_txts64(port, 4);
323*4882a593Smuzhiyun ts.portnum = ines_read32(port, ts_tx);
324*4882a593Smuzhiyun ts.seqid = ines_read32(port, ts_tx);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (ines_match(skb, class, &ts, port->clock->dev)) {
327*4882a593Smuzhiyun ns = ts.sec * 1000000000ULL + ts.nsec;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
333*4882a593Smuzhiyun return ns;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
ines_hwtstamp(struct mii_timestamper * mii_ts,struct ifreq * ifr)336*4882a593Smuzhiyun static int ines_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct ines_port *port = container_of(mii_ts, struct ines_port, mii_ts);
339*4882a593Smuzhiyun u32 cm_one_step = 0, port_conf, ts_stat_rx, ts_stat_tx;
340*4882a593Smuzhiyun struct hwtstamp_config cfg;
341*4882a593Smuzhiyun unsigned long flags;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
344*4882a593Smuzhiyun return -EFAULT;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* reserved for future extensions */
347*4882a593Smuzhiyun if (cfg.flags)
348*4882a593Smuzhiyun return -EINVAL;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun switch (cfg.tx_type) {
351*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
352*4882a593Smuzhiyun ts_stat_tx = 0;
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
355*4882a593Smuzhiyun ts_stat_tx = TS_ENABLE;
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun case HWTSTAMP_TX_ONESTEP_P2P:
358*4882a593Smuzhiyun ts_stat_tx = TS_ENABLE;
359*4882a593Smuzhiyun cm_one_step = CM_ONE_STEP;
360*4882a593Smuzhiyun break;
361*4882a593Smuzhiyun default:
362*4882a593Smuzhiyun return -ERANGE;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun switch (cfg.rx_filter) {
366*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
367*4882a593Smuzhiyun ts_stat_rx = 0;
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
370*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
371*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
372*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
373*4882a593Smuzhiyun return -ERANGE;
374*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
375*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
376*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
377*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
378*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
379*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
380*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_EVENT:
381*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_SYNC:
382*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
383*4882a593Smuzhiyun ts_stat_rx = TS_ENABLE;
384*4882a593Smuzhiyun cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun default:
387*4882a593Smuzhiyun return -ERANGE;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun port_conf = ines_read32(port, port_conf);
393*4882a593Smuzhiyun port_conf &= ~CM_ONE_STEP;
394*4882a593Smuzhiyun port_conf |= cm_one_step;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ines_write32(port, port_conf, port_conf);
397*4882a593Smuzhiyun ines_write32(port, ts_stat_rx, ts_stat_rx);
398*4882a593Smuzhiyun ines_write32(port, ts_stat_tx, ts_stat_tx);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun port->rxts_enabled = ts_stat_rx == TS_ENABLE;
401*4882a593Smuzhiyun port->txts_enabled = ts_stat_tx == TS_ENABLE;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
ines_link_state(struct mii_timestamper * mii_ts,struct phy_device * phydev)408*4882a593Smuzhiyun static void ines_link_state(struct mii_timestamper *mii_ts,
409*4882a593Smuzhiyun struct phy_device *phydev)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct ines_port *port = container_of(mii_ts, struct ines_port, mii_ts);
412*4882a593Smuzhiyun u32 port_conf, speed_conf;
413*4882a593Smuzhiyun unsigned long flags;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun switch (phydev->speed) {
416*4882a593Smuzhiyun case SPEED_10:
417*4882a593Smuzhiyun speed_conf = PHY_SPEED_10 << PHY_SPEED_SHIFT;
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun case SPEED_100:
420*4882a593Smuzhiyun speed_conf = PHY_SPEED_100 << PHY_SPEED_SHIFT;
421*4882a593Smuzhiyun break;
422*4882a593Smuzhiyun case SPEED_1000:
423*4882a593Smuzhiyun speed_conf = PHY_SPEED_1000 << PHY_SPEED_SHIFT;
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun default:
426*4882a593Smuzhiyun dev_err(port->clock->dev, "bad speed: %d\n", phydev->speed);
427*4882a593Smuzhiyun return;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun port_conf = ines_read32(port, port_conf);
432*4882a593Smuzhiyun port_conf &= ~(0x3 << PHY_SPEED_SHIFT);
433*4882a593Smuzhiyun port_conf |= speed_conf;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun ines_write32(port, port_conf, port_conf);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
ines_match(struct sk_buff * skb,unsigned int ptp_class,struct ines_timestamp * ts,struct device * dev)440*4882a593Smuzhiyun static bool ines_match(struct sk_buff *skb, unsigned int ptp_class,
441*4882a593Smuzhiyun struct ines_timestamp *ts, struct device *dev)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct ptp_header *hdr;
444*4882a593Smuzhiyun u16 portn, seqid;
445*4882a593Smuzhiyun u8 msgtype;
446*4882a593Smuzhiyun u64 clkid;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (unlikely(ptp_class & PTP_CLASS_V1))
449*4882a593Smuzhiyun return false;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun hdr = ptp_parse_header(skb, ptp_class);
452*4882a593Smuzhiyun if (!hdr)
453*4882a593Smuzhiyun return false;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun msgtype = ptp_get_msgtype(hdr, ptp_class);
456*4882a593Smuzhiyun clkid = be64_to_cpup((__be64 *)&hdr->source_port_identity.clock_identity.id[0]);
457*4882a593Smuzhiyun portn = be16_to_cpu(hdr->source_port_identity.port_number);
458*4882a593Smuzhiyun seqid = be16_to_cpu(hdr->sequence_id);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (tag_to_msgtype(ts->tag & 0x7) != msgtype) {
461*4882a593Smuzhiyun dev_dbg(dev, "msgtype mismatch ts %hhu != skb %hhu\n",
462*4882a593Smuzhiyun tag_to_msgtype(ts->tag & 0x7), msgtype);
463*4882a593Smuzhiyun return false;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun if (ts->clkid != clkid) {
466*4882a593Smuzhiyun dev_dbg(dev, "clkid mismatch ts %llx != skb %llx\n",
467*4882a593Smuzhiyun ts->clkid, clkid);
468*4882a593Smuzhiyun return false;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun if (ts->portnum != portn) {
471*4882a593Smuzhiyun dev_dbg(dev, "portn mismatch ts %hu != skb %hu\n",
472*4882a593Smuzhiyun ts->portnum, portn);
473*4882a593Smuzhiyun return false;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun if (ts->seqid != seqid) {
476*4882a593Smuzhiyun dev_dbg(dev, "seqid mismatch ts %hu != skb %hu\n",
477*4882a593Smuzhiyun ts->seqid, seqid);
478*4882a593Smuzhiyun return false;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return true;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
ines_rxtstamp(struct mii_timestamper * mii_ts,struct sk_buff * skb,int type)484*4882a593Smuzhiyun static bool ines_rxtstamp(struct mii_timestamper *mii_ts,
485*4882a593Smuzhiyun struct sk_buff *skb, int type)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct ines_port *port = container_of(mii_ts, struct ines_port, mii_ts);
488*4882a593Smuzhiyun struct skb_shared_hwtstamps *ssh;
489*4882a593Smuzhiyun u64 ns;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (!port->rxts_enabled)
492*4882a593Smuzhiyun return false;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ns = ines_find_rxts(port, skb, type);
495*4882a593Smuzhiyun if (!ns)
496*4882a593Smuzhiyun return false;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun ssh = skb_hwtstamps(skb);
499*4882a593Smuzhiyun ssh->hwtstamp = ns_to_ktime(ns);
500*4882a593Smuzhiyun netif_rx(skb);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return true;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
ines_rxfifo_read(struct ines_port * port)505*4882a593Smuzhiyun static int ines_rxfifo_read(struct ines_port *port)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun u32 data_rd_pos, buf_stat, mask, ts_stat_rx;
508*4882a593Smuzhiyun struct ines_timestamp *ts;
509*4882a593Smuzhiyun unsigned int i;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun mask = RX_FIFO_NE_1 << port->index;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun for (i = 0; i < INES_FIFO_DEPTH; i++) {
514*4882a593Smuzhiyun if (list_empty(&port->pool)) {
515*4882a593Smuzhiyun dev_err(port->clock->dev, "event pool is empty\n");
516*4882a593Smuzhiyun return -1;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun buf_stat = ines_read32(port->clock, buf_stat);
519*4882a593Smuzhiyun if (!(buf_stat & mask))
520*4882a593Smuzhiyun break;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ts_stat_rx = ines_read32(port, ts_stat_rx);
523*4882a593Smuzhiyun data_rd_pos = (ts_stat_rx >> DATA_READ_POS_SHIFT) &
524*4882a593Smuzhiyun DATA_READ_POS_MASK;
525*4882a593Smuzhiyun if (data_rd_pos) {
526*4882a593Smuzhiyun dev_err(port->clock->dev, "unexpected Rx read pos %u\n",
527*4882a593Smuzhiyun data_rd_pos);
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun ts = list_first_entry(&port->pool, struct ines_timestamp, list);
532*4882a593Smuzhiyun ts->tmo = jiffies + HZ;
533*4882a593Smuzhiyun ts->tag = ines_read32(port, ts_rx);
534*4882a593Smuzhiyun ts->sec = ines_rxts64(port, 3);
535*4882a593Smuzhiyun ts->nsec = ines_rxts64(port, 2);
536*4882a593Smuzhiyun ts->clkid = ines_rxts64(port, 4);
537*4882a593Smuzhiyun ts->portnum = ines_read32(port, ts_rx);
538*4882a593Smuzhiyun ts->seqid = ines_read32(port, ts_rx);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun list_del_init(&ts->list);
541*4882a593Smuzhiyun list_add_tail(&ts->list, &port->events);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
ines_rxts64(struct ines_port * port,unsigned int words)547*4882a593Smuzhiyun static u64 ines_rxts64(struct ines_port *port, unsigned int words)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun unsigned int i;
550*4882a593Smuzhiyun u64 result;
551*4882a593Smuzhiyun u16 word;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun word = ines_read32(port, ts_rx);
554*4882a593Smuzhiyun result = word;
555*4882a593Smuzhiyun words--;
556*4882a593Smuzhiyun for (i = 0; i < words; i++) {
557*4882a593Smuzhiyun word = ines_read32(port, ts_rx);
558*4882a593Smuzhiyun result <<= 16;
559*4882a593Smuzhiyun result |= word;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun return result;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
ines_timestamp_expired(struct ines_timestamp * ts)564*4882a593Smuzhiyun static bool ines_timestamp_expired(struct ines_timestamp *ts)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun return time_after(jiffies, ts->tmo);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
ines_ts_info(struct mii_timestamper * mii_ts,struct ethtool_ts_info * info)569*4882a593Smuzhiyun static int ines_ts_info(struct mii_timestamper *mii_ts,
570*4882a593Smuzhiyun struct ethtool_ts_info *info)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun info->so_timestamping =
573*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
574*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_SOFTWARE |
575*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
576*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_SOFTWARE |
577*4882a593Smuzhiyun SOF_TIMESTAMPING_SOFTWARE |
578*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun info->phc_index = -1;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun info->tx_types =
583*4882a593Smuzhiyun (1 << HWTSTAMP_TX_OFF) |
584*4882a593Smuzhiyun (1 << HWTSTAMP_TX_ON) |
585*4882a593Smuzhiyun (1 << HWTSTAMP_TX_ONESTEP_P2P);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun info->rx_filters =
588*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_NONE) |
589*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
ines_txts64(struct ines_port * port,unsigned int words)594*4882a593Smuzhiyun static u64 ines_txts64(struct ines_port *port, unsigned int words)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun unsigned int i;
597*4882a593Smuzhiyun u64 result;
598*4882a593Smuzhiyun u16 word;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun word = ines_read32(port, ts_tx);
601*4882a593Smuzhiyun result = word;
602*4882a593Smuzhiyun words--;
603*4882a593Smuzhiyun for (i = 0; i < words; i++) {
604*4882a593Smuzhiyun word = ines_read32(port, ts_tx);
605*4882a593Smuzhiyun result <<= 16;
606*4882a593Smuzhiyun result |= word;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun return result;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
ines_txts_onestep(struct ines_port * port,struct sk_buff * skb,int type)611*4882a593Smuzhiyun static bool ines_txts_onestep(struct ines_port *port, struct sk_buff *skb, int type)
612*4882a593Smuzhiyun {
613*4882a593Smuzhiyun unsigned long flags;
614*4882a593Smuzhiyun u32 port_conf;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
617*4882a593Smuzhiyun port_conf = ines_read32(port, port_conf);
618*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun if (port_conf & CM_ONE_STEP)
621*4882a593Smuzhiyun return is_sync_pdelay_resp(skb, type);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return false;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
ines_txtstamp(struct mii_timestamper * mii_ts,struct sk_buff * skb,int type)626*4882a593Smuzhiyun static void ines_txtstamp(struct mii_timestamper *mii_ts,
627*4882a593Smuzhiyun struct sk_buff *skb, int type)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct ines_port *port = container_of(mii_ts, struct ines_port, mii_ts);
630*4882a593Smuzhiyun struct sk_buff *old_skb = NULL;
631*4882a593Smuzhiyun unsigned long flags;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (!port->txts_enabled || ines_txts_onestep(port, skb, type)) {
634*4882a593Smuzhiyun kfree_skb(skb);
635*4882a593Smuzhiyun return;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (port->tx_skb)
641*4882a593Smuzhiyun old_skb = port->tx_skb;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun port->tx_skb = skb;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun kfree_skb(old_skb);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun schedule_delayed_work(&port->ts_work, 1);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
ines_txtstamp_work(struct work_struct * work)652*4882a593Smuzhiyun static void ines_txtstamp_work(struct work_struct *work)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct ines_port *port =
655*4882a593Smuzhiyun container_of(work, struct ines_port, ts_work.work);
656*4882a593Smuzhiyun struct skb_shared_hwtstamps ssh;
657*4882a593Smuzhiyun struct sk_buff *skb;
658*4882a593Smuzhiyun unsigned long flags;
659*4882a593Smuzhiyun u64 ns;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun spin_lock_irqsave(&port->lock, flags);
662*4882a593Smuzhiyun skb = port->tx_skb;
663*4882a593Smuzhiyun port->tx_skb = NULL;
664*4882a593Smuzhiyun spin_unlock_irqrestore(&port->lock, flags);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ns = ines_find_txts(port, skb);
667*4882a593Smuzhiyun if (!ns) {
668*4882a593Smuzhiyun kfree_skb(skb);
669*4882a593Smuzhiyun return;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun ssh.hwtstamp = ns_to_ktime(ns);
672*4882a593Smuzhiyun skb_complete_tx_timestamp(skb, &ssh);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
is_sync_pdelay_resp(struct sk_buff * skb,int type)675*4882a593Smuzhiyun static bool is_sync_pdelay_resp(struct sk_buff *skb, int type)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct ptp_header *hdr;
678*4882a593Smuzhiyun u8 msgtype;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun hdr = ptp_parse_header(skb, type);
681*4882a593Smuzhiyun if (!hdr)
682*4882a593Smuzhiyun return false;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun msgtype = ptp_get_msgtype(hdr, type);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun switch ((msgtype & 0xf)) {
687*4882a593Smuzhiyun case SYNC:
688*4882a593Smuzhiyun case PDELAY_RESP:
689*4882a593Smuzhiyun return true;
690*4882a593Smuzhiyun default:
691*4882a593Smuzhiyun return false;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
tag_to_msgtype(u8 tag)695*4882a593Smuzhiyun static u8 tag_to_msgtype(u8 tag)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun switch (tag) {
698*4882a593Smuzhiyun case MESSAGE_TYPE_SYNC:
699*4882a593Smuzhiyun return SYNC;
700*4882a593Smuzhiyun case MESSAGE_TYPE_P_DELAY_REQ:
701*4882a593Smuzhiyun return PDELAY_REQ;
702*4882a593Smuzhiyun case MESSAGE_TYPE_P_DELAY_RESP:
703*4882a593Smuzhiyun return PDELAY_RESP;
704*4882a593Smuzhiyun case MESSAGE_TYPE_DELAY_REQ:
705*4882a593Smuzhiyun return DELAY_REQ;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun return 0xf;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
ines_ptp_probe_channel(struct device * device,unsigned int index)710*4882a593Smuzhiyun static struct mii_timestamper *ines_ptp_probe_channel(struct device *device,
711*4882a593Smuzhiyun unsigned int index)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct device_node *node = device->of_node;
714*4882a593Smuzhiyun struct ines_port *port;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (index > INES_N_PORTS - 1) {
717*4882a593Smuzhiyun dev_err(device, "bad port index %u\n", index);
718*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun port = ines_find_port(node, index);
721*4882a593Smuzhiyun if (!port) {
722*4882a593Smuzhiyun dev_err(device, "missing port index %u\n", index);
723*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun port->mii_ts.rxtstamp = ines_rxtstamp;
726*4882a593Smuzhiyun port->mii_ts.txtstamp = ines_txtstamp;
727*4882a593Smuzhiyun port->mii_ts.hwtstamp = ines_hwtstamp;
728*4882a593Smuzhiyun port->mii_ts.link_state = ines_link_state;
729*4882a593Smuzhiyun port->mii_ts.ts_info = ines_ts_info;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun return &port->mii_ts;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
ines_ptp_release_channel(struct device * device,struct mii_timestamper * mii_ts)734*4882a593Smuzhiyun static void ines_ptp_release_channel(struct device *device,
735*4882a593Smuzhiyun struct mii_timestamper *mii_ts)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun static struct mii_timestamping_ctrl ines_ctrl = {
740*4882a593Smuzhiyun .probe_channel = ines_ptp_probe_channel,
741*4882a593Smuzhiyun .release_channel = ines_ptp_release_channel,
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
ines_ptp_ctrl_probe(struct platform_device * pld)744*4882a593Smuzhiyun static int ines_ptp_ctrl_probe(struct platform_device *pld)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct ines_clock *clock;
747*4882a593Smuzhiyun void __iomem *addr;
748*4882a593Smuzhiyun int err = 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun addr = devm_platform_ioremap_resource(pld, 0);
751*4882a593Smuzhiyun if (IS_ERR(addr)) {
752*4882a593Smuzhiyun err = PTR_ERR(addr);
753*4882a593Smuzhiyun goto out;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun clock = kzalloc(sizeof(*clock), GFP_KERNEL);
756*4882a593Smuzhiyun if (!clock) {
757*4882a593Smuzhiyun err = -ENOMEM;
758*4882a593Smuzhiyun goto out;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun if (ines_clock_init(clock, &pld->dev, addr)) {
761*4882a593Smuzhiyun kfree(clock);
762*4882a593Smuzhiyun err = -ENOMEM;
763*4882a593Smuzhiyun goto out;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun err = register_mii_tstamp_controller(&pld->dev, &ines_ctrl);
766*4882a593Smuzhiyun if (err) {
767*4882a593Smuzhiyun kfree(clock);
768*4882a593Smuzhiyun goto out;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun mutex_lock(&ines_clocks_lock);
771*4882a593Smuzhiyun list_add_tail(&ines_clocks, &clock->list);
772*4882a593Smuzhiyun mutex_unlock(&ines_clocks_lock);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun dev_set_drvdata(&pld->dev, clock);
775*4882a593Smuzhiyun out:
776*4882a593Smuzhiyun return err;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
ines_ptp_ctrl_remove(struct platform_device * pld)779*4882a593Smuzhiyun static int ines_ptp_ctrl_remove(struct platform_device *pld)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct ines_clock *clock = dev_get_drvdata(&pld->dev);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun unregister_mii_tstamp_controller(&pld->dev);
784*4882a593Smuzhiyun mutex_lock(&ines_clocks_lock);
785*4882a593Smuzhiyun list_del(&clock->list);
786*4882a593Smuzhiyun mutex_unlock(&ines_clocks_lock);
787*4882a593Smuzhiyun ines_clock_cleanup(clock);
788*4882a593Smuzhiyun kfree(clock);
789*4882a593Smuzhiyun return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun static const struct of_device_id ines_ptp_ctrl_of_match[] = {
793*4882a593Smuzhiyun { .compatible = "ines,ptp-ctrl" },
794*4882a593Smuzhiyun { }
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ines_ptp_ctrl_of_match);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun static struct platform_driver ines_ptp_ctrl_driver = {
800*4882a593Smuzhiyun .probe = ines_ptp_ctrl_probe,
801*4882a593Smuzhiyun .remove = ines_ptp_ctrl_remove,
802*4882a593Smuzhiyun .driver = {
803*4882a593Smuzhiyun .name = "ines_ptp_ctrl",
804*4882a593Smuzhiyun .of_match_table = of_match_ptr(ines_ptp_ctrl_of_match),
805*4882a593Smuzhiyun },
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun module_platform_driver(ines_ptp_ctrl_driver);
808