1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * PTP hardware clock driver for the IDT 82P33XXX family of clocks. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2019 Integrated Device Technology, Inc., a Renesas Company. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun #ifndef PTP_IDT82P33_H 8*4882a593Smuzhiyun #define PTP_IDT82P33_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <linux/ktime.h> 11*4882a593Smuzhiyun #include <linux/workqueue.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Register Map - AN888_SMUforIEEE_SynchEther_82P33xxx_RevH.pdf */ 15*4882a593Smuzhiyun #define PAGE_NUM (8) 16*4882a593Smuzhiyun #define _ADDR(page, offset) (((page) << 0x7) | ((offset) & 0x7f)) 17*4882a593Smuzhiyun #define _PAGE(addr) (((addr) >> 0x7) & 0x7) 18*4882a593Smuzhiyun #define _OFFSET(addr) ((addr) & 0x7f) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define DPLL1_TOD_CNFG 0x134 21*4882a593Smuzhiyun #define DPLL2_TOD_CNFG 0x1B4 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define DPLL1_TOD_STS 0x10B 24*4882a593Smuzhiyun #define DPLL2_TOD_STS 0x18B 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define DPLL1_TOD_TRIGGER 0x115 27*4882a593Smuzhiyun #define DPLL2_TOD_TRIGGER 0x195 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define DPLL1_OPERATING_MODE_CNFG 0x120 30*4882a593Smuzhiyun #define DPLL2_OPERATING_MODE_CNFG 0x1A0 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define DPLL1_HOLDOVER_FREQ_CNFG 0x12C 33*4882a593Smuzhiyun #define DPLL2_HOLDOVER_FREQ_CNFG 0x1AC 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define DPLL1_PHASE_OFFSET_CNFG 0x143 36*4882a593Smuzhiyun #define DPLL2_PHASE_OFFSET_CNFG 0x1C3 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define DPLL1_SYNC_EDGE_CNFG 0X140 39*4882a593Smuzhiyun #define DPLL2_SYNC_EDGE_CNFG 0X1C0 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define DPLL1_INPUT_MODE_CNFG 0X116 42*4882a593Smuzhiyun #define DPLL2_INPUT_MODE_CNFG 0X196 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define OUT_MUX_CNFG(outn) _ADDR(0x6, (0xC * (outn))) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define PAGE_ADDR 0x7F 47*4882a593Smuzhiyun /* Register Map end */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Register definitions - AN888_SMUforIEEE_SynchEther_82P33xxx_RevH.pdf*/ 50*4882a593Smuzhiyun #define TOD_TRIGGER(wr_trig, rd_trig) ((wr_trig & 0xf) << 4 | (rd_trig & 0xf)) 51*4882a593Smuzhiyun #define SYNC_TOD BIT(1) 52*4882a593Smuzhiyun #define PH_OFFSET_EN BIT(7) 53*4882a593Smuzhiyun #define SQUELCH_ENABLE BIT(5) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* Bit definitions for the DPLL_MODE register */ 56*4882a593Smuzhiyun #define PLL_MODE_SHIFT (0) 57*4882a593Smuzhiyun #define PLL_MODE_MASK (0x1F) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun enum pll_mode { 60*4882a593Smuzhiyun PLL_MODE_MIN = 0, 61*4882a593Smuzhiyun PLL_MODE_AUTOMATIC = PLL_MODE_MIN, 62*4882a593Smuzhiyun PLL_MODE_FORCE_FREERUN = 1, 63*4882a593Smuzhiyun PLL_MODE_FORCE_HOLDOVER = 2, 64*4882a593Smuzhiyun PLL_MODE_FORCE_LOCKED = 4, 65*4882a593Smuzhiyun PLL_MODE_FORCE_PRE_LOCKED2 = 5, 66*4882a593Smuzhiyun PLL_MODE_FORCE_PRE_LOCKED = 6, 67*4882a593Smuzhiyun PLL_MODE_FORCE_LOST_PHASE = 7, 68*4882a593Smuzhiyun PLL_MODE_DCO = 10, 69*4882a593Smuzhiyun PLL_MODE_WPH = 18, 70*4882a593Smuzhiyun PLL_MODE_MAX = PLL_MODE_WPH, 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun enum hw_tod_trig_sel { 74*4882a593Smuzhiyun HW_TOD_TRIG_SEL_MIN = 0, 75*4882a593Smuzhiyun HW_TOD_TRIG_SEL_NO_WRITE = HW_TOD_TRIG_SEL_MIN, 76*4882a593Smuzhiyun HW_TOD_TRIG_SEL_SYNC_SEL = 1, 77*4882a593Smuzhiyun HW_TOD_TRIG_SEL_IN12 = 2, 78*4882a593Smuzhiyun HW_TOD_TRIG_SEL_IN13 = 3, 79*4882a593Smuzhiyun HW_TOD_TRIG_SEL_IN14 = 4, 80*4882a593Smuzhiyun HW_TOD_TRIG_SEL_TOD_PPS = 5, 81*4882a593Smuzhiyun HW_TOD_TRIG_SEL_TIMER_INTERVAL = 6, 82*4882a593Smuzhiyun HW_TOD_TRIG_SEL_MSB_PHASE_OFFSET_CNFG = 7, 83*4882a593Smuzhiyun HW_TOD_TRIG_SEL_MSB_HOLDOVER_FREQ_CNFG = 8, 84*4882a593Smuzhiyun HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG = 9, 85*4882a593Smuzhiyun HW_TOD_RD_TRIG_SEL_LSB_TOD_STS = HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG, 86*4882a593Smuzhiyun WR_TRIG_SEL_MAX = HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG, 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* Register bit definitions end */ 90*4882a593Smuzhiyun #define FW_FILENAME "idt82p33xxx.bin" 91*4882a593Smuzhiyun #define MAX_PHC_PLL (2) 92*4882a593Smuzhiyun #define TOD_BYTE_COUNT (10) 93*4882a593Smuzhiyun #define MAX_MEASURMENT_COUNT (5) 94*4882a593Smuzhiyun #define SNAP_THRESHOLD_NS (150000) 95*4882a593Smuzhiyun #define SYNC_TOD_TIMEOUT_SEC (5) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define PLLMASK_ADDR_HI 0xFF 98*4882a593Smuzhiyun #define PLLMASK_ADDR_LO 0xA5 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define PLL0_OUTMASK_ADDR_HI 0xFF 101*4882a593Smuzhiyun #define PLL0_OUTMASK_ADDR_LO 0xB0 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define PLL1_OUTMASK_ADDR_HI 0xFF 104*4882a593Smuzhiyun #define PLL1_OUTMASK_ADDR_LO 0xB2 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define PLL2_OUTMASK_ADDR_HI 0xFF 107*4882a593Smuzhiyun #define PLL2_OUTMASK_ADDR_LO 0xB4 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define PLL3_OUTMASK_ADDR_HI 0xFF 110*4882a593Smuzhiyun #define PLL3_OUTMASK_ADDR_LO 0xB6 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define DEFAULT_PLL_MASK (0x01) 113*4882a593Smuzhiyun #define DEFAULT_OUTPUT_MASK_PLL0 (0xc0) 114*4882a593Smuzhiyun #define DEFAULT_OUTPUT_MASK_PLL1 DEFAULT_OUTPUT_MASK_PLL0 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun /* PTP Hardware Clock interface */ 117*4882a593Smuzhiyun struct idt82p33_channel { 118*4882a593Smuzhiyun struct ptp_clock_info caps; 119*4882a593Smuzhiyun struct ptp_clock *ptp_clock; 120*4882a593Smuzhiyun struct idt82p33 *idt82p33; 121*4882a593Smuzhiyun enum pll_mode pll_mode; 122*4882a593Smuzhiyun /* task to turn off SYNC_TOD bit after pps sync */ 123*4882a593Smuzhiyun struct delayed_work sync_tod_work; 124*4882a593Smuzhiyun bool sync_tod_on; 125*4882a593Smuzhiyun s32 current_freq_ppb; 126*4882a593Smuzhiyun u8 output_mask; 127*4882a593Smuzhiyun u16 dpll_tod_cnfg; 128*4882a593Smuzhiyun u16 dpll_tod_trigger; 129*4882a593Smuzhiyun u16 dpll_tod_sts; 130*4882a593Smuzhiyun u16 dpll_mode_cnfg; 131*4882a593Smuzhiyun u16 dpll_freq_cnfg; 132*4882a593Smuzhiyun u16 dpll_phase_cnfg; 133*4882a593Smuzhiyun u16 dpll_sync_cnfg; 134*4882a593Smuzhiyun u16 dpll_input_mode_cnfg; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun struct idt82p33 { 138*4882a593Smuzhiyun struct idt82p33_channel channel[MAX_PHC_PLL]; 139*4882a593Smuzhiyun struct i2c_client *client; 140*4882a593Smuzhiyun u8 page_offset; 141*4882a593Smuzhiyun u8 pll_mask; 142*4882a593Smuzhiyun ktime_t start_time; 143*4882a593Smuzhiyun int calculate_overhead_flag; 144*4882a593Smuzhiyun s64 tod_write_overhead_ns; 145*4882a593Smuzhiyun /* Protects I2C read/modify/write registers from concurrent access */ 146*4882a593Smuzhiyun struct mutex reg_lock; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* firmware interface */ 150*4882a593Smuzhiyun struct idt82p33_fwrc { 151*4882a593Smuzhiyun u8 hiaddr; 152*4882a593Smuzhiyun u8 loaddr; 153*4882a593Smuzhiyun u8 value; 154*4882a593Smuzhiyun u8 reserved; 155*4882a593Smuzhiyun } __packed; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /** 158*4882a593Smuzhiyun * @brief Maximum absolute value for write phase offset in femtoseconds 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun #define WRITE_PHASE_OFFSET_LIMIT (20000052084ll) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /** @brief Phase offset resolution 163*4882a593Smuzhiyun * 164*4882a593Smuzhiyun * DPLL phase offset = 10^15 fs / ( System Clock * 2^13) 165*4882a593Smuzhiyun * = 10^15 fs / ( 1638400000 * 2^23) 166*4882a593Smuzhiyun * = 74.5058059692382 fs 167*4882a593Smuzhiyun */ 168*4882a593Smuzhiyun #define IDT_T0DPLL_PHASE_RESOL 74506 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #endif /* PTP_IDT82P33_H */ 172