xref: /OK3568_Linux_fs/kernel/drivers/power/supply/da9150-fg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DA9150 Fuel-Gauge Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 Dialog Semiconductor
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Adam Thomson <Adam.Thomson.Opensource@diasemi.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/power_supply.h>
19*4882a593Smuzhiyun #include <linux/list.h>
20*4882a593Smuzhiyun #include <asm/div64.h>
21*4882a593Smuzhiyun #include <linux/mfd/da9150/core.h>
22*4882a593Smuzhiyun #include <linux/mfd/da9150/registers.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Core2Wire */
25*4882a593Smuzhiyun #define DA9150_QIF_READ		(0x0 << 7)
26*4882a593Smuzhiyun #define DA9150_QIF_WRITE	(0x1 << 7)
27*4882a593Smuzhiyun #define DA9150_QIF_CODE_MASK	0x7F
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DA9150_QIF_BYTE_SIZE	8
30*4882a593Smuzhiyun #define DA9150_QIF_BYTE_MASK	0xFF
31*4882a593Smuzhiyun #define DA9150_QIF_SHORT_SIZE	2
32*4882a593Smuzhiyun #define DA9150_QIF_LONG_SIZE	4
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* QIF Codes */
35*4882a593Smuzhiyun #define DA9150_QIF_UAVG			6
36*4882a593Smuzhiyun #define DA9150_QIF_UAVG_SIZE		DA9150_QIF_LONG_SIZE
37*4882a593Smuzhiyun #define DA9150_QIF_IAVG			8
38*4882a593Smuzhiyun #define DA9150_QIF_IAVG_SIZE		DA9150_QIF_LONG_SIZE
39*4882a593Smuzhiyun #define DA9150_QIF_NTCAVG		12
40*4882a593Smuzhiyun #define DA9150_QIF_NTCAVG_SIZE		DA9150_QIF_LONG_SIZE
41*4882a593Smuzhiyun #define DA9150_QIF_SHUNT_VAL		36
42*4882a593Smuzhiyun #define DA9150_QIF_SHUNT_VAL_SIZE	DA9150_QIF_SHORT_SIZE
43*4882a593Smuzhiyun #define DA9150_QIF_SD_GAIN		38
44*4882a593Smuzhiyun #define DA9150_QIF_SD_GAIN_SIZE		DA9150_QIF_LONG_SIZE
45*4882a593Smuzhiyun #define DA9150_QIF_FCC_MAH		40
46*4882a593Smuzhiyun #define DA9150_QIF_FCC_MAH_SIZE		DA9150_QIF_SHORT_SIZE
47*4882a593Smuzhiyun #define DA9150_QIF_SOC_PCT		43
48*4882a593Smuzhiyun #define DA9150_QIF_SOC_PCT_SIZE		DA9150_QIF_SHORT_SIZE
49*4882a593Smuzhiyun #define DA9150_QIF_CHARGE_LIMIT		44
50*4882a593Smuzhiyun #define DA9150_QIF_CHARGE_LIMIT_SIZE	DA9150_QIF_SHORT_SIZE
51*4882a593Smuzhiyun #define DA9150_QIF_DISCHARGE_LIMIT	45
52*4882a593Smuzhiyun #define DA9150_QIF_DISCHARGE_LIMIT_SIZE	DA9150_QIF_SHORT_SIZE
53*4882a593Smuzhiyun #define DA9150_QIF_FW_MAIN_VER		118
54*4882a593Smuzhiyun #define DA9150_QIF_FW_MAIN_VER_SIZE	DA9150_QIF_SHORT_SIZE
55*4882a593Smuzhiyun #define DA9150_QIF_E_FG_STATUS		126
56*4882a593Smuzhiyun #define DA9150_QIF_E_FG_STATUS_SIZE	DA9150_QIF_SHORT_SIZE
57*4882a593Smuzhiyun #define DA9150_QIF_SYNC			127
58*4882a593Smuzhiyun #define DA9150_QIF_SYNC_SIZE		DA9150_QIF_SHORT_SIZE
59*4882a593Smuzhiyun #define DA9150_QIF_MAX_CODES		128
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* QIF Sync Timeout */
62*4882a593Smuzhiyun #define DA9150_QIF_SYNC_TIMEOUT		1000
63*4882a593Smuzhiyun #define DA9150_QIF_SYNC_RETRIES		10
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* QIF E_FG_STATUS */
66*4882a593Smuzhiyun #define DA9150_FG_IRQ_LOW_SOC_MASK	(1 << 0)
67*4882a593Smuzhiyun #define DA9150_FG_IRQ_HIGH_SOC_MASK	(1 << 1)
68*4882a593Smuzhiyun #define DA9150_FG_IRQ_SOC_MASK	\
69*4882a593Smuzhiyun 	(DA9150_FG_IRQ_LOW_SOC_MASK | DA9150_FG_IRQ_HIGH_SOC_MASK)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Private data */
72*4882a593Smuzhiyun struct da9150_fg {
73*4882a593Smuzhiyun 	struct da9150 *da9150;
74*4882a593Smuzhiyun 	struct device *dev;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	struct mutex io_lock;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	struct power_supply *battery;
79*4882a593Smuzhiyun 	struct delayed_work work;
80*4882a593Smuzhiyun 	u32 interval;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	int warn_soc;
83*4882a593Smuzhiyun 	int crit_soc;
84*4882a593Smuzhiyun 	int soc;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Battery Properties */
da9150_fg_read_attr(struct da9150_fg * fg,u8 code,u8 size)88*4882a593Smuzhiyun static u32 da9150_fg_read_attr(struct da9150_fg *fg, u8 code, u8 size)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	u8 buf[DA9150_QIF_LONG_SIZE];
92*4882a593Smuzhiyun 	u8 read_addr;
93*4882a593Smuzhiyun 	u32 res = 0;
94*4882a593Smuzhiyun 	int i;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Set QIF code (READ mode) */
97*4882a593Smuzhiyun 	read_addr = (code & DA9150_QIF_CODE_MASK) | DA9150_QIF_READ;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	da9150_read_qif(fg->da9150, read_addr, size, buf);
100*4882a593Smuzhiyun 	for (i = 0; i < size; ++i)
101*4882a593Smuzhiyun 		res |= (buf[i] << (i * DA9150_QIF_BYTE_SIZE));
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return res;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
da9150_fg_write_attr(struct da9150_fg * fg,u8 code,u8 size,u32 val)106*4882a593Smuzhiyun static void da9150_fg_write_attr(struct da9150_fg *fg, u8 code, u8 size,
107*4882a593Smuzhiyun 				 u32 val)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u8 buf[DA9150_QIF_LONG_SIZE];
111*4882a593Smuzhiyun 	u8 write_addr;
112*4882a593Smuzhiyun 	int i;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Set QIF code (WRITE mode) */
115*4882a593Smuzhiyun 	write_addr = (code & DA9150_QIF_CODE_MASK) | DA9150_QIF_WRITE;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	for (i = 0; i < size; ++i) {
118*4882a593Smuzhiyun 		buf[i] = (val >> (i * DA9150_QIF_BYTE_SIZE)) &
119*4882a593Smuzhiyun 			 DA9150_QIF_BYTE_MASK;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 	da9150_write_qif(fg->da9150, write_addr, size, buf);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Trigger QIF Sync to update QIF readable data */
da9150_fg_read_sync_start(struct da9150_fg * fg)125*4882a593Smuzhiyun static void da9150_fg_read_sync_start(struct da9150_fg *fg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	int i = 0;
128*4882a593Smuzhiyun 	u32 res = 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	mutex_lock(&fg->io_lock);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Check if QIF sync already requested, and write to sync if not */
133*4882a593Smuzhiyun 	res = da9150_fg_read_attr(fg, DA9150_QIF_SYNC,
134*4882a593Smuzhiyun 				  DA9150_QIF_SYNC_SIZE);
135*4882a593Smuzhiyun 	if (res > 0)
136*4882a593Smuzhiyun 		da9150_fg_write_attr(fg, DA9150_QIF_SYNC,
137*4882a593Smuzhiyun 				     DA9150_QIF_SYNC_SIZE, 0);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Wait for sync to complete */
140*4882a593Smuzhiyun 	res = 0;
141*4882a593Smuzhiyun 	while ((res == 0) && (i++ < DA9150_QIF_SYNC_RETRIES)) {
142*4882a593Smuzhiyun 		usleep_range(DA9150_QIF_SYNC_TIMEOUT,
143*4882a593Smuzhiyun 			     DA9150_QIF_SYNC_TIMEOUT * 2);
144*4882a593Smuzhiyun 		res = da9150_fg_read_attr(fg, DA9150_QIF_SYNC,
145*4882a593Smuzhiyun 					  DA9150_QIF_SYNC_SIZE);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Check if sync completed */
149*4882a593Smuzhiyun 	if (res == 0)
150*4882a593Smuzhiyun 		dev_err(fg->dev, "Failed to perform QIF read sync!\n");
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * Should always be called after QIF sync read has been performed, and all
155*4882a593Smuzhiyun  * attributes required have been accessed.
156*4882a593Smuzhiyun  */
da9150_fg_read_sync_end(struct da9150_fg * fg)157*4882a593Smuzhiyun static inline void da9150_fg_read_sync_end(struct da9150_fg *fg)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	mutex_unlock(&fg->io_lock);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* Sync read of single QIF attribute */
da9150_fg_read_attr_sync(struct da9150_fg * fg,u8 code,u8 size)163*4882a593Smuzhiyun static u32 da9150_fg_read_attr_sync(struct da9150_fg *fg, u8 code, u8 size)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	u32 val;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	da9150_fg_read_sync_start(fg);
168*4882a593Smuzhiyun 	val = da9150_fg_read_attr(fg, code, size);
169*4882a593Smuzhiyun 	da9150_fg_read_sync_end(fg);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return val;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Wait for QIF Sync, write QIF data and wait for ack */
da9150_fg_write_attr_sync(struct da9150_fg * fg,u8 code,u8 size,u32 val)175*4882a593Smuzhiyun static void da9150_fg_write_attr_sync(struct da9150_fg *fg, u8 code, u8 size,
176*4882a593Smuzhiyun 				      u32 val)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	int i = 0;
179*4882a593Smuzhiyun 	u32 res = 0, sync_val;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	mutex_lock(&fg->io_lock);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* Check if QIF sync already requested */
184*4882a593Smuzhiyun 	res = da9150_fg_read_attr(fg, DA9150_QIF_SYNC,
185*4882a593Smuzhiyun 				  DA9150_QIF_SYNC_SIZE);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Wait for an existing sync to complete */
188*4882a593Smuzhiyun 	while ((res == 0) && (i++ < DA9150_QIF_SYNC_RETRIES)) {
189*4882a593Smuzhiyun 		usleep_range(DA9150_QIF_SYNC_TIMEOUT,
190*4882a593Smuzhiyun 			     DA9150_QIF_SYNC_TIMEOUT * 2);
191*4882a593Smuzhiyun 		res = da9150_fg_read_attr(fg, DA9150_QIF_SYNC,
192*4882a593Smuzhiyun 					  DA9150_QIF_SYNC_SIZE);
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (res == 0) {
196*4882a593Smuzhiyun 		dev_err(fg->dev, "Timeout waiting for existing QIF sync!\n");
197*4882a593Smuzhiyun 		mutex_unlock(&fg->io_lock);
198*4882a593Smuzhiyun 		return;
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* Write value for QIF code */
202*4882a593Smuzhiyun 	da9150_fg_write_attr(fg, code, size, val);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Wait for write acknowledgment */
205*4882a593Smuzhiyun 	i = 0;
206*4882a593Smuzhiyun 	sync_val = res;
207*4882a593Smuzhiyun 	while ((res == sync_val) && (i++ < DA9150_QIF_SYNC_RETRIES)) {
208*4882a593Smuzhiyun 		usleep_range(DA9150_QIF_SYNC_TIMEOUT,
209*4882a593Smuzhiyun 			     DA9150_QIF_SYNC_TIMEOUT * 2);
210*4882a593Smuzhiyun 		res = da9150_fg_read_attr(fg, DA9150_QIF_SYNC,
211*4882a593Smuzhiyun 					  DA9150_QIF_SYNC_SIZE);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	mutex_unlock(&fg->io_lock);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Check write was actually successful */
217*4882a593Smuzhiyun 	if (res != (sync_val + 1))
218*4882a593Smuzhiyun 		dev_err(fg->dev, "Error performing QIF sync write for code %d\n",
219*4882a593Smuzhiyun 			code);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* Power Supply attributes */
da9150_fg_capacity(struct da9150_fg * fg,union power_supply_propval * val)223*4882a593Smuzhiyun static int da9150_fg_capacity(struct da9150_fg *fg,
224*4882a593Smuzhiyun 			      union power_supply_propval *val)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	val->intval = da9150_fg_read_attr_sync(fg, DA9150_QIF_SOC_PCT,
227*4882a593Smuzhiyun 					       DA9150_QIF_SOC_PCT_SIZE);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (val->intval > 100)
230*4882a593Smuzhiyun 		val->intval = 100;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
da9150_fg_current_avg(struct da9150_fg * fg,union power_supply_propval * val)235*4882a593Smuzhiyun static int da9150_fg_current_avg(struct da9150_fg *fg,
236*4882a593Smuzhiyun 				 union power_supply_propval *val)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u32 iavg, sd_gain, shunt_val;
239*4882a593Smuzhiyun 	u64 div, res;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	da9150_fg_read_sync_start(fg);
242*4882a593Smuzhiyun 	iavg = da9150_fg_read_attr(fg, DA9150_QIF_IAVG,
243*4882a593Smuzhiyun 				   DA9150_QIF_IAVG_SIZE);
244*4882a593Smuzhiyun 	shunt_val = da9150_fg_read_attr(fg, DA9150_QIF_SHUNT_VAL,
245*4882a593Smuzhiyun 					DA9150_QIF_SHUNT_VAL_SIZE);
246*4882a593Smuzhiyun 	sd_gain = da9150_fg_read_attr(fg, DA9150_QIF_SD_GAIN,
247*4882a593Smuzhiyun 				      DA9150_QIF_SD_GAIN_SIZE);
248*4882a593Smuzhiyun 	da9150_fg_read_sync_end(fg);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	div = (u64) (sd_gain * shunt_val * 65536ULL);
251*4882a593Smuzhiyun 	do_div(div, 1000000);
252*4882a593Smuzhiyun 	res = (u64) (iavg * 1000000ULL);
253*4882a593Smuzhiyun 	do_div(res, div);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	val->intval = (int) res;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
da9150_fg_voltage_avg(struct da9150_fg * fg,union power_supply_propval * val)260*4882a593Smuzhiyun static int da9150_fg_voltage_avg(struct da9150_fg *fg,
261*4882a593Smuzhiyun 				 union power_supply_propval *val)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	u64 res;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	val->intval = da9150_fg_read_attr_sync(fg, DA9150_QIF_UAVG,
266*4882a593Smuzhiyun 					       DA9150_QIF_UAVG_SIZE);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	res = (u64) (val->intval * 186ULL);
269*4882a593Smuzhiyun 	do_div(res, 10000);
270*4882a593Smuzhiyun 	val->intval = (int) res;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
da9150_fg_charge_full(struct da9150_fg * fg,union power_supply_propval * val)275*4882a593Smuzhiyun static int da9150_fg_charge_full(struct da9150_fg *fg,
276*4882a593Smuzhiyun 				 union power_supply_propval *val)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	val->intval = da9150_fg_read_attr_sync(fg, DA9150_QIF_FCC_MAH,
279*4882a593Smuzhiyun 					       DA9150_QIF_FCC_MAH_SIZE);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	val->intval = val->intval * 1000;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * Temperature reading from device is only valid if battery/system provides
288*4882a593Smuzhiyun  * valid NTC to associated pin of DA9150 chip.
289*4882a593Smuzhiyun  */
da9150_fg_temp(struct da9150_fg * fg,union power_supply_propval * val)290*4882a593Smuzhiyun static int da9150_fg_temp(struct da9150_fg *fg,
291*4882a593Smuzhiyun 			  union power_supply_propval *val)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	val->intval = da9150_fg_read_attr_sync(fg, DA9150_QIF_NTCAVG,
294*4882a593Smuzhiyun 					       DA9150_QIF_NTCAVG_SIZE);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	val->intval = (val->intval * 10) / 1048576;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static enum power_supply_property da9150_fg_props[] = {
302*4882a593Smuzhiyun 	POWER_SUPPLY_PROP_CAPACITY,
303*4882a593Smuzhiyun 	POWER_SUPPLY_PROP_CURRENT_AVG,
304*4882a593Smuzhiyun 	POWER_SUPPLY_PROP_VOLTAGE_AVG,
305*4882a593Smuzhiyun 	POWER_SUPPLY_PROP_CHARGE_FULL,
306*4882a593Smuzhiyun 	POWER_SUPPLY_PROP_TEMP,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
da9150_fg_get_prop(struct power_supply * psy,enum power_supply_property psp,union power_supply_propval * val)309*4882a593Smuzhiyun static int da9150_fg_get_prop(struct power_supply *psy,
310*4882a593Smuzhiyun 			      enum power_supply_property psp,
311*4882a593Smuzhiyun 			      union power_supply_propval *val)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct da9150_fg *fg = dev_get_drvdata(psy->dev.parent);
314*4882a593Smuzhiyun 	int ret;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	switch (psp) {
317*4882a593Smuzhiyun 	case POWER_SUPPLY_PROP_CAPACITY:
318*4882a593Smuzhiyun 		ret = da9150_fg_capacity(fg, val);
319*4882a593Smuzhiyun 		break;
320*4882a593Smuzhiyun 	case POWER_SUPPLY_PROP_CURRENT_AVG:
321*4882a593Smuzhiyun 		ret = da9150_fg_current_avg(fg, val);
322*4882a593Smuzhiyun 		break;
323*4882a593Smuzhiyun 	case POWER_SUPPLY_PROP_VOLTAGE_AVG:
324*4882a593Smuzhiyun 		ret = da9150_fg_voltage_avg(fg, val);
325*4882a593Smuzhiyun 		break;
326*4882a593Smuzhiyun 	case POWER_SUPPLY_PROP_CHARGE_FULL:
327*4882a593Smuzhiyun 		ret = da9150_fg_charge_full(fg, val);
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case POWER_SUPPLY_PROP_TEMP:
330*4882a593Smuzhiyun 		ret = da9150_fg_temp(fg, val);
331*4882a593Smuzhiyun 		break;
332*4882a593Smuzhiyun 	default:
333*4882a593Smuzhiyun 		ret = -EINVAL;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* Repeated SOC check */
da9150_fg_soc_changed(struct da9150_fg * fg)341*4882a593Smuzhiyun static bool da9150_fg_soc_changed(struct da9150_fg *fg)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	union power_supply_propval val;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	da9150_fg_capacity(fg, &val);
346*4882a593Smuzhiyun 	if (val.intval != fg->soc) {
347*4882a593Smuzhiyun 		fg->soc = val.intval;
348*4882a593Smuzhiyun 		return true;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	return false;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
da9150_fg_work(struct work_struct * work)354*4882a593Smuzhiyun static void da9150_fg_work(struct work_struct *work)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct da9150_fg *fg = container_of(work, struct da9150_fg, work.work);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* Report if SOC has changed */
359*4882a593Smuzhiyun 	if (da9150_fg_soc_changed(fg))
360*4882a593Smuzhiyun 		power_supply_changed(fg->battery);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	schedule_delayed_work(&fg->work, msecs_to_jiffies(fg->interval));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* SOC level event configuration */
da9150_fg_soc_event_config(struct da9150_fg * fg)366*4882a593Smuzhiyun static void da9150_fg_soc_event_config(struct da9150_fg *fg)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	int soc;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	soc = da9150_fg_read_attr_sync(fg, DA9150_QIF_SOC_PCT,
371*4882a593Smuzhiyun 				       DA9150_QIF_SOC_PCT_SIZE);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (soc > fg->warn_soc) {
374*4882a593Smuzhiyun 		/* If SOC > warn level, set discharge warn level event */
375*4882a593Smuzhiyun 		da9150_fg_write_attr_sync(fg, DA9150_QIF_DISCHARGE_LIMIT,
376*4882a593Smuzhiyun 					  DA9150_QIF_DISCHARGE_LIMIT_SIZE,
377*4882a593Smuzhiyun 					  fg->warn_soc + 1);
378*4882a593Smuzhiyun 	} else if ((soc <= fg->warn_soc) && (soc > fg->crit_soc)) {
379*4882a593Smuzhiyun 		/*
380*4882a593Smuzhiyun 		 * If SOC <= warn level, set discharge crit level event,
381*4882a593Smuzhiyun 		 * and set charge warn level event.
382*4882a593Smuzhiyun 		 */
383*4882a593Smuzhiyun 		da9150_fg_write_attr_sync(fg, DA9150_QIF_DISCHARGE_LIMIT,
384*4882a593Smuzhiyun 					  DA9150_QIF_DISCHARGE_LIMIT_SIZE,
385*4882a593Smuzhiyun 					  fg->crit_soc + 1);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		da9150_fg_write_attr_sync(fg, DA9150_QIF_CHARGE_LIMIT,
388*4882a593Smuzhiyun 					  DA9150_QIF_CHARGE_LIMIT_SIZE,
389*4882a593Smuzhiyun 					  fg->warn_soc);
390*4882a593Smuzhiyun 	} else if (soc <= fg->crit_soc) {
391*4882a593Smuzhiyun 		/* If SOC <= crit level, set charge crit level event */
392*4882a593Smuzhiyun 		da9150_fg_write_attr_sync(fg, DA9150_QIF_CHARGE_LIMIT,
393*4882a593Smuzhiyun 					  DA9150_QIF_CHARGE_LIMIT_SIZE,
394*4882a593Smuzhiyun 					  fg->crit_soc);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
da9150_fg_irq(int irq,void * data)398*4882a593Smuzhiyun static irqreturn_t da9150_fg_irq(int irq, void *data)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct da9150_fg *fg = data;
401*4882a593Smuzhiyun 	u32 e_fg_status;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Read FG IRQ status info */
404*4882a593Smuzhiyun 	e_fg_status = da9150_fg_read_attr(fg, DA9150_QIF_E_FG_STATUS,
405*4882a593Smuzhiyun 					  DA9150_QIF_E_FG_STATUS_SIZE);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Handle warning/critical threhold events */
408*4882a593Smuzhiyun 	if (e_fg_status & DA9150_FG_IRQ_SOC_MASK)
409*4882a593Smuzhiyun 		da9150_fg_soc_event_config(fg);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Clear any FG IRQs */
412*4882a593Smuzhiyun 	da9150_fg_write_attr(fg, DA9150_QIF_E_FG_STATUS,
413*4882a593Smuzhiyun 			     DA9150_QIF_E_FG_STATUS_SIZE, e_fg_status);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return IRQ_HANDLED;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
da9150_fg_dt_pdata(struct device * dev)418*4882a593Smuzhiyun static struct da9150_fg_pdata *da9150_fg_dt_pdata(struct device *dev)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct device_node *fg_node = dev->of_node;
421*4882a593Smuzhiyun 	struct da9150_fg_pdata *pdata;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	pdata = devm_kzalloc(dev, sizeof(struct da9150_fg_pdata), GFP_KERNEL);
424*4882a593Smuzhiyun 	if (!pdata)
425*4882a593Smuzhiyun 		return NULL;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	of_property_read_u32(fg_node, "dlg,update-interval",
428*4882a593Smuzhiyun 			     &pdata->update_interval);
429*4882a593Smuzhiyun 	of_property_read_u8(fg_node, "dlg,warn-soc-level",
430*4882a593Smuzhiyun 			    &pdata->warn_soc_lvl);
431*4882a593Smuzhiyun 	of_property_read_u8(fg_node, "dlg,crit-soc-level",
432*4882a593Smuzhiyun 			    &pdata->crit_soc_lvl);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return pdata;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static const struct power_supply_desc fg_desc = {
438*4882a593Smuzhiyun 	.name		= "da9150-fg",
439*4882a593Smuzhiyun 	.type		= POWER_SUPPLY_TYPE_BATTERY,
440*4882a593Smuzhiyun 	.properties	= da9150_fg_props,
441*4882a593Smuzhiyun 	.num_properties	= ARRAY_SIZE(da9150_fg_props),
442*4882a593Smuzhiyun 	.get_property	= da9150_fg_get_prop,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
da9150_fg_probe(struct platform_device * pdev)445*4882a593Smuzhiyun static int da9150_fg_probe(struct platform_device *pdev)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
448*4882a593Smuzhiyun 	struct da9150 *da9150 = dev_get_drvdata(dev->parent);
449*4882a593Smuzhiyun 	struct da9150_fg_pdata *fg_pdata = dev_get_platdata(dev);
450*4882a593Smuzhiyun 	struct da9150_fg *fg;
451*4882a593Smuzhiyun 	int ver, irq, ret = 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	fg = devm_kzalloc(dev, sizeof(*fg), GFP_KERNEL);
454*4882a593Smuzhiyun 	if (fg == NULL)
455*4882a593Smuzhiyun 		return -ENOMEM;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	platform_set_drvdata(pdev, fg);
458*4882a593Smuzhiyun 	fg->da9150 = da9150;
459*4882a593Smuzhiyun 	fg->dev = dev;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	mutex_init(&fg->io_lock);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* Enable QIF */
464*4882a593Smuzhiyun 	da9150_set_bits(da9150, DA9150_CORE2WIRE_CTRL_A, DA9150_FG_QIF_EN_MASK,
465*4882a593Smuzhiyun 			DA9150_FG_QIF_EN_MASK);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	fg->battery = devm_power_supply_register(dev, &fg_desc, NULL);
468*4882a593Smuzhiyun 	if (IS_ERR(fg->battery)) {
469*4882a593Smuzhiyun 		ret = PTR_ERR(fg->battery);
470*4882a593Smuzhiyun 		return ret;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ver = da9150_fg_read_attr(fg, DA9150_QIF_FW_MAIN_VER,
474*4882a593Smuzhiyun 				  DA9150_QIF_FW_MAIN_VER_SIZE);
475*4882a593Smuzhiyun 	dev_info(dev, "Version: 0x%x\n", ver);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/* Handle DT data if provided */
478*4882a593Smuzhiyun 	if (dev->of_node) {
479*4882a593Smuzhiyun 		fg_pdata = da9150_fg_dt_pdata(dev);
480*4882a593Smuzhiyun 		dev->platform_data = fg_pdata;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Handle any pdata provided */
484*4882a593Smuzhiyun 	if (fg_pdata) {
485*4882a593Smuzhiyun 		fg->interval = fg_pdata->update_interval;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		if (fg_pdata->warn_soc_lvl > 100)
488*4882a593Smuzhiyun 			dev_warn(dev, "Invalid SOC warning level provided, Ignoring");
489*4882a593Smuzhiyun 		else
490*4882a593Smuzhiyun 			fg->warn_soc = fg_pdata->warn_soc_lvl;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		if ((fg_pdata->crit_soc_lvl > 100) ||
493*4882a593Smuzhiyun 		    (fg_pdata->crit_soc_lvl >= fg_pdata->warn_soc_lvl))
494*4882a593Smuzhiyun 			dev_warn(dev, "Invalid SOC critical level provided, Ignoring");
495*4882a593Smuzhiyun 		else
496*4882a593Smuzhiyun 			fg->crit_soc = fg_pdata->crit_soc_lvl;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Configure initial SOC level events */
502*4882a593Smuzhiyun 	da9150_fg_soc_event_config(fg);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/*
505*4882a593Smuzhiyun 	 * If an interval period has been provided then setup repeating
506*4882a593Smuzhiyun 	 * work for reporting data updates.
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	if (fg->interval) {
509*4882a593Smuzhiyun 		INIT_DELAYED_WORK(&fg->work, da9150_fg_work);
510*4882a593Smuzhiyun 		schedule_delayed_work(&fg->work,
511*4882a593Smuzhiyun 				      msecs_to_jiffies(fg->interval));
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* Register IRQ */
515*4882a593Smuzhiyun 	irq = platform_get_irq_byname(pdev, "FG");
516*4882a593Smuzhiyun 	if (irq < 0) {
517*4882a593Smuzhiyun 		dev_err(dev, "Failed to get IRQ FG: %d\n", irq);
518*4882a593Smuzhiyun 		ret = irq;
519*4882a593Smuzhiyun 		goto irq_fail;
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, NULL, da9150_fg_irq,
523*4882a593Smuzhiyun 					IRQF_ONESHOT, "FG", fg);
524*4882a593Smuzhiyun 	if (ret) {
525*4882a593Smuzhiyun 		dev_err(dev, "Failed to request IRQ %d: %d\n", irq, ret);
526*4882a593Smuzhiyun 		goto irq_fail;
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun irq_fail:
532*4882a593Smuzhiyun 	if (fg->interval)
533*4882a593Smuzhiyun 		cancel_delayed_work(&fg->work);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	return ret;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
da9150_fg_remove(struct platform_device * pdev)538*4882a593Smuzhiyun static int da9150_fg_remove(struct platform_device *pdev)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct da9150_fg *fg = platform_get_drvdata(pdev);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (fg->interval)
543*4882a593Smuzhiyun 		cancel_delayed_work(&fg->work);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
da9150_fg_resume(struct platform_device * pdev)548*4882a593Smuzhiyun static int da9150_fg_resume(struct platform_device *pdev)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	struct da9150_fg *fg = platform_get_drvdata(pdev);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/*
553*4882a593Smuzhiyun 	 * Trigger SOC check to happen now so as to indicate any value change
554*4882a593Smuzhiyun 	 * since last check before suspend.
555*4882a593Smuzhiyun 	 */
556*4882a593Smuzhiyun 	if (fg->interval)
557*4882a593Smuzhiyun 		flush_delayed_work(&fg->work);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static struct platform_driver da9150_fg_driver = {
563*4882a593Smuzhiyun 	.driver = {
564*4882a593Smuzhiyun 		.name = "da9150-fuel-gauge",
565*4882a593Smuzhiyun 	},
566*4882a593Smuzhiyun 	.probe = da9150_fg_probe,
567*4882a593Smuzhiyun 	.remove = da9150_fg_remove,
568*4882a593Smuzhiyun 	.resume = da9150_fg_resume,
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun module_platform_driver(da9150_fg_driver);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun MODULE_DESCRIPTION("Fuel-Gauge Driver for DA9150");
574*4882a593Smuzhiyun MODULE_AUTHOR("Adam Thomson <Adam.Thomson.Opensource@diasemi.com>");
575*4882a593Smuzhiyun MODULE_LICENSE("GPL");
576