1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * oxnas SoC reset driver
4*4882a593Smuzhiyun * based on:
5*4882a593Smuzhiyun * Microsemi MIPS SoC reset driver
6*4882a593Smuzhiyun * and ox820_assert_system_reset() written by Ma Hajun <mahaijuns@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (c) 2013 Ma Hajun <mahaijuns@gmail.com>
9*4882a593Smuzhiyun * Copyright (c) 2017 Microsemi Corporation
10*4882a593Smuzhiyun * Copyright (c) 2020 Daniel Golle <daniel@makrotopia.org>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/notifier.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/reboot.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* bit numbers of reset control register */
23*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SCU 0
24*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_COPRO 1
25*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_ARM0 2
26*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_ARM1 3
27*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_USBHS 4
28*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_USBHSPHYA 5
29*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_MACA 6
30*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_MAC OX820_SYS_CTRL_RST_MACA
31*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_PCIEA 7
32*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SGDMA 8
33*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_CIPHER 9
34*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_DDR 10
35*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SATA 11
36*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SATA_LINK 12
37*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SATA_PHY 13
38*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_PCIEPHY 14
39*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_STATIC 15
40*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_GPIO 16
41*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_UART1 17
42*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_UART2 18
43*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_MISC 19
44*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_I2S 20
45*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_SD 21
46*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_MACB 22
47*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_PCIEB 23
48*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_VIDEO 24
49*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_DDR_PHY 25
50*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_USBHSPHYB 26
51*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_USBDEV 27
52*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_ARMDBG 29
53*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_PLLA 30
54*4882a593Smuzhiyun #define OX820_SYS_CTRL_RST_PLLB 31
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* bit numbers of clock control register */
57*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_COPRO 0
58*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_DMA 1
59*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_CIPHER 2
60*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_SD 3
61*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_SATA 4
62*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_I2S 5
63*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_USBHS 6
64*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_MACA 7
65*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_MAC OX820_SYS_CTRL_CLK_MACA
66*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_PCIEA 8
67*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_STATIC 9
68*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_MACB 10
69*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_PCIEB 11
70*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_REF600 12
71*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_USBDEV 13
72*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_DDR 14
73*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_DDRPHY 15
74*4882a593Smuzhiyun #define OX820_SYS_CTRL_CLK_DDRCK 16
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Regmap offsets */
77*4882a593Smuzhiyun #define OX820_CLK_SET_REGOFFSET 0x2c
78*4882a593Smuzhiyun #define OX820_CLK_CLR_REGOFFSET 0x30
79*4882a593Smuzhiyun #define OX820_RST_SET_REGOFFSET 0x34
80*4882a593Smuzhiyun #define OX820_RST_CLR_REGOFFSET 0x38
81*4882a593Smuzhiyun #define OX820_SECONDARY_SEL_REGOFFSET 0x14
82*4882a593Smuzhiyun #define OX820_TERTIARY_SEL_REGOFFSET 0x8c
83*4882a593Smuzhiyun #define OX820_QUATERNARY_SEL_REGOFFSET 0x94
84*4882a593Smuzhiyun #define OX820_DEBUG_SEL_REGOFFSET 0x9c
85*4882a593Smuzhiyun #define OX820_ALTERNATIVE_SEL_REGOFFSET 0xa4
86*4882a593Smuzhiyun #define OX820_PULLUP_SEL_REGOFFSET 0xac
87*4882a593Smuzhiyun #define OX820_SEC_SECONDARY_SEL_REGOFFSET 0x100014
88*4882a593Smuzhiyun #define OX820_SEC_TERTIARY_SEL_REGOFFSET 0x10008c
89*4882a593Smuzhiyun #define OX820_SEC_QUATERNARY_SEL_REGOFFSET 0x100094
90*4882a593Smuzhiyun #define OX820_SEC_DEBUG_SEL_REGOFFSET 0x10009c
91*4882a593Smuzhiyun #define OX820_SEC_ALTERNATIVE_SEL_REGOFFSET 0x1000a4
92*4882a593Smuzhiyun #define OX820_SEC_PULLUP_SEL_REGOFFSET 0x1000ac
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct oxnas_restart_context {
95*4882a593Smuzhiyun struct regmap *sys_ctrl;
96*4882a593Smuzhiyun struct notifier_block restart_handler;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
ox820_restart_handle(struct notifier_block * this,unsigned long mode,void * cmd)99*4882a593Smuzhiyun static int ox820_restart_handle(struct notifier_block *this,
100*4882a593Smuzhiyun unsigned long mode, void *cmd)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct oxnas_restart_context *ctx = container_of(this, struct
103*4882a593Smuzhiyun oxnas_restart_context,
104*4882a593Smuzhiyun restart_handler);
105*4882a593Smuzhiyun u32 value;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun * Assert reset to cores as per power on defaults
109*4882a593Smuzhiyun * Don't touch the DDR interface as things will come to an impromptu
110*4882a593Smuzhiyun * stop NB Possibly should be asserting reset for PLLB, but there are
111*4882a593Smuzhiyun * timing concerns here according to the docs
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun value = BIT(OX820_SYS_CTRL_RST_COPRO) |
114*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_USBHS) |
115*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_USBHSPHYA) |
116*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_MACA) |
117*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_PCIEA) |
118*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SGDMA) |
119*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_CIPHER) |
120*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SATA) |
121*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SATA_LINK) |
122*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SATA_PHY) |
123*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_PCIEPHY) |
124*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_STATIC) |
125*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_UART1) |
126*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_UART2) |
127*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_MISC) |
128*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_I2S) |
129*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SD) |
130*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_MACB) |
131*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_PCIEB) |
132*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_VIDEO) |
133*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_USBHSPHYB) |
134*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_USBDEV);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_RST_SET_REGOFFSET, value);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Release reset to cores as per power on defaults */
139*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_RST_CLR_REGOFFSET,
140*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_GPIO));
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Disable clocks to cores as per power-on defaults - must leave DDR
144*4882a593Smuzhiyun * related clocks enabled otherwise we'll stop rather abruptly.
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun value = BIT(OX820_SYS_CTRL_CLK_COPRO) |
147*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_DMA) |
148*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_CIPHER) |
149*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_SD) |
150*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_SATA) |
151*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_I2S) |
152*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_USBHS) |
153*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_MAC) |
154*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_PCIEA) |
155*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_STATIC) |
156*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_MACB) |
157*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_PCIEB) |
158*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_REF600) |
159*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_CLK_USBDEV);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_CLK_CLR_REGOFFSET, value);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Enable clocks to cores as per power-on defaults */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Set sys-control pin mux'ing as per power-on defaults */
166*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SECONDARY_SEL_REGOFFSET, 0);
167*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_TERTIARY_SEL_REGOFFSET, 0);
168*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_QUATERNARY_SEL_REGOFFSET, 0);
169*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_DEBUG_SEL_REGOFFSET, 0);
170*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_ALTERNATIVE_SEL_REGOFFSET, 0);
171*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_PULLUP_SEL_REGOFFSET, 0);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_SECONDARY_SEL_REGOFFSET, 0);
174*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_TERTIARY_SEL_REGOFFSET, 0);
175*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_QUATERNARY_SEL_REGOFFSET, 0);
176*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_DEBUG_SEL_REGOFFSET, 0);
177*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_ALTERNATIVE_SEL_REGOFFSET, 0);
178*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_SEC_PULLUP_SEL_REGOFFSET, 0);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * No need to save any state, as the ROM loader can determine whether
182*4882a593Smuzhiyun * reset is due to power cycling or programatic action, just hit the
183*4882a593Smuzhiyun * (self-clearing) CPU reset bit of the block reset register
184*4882a593Smuzhiyun */
185*4882a593Smuzhiyun value =
186*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_SCU) |
187*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_ARM0) |
188*4882a593Smuzhiyun BIT(OX820_SYS_CTRL_RST_ARM1);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun regmap_write(ctx->sys_ctrl, OX820_RST_SET_REGOFFSET, value);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun pr_emerg("Unable to restart system\n");
193*4882a593Smuzhiyun return NOTIFY_DONE;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
ox820_restart_probe(struct platform_device * pdev)196*4882a593Smuzhiyun static int ox820_restart_probe(struct platform_device *pdev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct oxnas_restart_context *ctx;
199*4882a593Smuzhiyun struct regmap *sys_ctrl;
200*4882a593Smuzhiyun struct device *dev = &pdev->dev;
201*4882a593Smuzhiyun int err = 0;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun sys_ctrl = syscon_node_to_regmap(pdev->dev.of_node);
204*4882a593Smuzhiyun if (IS_ERR(sys_ctrl))
205*4882a593Smuzhiyun return PTR_ERR(sys_ctrl);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
208*4882a593Smuzhiyun if (!ctx)
209*4882a593Smuzhiyun return -ENOMEM;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ctx->sys_ctrl = sys_ctrl;
212*4882a593Smuzhiyun ctx->restart_handler.notifier_call = ox820_restart_handle;
213*4882a593Smuzhiyun ctx->restart_handler.priority = 192;
214*4882a593Smuzhiyun err = register_restart_handler(&ctx->restart_handler);
215*4882a593Smuzhiyun if (err)
216*4882a593Smuzhiyun dev_err(dev, "can't register restart notifier (err=%d)\n", err);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return err;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct of_device_id ox820_restart_of_match[] = {
222*4882a593Smuzhiyun { .compatible = "oxsemi,ox820-sys-ctrl" },
223*4882a593Smuzhiyun {}
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static struct platform_driver ox820_restart_driver = {
227*4882a593Smuzhiyun .probe = ox820_restart_probe,
228*4882a593Smuzhiyun .driver = {
229*4882a593Smuzhiyun .name = "ox820-chip-reset",
230*4882a593Smuzhiyun .of_match_table = ox820_restart_of_match,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun builtin_platform_driver(ox820_restart_driver);
234