xref: /OK3568_Linux_fs/kernel/drivers/platform/x86/pmc_atom.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Intel Atom SOC Power Management Controller Driver
4*4882a593Smuzhiyun  * Copyright (c) 2014, Intel Corporation.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/dmi.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/platform_data/x86/clk-pmc-atom.h>
15*4882a593Smuzhiyun #include <linux/platform_data/x86/pmc_atom.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/seq_file.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct pmc_bit_map {
21*4882a593Smuzhiyun 	const char *name;
22*4882a593Smuzhiyun 	u32 bit_mask;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct pmc_reg_map {
26*4882a593Smuzhiyun 	const struct pmc_bit_map *d3_sts_0;
27*4882a593Smuzhiyun 	const struct pmc_bit_map *d3_sts_1;
28*4882a593Smuzhiyun 	const struct pmc_bit_map *func_dis;
29*4882a593Smuzhiyun 	const struct pmc_bit_map *func_dis_2;
30*4882a593Smuzhiyun 	const struct pmc_bit_map *pss;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct pmc_data {
34*4882a593Smuzhiyun 	const struct pmc_reg_map *map;
35*4882a593Smuzhiyun 	const struct pmc_clk *clks;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct pmc_dev {
39*4882a593Smuzhiyun 	u32 base_addr;
40*4882a593Smuzhiyun 	void __iomem *regmap;
41*4882a593Smuzhiyun 	const struct pmc_reg_map *map;
42*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
43*4882a593Smuzhiyun 	struct dentry *dbgfs_dir;
44*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
45*4882a593Smuzhiyun 	bool init;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct pmc_dev pmc_device;
49*4882a593Smuzhiyun static u32 acpi_base_addr;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const struct pmc_clk byt_clks[] = {
52*4882a593Smuzhiyun 	{
53*4882a593Smuzhiyun 		.name = "xtal",
54*4882a593Smuzhiyun 		.freq = 25000000,
55*4882a593Smuzhiyun 		.parent_name = NULL,
56*4882a593Smuzhiyun 	},
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.name = "pll",
59*4882a593Smuzhiyun 		.freq = 19200000,
60*4882a593Smuzhiyun 		.parent_name = "xtal",
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun 	{},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct pmc_clk cht_clks[] = {
66*4882a593Smuzhiyun 	{
67*4882a593Smuzhiyun 		.name = "xtal",
68*4882a593Smuzhiyun 		.freq = 19200000,
69*4882a593Smuzhiyun 		.parent_name = NULL,
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun 	{},
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static const struct pmc_bit_map d3_sts_0_map[] = {
75*4882a593Smuzhiyun 	{"LPSS1_F0_DMA",	BIT_LPSS1_F0_DMA},
76*4882a593Smuzhiyun 	{"LPSS1_F1_PWM1",	BIT_LPSS1_F1_PWM1},
77*4882a593Smuzhiyun 	{"LPSS1_F2_PWM2",	BIT_LPSS1_F2_PWM2},
78*4882a593Smuzhiyun 	{"LPSS1_F3_HSUART1",	BIT_LPSS1_F3_HSUART1},
79*4882a593Smuzhiyun 	{"LPSS1_F4_HSUART2",	BIT_LPSS1_F4_HSUART2},
80*4882a593Smuzhiyun 	{"LPSS1_F5_SPI",	BIT_LPSS1_F5_SPI},
81*4882a593Smuzhiyun 	{"LPSS1_F6_Reserved",	BIT_LPSS1_F6_XXX},
82*4882a593Smuzhiyun 	{"LPSS1_F7_Reserved",	BIT_LPSS1_F7_XXX},
83*4882a593Smuzhiyun 	{"SCC_EMMC",		BIT_SCC_EMMC},
84*4882a593Smuzhiyun 	{"SCC_SDIO",		BIT_SCC_SDIO},
85*4882a593Smuzhiyun 	{"SCC_SDCARD",		BIT_SCC_SDCARD},
86*4882a593Smuzhiyun 	{"SCC_MIPI",		BIT_SCC_MIPI},
87*4882a593Smuzhiyun 	{"HDA",			BIT_HDA},
88*4882a593Smuzhiyun 	{"LPE",			BIT_LPE},
89*4882a593Smuzhiyun 	{"OTG",			BIT_OTG},
90*4882a593Smuzhiyun 	{"USH",			BIT_USH},
91*4882a593Smuzhiyun 	{"GBE",			BIT_GBE},
92*4882a593Smuzhiyun 	{"SATA",		BIT_SATA},
93*4882a593Smuzhiyun 	{"USB_EHCI",		BIT_USB_EHCI},
94*4882a593Smuzhiyun 	{"SEC",			BIT_SEC},
95*4882a593Smuzhiyun 	{"PCIE_PORT0",		BIT_PCIE_PORT0},
96*4882a593Smuzhiyun 	{"PCIE_PORT1",		BIT_PCIE_PORT1},
97*4882a593Smuzhiyun 	{"PCIE_PORT2",		BIT_PCIE_PORT2},
98*4882a593Smuzhiyun 	{"PCIE_PORT3",		BIT_PCIE_PORT3},
99*4882a593Smuzhiyun 	{"LPSS2_F0_DMA",	BIT_LPSS2_F0_DMA},
100*4882a593Smuzhiyun 	{"LPSS2_F1_I2C1",	BIT_LPSS2_F1_I2C1},
101*4882a593Smuzhiyun 	{"LPSS2_F2_I2C2",	BIT_LPSS2_F2_I2C2},
102*4882a593Smuzhiyun 	{"LPSS2_F3_I2C3",	BIT_LPSS2_F3_I2C3},
103*4882a593Smuzhiyun 	{"LPSS2_F3_I2C4",	BIT_LPSS2_F4_I2C4},
104*4882a593Smuzhiyun 	{"LPSS2_F5_I2C5",	BIT_LPSS2_F5_I2C5},
105*4882a593Smuzhiyun 	{"LPSS2_F6_I2C6",	BIT_LPSS2_F6_I2C6},
106*4882a593Smuzhiyun 	{"LPSS2_F7_I2C7",	BIT_LPSS2_F7_I2C7},
107*4882a593Smuzhiyun 	{},
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static struct pmc_bit_map byt_d3_sts_1_map[] = {
111*4882a593Smuzhiyun 	{"SMB",			BIT_SMB},
112*4882a593Smuzhiyun 	{"OTG_SS_PHY",		BIT_OTG_SS_PHY},
113*4882a593Smuzhiyun 	{"USH_SS_PHY",		BIT_USH_SS_PHY},
114*4882a593Smuzhiyun 	{"DFX",			BIT_DFX},
115*4882a593Smuzhiyun 	{},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct pmc_bit_map cht_d3_sts_1_map[] = {
119*4882a593Smuzhiyun 	{"SMB",			BIT_SMB},
120*4882a593Smuzhiyun 	{"GMM",			BIT_STS_GMM},
121*4882a593Smuzhiyun 	{"ISH",			BIT_STS_ISH},
122*4882a593Smuzhiyun 	{},
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static struct pmc_bit_map cht_func_dis_2_map[] = {
126*4882a593Smuzhiyun 	{"SMB",			BIT_SMB},
127*4882a593Smuzhiyun 	{"GMM",			BIT_FD_GMM},
128*4882a593Smuzhiyun 	{"ISH",			BIT_FD_ISH},
129*4882a593Smuzhiyun 	{},
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const struct pmc_bit_map byt_pss_map[] = {
133*4882a593Smuzhiyun 	{"GBE",			PMC_PSS_BIT_GBE},
134*4882a593Smuzhiyun 	{"SATA",		PMC_PSS_BIT_SATA},
135*4882a593Smuzhiyun 	{"HDA",			PMC_PSS_BIT_HDA},
136*4882a593Smuzhiyun 	{"SEC",			PMC_PSS_BIT_SEC},
137*4882a593Smuzhiyun 	{"PCIE",		PMC_PSS_BIT_PCIE},
138*4882a593Smuzhiyun 	{"LPSS",		PMC_PSS_BIT_LPSS},
139*4882a593Smuzhiyun 	{"LPE",			PMC_PSS_BIT_LPE},
140*4882a593Smuzhiyun 	{"DFX",			PMC_PSS_BIT_DFX},
141*4882a593Smuzhiyun 	{"USH_CTRL",		PMC_PSS_BIT_USH_CTRL},
142*4882a593Smuzhiyun 	{"USH_SUS",		PMC_PSS_BIT_USH_SUS},
143*4882a593Smuzhiyun 	{"USH_VCCS",		PMC_PSS_BIT_USH_VCCS},
144*4882a593Smuzhiyun 	{"USH_VCCA",		PMC_PSS_BIT_USH_VCCA},
145*4882a593Smuzhiyun 	{"OTG_CTRL",		PMC_PSS_BIT_OTG_CTRL},
146*4882a593Smuzhiyun 	{"OTG_VCCS",		PMC_PSS_BIT_OTG_VCCS},
147*4882a593Smuzhiyun 	{"OTG_VCCA_CLK",	PMC_PSS_BIT_OTG_VCCA_CLK},
148*4882a593Smuzhiyun 	{"OTG_VCCA",		PMC_PSS_BIT_OTG_VCCA},
149*4882a593Smuzhiyun 	{"USB",			PMC_PSS_BIT_USB},
150*4882a593Smuzhiyun 	{"USB_SUS",		PMC_PSS_BIT_USB_SUS},
151*4882a593Smuzhiyun 	{},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const struct pmc_bit_map cht_pss_map[] = {
155*4882a593Smuzhiyun 	{"SATA",		PMC_PSS_BIT_SATA},
156*4882a593Smuzhiyun 	{"HDA",			PMC_PSS_BIT_HDA},
157*4882a593Smuzhiyun 	{"SEC",			PMC_PSS_BIT_SEC},
158*4882a593Smuzhiyun 	{"PCIE",		PMC_PSS_BIT_PCIE},
159*4882a593Smuzhiyun 	{"LPSS",		PMC_PSS_BIT_LPSS},
160*4882a593Smuzhiyun 	{"LPE",			PMC_PSS_BIT_LPE},
161*4882a593Smuzhiyun 	{"UFS",			PMC_PSS_BIT_CHT_UFS},
162*4882a593Smuzhiyun 	{"UXD",			PMC_PSS_BIT_CHT_UXD},
163*4882a593Smuzhiyun 	{"UXD_FD",		PMC_PSS_BIT_CHT_UXD_FD},
164*4882a593Smuzhiyun 	{"UX_ENG",		PMC_PSS_BIT_CHT_UX_ENG},
165*4882a593Smuzhiyun 	{"USB_SUS",		PMC_PSS_BIT_CHT_USB_SUS},
166*4882a593Smuzhiyun 	{"GMM",			PMC_PSS_BIT_CHT_GMM},
167*4882a593Smuzhiyun 	{"ISH",			PMC_PSS_BIT_CHT_ISH},
168*4882a593Smuzhiyun 	{"DFX_MASTER",		PMC_PSS_BIT_CHT_DFX_MASTER},
169*4882a593Smuzhiyun 	{"DFX_CLUSTER1",	PMC_PSS_BIT_CHT_DFX_CLUSTER1},
170*4882a593Smuzhiyun 	{"DFX_CLUSTER2",	PMC_PSS_BIT_CHT_DFX_CLUSTER2},
171*4882a593Smuzhiyun 	{"DFX_CLUSTER3",	PMC_PSS_BIT_CHT_DFX_CLUSTER3},
172*4882a593Smuzhiyun 	{"DFX_CLUSTER4",	PMC_PSS_BIT_CHT_DFX_CLUSTER4},
173*4882a593Smuzhiyun 	{"DFX_CLUSTER5",	PMC_PSS_BIT_CHT_DFX_CLUSTER5},
174*4882a593Smuzhiyun 	{},
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct pmc_reg_map byt_reg_map = {
178*4882a593Smuzhiyun 	.d3_sts_0	= d3_sts_0_map,
179*4882a593Smuzhiyun 	.d3_sts_1	= byt_d3_sts_1_map,
180*4882a593Smuzhiyun 	.func_dis	= d3_sts_0_map,
181*4882a593Smuzhiyun 	.func_dis_2	= byt_d3_sts_1_map,
182*4882a593Smuzhiyun 	.pss		= byt_pss_map,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct pmc_reg_map cht_reg_map = {
186*4882a593Smuzhiyun 	.d3_sts_0	= d3_sts_0_map,
187*4882a593Smuzhiyun 	.d3_sts_1	= cht_d3_sts_1_map,
188*4882a593Smuzhiyun 	.func_dis	= d3_sts_0_map,
189*4882a593Smuzhiyun 	.func_dis_2	= cht_func_dis_2_map,
190*4882a593Smuzhiyun 	.pss		= cht_pss_map,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun static const struct pmc_data byt_data = {
194*4882a593Smuzhiyun 	.map = &byt_reg_map,
195*4882a593Smuzhiyun 	.clks = byt_clks,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const struct pmc_data cht_data = {
199*4882a593Smuzhiyun 	.map = &cht_reg_map,
200*4882a593Smuzhiyun 	.clks = cht_clks,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
pmc_reg_read(struct pmc_dev * pmc,int reg_offset)203*4882a593Smuzhiyun static inline u32 pmc_reg_read(struct pmc_dev *pmc, int reg_offset)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	return readl(pmc->regmap + reg_offset);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
pmc_reg_write(struct pmc_dev * pmc,int reg_offset,u32 val)208*4882a593Smuzhiyun static inline void pmc_reg_write(struct pmc_dev *pmc, int reg_offset, u32 val)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	writel(val, pmc->regmap + reg_offset);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
pmc_atom_read(int offset,u32 * value)213*4882a593Smuzhiyun int pmc_atom_read(int offset, u32 *value)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct pmc_dev *pmc = &pmc_device;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (!pmc->init)
218*4882a593Smuzhiyun 		return -ENODEV;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	*value = pmc_reg_read(pmc, offset);
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmc_atom_read);
224*4882a593Smuzhiyun 
pmc_atom_write(int offset,u32 value)225*4882a593Smuzhiyun int pmc_atom_write(int offset, u32 value)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct pmc_dev *pmc = &pmc_device;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (!pmc->init)
230*4882a593Smuzhiyun 		return -ENODEV;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	pmc_reg_write(pmc, offset, value);
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmc_atom_write);
236*4882a593Smuzhiyun 
pmc_power_off(void)237*4882a593Smuzhiyun static void pmc_power_off(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u16	pm1_cnt_port;
240*4882a593Smuzhiyun 	u32	pm1_cnt_value;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	pr_info("Preparing to enter system sleep state S5\n");
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	pm1_cnt_port = acpi_base_addr + PM1_CNT;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	pm1_cnt_value = inl(pm1_cnt_port);
247*4882a593Smuzhiyun 	pm1_cnt_value &= ~SLEEP_TYPE_MASK;
248*4882a593Smuzhiyun 	pm1_cnt_value |= SLEEP_TYPE_S5;
249*4882a593Smuzhiyun 	pm1_cnt_value |= SLEEP_ENABLE;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	outl(pm1_cnt_value, pm1_cnt_port);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
pmc_hw_reg_setup(struct pmc_dev * pmc)254*4882a593Smuzhiyun static void pmc_hw_reg_setup(struct pmc_dev *pmc)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * Disable PMC S0IX_WAKE_EN events coming from:
258*4882a593Smuzhiyun 	 * - LPC clock run
259*4882a593Smuzhiyun 	 * - GPIO_SUS ored dedicated IRQs
260*4882a593Smuzhiyun 	 * - GPIO_SCORE ored dedicated IRQs
261*4882a593Smuzhiyun 	 * - GPIO_SUS shared IRQ
262*4882a593Smuzhiyun 	 * - GPIO_SCORE shared IRQ
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	pmc_reg_write(pmc, PMC_S0IX_WAKE_EN, (u32)PMC_WAKE_EN_SETTING);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
pmc_dev_state_print(struct seq_file * s,int reg_index,u32 sts,const struct pmc_bit_map * sts_map,u32 fd,const struct pmc_bit_map * fd_map)268*4882a593Smuzhiyun static void pmc_dev_state_print(struct seq_file *s, int reg_index,
269*4882a593Smuzhiyun 				u32 sts, const struct pmc_bit_map *sts_map,
270*4882a593Smuzhiyun 				u32 fd, const struct pmc_bit_map *fd_map)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	int offset = PMC_REG_BIT_WIDTH * reg_index;
273*4882a593Smuzhiyun 	int index;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	for (index = 0; sts_map[index].name; index++) {
276*4882a593Smuzhiyun 		seq_printf(s, "Dev: %-2d - %-32s\tState: %s [%s]\n",
277*4882a593Smuzhiyun 			offset + index, sts_map[index].name,
278*4882a593Smuzhiyun 			fd_map[index].bit_mask & fd ?  "Disabled" : "Enabled ",
279*4882a593Smuzhiyun 			sts_map[index].bit_mask & sts ?  "D3" : "D0");
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
pmc_dev_state_show(struct seq_file * s,void * unused)283*4882a593Smuzhiyun static int pmc_dev_state_show(struct seq_file *s, void *unused)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct pmc_dev *pmc = s->private;
286*4882a593Smuzhiyun 	const struct pmc_reg_map *m = pmc->map;
287*4882a593Smuzhiyun 	u32 func_dis, func_dis_2;
288*4882a593Smuzhiyun 	u32 d3_sts_0, d3_sts_1;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	func_dis = pmc_reg_read(pmc, PMC_FUNC_DIS);
291*4882a593Smuzhiyun 	func_dis_2 = pmc_reg_read(pmc, PMC_FUNC_DIS_2);
292*4882a593Smuzhiyun 	d3_sts_0 = pmc_reg_read(pmc, PMC_D3_STS_0);
293*4882a593Smuzhiyun 	d3_sts_1 = pmc_reg_read(pmc, PMC_D3_STS_1);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Low part */
296*4882a593Smuzhiyun 	pmc_dev_state_print(s, 0, d3_sts_0, m->d3_sts_0, func_dis, m->func_dis);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* High part */
299*4882a593Smuzhiyun 	pmc_dev_state_print(s, 1, d3_sts_1, m->d3_sts_1, func_dis_2, m->func_dis_2);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(pmc_dev_state);
305*4882a593Smuzhiyun 
pmc_pss_state_show(struct seq_file * s,void * unused)306*4882a593Smuzhiyun static int pmc_pss_state_show(struct seq_file *s, void *unused)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct pmc_dev *pmc = s->private;
309*4882a593Smuzhiyun 	const struct pmc_bit_map *map = pmc->map->pss;
310*4882a593Smuzhiyun 	u32 pss = pmc_reg_read(pmc, PMC_PSS);
311*4882a593Smuzhiyun 	int index;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	for (index = 0; map[index].name; index++) {
314*4882a593Smuzhiyun 		seq_printf(s, "Island: %-2d - %-32s\tState: %s\n",
315*4882a593Smuzhiyun 			index, map[index].name,
316*4882a593Smuzhiyun 			map[index].bit_mask & pss ? "Off" : "On");
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(pmc_pss_state);
322*4882a593Smuzhiyun 
pmc_sleep_tmr_show(struct seq_file * s,void * unused)323*4882a593Smuzhiyun static int pmc_sleep_tmr_show(struct seq_file *s, void *unused)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct pmc_dev *pmc = s->private;
326*4882a593Smuzhiyun 	u64 s0ir_tmr, s0i1_tmr, s0i2_tmr, s0i3_tmr, s0_tmr;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	s0ir_tmr = (u64)pmc_reg_read(pmc, PMC_S0IR_TMR) << PMC_TMR_SHIFT;
329*4882a593Smuzhiyun 	s0i1_tmr = (u64)pmc_reg_read(pmc, PMC_S0I1_TMR) << PMC_TMR_SHIFT;
330*4882a593Smuzhiyun 	s0i2_tmr = (u64)pmc_reg_read(pmc, PMC_S0I2_TMR) << PMC_TMR_SHIFT;
331*4882a593Smuzhiyun 	s0i3_tmr = (u64)pmc_reg_read(pmc, PMC_S0I3_TMR) << PMC_TMR_SHIFT;
332*4882a593Smuzhiyun 	s0_tmr = (u64)pmc_reg_read(pmc, PMC_S0_TMR) << PMC_TMR_SHIFT;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	seq_printf(s, "S0IR Residency:\t%lldus\n", s0ir_tmr);
335*4882a593Smuzhiyun 	seq_printf(s, "S0I1 Residency:\t%lldus\n", s0i1_tmr);
336*4882a593Smuzhiyun 	seq_printf(s, "S0I2 Residency:\t%lldus\n", s0i2_tmr);
337*4882a593Smuzhiyun 	seq_printf(s, "S0I3 Residency:\t%lldus\n", s0i3_tmr);
338*4882a593Smuzhiyun 	seq_printf(s, "S0   Residency:\t%lldus\n", s0_tmr);
339*4882a593Smuzhiyun 	return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(pmc_sleep_tmr);
343*4882a593Smuzhiyun 
pmc_dbgfs_register(struct pmc_dev * pmc)344*4882a593Smuzhiyun static void pmc_dbgfs_register(struct pmc_dev *pmc)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct dentry *dir;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dir = debugfs_create_dir("pmc_atom", NULL);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	pmc->dbgfs_dir = dir;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	debugfs_create_file("dev_state", S_IFREG | S_IRUGO, dir, pmc,
353*4882a593Smuzhiyun 			    &pmc_dev_state_fops);
354*4882a593Smuzhiyun 	debugfs_create_file("pss_state", S_IFREG | S_IRUGO, dir, pmc,
355*4882a593Smuzhiyun 			    &pmc_pss_state_fops);
356*4882a593Smuzhiyun 	debugfs_create_file("sleep_state", S_IFREG | S_IRUGO, dir, pmc,
357*4882a593Smuzhiyun 			    &pmc_sleep_tmr_fops);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun #else
pmc_dbgfs_register(struct pmc_dev * pmc)360*4882a593Smuzhiyun static void pmc_dbgfs_register(struct pmc_dev *pmc)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun #endif /* CONFIG_DEBUG_FS */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun  * Some systems need one or more of their pmc_plt_clks to be
367*4882a593Smuzhiyun  * marked as critical.
368*4882a593Smuzhiyun  */
369*4882a593Smuzhiyun static const struct dmi_system_id critclk_systems[] = {
370*4882a593Smuzhiyun 	{
371*4882a593Smuzhiyun 		/* pmc_plt_clk0 is used for an external HSIC USB HUB */
372*4882a593Smuzhiyun 		.ident = "MPL CEC1x",
373*4882a593Smuzhiyun 		.matches = {
374*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "MPL AG"),
375*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "CEC10 Family"),
376*4882a593Smuzhiyun 		},
377*4882a593Smuzhiyun 	},
378*4882a593Smuzhiyun 	{
379*4882a593Smuzhiyun 		/* pmc_plt_clk0 - 3 are used for the 4 ethernet controllers */
380*4882a593Smuzhiyun 		.ident = "Lex 3I380D",
381*4882a593Smuzhiyun 		.matches = {
382*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Lex BayTrail"),
383*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "3I380D"),
384*4882a593Smuzhiyun 		},
385*4882a593Smuzhiyun 	},
386*4882a593Smuzhiyun 	{
387*4882a593Smuzhiyun 		/* pmc_plt_clk* - are used for ethernet controllers */
388*4882a593Smuzhiyun 		.ident = "Lex 2I385SW",
389*4882a593Smuzhiyun 		.matches = {
390*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Lex BayTrail"),
391*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_NAME, "2I385SW"),
392*4882a593Smuzhiyun 		},
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun 	{
395*4882a593Smuzhiyun 		/* pmc_plt_clk* - are used for ethernet controllers */
396*4882a593Smuzhiyun 		.ident = "Beckhoff Baytrail",
397*4882a593Smuzhiyun 		.matches = {
398*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "Beckhoff Automation"),
399*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_FAMILY, "CBxx63"),
400*4882a593Smuzhiyun 		},
401*4882a593Smuzhiyun 	},
402*4882a593Smuzhiyun 	{
403*4882a593Smuzhiyun 		.ident = "SIMATIC IPC227E",
404*4882a593Smuzhiyun 		.matches = {
405*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "SIEMENS AG"),
406*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_VERSION, "6ES7647-8B"),
407*4882a593Smuzhiyun 		},
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun 	{
410*4882a593Smuzhiyun 		.ident = "SIMATIC IPC277E",
411*4882a593Smuzhiyun 		.matches = {
412*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "SIEMENS AG"),
413*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_VERSION, "6AV7882-0"),
414*4882a593Smuzhiyun 		},
415*4882a593Smuzhiyun 	},
416*4882a593Smuzhiyun 	{
417*4882a593Smuzhiyun 		.ident = "CONNECT X300",
418*4882a593Smuzhiyun 		.matches = {
419*4882a593Smuzhiyun 			DMI_MATCH(DMI_SYS_VENDOR, "SIEMENS AG"),
420*4882a593Smuzhiyun 			DMI_MATCH(DMI_PRODUCT_VERSION, "A5E45074588"),
421*4882a593Smuzhiyun 		},
422*4882a593Smuzhiyun 	},
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	{ /*sentinel*/ }
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
pmc_setup_clks(struct pci_dev * pdev,void __iomem * pmc_regmap,const struct pmc_data * pmc_data)427*4882a593Smuzhiyun static int pmc_setup_clks(struct pci_dev *pdev, void __iomem *pmc_regmap,
428*4882a593Smuzhiyun 			  const struct pmc_data *pmc_data)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	struct platform_device *clkdev;
431*4882a593Smuzhiyun 	struct pmc_clk_data *clk_data;
432*4882a593Smuzhiyun 	const struct dmi_system_id *d = dmi_first_match(critclk_systems);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
435*4882a593Smuzhiyun 	if (!clk_data)
436*4882a593Smuzhiyun 		return -ENOMEM;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	clk_data->base = pmc_regmap; /* offset is added by client */
439*4882a593Smuzhiyun 	clk_data->clks = pmc_data->clks;
440*4882a593Smuzhiyun 	if (d) {
441*4882a593Smuzhiyun 		clk_data->critical = true;
442*4882a593Smuzhiyun 		pr_info("%s critclks quirk enabled\n", d->ident);
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	clkdev = platform_device_register_data(&pdev->dev, "clk-pmc-atom",
446*4882a593Smuzhiyun 					       PLATFORM_DEVID_NONE,
447*4882a593Smuzhiyun 					       clk_data, sizeof(*clk_data));
448*4882a593Smuzhiyun 	if (IS_ERR(clkdev)) {
449*4882a593Smuzhiyun 		kfree(clk_data);
450*4882a593Smuzhiyun 		return PTR_ERR(clkdev);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	kfree(clk_data);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
pmc_setup_dev(struct pci_dev * pdev,const struct pci_device_id * ent)458*4882a593Smuzhiyun static int pmc_setup_dev(struct pci_dev *pdev, const struct pci_device_id *ent)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct pmc_dev *pmc = &pmc_device;
461*4882a593Smuzhiyun 	const struct pmc_data *data = (struct pmc_data *)ent->driver_data;
462*4882a593Smuzhiyun 	const struct pmc_reg_map *map = data->map;
463*4882a593Smuzhiyun 	int ret;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* Obtain ACPI base address */
466*4882a593Smuzhiyun 	pci_read_config_dword(pdev, ACPI_BASE_ADDR_OFFSET, &acpi_base_addr);
467*4882a593Smuzhiyun 	acpi_base_addr &= ACPI_BASE_ADDR_MASK;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* Install power off function */
470*4882a593Smuzhiyun 	if (acpi_base_addr != 0 && pm_power_off == NULL)
471*4882a593Smuzhiyun 		pm_power_off = pmc_power_off;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	pci_read_config_dword(pdev, PMC_BASE_ADDR_OFFSET, &pmc->base_addr);
474*4882a593Smuzhiyun 	pmc->base_addr &= PMC_BASE_ADDR_MASK;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	pmc->regmap = ioremap(pmc->base_addr, PMC_MMIO_REG_LEN);
477*4882a593Smuzhiyun 	if (!pmc->regmap) {
478*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error: ioremap failed\n");
479*4882a593Smuzhiyun 		return -ENOMEM;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	pmc->map = map;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* PMC hardware registers setup */
485*4882a593Smuzhiyun 	pmc_hw_reg_setup(pmc);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	pmc_dbgfs_register(pmc);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Register platform clocks - PMC_PLT_CLK [0..5] */
490*4882a593Smuzhiyun 	ret = pmc_setup_clks(pdev, pmc->regmap, data);
491*4882a593Smuzhiyun 	if (ret)
492*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "platform clocks register failed: %d\n",
493*4882a593Smuzhiyun 			 ret);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	pmc->init = true;
496*4882a593Smuzhiyun 	return ret;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun  * Data for PCI driver interface
501*4882a593Smuzhiyun  *
502*4882a593Smuzhiyun  * used by pci_match_id() call below.
503*4882a593Smuzhiyun  */
504*4882a593Smuzhiyun static const struct pci_device_id pmc_pci_ids[] = {
505*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_VLV_PMC), (kernel_ulong_t)&byt_data },
506*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_CHT_PMC), (kernel_ulong_t)&cht_data },
507*4882a593Smuzhiyun 	{ 0, },
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
pmc_atom_init(void)510*4882a593Smuzhiyun static int __init pmc_atom_init(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct pci_dev *pdev = NULL;
513*4882a593Smuzhiyun 	const struct pci_device_id *ent;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/* We look for our device - PCU PMC
516*4882a593Smuzhiyun 	 * we assume that there is max. one device.
517*4882a593Smuzhiyun 	 *
518*4882a593Smuzhiyun 	 * We can't use plain pci_driver mechanism,
519*4882a593Smuzhiyun 	 * as the device is really a multiple function device,
520*4882a593Smuzhiyun 	 * main driver that binds to the pci_device is lpc_ich
521*4882a593Smuzhiyun 	 * and have to find & bind to the device this way.
522*4882a593Smuzhiyun 	 */
523*4882a593Smuzhiyun 	for_each_pci_dev(pdev) {
524*4882a593Smuzhiyun 		ent = pci_match_id(pmc_pci_ids, pdev);
525*4882a593Smuzhiyun 		if (ent)
526*4882a593Smuzhiyun 			return pmc_setup_dev(pdev, ent);
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 	/* Device not found. */
529*4882a593Smuzhiyun 	return -ENODEV;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun device_initcall(pmc_atom_init);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun MODULE_AUTHOR("Aubrey Li <aubrey.li@linux.intel.com>");
536*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Atom SOC Power Management Controller Interface");
537*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
538*4882a593Smuzhiyun */
539