1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Mellanox platform driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-2018 Mellanox Technologies
6*4882a593Smuzhiyun * Copyright (C) 2016-2018 Vadim Pasternak <vadimp@mellanox.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/dmi.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/i2c-mux.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/platform_data/i2c-mux-reg.h>
17*4882a593Smuzhiyun #include <linux/platform_data/mlxreg.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define MLX_PLAT_DEVICE_NAME "mlxplat"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* LPC bus IO offsets */
23*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_I2C_BASE_ADRR 0x2000
24*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_BASE_ADRR 0x2500
25*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET 0x00
26*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET 0x01
27*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD3_VER_OFFSET 0x02
28*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD4_VER_OFFSET 0x03
29*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET 0x04
30*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET 0x06
31*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD3_PN_OFFSET 0x08
32*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD4_PN_OFFSET 0x0a
33*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET 0x1d
34*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET 0x1e
35*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET 0x1f
36*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_LED1_OFFSET 0x20
37*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_LED2_OFFSET 0x21
38*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_LED3_OFFSET 0x22
39*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_LED4_OFFSET 0x23
40*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_LED5_OFFSET 0x24
41*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_DIRECTION 0x2a
42*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_GP0_RO_OFFSET 0x2b
43*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_GP0_OFFSET 0x2e
44*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_GP1_OFFSET 0x30
45*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WP1_OFFSET 0x31
46*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_GP2_OFFSET 0x32
47*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WP2_OFFSET 0x33
48*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET 0x37
49*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET 0x3a
50*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGR_MASK_OFFSET 0x3b
51*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET 0x40
52*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRLO_MASK_OFFSET 0x41
53*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRCO_OFFSET 0x42
54*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRCO_MASK_OFFSET 0x43
55*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRCX_OFFSET 0x44
56*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_AGGRCX_MASK_OFFSET 0x45
57*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET 0x50
58*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_ASIC_EVENT_OFFSET 0x51
59*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_ASIC_MASK_OFFSET 0x52
60*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PSU_OFFSET 0x58
61*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PSU_EVENT_OFFSET 0x59
62*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PSU_MASK_OFFSET 0x5a
63*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PWR_OFFSET 0x64
64*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PWR_EVENT_OFFSET 0x65
65*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PWR_MASK_OFFSET 0x66
66*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_OFFSET 0x88
67*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_EVENT_OFFSET 0x89
68*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_MASK_OFFSET 0x8a
69*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET 0xc7
70*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD_CLEAR_WP_OFFSET 0xc8
71*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD1_TMR_OFFSET 0xc9
72*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD1_ACT_OFFSET 0xcb
73*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET 0xcd
74*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD2_TLEFT_OFFSET 0xce
75*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET 0xcf
76*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET 0xd1
77*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD3_TLEFT_OFFSET 0xd2
78*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET 0xd3
79*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET 0xde
80*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET 0xdf
81*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD3_MVER_OFFSET 0xe0
82*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CPLD4_MVER_OFFSET 0xe1
83*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_UFM_VERSION_OFFSET 0xe2
84*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PWM1_OFFSET 0xe3
85*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO1_OFFSET 0xe4
86*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO2_OFFSET 0xe5
87*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO3_OFFSET 0xe6
88*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO4_OFFSET 0xe7
89*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO5_OFFSET 0xe8
90*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO6_OFFSET 0xe9
91*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO7_OFFSET 0xeb
92*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO8_OFFSET 0xec
93*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO9_OFFSET 0xed
94*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO10_OFFSET 0xee
95*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO11_OFFSET 0xef
96*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO12_OFFSET 0xf0
97*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET 0xf5
98*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET 0xf6
99*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET 0xf7
100*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_TACHO_SPEED_OFFSET 0xf8
101*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET 0xf9
102*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CONFIG1_OFFSET 0xfb
103*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG_CONFIG2_OFFSET 0xfc
104*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_IO_RANGE 0x100
105*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_I2C_CH1_OFF 0xdb
106*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_I2C_CH2_OFF 0xda
107*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_I2C_CH3_OFF 0xdc
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_PIO_OFFSET 0x10000UL
110*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG1 ((MLXPLAT_CPLD_LPC_REG_BASE_ADRR + \
111*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_I2C_CH1_OFF) | \
112*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_PIO_OFFSET)
113*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG2 ((MLXPLAT_CPLD_LPC_REG_BASE_ADRR + \
114*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_I2C_CH2_OFF) | \
115*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_PIO_OFFSET)
116*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_REG3 ((MLXPLAT_CPLD_LPC_REG_BASE_ADRR + \
117*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_I2C_CH3_OFF) | \
118*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_PIO_OFFSET)
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Masks for aggregation, psu, pwr and fan event in CPLD related registers. */
121*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF 0x04
122*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_PSU_MASK_DEF 0x08
123*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_PWR_MASK_DEF 0x08
124*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_FAN_MASK_DEF 0x40
125*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_MASK_DEF (MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF | \
126*4882a593Smuzhiyun MLXPLAT_CPLD_AGGR_PSU_MASK_DEF | \
127*4882a593Smuzhiyun MLXPLAT_CPLD_AGGR_FAN_MASK_DEF)
128*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_ASIC_MASK_NG 0x01
129*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_MASK_NG_DEF 0x04
130*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_MASK_COMEX BIT(0)
131*4882a593Smuzhiyun #define MLXPLAT_CPLD_LOW_AGGR_MASK_LOW 0xc1
132*4882a593Smuzhiyun #define MLXPLAT_CPLD_LOW_AGGR_MASK_I2C BIT(6)
133*4882a593Smuzhiyun #define MLXPLAT_CPLD_PSU_MASK GENMASK(1, 0)
134*4882a593Smuzhiyun #define MLXPLAT_CPLD_PWR_MASK GENMASK(1, 0)
135*4882a593Smuzhiyun #define MLXPLAT_CPLD_PSU_EXT_MASK GENMASK(3, 0)
136*4882a593Smuzhiyun #define MLXPLAT_CPLD_PWR_EXT_MASK GENMASK(3, 0)
137*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN_MASK GENMASK(3, 0)
138*4882a593Smuzhiyun #define MLXPLAT_CPLD_ASIC_MASK GENMASK(1, 0)
139*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN_NG_MASK GENMASK(5, 0)
140*4882a593Smuzhiyun #define MLXPLAT_CPLD_LED_LO_NIBBLE_MASK GENMASK(7, 4)
141*4882a593Smuzhiyun #define MLXPLAT_CPLD_LED_HI_NIBBLE_MASK GENMASK(3, 0)
142*4882a593Smuzhiyun #define MLXPLAT_CPLD_VOLTREG_UPD_MASK GENMASK(5, 4)
143*4882a593Smuzhiyun #define MLXPLAT_CPLD_I2C_CAP_BIT 0x04
144*4882a593Smuzhiyun #define MLXPLAT_CPLD_I2C_CAP_MASK GENMASK(5, MLXPLAT_CPLD_I2C_CAP_BIT)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Masks for aggregation for comex carriers */
147*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_MASK_CARRIER BIT(1)
148*4882a593Smuzhiyun #define MLXPLAT_CPLD_AGGR_MASK_CARR_DEF (MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF | \
149*4882a593Smuzhiyun MLXPLAT_CPLD_AGGR_MASK_CARRIER)
150*4882a593Smuzhiyun #define MLXPLAT_CPLD_LOW_AGGRCX_MASK 0xc1
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Default I2C parent bus number */
153*4882a593Smuzhiyun #define MLXPLAT_CPLD_PHYS_ADAPTER_DEF_NR 1
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Maximum number of possible physical buses equipped on system */
156*4882a593Smuzhiyun #define MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM 16
157*4882a593Smuzhiyun #define MLXPLAT_CPLD_MAX_PHYS_EXT_ADAPTER_NUM 24
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Number of channels in group */
160*4882a593Smuzhiyun #define MLXPLAT_CPLD_GRP_CHNL_NUM 8
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Start channel numbers */
163*4882a593Smuzhiyun #define MLXPLAT_CPLD_CH1 2
164*4882a593Smuzhiyun #define MLXPLAT_CPLD_CH2 10
165*4882a593Smuzhiyun #define MLXPLAT_CPLD_CH3 18
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Number of LPC attached MUX platform devices */
168*4882a593Smuzhiyun #define MLXPLAT_CPLD_LPC_MUX_DEVS 3
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Hotplug devices adapter numbers */
171*4882a593Smuzhiyun #define MLXPLAT_CPLD_NR_NONE -1
172*4882a593Smuzhiyun #define MLXPLAT_CPLD_PSU_DEFAULT_NR 10
173*4882a593Smuzhiyun #define MLXPLAT_CPLD_PSU_MSNXXXX_NR 4
174*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN1_DEFAULT_NR 11
175*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN2_DEFAULT_NR 12
176*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN3_DEFAULT_NR 13
177*4882a593Smuzhiyun #define MLXPLAT_CPLD_FAN4_DEFAULT_NR 14
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Masks and default values for watchdogs */
180*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD1_CLEAR_MASK GENMASK(7, 1)
181*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD2_CLEAR_MASK (GENMASK(7, 0) & ~BIT(1))
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_TYPE1_TO_MASK GENMASK(7, 4)
184*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_TYPE2_TO_MASK 0
185*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_RESET_ACT_MASK GENMASK(7, 1)
186*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_FAN_ACT_MASK (GENMASK(7, 0) & ~BIT(4))
187*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_COUNT_ACT_MASK (GENMASK(7, 0) & ~BIT(7))
188*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_CPBLTY_MASK (GENMASK(7, 0) & ~BIT(6))
189*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_DFLT_TIMEOUT 30
190*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD3_DFLT_TIMEOUT 600
191*4882a593Smuzhiyun #define MLXPLAT_CPLD_WD_MAX_DEVS 2
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* mlxplat_priv - platform private data
194*4882a593Smuzhiyun * @pdev_i2c - i2c controller platform device
195*4882a593Smuzhiyun * @pdev_mux - array of mux platform devices
196*4882a593Smuzhiyun * @pdev_hotplug - hotplug platform devices
197*4882a593Smuzhiyun * @pdev_led - led platform devices
198*4882a593Smuzhiyun * @pdev_io_regs - register access platform devices
199*4882a593Smuzhiyun * @pdev_fan - FAN platform devices
200*4882a593Smuzhiyun * @pdev_wd - array of watchdog platform devices
201*4882a593Smuzhiyun * @regmap: device register map
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun struct mlxplat_priv {
204*4882a593Smuzhiyun struct platform_device *pdev_i2c;
205*4882a593Smuzhiyun struct platform_device *pdev_mux[MLXPLAT_CPLD_LPC_MUX_DEVS];
206*4882a593Smuzhiyun struct platform_device *pdev_hotplug;
207*4882a593Smuzhiyun struct platform_device *pdev_led;
208*4882a593Smuzhiyun struct platform_device *pdev_io_regs;
209*4882a593Smuzhiyun struct platform_device *pdev_fan;
210*4882a593Smuzhiyun struct platform_device *pdev_wd[MLXPLAT_CPLD_WD_MAX_DEVS];
211*4882a593Smuzhiyun void *regmap;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Regions for LPC I2C controller and LPC base register space */
215*4882a593Smuzhiyun static const struct resource mlxplat_lpc_resources[] = {
216*4882a593Smuzhiyun [0] = DEFINE_RES_NAMED(MLXPLAT_CPLD_LPC_I2C_BASE_ADRR,
217*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_IO_RANGE,
218*4882a593Smuzhiyun "mlxplat_cpld_lpc_i2c_ctrl", IORESOURCE_IO),
219*4882a593Smuzhiyun [1] = DEFINE_RES_NAMED(MLXPLAT_CPLD_LPC_REG_BASE_ADRR,
220*4882a593Smuzhiyun MLXPLAT_CPLD_LPC_IO_RANGE,
221*4882a593Smuzhiyun "mlxplat_cpld_lpc_regs",
222*4882a593Smuzhiyun IORESOURCE_IO),
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Platform i2c next generation systems data */
226*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_i2c_ng_items_data[] = {
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET,
229*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_I2C_CAP_MASK,
230*4882a593Smuzhiyun .bit = MLXPLAT_CPLD_I2C_CAP_BIT,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_i2c_ng_items[] = {
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun .data = mlxplat_mlxcpld_i2c_ng_items_data,
237*4882a593Smuzhiyun },
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Platform next generation systems i2c data */
241*4882a593Smuzhiyun static struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_i2c_ng_data = {
242*4882a593Smuzhiyun .items = mlxplat_mlxcpld_i2c_ng_items,
243*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
244*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_COMEX,
245*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRCO_OFFSET,
246*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_I2C,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Platform default channels */
250*4882a593Smuzhiyun static const int mlxplat_default_channels[][MLXPLAT_CPLD_GRP_CHNL_NUM] = {
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun MLXPLAT_CPLD_CH1, MLXPLAT_CPLD_CH1 + 1, MLXPLAT_CPLD_CH1 + 2,
253*4882a593Smuzhiyun MLXPLAT_CPLD_CH1 + 3, MLXPLAT_CPLD_CH1 + 4, MLXPLAT_CPLD_CH1 +
254*4882a593Smuzhiyun 5, MLXPLAT_CPLD_CH1 + 6, MLXPLAT_CPLD_CH1 + 7
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun MLXPLAT_CPLD_CH2, MLXPLAT_CPLD_CH2 + 1, MLXPLAT_CPLD_CH2 + 2,
258*4882a593Smuzhiyun MLXPLAT_CPLD_CH2 + 3, MLXPLAT_CPLD_CH2 + 4, MLXPLAT_CPLD_CH2 +
259*4882a593Smuzhiyun 5, MLXPLAT_CPLD_CH2 + 6, MLXPLAT_CPLD_CH2 + 7
260*4882a593Smuzhiyun },
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Platform channels for MSN21xx system family */
264*4882a593Smuzhiyun static const int mlxplat_msn21xx_channels[] = { 1, 2, 3, 4, 5, 6, 7, 8 };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Platform mux data */
267*4882a593Smuzhiyun static struct i2c_mux_reg_platform_data mlxplat_default_mux_data[] = {
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun .parent = 1,
270*4882a593Smuzhiyun .base_nr = MLXPLAT_CPLD_CH1,
271*4882a593Smuzhiyun .write_only = 1,
272*4882a593Smuzhiyun .reg = (void __iomem *)MLXPLAT_CPLD_LPC_REG1,
273*4882a593Smuzhiyun .reg_size = 1,
274*4882a593Smuzhiyun .idle_in_use = 1,
275*4882a593Smuzhiyun },
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun .parent = 1,
278*4882a593Smuzhiyun .base_nr = MLXPLAT_CPLD_CH2,
279*4882a593Smuzhiyun .write_only = 1,
280*4882a593Smuzhiyun .reg = (void __iomem *)MLXPLAT_CPLD_LPC_REG2,
281*4882a593Smuzhiyun .reg_size = 1,
282*4882a593Smuzhiyun .idle_in_use = 1,
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Platform mux configuration variables */
288*4882a593Smuzhiyun static int mlxplat_max_adap_num;
289*4882a593Smuzhiyun static int mlxplat_mux_num;
290*4882a593Smuzhiyun static struct i2c_mux_reg_platform_data *mlxplat_mux_data;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Platform extended mux data */
293*4882a593Smuzhiyun static struct i2c_mux_reg_platform_data mlxplat_extended_mux_data[] = {
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun .parent = 1,
296*4882a593Smuzhiyun .base_nr = MLXPLAT_CPLD_CH1,
297*4882a593Smuzhiyun .write_only = 1,
298*4882a593Smuzhiyun .reg = (void __iomem *)MLXPLAT_CPLD_LPC_REG1,
299*4882a593Smuzhiyun .reg_size = 1,
300*4882a593Smuzhiyun .idle_in_use = 1,
301*4882a593Smuzhiyun },
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun .parent = 1,
304*4882a593Smuzhiyun .base_nr = MLXPLAT_CPLD_CH2,
305*4882a593Smuzhiyun .write_only = 1,
306*4882a593Smuzhiyun .reg = (void __iomem *)MLXPLAT_CPLD_LPC_REG3,
307*4882a593Smuzhiyun .reg_size = 1,
308*4882a593Smuzhiyun .idle_in_use = 1,
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun .parent = 1,
312*4882a593Smuzhiyun .base_nr = MLXPLAT_CPLD_CH3,
313*4882a593Smuzhiyun .write_only = 1,
314*4882a593Smuzhiyun .reg = (void __iomem *)MLXPLAT_CPLD_LPC_REG2,
315*4882a593Smuzhiyun .reg_size = 1,
316*4882a593Smuzhiyun .idle_in_use = 1,
317*4882a593Smuzhiyun },
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Platform hotplug devices */
322*4882a593Smuzhiyun static struct i2c_board_info mlxplat_mlxcpld_pwr[] = {
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun I2C_BOARD_INFO("dps460", 0x59),
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun I2C_BOARD_INFO("dps460", 0x58),
328*4882a593Smuzhiyun },
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static struct i2c_board_info mlxplat_mlxcpld_ext_pwr[] = {
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun I2C_BOARD_INFO("dps460", 0x5b),
334*4882a593Smuzhiyun },
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun I2C_BOARD_INFO("dps460", 0x5a),
337*4882a593Smuzhiyun },
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct i2c_board_info mlxplat_mlxcpld_fan[] = {
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun I2C_BOARD_INFO("24c32", 0x50),
343*4882a593Smuzhiyun },
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun I2C_BOARD_INFO("24c32", 0x50),
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun I2C_BOARD_INFO("24c32", 0x50),
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun I2C_BOARD_INFO("24c32", 0x50),
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Platform hotplug comex carrier system family data */
356*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_comex_psu_items_data[] = {
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun .label = "psu1",
359*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
360*4882a593Smuzhiyun .mask = BIT(0),
361*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun .label = "psu2",
365*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
366*4882a593Smuzhiyun .mask = BIT(1),
367*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* Platform hotplug default data */
372*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_psu_items_data[] = {
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun .label = "psu1",
375*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
376*4882a593Smuzhiyun .mask = BIT(0),
377*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun .label = "psu2",
381*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
382*4882a593Smuzhiyun .mask = BIT(1),
383*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
384*4882a593Smuzhiyun },
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_pwr_items_data[] = {
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun .label = "pwr1",
390*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
391*4882a593Smuzhiyun .mask = BIT(0),
392*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[0],
393*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_DEFAULT_NR,
394*4882a593Smuzhiyun },
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun .label = "pwr2",
397*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
398*4882a593Smuzhiyun .mask = BIT(1),
399*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[1],
400*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_DEFAULT_NR,
401*4882a593Smuzhiyun },
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_fan_items_data[] = {
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun .label = "fan1",
407*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
408*4882a593Smuzhiyun .mask = BIT(0),
409*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_fan[0],
410*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_FAN1_DEFAULT_NR,
411*4882a593Smuzhiyun },
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun .label = "fan2",
414*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
415*4882a593Smuzhiyun .mask = BIT(1),
416*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_fan[1],
417*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_FAN2_DEFAULT_NR,
418*4882a593Smuzhiyun },
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun .label = "fan3",
421*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
422*4882a593Smuzhiyun .mask = BIT(2),
423*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_fan[2],
424*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_FAN3_DEFAULT_NR,
425*4882a593Smuzhiyun },
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun .label = "fan4",
428*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
429*4882a593Smuzhiyun .mask = BIT(3),
430*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_fan[3],
431*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_FAN4_DEFAULT_NR,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_asic_items_data[] = {
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun .label = "asic1",
438*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
439*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
440*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
441*4882a593Smuzhiyun },
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_default_items[] = {
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_psu_items_data,
447*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_PSU_MASK_DEF,
448*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
449*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PSU_MASK,
450*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_psu_items_data),
451*4882a593Smuzhiyun .inversed = 1,
452*4882a593Smuzhiyun .health = false,
453*4882a593Smuzhiyun },
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_pwr_items_data,
456*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_PWR_MASK_DEF,
457*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
458*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
459*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_pwr_items_data),
460*4882a593Smuzhiyun .inversed = 0,
461*4882a593Smuzhiyun .health = false,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_fan_items_data,
465*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_FAN_MASK_DEF,
466*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
467*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_FAN_MASK,
468*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_fan_items_data),
469*4882a593Smuzhiyun .inversed = 1,
470*4882a593Smuzhiyun .health = false,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
474*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF,
475*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
476*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
477*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
478*4882a593Smuzhiyun .inversed = 0,
479*4882a593Smuzhiyun .health = true,
480*4882a593Smuzhiyun },
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_comex_items[] = {
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun .data = mlxplat_mlxcpld_comex_psu_items_data,
486*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_CARRIER,
487*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
488*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PSU_MASK,
489*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_psu_items_data),
490*4882a593Smuzhiyun .inversed = 1,
491*4882a593Smuzhiyun .health = false,
492*4882a593Smuzhiyun },
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_pwr_items_data,
495*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_CARRIER,
496*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
497*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
498*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_pwr_items_data),
499*4882a593Smuzhiyun .inversed = 0,
500*4882a593Smuzhiyun .health = false,
501*4882a593Smuzhiyun },
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_fan_items_data,
504*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_CARRIER,
505*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
506*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_FAN_MASK,
507*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_fan_items_data),
508*4882a593Smuzhiyun .inversed = 1,
509*4882a593Smuzhiyun .health = false,
510*4882a593Smuzhiyun },
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
513*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF,
514*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
515*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
516*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
517*4882a593Smuzhiyun .inversed = 0,
518*4882a593Smuzhiyun .health = true,
519*4882a593Smuzhiyun },
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun static
523*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_default_data = {
524*4882a593Smuzhiyun .items = mlxplat_mlxcpld_default_items,
525*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_items),
526*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
527*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_DEF,
528*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
529*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static
533*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_comex_data = {
534*4882a593Smuzhiyun .items = mlxplat_mlxcpld_comex_items,
535*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_comex_items),
536*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
537*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_CARR_DEF,
538*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRCX_OFFSET,
539*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGRCX_MASK,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn21xx_pwr_items_data[] = {
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun .label = "pwr1",
545*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
546*4882a593Smuzhiyun .mask = BIT(0),
547*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
548*4882a593Smuzhiyun },
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun .label = "pwr2",
551*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
552*4882a593Smuzhiyun .mask = BIT(1),
553*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* Platform hotplug MSN21xx system family data */
558*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_msn21xx_items[] = {
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn21xx_pwr_items_data,
561*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_PWR_MASK_DEF,
562*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
563*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
564*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_msn21xx_pwr_items_data),
565*4882a593Smuzhiyun .inversed = 0,
566*4882a593Smuzhiyun .health = false,
567*4882a593Smuzhiyun },
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
570*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF,
571*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
572*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
573*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
574*4882a593Smuzhiyun .inversed = 0,
575*4882a593Smuzhiyun .health = true,
576*4882a593Smuzhiyun },
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun static
580*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_msn21xx_data = {
581*4882a593Smuzhiyun .items = mlxplat_mlxcpld_msn21xx_items,
582*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_msn21xx_items),
583*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
584*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_DEF,
585*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
586*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
587*4882a593Smuzhiyun };
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Platform hotplug msn274x system family data */
590*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn274x_psu_items_data[] = {
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun .label = "psu1",
593*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
594*4882a593Smuzhiyun .mask = BIT(0),
595*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
596*4882a593Smuzhiyun },
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun .label = "psu2",
599*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
600*4882a593Smuzhiyun .mask = BIT(1),
601*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
602*4882a593Smuzhiyun },
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_ng_pwr_items_data[] = {
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun .label = "pwr1",
608*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
609*4882a593Smuzhiyun .mask = BIT(0),
610*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[0],
611*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun .label = "pwr2",
615*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
616*4882a593Smuzhiyun .mask = BIT(1),
617*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[1],
618*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn274x_fan_items_data[] = {
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun .label = "fan1",
625*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
626*4882a593Smuzhiyun .mask = BIT(0),
627*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
628*4882a593Smuzhiyun },
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun .label = "fan2",
631*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
632*4882a593Smuzhiyun .mask = BIT(1),
633*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
634*4882a593Smuzhiyun },
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun .label = "fan3",
637*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
638*4882a593Smuzhiyun .mask = BIT(2),
639*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
640*4882a593Smuzhiyun },
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun .label = "fan4",
643*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
644*4882a593Smuzhiyun .mask = BIT(3),
645*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
646*4882a593Smuzhiyun },
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_msn274x_items[] = {
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn274x_psu_items_data,
652*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
653*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
654*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PSU_MASK,
655*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_msn274x_psu_items_data),
656*4882a593Smuzhiyun .inversed = 1,
657*4882a593Smuzhiyun .health = false,
658*4882a593Smuzhiyun },
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_pwr_items_data,
661*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
662*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
663*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
664*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_pwr_items_data),
665*4882a593Smuzhiyun .inversed = 0,
666*4882a593Smuzhiyun .health = false,
667*4882a593Smuzhiyun },
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn274x_fan_items_data,
670*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
671*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
672*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_FAN_MASK,
673*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_msn274x_fan_items_data),
674*4882a593Smuzhiyun .inversed = 1,
675*4882a593Smuzhiyun .health = false,
676*4882a593Smuzhiyun },
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
679*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
680*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
681*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
682*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
683*4882a593Smuzhiyun .inversed = 0,
684*4882a593Smuzhiyun .health = true,
685*4882a593Smuzhiyun },
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static
689*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_msn274x_data = {
690*4882a593Smuzhiyun .items = mlxplat_mlxcpld_msn274x_items,
691*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_msn274x_items),
692*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
693*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
694*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
695*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Platform hotplug MSN201x system family data */
699*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn201x_pwr_items_data[] = {
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun .label = "pwr1",
702*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
703*4882a593Smuzhiyun .mask = BIT(0),
704*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
705*4882a593Smuzhiyun },
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun .label = "pwr2",
708*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
709*4882a593Smuzhiyun .mask = BIT(1),
710*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
711*4882a593Smuzhiyun },
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_msn201x_items[] = {
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn201x_pwr_items_data,
717*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_PWR_MASK_DEF,
718*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
719*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
720*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_msn201x_pwr_items_data),
721*4882a593Smuzhiyun .inversed = 0,
722*4882a593Smuzhiyun .health = false,
723*4882a593Smuzhiyun },
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
726*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_ASIC_MASK_DEF,
727*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
728*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
729*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
730*4882a593Smuzhiyun .inversed = 0,
731*4882a593Smuzhiyun .health = true,
732*4882a593Smuzhiyun },
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun static
736*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_msn201x_data = {
737*4882a593Smuzhiyun .items = mlxplat_mlxcpld_msn201x_items,
738*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_msn201x_items),
739*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
740*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_DEF,
741*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
742*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* Platform hotplug next generation system family data */
746*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_ng_psu_items_data[] = {
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun .label = "psu1",
749*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
750*4882a593Smuzhiyun .mask = BIT(0),
751*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
752*4882a593Smuzhiyun },
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun .label = "psu2",
755*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
756*4882a593Smuzhiyun .mask = BIT(1),
757*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
758*4882a593Smuzhiyun },
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_ng_fan_items_data[] = {
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun .label = "fan1",
764*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
765*4882a593Smuzhiyun .mask = BIT(0),
766*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
767*4882a593Smuzhiyun .bit = BIT(0),
768*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
769*4882a593Smuzhiyun },
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun .label = "fan2",
772*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
773*4882a593Smuzhiyun .mask = BIT(1),
774*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
775*4882a593Smuzhiyun .bit = BIT(1),
776*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
777*4882a593Smuzhiyun },
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun .label = "fan3",
780*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
781*4882a593Smuzhiyun .mask = BIT(2),
782*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
783*4882a593Smuzhiyun .bit = BIT(2),
784*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
785*4882a593Smuzhiyun },
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun .label = "fan4",
788*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
789*4882a593Smuzhiyun .mask = BIT(3),
790*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
791*4882a593Smuzhiyun .bit = BIT(3),
792*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
793*4882a593Smuzhiyun },
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun .label = "fan5",
796*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
797*4882a593Smuzhiyun .mask = BIT(4),
798*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
799*4882a593Smuzhiyun .bit = BIT(4),
800*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
801*4882a593Smuzhiyun },
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun .label = "fan6",
804*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
805*4882a593Smuzhiyun .mask = BIT(5),
806*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
807*4882a593Smuzhiyun .bit = BIT(5),
808*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
809*4882a593Smuzhiyun },
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_default_ng_items[] = {
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_psu_items_data,
815*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
816*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
817*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PSU_MASK,
818*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_psu_items_data),
819*4882a593Smuzhiyun .inversed = 1,
820*4882a593Smuzhiyun .health = false,
821*4882a593Smuzhiyun },
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_pwr_items_data,
824*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
825*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
826*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_MASK,
827*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_pwr_items_data),
828*4882a593Smuzhiyun .inversed = 0,
829*4882a593Smuzhiyun .health = false,
830*4882a593Smuzhiyun },
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_fan_items_data,
833*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
834*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
835*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_FAN_NG_MASK,
836*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_fan_items_data),
837*4882a593Smuzhiyun .inversed = 1,
838*4882a593Smuzhiyun .health = false,
839*4882a593Smuzhiyun },
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
842*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
843*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
844*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
845*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
846*4882a593Smuzhiyun .inversed = 0,
847*4882a593Smuzhiyun .health = true,
848*4882a593Smuzhiyun },
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun static
852*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_default_ng_data = {
853*4882a593Smuzhiyun .items = mlxplat_mlxcpld_default_ng_items,
854*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_items),
855*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
856*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF | MLXPLAT_CPLD_AGGR_MASK_COMEX,
857*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
858*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Platform hotplug extended system family data */
862*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_ext_psu_items_data[] = {
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun .label = "psu1",
865*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
866*4882a593Smuzhiyun .mask = BIT(0),
867*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
868*4882a593Smuzhiyun },
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun .label = "psu2",
871*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
872*4882a593Smuzhiyun .mask = BIT(1),
873*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
874*4882a593Smuzhiyun },
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun .label = "psu3",
877*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
878*4882a593Smuzhiyun .mask = BIT(2),
879*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
880*4882a593Smuzhiyun },
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun .label = "psu4",
883*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
884*4882a593Smuzhiyun .mask = BIT(3),
885*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_NR_NONE,
886*4882a593Smuzhiyun },
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_ext_pwr_items_data[] = {
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun .label = "pwr1",
892*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
893*4882a593Smuzhiyun .mask = BIT(0),
894*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[0],
895*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
896*4882a593Smuzhiyun },
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun .label = "pwr2",
899*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
900*4882a593Smuzhiyun .mask = BIT(1),
901*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_pwr[1],
902*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
903*4882a593Smuzhiyun },
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun .label = "pwr3",
906*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
907*4882a593Smuzhiyun .mask = BIT(2),
908*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_ext_pwr[0],
909*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
910*4882a593Smuzhiyun },
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun .label = "pwr4",
913*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
914*4882a593Smuzhiyun .mask = BIT(3),
915*4882a593Smuzhiyun .hpdev.brdinfo = &mlxplat_mlxcpld_ext_pwr[1],
916*4882a593Smuzhiyun .hpdev.nr = MLXPLAT_CPLD_PSU_MSNXXXX_NR,
917*4882a593Smuzhiyun },
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static struct mlxreg_core_item mlxplat_mlxcpld_ext_items[] = {
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun .data = mlxplat_mlxcpld_ext_psu_items_data,
923*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
924*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PSU_OFFSET,
925*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PSU_EXT_MASK,
926*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET,
927*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_ext_psu_items_data),
928*4882a593Smuzhiyun .inversed = 1,
929*4882a593Smuzhiyun .health = false,
930*4882a593Smuzhiyun },
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun .data = mlxplat_mlxcpld_ext_pwr_items_data,
933*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
934*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWR_OFFSET,
935*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_PWR_EXT_MASK,
936*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET,
937*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_ext_pwr_items_data),
938*4882a593Smuzhiyun .inversed = 0,
939*4882a593Smuzhiyun .health = false,
940*4882a593Smuzhiyun },
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_fan_items_data,
943*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
944*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
945*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_FAN_NG_MASK,
946*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_fan_items_data),
947*4882a593Smuzhiyun .inversed = 1,
948*4882a593Smuzhiyun .health = false,
949*4882a593Smuzhiyun },
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_asic_items_data,
952*4882a593Smuzhiyun .aggr_mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF,
953*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
954*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
955*4882a593Smuzhiyun .count = ARRAY_SIZE(mlxplat_mlxcpld_default_asic_items_data),
956*4882a593Smuzhiyun .inversed = 0,
957*4882a593Smuzhiyun .health = true,
958*4882a593Smuzhiyun },
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static
962*4882a593Smuzhiyun struct mlxreg_core_hotplug_platform_data mlxplat_mlxcpld_ext_data = {
963*4882a593Smuzhiyun .items = mlxplat_mlxcpld_ext_items,
964*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_ext_items),
965*4882a593Smuzhiyun .cell = MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET,
966*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_AGGR_MASK_NG_DEF | MLXPLAT_CPLD_AGGR_MASK_COMEX,
967*4882a593Smuzhiyun .cell_low = MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET,
968*4882a593Smuzhiyun .mask_low = MLXPLAT_CPLD_LOW_AGGR_MASK_LOW,
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* Platform led default data */
972*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_led_data[] = {
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun .label = "status:green",
975*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
976*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
977*4882a593Smuzhiyun },
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun .label = "status:red",
980*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
981*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK
982*4882a593Smuzhiyun },
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun .label = "psu:green",
985*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
986*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun .label = "psu:red",
990*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
991*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
992*4882a593Smuzhiyun },
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun .label = "fan1:green",
995*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
996*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
997*4882a593Smuzhiyun },
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun .label = "fan1:red",
1000*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1001*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1002*4882a593Smuzhiyun },
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun .label = "fan2:green",
1005*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1006*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1007*4882a593Smuzhiyun },
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun .label = "fan2:red",
1010*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1011*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1012*4882a593Smuzhiyun },
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun .label = "fan3:green",
1015*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1016*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1017*4882a593Smuzhiyun },
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun .label = "fan3:red",
1020*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1021*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1022*4882a593Smuzhiyun },
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun .label = "fan4:green",
1025*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1026*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1027*4882a593Smuzhiyun },
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun .label = "fan4:red",
1030*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1031*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1032*4882a593Smuzhiyun },
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_default_led_data = {
1036*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_led_data,
1037*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_led_data),
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /* Platform led MSN21xx system family data */
1041*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn21xx_led_data[] = {
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun .label = "status:green",
1044*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1045*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1046*4882a593Smuzhiyun },
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun .label = "status:red",
1049*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1050*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK
1051*4882a593Smuzhiyun },
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun .label = "fan:green",
1054*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1055*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1056*4882a593Smuzhiyun },
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun .label = "fan:red",
1059*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1060*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1061*4882a593Smuzhiyun },
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun .label = "psu1:green",
1064*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1065*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1066*4882a593Smuzhiyun },
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun .label = "psu1:red",
1069*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1070*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1071*4882a593Smuzhiyun },
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun .label = "psu2:green",
1074*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1075*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1076*4882a593Smuzhiyun },
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun .label = "psu2:red",
1079*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1080*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1081*4882a593Smuzhiyun },
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun .label = "uid:blue",
1084*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED5_OFFSET,
1085*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1086*4882a593Smuzhiyun },
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_msn21xx_led_data = {
1090*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn21xx_led_data,
1091*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_msn21xx_led_data),
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Platform led for default data for 200GbE systems */
1095*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_ng_led_data[] = {
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun .label = "status:green",
1098*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1099*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1100*4882a593Smuzhiyun },
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun .label = "status:orange",
1103*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1104*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK
1105*4882a593Smuzhiyun },
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun .label = "psu:green",
1108*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1109*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1110*4882a593Smuzhiyun },
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun .label = "psu:orange",
1113*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1114*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1115*4882a593Smuzhiyun },
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun .label = "fan1:green",
1118*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1119*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1120*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1121*4882a593Smuzhiyun .bit = BIT(0),
1122*4882a593Smuzhiyun },
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun .label = "fan1:orange",
1125*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1126*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1127*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1128*4882a593Smuzhiyun .bit = BIT(0),
1129*4882a593Smuzhiyun },
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun .label = "fan2:green",
1132*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1133*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1134*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1135*4882a593Smuzhiyun .bit = BIT(1),
1136*4882a593Smuzhiyun },
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun .label = "fan2:orange",
1139*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1140*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1141*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1142*4882a593Smuzhiyun .bit = BIT(1),
1143*4882a593Smuzhiyun },
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun .label = "fan3:green",
1146*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1147*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1148*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1149*4882a593Smuzhiyun .bit = BIT(2),
1150*4882a593Smuzhiyun },
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun .label = "fan3:orange",
1153*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1154*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1155*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1156*4882a593Smuzhiyun .bit = BIT(2),
1157*4882a593Smuzhiyun },
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun .label = "fan4:green",
1160*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1161*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1162*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1163*4882a593Smuzhiyun .bit = BIT(3),
1164*4882a593Smuzhiyun },
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun .label = "fan4:orange",
1167*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1168*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1169*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1170*4882a593Smuzhiyun .bit = BIT(3),
1171*4882a593Smuzhiyun },
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun .label = "fan5:green",
1174*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1175*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1176*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1177*4882a593Smuzhiyun .bit = BIT(4),
1178*4882a593Smuzhiyun },
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun .label = "fan5:orange",
1181*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1182*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1183*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1184*4882a593Smuzhiyun .bit = BIT(4),
1185*4882a593Smuzhiyun },
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun .label = "fan6:green",
1188*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1189*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1190*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1191*4882a593Smuzhiyun .bit = BIT(5),
1192*4882a593Smuzhiyun },
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun .label = "fan6:orange",
1195*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED4_OFFSET,
1196*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1197*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1198*4882a593Smuzhiyun .bit = BIT(5),
1199*4882a593Smuzhiyun },
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun .label = "uid:blue",
1202*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED5_OFFSET,
1203*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1204*4882a593Smuzhiyun },
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_default_ng_led_data = {
1208*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_led_data,
1209*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_led_data),
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Platform led for Comex based 100GbE systems */
1213*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_comex_100G_led_data[] = {
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun .label = "status:green",
1216*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1217*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1218*4882a593Smuzhiyun },
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun .label = "status:red",
1221*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1222*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK
1223*4882a593Smuzhiyun },
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun .label = "psu:green",
1226*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1227*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1228*4882a593Smuzhiyun },
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun .label = "psu:red",
1231*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED1_OFFSET,
1232*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1233*4882a593Smuzhiyun },
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun .label = "fan1:green",
1236*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1237*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1238*4882a593Smuzhiyun },
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun .label = "fan1:red",
1241*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1242*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun .label = "fan2:green",
1246*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1247*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1248*4882a593Smuzhiyun },
1249*4882a593Smuzhiyun {
1250*4882a593Smuzhiyun .label = "fan2:red",
1251*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED2_OFFSET,
1252*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1253*4882a593Smuzhiyun },
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun .label = "fan3:green",
1256*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1257*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1258*4882a593Smuzhiyun },
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun .label = "fan3:red",
1261*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1262*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1263*4882a593Smuzhiyun },
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun .label = "fan4:green",
1266*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1267*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1268*4882a593Smuzhiyun },
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun .label = "fan4:red",
1271*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED3_OFFSET,
1272*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_HI_NIBBLE_MASK,
1273*4882a593Smuzhiyun },
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun .label = "uid:blue",
1276*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_LED5_OFFSET,
1277*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_LED_LO_NIBBLE_MASK,
1278*4882a593Smuzhiyun },
1279*4882a593Smuzhiyun };
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_comex_100G_led_data = {
1282*4882a593Smuzhiyun .data = mlxplat_mlxcpld_comex_100G_led_data,
1283*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_comex_100G_led_data),
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Platform register access default */
1287*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_regs_io_data[] = {
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun .label = "cpld1_version",
1290*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET,
1291*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1292*4882a593Smuzhiyun .mode = 0444,
1293*4882a593Smuzhiyun },
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun .label = "cpld2_version",
1296*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET,
1297*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1298*4882a593Smuzhiyun .mode = 0444,
1299*4882a593Smuzhiyun },
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun .label = "cpld1_pn",
1302*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET,
1303*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1304*4882a593Smuzhiyun .mode = 0444,
1305*4882a593Smuzhiyun .regnum = 2,
1306*4882a593Smuzhiyun },
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun .label = "cpld2_pn",
1309*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET,
1310*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1311*4882a593Smuzhiyun .mode = 0444,
1312*4882a593Smuzhiyun .regnum = 2,
1313*4882a593Smuzhiyun },
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun .label = "cpld1_version_min",
1316*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET,
1317*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1318*4882a593Smuzhiyun .mode = 0444,
1319*4882a593Smuzhiyun },
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun .label = "cpld2_version_min",
1322*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET,
1323*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1324*4882a593Smuzhiyun .mode = 0444,
1325*4882a593Smuzhiyun },
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun .label = "reset_long_pb",
1328*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1329*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1330*4882a593Smuzhiyun .mode = 0444,
1331*4882a593Smuzhiyun },
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun .label = "reset_short_pb",
1334*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1335*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1336*4882a593Smuzhiyun .mode = 0444,
1337*4882a593Smuzhiyun },
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun .label = "reset_aux_pwr_or_ref",
1340*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1341*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1342*4882a593Smuzhiyun .mode = 0444,
1343*4882a593Smuzhiyun },
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun .label = "reset_main_pwr_fail",
1346*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1347*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1348*4882a593Smuzhiyun .mode = 0444,
1349*4882a593Smuzhiyun },
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun .label = "reset_sw_reset",
1352*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1353*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1354*4882a593Smuzhiyun .mode = 0444,
1355*4882a593Smuzhiyun },
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun .label = "reset_fw_reset",
1358*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1359*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(5),
1360*4882a593Smuzhiyun .mode = 0444,
1361*4882a593Smuzhiyun },
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun .label = "reset_hotswap_or_wd",
1364*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1365*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1366*4882a593Smuzhiyun .mode = 0444,
1367*4882a593Smuzhiyun },
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun .label = "reset_asic_thermal",
1370*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1371*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(7),
1372*4882a593Smuzhiyun .mode = 0444,
1373*4882a593Smuzhiyun },
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun .label = "psu1_on",
1376*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1377*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1378*4882a593Smuzhiyun .mode = 0200,
1379*4882a593Smuzhiyun },
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun .label = "psu2_on",
1382*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1383*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1384*4882a593Smuzhiyun .mode = 0200,
1385*4882a593Smuzhiyun },
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun .label = "pwr_cycle",
1388*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1389*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1390*4882a593Smuzhiyun .mode = 0200,
1391*4882a593Smuzhiyun },
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun .label = "pwr_down",
1394*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1395*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1396*4882a593Smuzhiyun .mode = 0200,
1397*4882a593Smuzhiyun },
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun .label = "select_iio",
1400*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP2_OFFSET,
1401*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1402*4882a593Smuzhiyun .mode = 0644,
1403*4882a593Smuzhiyun },
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun .label = "asic_health",
1406*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
1407*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
1408*4882a593Smuzhiyun .bit = 1,
1409*4882a593Smuzhiyun .mode = 0444,
1410*4882a593Smuzhiyun },
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_default_regs_io_data = {
1414*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_regs_io_data,
1415*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_regs_io_data),
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* Platform register access MSN21xx, MSN201x, MSN274x systems families data */
1419*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_msn21xx_regs_io_data[] = {
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun .label = "cpld1_version",
1422*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET,
1423*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1424*4882a593Smuzhiyun .mode = 0444,
1425*4882a593Smuzhiyun },
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun .label = "cpld2_version",
1428*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET,
1429*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1430*4882a593Smuzhiyun .mode = 0444,
1431*4882a593Smuzhiyun },
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun .label = "cpld1_pn",
1434*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET,
1435*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1436*4882a593Smuzhiyun .mode = 0444,
1437*4882a593Smuzhiyun .regnum = 2,
1438*4882a593Smuzhiyun },
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun .label = "cpld2_pn",
1441*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET,
1442*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1443*4882a593Smuzhiyun .mode = 0444,
1444*4882a593Smuzhiyun .regnum = 2,
1445*4882a593Smuzhiyun },
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun .label = "cpld1_version_min",
1448*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET,
1449*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1450*4882a593Smuzhiyun .mode = 0444,
1451*4882a593Smuzhiyun },
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun .label = "cpld2_version_min",
1454*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET,
1455*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1456*4882a593Smuzhiyun .mode = 0444,
1457*4882a593Smuzhiyun },
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun .label = "reset_long_pb",
1460*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1461*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1462*4882a593Smuzhiyun .mode = 0444,
1463*4882a593Smuzhiyun },
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun .label = "reset_short_pb",
1466*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1467*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1468*4882a593Smuzhiyun .mode = 0444,
1469*4882a593Smuzhiyun },
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun .label = "reset_aux_pwr_or_ref",
1472*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1473*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1474*4882a593Smuzhiyun .mode = 0444,
1475*4882a593Smuzhiyun },
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun .label = "reset_sw_reset",
1478*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1479*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1480*4882a593Smuzhiyun .mode = 0444,
1481*4882a593Smuzhiyun },
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun .label = "reset_main_pwr_fail",
1484*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1485*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1486*4882a593Smuzhiyun .mode = 0444,
1487*4882a593Smuzhiyun },
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun .label = "reset_asic_thermal",
1490*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1491*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(5),
1492*4882a593Smuzhiyun .mode = 0444,
1493*4882a593Smuzhiyun },
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun .label = "reset_hotswap_or_halt",
1496*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1497*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1498*4882a593Smuzhiyun .mode = 0444,
1499*4882a593Smuzhiyun },
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun .label = "reset_sff_wd",
1502*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET,
1503*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1504*4882a593Smuzhiyun .mode = 0444,
1505*4882a593Smuzhiyun },
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun .label = "psu1_on",
1508*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1509*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1510*4882a593Smuzhiyun .mode = 0200,
1511*4882a593Smuzhiyun },
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun .label = "psu2_on",
1514*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1515*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1516*4882a593Smuzhiyun .mode = 0200,
1517*4882a593Smuzhiyun },
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun .label = "pwr_cycle",
1520*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1521*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1522*4882a593Smuzhiyun .mode = 0200,
1523*4882a593Smuzhiyun },
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun .label = "pwr_down",
1526*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1527*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1528*4882a593Smuzhiyun .mode = 0200,
1529*4882a593Smuzhiyun },
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun .label = "select_iio",
1532*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP2_OFFSET,
1533*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1534*4882a593Smuzhiyun .mode = 0644,
1535*4882a593Smuzhiyun },
1536*4882a593Smuzhiyun {
1537*4882a593Smuzhiyun .label = "asic_health",
1538*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
1539*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
1540*4882a593Smuzhiyun .bit = 1,
1541*4882a593Smuzhiyun .mode = 0444,
1542*4882a593Smuzhiyun },
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_msn21xx_regs_io_data = {
1546*4882a593Smuzhiyun .data = mlxplat_mlxcpld_msn21xx_regs_io_data,
1547*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_msn21xx_regs_io_data),
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Platform register access for next generation systems families data */
1551*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_ng_regs_io_data[] = {
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun .label = "cpld1_version",
1554*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET,
1555*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1556*4882a593Smuzhiyun .mode = 0444,
1557*4882a593Smuzhiyun },
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun .label = "cpld2_version",
1560*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET,
1561*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1562*4882a593Smuzhiyun .mode = 0444,
1563*4882a593Smuzhiyun },
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun .label = "cpld3_version",
1566*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD3_VER_OFFSET,
1567*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1568*4882a593Smuzhiyun .mode = 0444,
1569*4882a593Smuzhiyun },
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun .label = "cpld4_version",
1572*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD4_VER_OFFSET,
1573*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1574*4882a593Smuzhiyun .mode = 0444,
1575*4882a593Smuzhiyun },
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun .label = "cpld1_pn",
1578*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET,
1579*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1580*4882a593Smuzhiyun .mode = 0444,
1581*4882a593Smuzhiyun .regnum = 2,
1582*4882a593Smuzhiyun },
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun .label = "cpld2_pn",
1585*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET,
1586*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1587*4882a593Smuzhiyun .mode = 0444,
1588*4882a593Smuzhiyun .regnum = 2,
1589*4882a593Smuzhiyun },
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun .label = "cpld3_pn",
1592*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD3_PN_OFFSET,
1593*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1594*4882a593Smuzhiyun .mode = 0444,
1595*4882a593Smuzhiyun .regnum = 2,
1596*4882a593Smuzhiyun },
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun .label = "cpld4_pn",
1599*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD4_PN_OFFSET,
1600*4882a593Smuzhiyun .bit = GENMASK(15, 0),
1601*4882a593Smuzhiyun .mode = 0444,
1602*4882a593Smuzhiyun .regnum = 2,
1603*4882a593Smuzhiyun },
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun .label = "cpld1_version_min",
1606*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET,
1607*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1608*4882a593Smuzhiyun .mode = 0444,
1609*4882a593Smuzhiyun },
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun .label = "cpld2_version_min",
1612*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET,
1613*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1614*4882a593Smuzhiyun .mode = 0444,
1615*4882a593Smuzhiyun },
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun .label = "cpld3_version_min",
1618*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD3_MVER_OFFSET,
1619*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1620*4882a593Smuzhiyun .mode = 0444,
1621*4882a593Smuzhiyun },
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun .label = "cpld4_version_min",
1624*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CPLD4_MVER_OFFSET,
1625*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1626*4882a593Smuzhiyun .mode = 0444,
1627*4882a593Smuzhiyun },
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun .label = "reset_long_pb",
1630*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1631*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1632*4882a593Smuzhiyun .mode = 0444,
1633*4882a593Smuzhiyun },
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun .label = "reset_short_pb",
1636*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1637*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1638*4882a593Smuzhiyun .mode = 0444,
1639*4882a593Smuzhiyun },
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun .label = "reset_aux_pwr_or_ref",
1642*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1643*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1644*4882a593Smuzhiyun .mode = 0444,
1645*4882a593Smuzhiyun },
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun .label = "reset_from_comex",
1648*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1649*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1650*4882a593Smuzhiyun .mode = 0444,
1651*4882a593Smuzhiyun },
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun .label = "reset_from_asic",
1654*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1655*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(5),
1656*4882a593Smuzhiyun .mode = 0444,
1657*4882a593Smuzhiyun },
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun .label = "reset_swb_wd",
1660*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1661*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1662*4882a593Smuzhiyun .mode = 0444,
1663*4882a593Smuzhiyun },
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun .label = "reset_asic_thermal",
1666*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1667*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(7),
1668*4882a593Smuzhiyun .mode = 0444,
1669*4882a593Smuzhiyun },
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun .label = "reset_comex_pwr_fail",
1672*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET,
1673*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1674*4882a593Smuzhiyun .mode = 0444,
1675*4882a593Smuzhiyun },
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun .label = "reset_platform",
1678*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET,
1679*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1680*4882a593Smuzhiyun .mode = 0444,
1681*4882a593Smuzhiyun },
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun .label = "reset_soc",
1684*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET,
1685*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(5),
1686*4882a593Smuzhiyun .mode = 0444,
1687*4882a593Smuzhiyun },
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun .label = "reset_comex_wd",
1690*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET,
1691*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1692*4882a593Smuzhiyun .mode = 0444,
1693*4882a593Smuzhiyun },
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun .label = "reset_voltmon_upgrade_fail",
1696*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1697*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1698*4882a593Smuzhiyun .mode = 0444,
1699*4882a593Smuzhiyun },
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun .label = "reset_system",
1702*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1703*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1704*4882a593Smuzhiyun .mode = 0444,
1705*4882a593Smuzhiyun },
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun .label = "reset_sw_pwr_off",
1708*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1709*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1710*4882a593Smuzhiyun .mode = 0444,
1711*4882a593Smuzhiyun },
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun .label = "reset_comex_thermal",
1714*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1715*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1716*4882a593Smuzhiyun .mode = 0444,
1717*4882a593Smuzhiyun },
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun .label = "reset_reload_bios",
1720*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1721*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(5),
1722*4882a593Smuzhiyun .mode = 0444,
1723*4882a593Smuzhiyun },
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun .label = "reset_ac_pwr_fail",
1726*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET,
1727*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1728*4882a593Smuzhiyun .mode = 0444,
1729*4882a593Smuzhiyun },
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun .label = "psu1_on",
1732*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1733*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(0),
1734*4882a593Smuzhiyun .mode = 0200,
1735*4882a593Smuzhiyun },
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun .label = "psu2_on",
1738*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1739*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(1),
1740*4882a593Smuzhiyun .mode = 0200,
1741*4882a593Smuzhiyun },
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun .label = "pwr_cycle",
1744*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1745*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(2),
1746*4882a593Smuzhiyun .mode = 0200,
1747*4882a593Smuzhiyun },
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun .label = "pwr_down",
1750*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP1_OFFSET,
1751*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1752*4882a593Smuzhiyun .mode = 0200,
1753*4882a593Smuzhiyun },
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun .label = "jtag_enable",
1756*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP2_OFFSET,
1757*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1758*4882a593Smuzhiyun .mode = 0644,
1759*4882a593Smuzhiyun },
1760*4882a593Smuzhiyun {
1761*4882a593Smuzhiyun .label = "asic_health",
1762*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET,
1763*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_ASIC_MASK,
1764*4882a593Smuzhiyun .bit = 1,
1765*4882a593Smuzhiyun .mode = 0444,
1766*4882a593Smuzhiyun },
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun .label = "fan_dir",
1769*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_FAN_DIRECTION,
1770*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1771*4882a593Smuzhiyun .mode = 0444,
1772*4882a593Smuzhiyun },
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun .label = "voltreg_update_status",
1775*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP0_RO_OFFSET,
1776*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_VOLTREG_UPD_MASK,
1777*4882a593Smuzhiyun .bit = 5,
1778*4882a593Smuzhiyun .mode = 0444,
1779*4882a593Smuzhiyun },
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun .label = "vpd_wp",
1782*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP0_OFFSET,
1783*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(3),
1784*4882a593Smuzhiyun .mode = 0644,
1785*4882a593Smuzhiyun },
1786*4882a593Smuzhiyun {
1787*4882a593Smuzhiyun .label = "pcie_asic_reset_dis",
1788*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_GP0_OFFSET,
1789*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(4),
1790*4882a593Smuzhiyun .mode = 0644,
1791*4882a593Smuzhiyun },
1792*4882a593Smuzhiyun {
1793*4882a593Smuzhiyun .label = "config1",
1794*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CONFIG1_OFFSET,
1795*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1796*4882a593Smuzhiyun .mode = 0444,
1797*4882a593Smuzhiyun },
1798*4882a593Smuzhiyun {
1799*4882a593Smuzhiyun .label = "config2",
1800*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_CONFIG2_OFFSET,
1801*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1802*4882a593Smuzhiyun .mode = 0444,
1803*4882a593Smuzhiyun },
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun .label = "ufm_version",
1806*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_UFM_VERSION_OFFSET,
1807*4882a593Smuzhiyun .bit = GENMASK(7, 0),
1808*4882a593Smuzhiyun .mode = 0444,
1809*4882a593Smuzhiyun },
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_default_ng_regs_io_data = {
1813*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_ng_regs_io_data,
1814*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_ng_regs_io_data),
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun /* Platform FAN default */
1818*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_default_fan_data[] = {
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun .label = "pwm1",
1821*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_PWM1_OFFSET,
1822*4882a593Smuzhiyun },
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun .label = "tacho1",
1825*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO1_OFFSET,
1826*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1827*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1828*4882a593Smuzhiyun .bit = BIT(0),
1829*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun },
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun .label = "tacho2",
1834*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO2_OFFSET,
1835*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1836*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1837*4882a593Smuzhiyun .bit = BIT(1),
1838*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1839*4882a593Smuzhiyun },
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun .label = "tacho3",
1842*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO3_OFFSET,
1843*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1844*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1845*4882a593Smuzhiyun .bit = BIT(2),
1846*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1847*4882a593Smuzhiyun },
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun .label = "tacho4",
1850*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO4_OFFSET,
1851*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1852*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1853*4882a593Smuzhiyun .bit = BIT(3),
1854*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1855*4882a593Smuzhiyun },
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun .label = "tacho5",
1858*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO5_OFFSET,
1859*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1860*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1861*4882a593Smuzhiyun .bit = BIT(4),
1862*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1863*4882a593Smuzhiyun },
1864*4882a593Smuzhiyun {
1865*4882a593Smuzhiyun .label = "tacho6",
1866*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO6_OFFSET,
1867*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1868*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1869*4882a593Smuzhiyun .bit = BIT(5),
1870*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1871*4882a593Smuzhiyun },
1872*4882a593Smuzhiyun {
1873*4882a593Smuzhiyun .label = "tacho7",
1874*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO7_OFFSET,
1875*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1876*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1877*4882a593Smuzhiyun .bit = BIT(6),
1878*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1879*4882a593Smuzhiyun },
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun .label = "tacho8",
1882*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO8_OFFSET,
1883*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1884*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET,
1885*4882a593Smuzhiyun .bit = BIT(7),
1886*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1887*4882a593Smuzhiyun },
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun .label = "tacho9",
1890*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO9_OFFSET,
1891*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1892*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET,
1893*4882a593Smuzhiyun .bit = BIT(0),
1894*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1895*4882a593Smuzhiyun },
1896*4882a593Smuzhiyun {
1897*4882a593Smuzhiyun .label = "tacho10",
1898*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO10_OFFSET,
1899*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1900*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET,
1901*4882a593Smuzhiyun .bit = BIT(1),
1902*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1903*4882a593Smuzhiyun },
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun .label = "tacho11",
1906*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO11_OFFSET,
1907*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1908*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET,
1909*4882a593Smuzhiyun .bit = BIT(2),
1910*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1911*4882a593Smuzhiyun },
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun .label = "tacho12",
1914*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_TACHO12_OFFSET,
1915*4882a593Smuzhiyun .mask = GENMASK(7, 0),
1916*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET,
1917*4882a593Smuzhiyun .bit = BIT(3),
1918*4882a593Smuzhiyun .reg_prsnt = MLXPLAT_CPLD_LPC_REG_FAN_OFFSET,
1919*4882a593Smuzhiyun },
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun .label = "conf",
1922*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_TACHO_SPEED_OFFSET,
1923*4882a593Smuzhiyun },
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_default_fan_data = {
1927*4882a593Smuzhiyun .data = mlxplat_mlxcpld_default_fan_data,
1928*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_default_fan_data),
1929*4882a593Smuzhiyun .capability = MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET,
1930*4882a593Smuzhiyun };
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun /* Watchdog type1: hardware implementation version1
1933*4882a593Smuzhiyun * (MSN2700, MSN2410, MSN2740, MSN2100 and MSN2140 systems).
1934*4882a593Smuzhiyun */
1935*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_main_regs_type1[] = {
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun .label = "action",
1938*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD1_ACT_OFFSET,
1939*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_RESET_ACT_MASK,
1940*4882a593Smuzhiyun .bit = 0,
1941*4882a593Smuzhiyun },
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun .label = "timeout",
1944*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD1_TMR_OFFSET,
1945*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE1_TO_MASK,
1946*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD_DFLT_TIMEOUT,
1947*4882a593Smuzhiyun },
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun .label = "ping",
1950*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET,
1951*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD1_CLEAR_MASK,
1952*4882a593Smuzhiyun .bit = 0,
1953*4882a593Smuzhiyun },
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun .label = "reset",
1956*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
1957*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
1958*4882a593Smuzhiyun .bit = 6,
1959*4882a593Smuzhiyun },
1960*4882a593Smuzhiyun };
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_aux_regs_type1[] = {
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun .label = "action",
1965*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET,
1966*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_FAN_ACT_MASK,
1967*4882a593Smuzhiyun .bit = 4,
1968*4882a593Smuzhiyun },
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun .label = "timeout",
1971*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET,
1972*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE1_TO_MASK,
1973*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD_DFLT_TIMEOUT,
1974*4882a593Smuzhiyun },
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun .label = "ping",
1977*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET,
1978*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD1_CLEAR_MASK,
1979*4882a593Smuzhiyun .bit = 1,
1980*4882a593Smuzhiyun },
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_mlxcpld_wd_set_type1[] = {
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_main_regs_type1,
1986*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_main_regs_type1),
1987*4882a593Smuzhiyun .version = MLX_WDT_TYPE1,
1988*4882a593Smuzhiyun .identity = "mlx-wdt-main",
1989*4882a593Smuzhiyun },
1990*4882a593Smuzhiyun {
1991*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_aux_regs_type1,
1992*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_aux_regs_type1),
1993*4882a593Smuzhiyun .version = MLX_WDT_TYPE1,
1994*4882a593Smuzhiyun .identity = "mlx-wdt-aux",
1995*4882a593Smuzhiyun },
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun /* Watchdog type2: hardware implementation version 2
1999*4882a593Smuzhiyun * (all systems except (MSN2700, MSN2410, MSN2740, MSN2100 and MSN2140).
2000*4882a593Smuzhiyun */
2001*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_main_regs_type2[] = {
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun .label = "action",
2004*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET,
2005*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_RESET_ACT_MASK,
2006*4882a593Smuzhiyun .bit = 0,
2007*4882a593Smuzhiyun },
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun .label = "timeout",
2010*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET,
2011*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2012*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD_DFLT_TIMEOUT,
2013*4882a593Smuzhiyun },
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun .label = "timeleft",
2016*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_TLEFT_OFFSET,
2017*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2018*4882a593Smuzhiyun },
2019*4882a593Smuzhiyun {
2020*4882a593Smuzhiyun .label = "ping",
2021*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET,
2022*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_RESET_ACT_MASK,
2023*4882a593Smuzhiyun .bit = 0,
2024*4882a593Smuzhiyun },
2025*4882a593Smuzhiyun {
2026*4882a593Smuzhiyun .label = "reset",
2027*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
2028*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
2029*4882a593Smuzhiyun .bit = 6,
2030*4882a593Smuzhiyun },
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_aux_regs_type2[] = {
2034*4882a593Smuzhiyun {
2035*4882a593Smuzhiyun .label = "action",
2036*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET,
2037*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_FAN_ACT_MASK,
2038*4882a593Smuzhiyun .bit = 4,
2039*4882a593Smuzhiyun },
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun .label = "timeout",
2042*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET,
2043*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2044*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD_DFLT_TIMEOUT,
2045*4882a593Smuzhiyun },
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun .label = "timeleft",
2048*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_TLEFT_OFFSET,
2049*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2050*4882a593Smuzhiyun },
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun .label = "ping",
2053*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET,
2054*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_FAN_ACT_MASK,
2055*4882a593Smuzhiyun .bit = 4,
2056*4882a593Smuzhiyun },
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_mlxcpld_wd_set_type2[] = {
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_main_regs_type2,
2062*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_main_regs_type2),
2063*4882a593Smuzhiyun .version = MLX_WDT_TYPE2,
2064*4882a593Smuzhiyun .identity = "mlx-wdt-main",
2065*4882a593Smuzhiyun },
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_aux_regs_type2,
2068*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_aux_regs_type2),
2069*4882a593Smuzhiyun .version = MLX_WDT_TYPE2,
2070*4882a593Smuzhiyun .identity = "mlx-wdt-aux",
2071*4882a593Smuzhiyun },
2072*4882a593Smuzhiyun };
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun /* Watchdog type3: hardware implementation version 3
2075*4882a593Smuzhiyun * Can be on all systems. It's differentiated by WD capability bit.
2076*4882a593Smuzhiyun * Old systems (MSN2700, MSN2410, MSN2740, MSN2100 and MSN2140)
2077*4882a593Smuzhiyun * still have only one main watchdog.
2078*4882a593Smuzhiyun */
2079*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_main_regs_type3[] = {
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun .label = "action",
2082*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET,
2083*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_RESET_ACT_MASK,
2084*4882a593Smuzhiyun .bit = 0,
2085*4882a593Smuzhiyun },
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun .label = "timeout",
2088*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET,
2089*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2090*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD3_DFLT_TIMEOUT,
2091*4882a593Smuzhiyun },
2092*4882a593Smuzhiyun {
2093*4882a593Smuzhiyun .label = "timeleft",
2094*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET,
2095*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2096*4882a593Smuzhiyun },
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun .label = "ping",
2099*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET,
2100*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_RESET_ACT_MASK,
2101*4882a593Smuzhiyun .bit = 0,
2102*4882a593Smuzhiyun },
2103*4882a593Smuzhiyun {
2104*4882a593Smuzhiyun .label = "reset",
2105*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET,
2106*4882a593Smuzhiyun .mask = GENMASK(7, 0) & ~BIT(6),
2107*4882a593Smuzhiyun .bit = 6,
2108*4882a593Smuzhiyun },
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun static struct mlxreg_core_data mlxplat_mlxcpld_wd_aux_regs_type3[] = {
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun .label = "action",
2114*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET,
2115*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_FAN_ACT_MASK,
2116*4882a593Smuzhiyun .bit = 4,
2117*4882a593Smuzhiyun },
2118*4882a593Smuzhiyun {
2119*4882a593Smuzhiyun .label = "timeout",
2120*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET,
2121*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2122*4882a593Smuzhiyun .health_cntr = MLXPLAT_CPLD_WD3_DFLT_TIMEOUT,
2123*4882a593Smuzhiyun },
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun .label = "timeleft",
2126*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET,
2127*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_TYPE2_TO_MASK,
2128*4882a593Smuzhiyun },
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun .label = "ping",
2131*4882a593Smuzhiyun .reg = MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET,
2132*4882a593Smuzhiyun .mask = MLXPLAT_CPLD_WD_FAN_ACT_MASK,
2133*4882a593Smuzhiyun .bit = 4,
2134*4882a593Smuzhiyun },
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static struct mlxreg_core_platform_data mlxplat_mlxcpld_wd_set_type3[] = {
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_main_regs_type3,
2140*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_main_regs_type3),
2141*4882a593Smuzhiyun .version = MLX_WDT_TYPE3,
2142*4882a593Smuzhiyun .identity = "mlx-wdt-main",
2143*4882a593Smuzhiyun },
2144*4882a593Smuzhiyun {
2145*4882a593Smuzhiyun .data = mlxplat_mlxcpld_wd_aux_regs_type3,
2146*4882a593Smuzhiyun .counter = ARRAY_SIZE(mlxplat_mlxcpld_wd_aux_regs_type3),
2147*4882a593Smuzhiyun .version = MLX_WDT_TYPE3,
2148*4882a593Smuzhiyun .identity = "mlx-wdt-aux",
2149*4882a593Smuzhiyun },
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun
mlxplat_mlxcpld_writeable_reg(struct device * dev,unsigned int reg)2152*4882a593Smuzhiyun static bool mlxplat_mlxcpld_writeable_reg(struct device *dev, unsigned int reg)
2153*4882a593Smuzhiyun {
2154*4882a593Smuzhiyun switch (reg) {
2155*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED1_OFFSET:
2156*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED2_OFFSET:
2157*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED3_OFFSET:
2158*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED4_OFFSET:
2159*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED5_OFFSET:
2160*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP0_OFFSET:
2161*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP1_OFFSET:
2162*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WP1_OFFSET:
2163*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP2_OFFSET:
2164*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WP2_OFFSET:
2165*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGR_MASK_OFFSET:
2166*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRLO_MASK_OFFSET:
2167*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCO_MASK_OFFSET:
2168*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCX_MASK_OFFSET:
2169*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_EVENT_OFFSET:
2170*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_MASK_OFFSET:
2171*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_EVENT_OFFSET:
2172*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_MASK_OFFSET:
2173*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_EVENT_OFFSET:
2174*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_MASK_OFFSET:
2175*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_EVENT_OFFSET:
2176*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_MASK_OFFSET:
2177*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET:
2178*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD_CLEAR_WP_OFFSET:
2179*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD1_TMR_OFFSET:
2180*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD1_ACT_OFFSET:
2181*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET:
2182*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TLEFT_OFFSET:
2183*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET:
2184*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET:
2185*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TLEFT_OFFSET:
2186*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET:
2187*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM1_OFFSET:
2188*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET:
2189*4882a593Smuzhiyun return true;
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun return false;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun
mlxplat_mlxcpld_readable_reg(struct device * dev,unsigned int reg)2194*4882a593Smuzhiyun static bool mlxplat_mlxcpld_readable_reg(struct device *dev, unsigned int reg)
2195*4882a593Smuzhiyun {
2196*4882a593Smuzhiyun switch (reg) {
2197*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET:
2198*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET:
2199*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_VER_OFFSET:
2200*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_VER_OFFSET:
2201*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET:
2202*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET:
2203*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_PN_OFFSET:
2204*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_PN_OFFSET:
2205*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET:
2206*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET:
2207*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET:
2208*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED1_OFFSET:
2209*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED2_OFFSET:
2210*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED3_OFFSET:
2211*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED4_OFFSET:
2212*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED5_OFFSET:
2213*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_DIRECTION:
2214*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP0_RO_OFFSET:
2215*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP0_OFFSET:
2216*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP1_OFFSET:
2217*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WP1_OFFSET:
2218*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP2_OFFSET:
2219*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WP2_OFFSET:
2220*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET:
2221*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGR_MASK_OFFSET:
2222*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET:
2223*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRLO_MASK_OFFSET:
2224*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCO_OFFSET:
2225*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCO_MASK_OFFSET:
2226*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCX_OFFSET:
2227*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCX_MASK_OFFSET:
2228*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET:
2229*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_EVENT_OFFSET:
2230*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_MASK_OFFSET:
2231*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_OFFSET:
2232*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_EVENT_OFFSET:
2233*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_MASK_OFFSET:
2234*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_OFFSET:
2235*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_EVENT_OFFSET:
2236*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_MASK_OFFSET:
2237*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_OFFSET:
2238*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_EVENT_OFFSET:
2239*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_MASK_OFFSET:
2240*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD_CLEAR_OFFSET:
2241*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD_CLEAR_WP_OFFSET:
2242*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD1_TMR_OFFSET:
2243*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD1_ACT_OFFSET:
2244*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET:
2245*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TLEFT_OFFSET:
2246*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET:
2247*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET:
2248*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TLEFT_OFFSET:
2249*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET:
2250*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET:
2251*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET:
2252*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_MVER_OFFSET:
2253*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_MVER_OFFSET:
2254*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM1_OFFSET:
2255*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO1_OFFSET:
2256*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO2_OFFSET:
2257*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO3_OFFSET:
2258*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO4_OFFSET:
2259*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO5_OFFSET:
2260*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO6_OFFSET:
2261*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO7_OFFSET:
2262*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO8_OFFSET:
2263*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO9_OFFSET:
2264*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO10_OFFSET:
2265*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO11_OFFSET:
2266*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO12_OFFSET:
2267*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET:
2268*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET:
2269*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET:
2270*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET:
2271*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO_SPEED_OFFSET:
2272*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET:
2273*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CONFIG1_OFFSET:
2274*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CONFIG2_OFFSET:
2275*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_UFM_VERSION_OFFSET:
2276*4882a593Smuzhiyun return true;
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun return false;
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun
mlxplat_mlxcpld_volatile_reg(struct device * dev,unsigned int reg)2281*4882a593Smuzhiyun static bool mlxplat_mlxcpld_volatile_reg(struct device *dev, unsigned int reg)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun switch (reg) {
2284*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_VER_OFFSET:
2285*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_VER_OFFSET:
2286*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_VER_OFFSET:
2287*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_VER_OFFSET:
2288*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_PN_OFFSET:
2289*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_PN_OFFSET:
2290*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_PN_OFFSET:
2291*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_PN_OFFSET:
2292*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RESET_CAUSE_OFFSET:
2293*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RST_CAUSE1_OFFSET:
2294*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_RST_CAUSE2_OFFSET:
2295*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED1_OFFSET:
2296*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED2_OFFSET:
2297*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED3_OFFSET:
2298*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED4_OFFSET:
2299*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_LED5_OFFSET:
2300*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_DIRECTION:
2301*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP0_RO_OFFSET:
2302*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP0_OFFSET:
2303*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP1_OFFSET:
2304*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_GP2_OFFSET:
2305*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGR_OFFSET:
2306*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGR_MASK_OFFSET:
2307*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRLO_OFFSET:
2308*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRLO_MASK_OFFSET:
2309*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCO_OFFSET:
2310*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCO_MASK_OFFSET:
2311*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCX_OFFSET:
2312*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_AGGRCX_MASK_OFFSET:
2313*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_HEALTH_OFFSET:
2314*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_EVENT_OFFSET:
2315*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_ASIC_MASK_OFFSET:
2316*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_OFFSET:
2317*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_EVENT_OFFSET:
2318*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_MASK_OFFSET:
2319*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_OFFSET:
2320*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_EVENT_OFFSET:
2321*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWR_MASK_OFFSET:
2322*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_OFFSET:
2323*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_EVENT_OFFSET:
2324*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_MASK_OFFSET:
2325*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TMR_OFFSET:
2326*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD2_TLEFT_OFFSET:
2327*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TMR_OFFSET:
2328*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_WD3_TLEFT_OFFSET:
2329*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD1_MVER_OFFSET:
2330*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD2_MVER_OFFSET:
2331*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD3_MVER_OFFSET:
2332*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CPLD4_MVER_OFFSET:
2333*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM1_OFFSET:
2334*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO1_OFFSET:
2335*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO2_OFFSET:
2336*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO3_OFFSET:
2337*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO4_OFFSET:
2338*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO5_OFFSET:
2339*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO6_OFFSET:
2340*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO7_OFFSET:
2341*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO8_OFFSET:
2342*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO9_OFFSET:
2343*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO10_OFFSET:
2344*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO11_OFFSET:
2345*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO12_OFFSET:
2346*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET:
2347*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_CAP1_OFFSET:
2348*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_CAP2_OFFSET:
2349*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_FAN_DRW_CAP_OFFSET:
2350*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_TACHO_SPEED_OFFSET:
2351*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET:
2352*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CONFIG1_OFFSET:
2353*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_CONFIG2_OFFSET:
2354*4882a593Smuzhiyun case MLXPLAT_CPLD_LPC_REG_UFM_VERSION_OFFSET:
2355*4882a593Smuzhiyun return true;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun return false;
2358*4882a593Smuzhiyun }
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun static const struct reg_default mlxplat_mlxcpld_regmap_default[] = {
2361*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WP1_OFFSET, 0x00 },
2362*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WP2_OFFSET, 0x00 },
2363*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET, 0x00 },
2364*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WD_CLEAR_WP_OFFSET, 0x00 },
2365*4882a593Smuzhiyun };
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun static const struct reg_default mlxplat_mlxcpld_regmap_ng[] = {
2368*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET, 0x00 },
2369*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WD_CLEAR_WP_OFFSET, 0x00 },
2370*4882a593Smuzhiyun };
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun static const struct reg_default mlxplat_mlxcpld_regmap_comex_default[] = {
2373*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_AGGRCX_MASK_OFFSET,
2374*4882a593Smuzhiyun MLXPLAT_CPLD_LOW_AGGRCX_MASK },
2375*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET, 0x00 },
2376*4882a593Smuzhiyun };
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun static const struct reg_default mlxplat_mlxcpld_regmap_ng400[] = {
2379*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_PWM_CONTROL_OFFSET, 0x00 },
2380*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WD1_ACT_OFFSET, 0x00 },
2381*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WD2_ACT_OFFSET, 0x00 },
2382*4882a593Smuzhiyun { MLXPLAT_CPLD_LPC_REG_WD3_ACT_OFFSET, 0x00 },
2383*4882a593Smuzhiyun };
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun struct mlxplat_mlxcpld_regmap_context {
2386*4882a593Smuzhiyun void __iomem *base;
2387*4882a593Smuzhiyun };
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun static struct mlxplat_mlxcpld_regmap_context mlxplat_mlxcpld_regmap_ctx;
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun static int
mlxplat_mlxcpld_reg_read(void * context,unsigned int reg,unsigned int * val)2392*4882a593Smuzhiyun mlxplat_mlxcpld_reg_read(void *context, unsigned int reg, unsigned int *val)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun struct mlxplat_mlxcpld_regmap_context *ctx = context;
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun *val = ioread8(ctx->base + reg);
2397*4882a593Smuzhiyun return 0;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun static int
mlxplat_mlxcpld_reg_write(void * context,unsigned int reg,unsigned int val)2401*4882a593Smuzhiyun mlxplat_mlxcpld_reg_write(void *context, unsigned int reg, unsigned int val)
2402*4882a593Smuzhiyun {
2403*4882a593Smuzhiyun struct mlxplat_mlxcpld_regmap_context *ctx = context;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun iowrite8(val, ctx->base + reg);
2406*4882a593Smuzhiyun return 0;
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun static const struct regmap_config mlxplat_mlxcpld_regmap_config = {
2410*4882a593Smuzhiyun .reg_bits = 8,
2411*4882a593Smuzhiyun .val_bits = 8,
2412*4882a593Smuzhiyun .max_register = 255,
2413*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
2414*4882a593Smuzhiyun .writeable_reg = mlxplat_mlxcpld_writeable_reg,
2415*4882a593Smuzhiyun .readable_reg = mlxplat_mlxcpld_readable_reg,
2416*4882a593Smuzhiyun .volatile_reg = mlxplat_mlxcpld_volatile_reg,
2417*4882a593Smuzhiyun .reg_defaults = mlxplat_mlxcpld_regmap_default,
2418*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mlxplat_mlxcpld_regmap_default),
2419*4882a593Smuzhiyun .reg_read = mlxplat_mlxcpld_reg_read,
2420*4882a593Smuzhiyun .reg_write = mlxplat_mlxcpld_reg_write,
2421*4882a593Smuzhiyun };
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun static const struct regmap_config mlxplat_mlxcpld_regmap_config_ng = {
2424*4882a593Smuzhiyun .reg_bits = 8,
2425*4882a593Smuzhiyun .val_bits = 8,
2426*4882a593Smuzhiyun .max_register = 255,
2427*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
2428*4882a593Smuzhiyun .writeable_reg = mlxplat_mlxcpld_writeable_reg,
2429*4882a593Smuzhiyun .readable_reg = mlxplat_mlxcpld_readable_reg,
2430*4882a593Smuzhiyun .volatile_reg = mlxplat_mlxcpld_volatile_reg,
2431*4882a593Smuzhiyun .reg_defaults = mlxplat_mlxcpld_regmap_ng,
2432*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mlxplat_mlxcpld_regmap_ng),
2433*4882a593Smuzhiyun .reg_read = mlxplat_mlxcpld_reg_read,
2434*4882a593Smuzhiyun .reg_write = mlxplat_mlxcpld_reg_write,
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun static const struct regmap_config mlxplat_mlxcpld_regmap_config_comex = {
2438*4882a593Smuzhiyun .reg_bits = 8,
2439*4882a593Smuzhiyun .val_bits = 8,
2440*4882a593Smuzhiyun .max_register = 255,
2441*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
2442*4882a593Smuzhiyun .writeable_reg = mlxplat_mlxcpld_writeable_reg,
2443*4882a593Smuzhiyun .readable_reg = mlxplat_mlxcpld_readable_reg,
2444*4882a593Smuzhiyun .volatile_reg = mlxplat_mlxcpld_volatile_reg,
2445*4882a593Smuzhiyun .reg_defaults = mlxplat_mlxcpld_regmap_comex_default,
2446*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mlxplat_mlxcpld_regmap_comex_default),
2447*4882a593Smuzhiyun .reg_read = mlxplat_mlxcpld_reg_read,
2448*4882a593Smuzhiyun .reg_write = mlxplat_mlxcpld_reg_write,
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun static const struct regmap_config mlxplat_mlxcpld_regmap_config_ng400 = {
2452*4882a593Smuzhiyun .reg_bits = 8,
2453*4882a593Smuzhiyun .val_bits = 8,
2454*4882a593Smuzhiyun .max_register = 255,
2455*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
2456*4882a593Smuzhiyun .writeable_reg = mlxplat_mlxcpld_writeable_reg,
2457*4882a593Smuzhiyun .readable_reg = mlxplat_mlxcpld_readable_reg,
2458*4882a593Smuzhiyun .volatile_reg = mlxplat_mlxcpld_volatile_reg,
2459*4882a593Smuzhiyun .reg_defaults = mlxplat_mlxcpld_regmap_ng400,
2460*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(mlxplat_mlxcpld_regmap_ng400),
2461*4882a593Smuzhiyun .reg_read = mlxplat_mlxcpld_reg_read,
2462*4882a593Smuzhiyun .reg_write = mlxplat_mlxcpld_reg_write,
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun static struct resource mlxplat_mlxcpld_resources[] = {
2466*4882a593Smuzhiyun [0] = DEFINE_RES_IRQ_NAMED(17, "mlxreg-hotplug"),
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun static struct platform_device *mlxplat_dev;
2470*4882a593Smuzhiyun static struct mlxreg_core_hotplug_platform_data *mlxplat_i2c;
2471*4882a593Smuzhiyun static struct mlxreg_core_hotplug_platform_data *mlxplat_hotplug;
2472*4882a593Smuzhiyun static struct mlxreg_core_platform_data *mlxplat_led;
2473*4882a593Smuzhiyun static struct mlxreg_core_platform_data *mlxplat_regs_io;
2474*4882a593Smuzhiyun static struct mlxreg_core_platform_data *mlxplat_fan;
2475*4882a593Smuzhiyun static struct mlxreg_core_platform_data
2476*4882a593Smuzhiyun *mlxplat_wd_data[MLXPLAT_CPLD_WD_MAX_DEVS];
2477*4882a593Smuzhiyun static const struct regmap_config *mlxplat_regmap_config;
2478*4882a593Smuzhiyun
mlxplat_dmi_default_matched(const struct dmi_system_id * dmi)2479*4882a593Smuzhiyun static int __init mlxplat_dmi_default_matched(const struct dmi_system_id *dmi)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun int i;
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2484*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2485*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2486*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2487*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_default_channels[i];
2488*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2489*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_default_channels[i]);
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_default_data;
2492*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2493*4882a593Smuzhiyun mlxplat_default_channels[i - 1][MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2494*4882a593Smuzhiyun mlxplat_led = &mlxplat_default_led_data;
2495*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_default_regs_io_data;
2496*4882a593Smuzhiyun mlxplat_wd_data[0] = &mlxplat_mlxcpld_wd_set_type1[0];
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun return 1;
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun
mlxplat_dmi_msn21xx_matched(const struct dmi_system_id * dmi)2501*4882a593Smuzhiyun static int __init mlxplat_dmi_msn21xx_matched(const struct dmi_system_id *dmi)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun int i;
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2506*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2507*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2508*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2509*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2510*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2511*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_msn21xx_data;
2514*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2515*4882a593Smuzhiyun mlxplat_msn21xx_channels[MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2516*4882a593Smuzhiyun mlxplat_led = &mlxplat_msn21xx_led_data;
2517*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_msn21xx_regs_io_data;
2518*4882a593Smuzhiyun mlxplat_wd_data[0] = &mlxplat_mlxcpld_wd_set_type1[0];
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun return 1;
2521*4882a593Smuzhiyun }
2522*4882a593Smuzhiyun
mlxplat_dmi_msn274x_matched(const struct dmi_system_id * dmi)2523*4882a593Smuzhiyun static int __init mlxplat_dmi_msn274x_matched(const struct dmi_system_id *dmi)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun int i;
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2528*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2529*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2530*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2531*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2532*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2533*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2534*4882a593Smuzhiyun }
2535*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_msn274x_data;
2536*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2537*4882a593Smuzhiyun mlxplat_msn21xx_channels[MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2538*4882a593Smuzhiyun mlxplat_led = &mlxplat_default_led_data;
2539*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_msn21xx_regs_io_data;
2540*4882a593Smuzhiyun mlxplat_wd_data[0] = &mlxplat_mlxcpld_wd_set_type1[0];
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun return 1;
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun
mlxplat_dmi_msn201x_matched(const struct dmi_system_id * dmi)2545*4882a593Smuzhiyun static int __init mlxplat_dmi_msn201x_matched(const struct dmi_system_id *dmi)
2546*4882a593Smuzhiyun {
2547*4882a593Smuzhiyun int i;
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2550*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2551*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2552*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2553*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2554*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2555*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_msn201x_data;
2558*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2559*4882a593Smuzhiyun mlxplat_default_channels[i - 1][MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2560*4882a593Smuzhiyun mlxplat_led = &mlxplat_msn21xx_led_data;
2561*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_msn21xx_regs_io_data;
2562*4882a593Smuzhiyun mlxplat_wd_data[0] = &mlxplat_mlxcpld_wd_set_type1[0];
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun return 1;
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun
mlxplat_dmi_qmb7xx_matched(const struct dmi_system_id * dmi)2567*4882a593Smuzhiyun static int __init mlxplat_dmi_qmb7xx_matched(const struct dmi_system_id *dmi)
2568*4882a593Smuzhiyun {
2569*4882a593Smuzhiyun int i;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2572*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2573*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2574*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2575*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2576*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2577*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_default_ng_data;
2580*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2581*4882a593Smuzhiyun mlxplat_msn21xx_channels[MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2582*4882a593Smuzhiyun mlxplat_led = &mlxplat_default_ng_led_data;
2583*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_default_ng_regs_io_data;
2584*4882a593Smuzhiyun mlxplat_fan = &mlxplat_default_fan_data;
2585*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mlxplat_mlxcpld_wd_set_type2); i++)
2586*4882a593Smuzhiyun mlxplat_wd_data[i] = &mlxplat_mlxcpld_wd_set_type2[i];
2587*4882a593Smuzhiyun mlxplat_i2c = &mlxplat_mlxcpld_i2c_ng_data;
2588*4882a593Smuzhiyun mlxplat_regmap_config = &mlxplat_mlxcpld_regmap_config_ng;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun return 1;
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun
mlxplat_dmi_comex_matched(const struct dmi_system_id * dmi)2593*4882a593Smuzhiyun static int __init mlxplat_dmi_comex_matched(const struct dmi_system_id *dmi)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun int i;
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_EXT_ADAPTER_NUM;
2598*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_extended_mux_data);
2599*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_extended_mux_data;
2600*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2601*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2602*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2603*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_comex_data;
2606*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr = MLXPLAT_CPLD_MAX_PHYS_EXT_ADAPTER_NUM;
2607*4882a593Smuzhiyun mlxplat_led = &mlxplat_comex_100G_led_data;
2608*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_default_ng_regs_io_data;
2609*4882a593Smuzhiyun mlxplat_fan = &mlxplat_default_fan_data;
2610*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mlxplat_mlxcpld_wd_set_type2); i++)
2611*4882a593Smuzhiyun mlxplat_wd_data[i] = &mlxplat_mlxcpld_wd_set_type2[i];
2612*4882a593Smuzhiyun mlxplat_regmap_config = &mlxplat_mlxcpld_regmap_config_comex;
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun return 1;
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun
mlxplat_dmi_ng400_matched(const struct dmi_system_id * dmi)2617*4882a593Smuzhiyun static int __init mlxplat_dmi_ng400_matched(const struct dmi_system_id *dmi)
2618*4882a593Smuzhiyun {
2619*4882a593Smuzhiyun int i;
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun mlxplat_max_adap_num = MLXPLAT_CPLD_MAX_PHYS_ADAPTER_NUM;
2622*4882a593Smuzhiyun mlxplat_mux_num = ARRAY_SIZE(mlxplat_default_mux_data);
2623*4882a593Smuzhiyun mlxplat_mux_data = mlxplat_default_mux_data;
2624*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2625*4882a593Smuzhiyun mlxplat_mux_data[i].values = mlxplat_msn21xx_channels;
2626*4882a593Smuzhiyun mlxplat_mux_data[i].n_values =
2627*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_msn21xx_channels);
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun mlxplat_hotplug = &mlxplat_mlxcpld_ext_data;
2630*4882a593Smuzhiyun mlxplat_hotplug->deferred_nr =
2631*4882a593Smuzhiyun mlxplat_msn21xx_channels[MLXPLAT_CPLD_GRP_CHNL_NUM - 1];
2632*4882a593Smuzhiyun mlxplat_led = &mlxplat_default_ng_led_data;
2633*4882a593Smuzhiyun mlxplat_regs_io = &mlxplat_default_ng_regs_io_data;
2634*4882a593Smuzhiyun mlxplat_fan = &mlxplat_default_fan_data;
2635*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mlxplat_mlxcpld_wd_set_type2); i++)
2636*4882a593Smuzhiyun mlxplat_wd_data[i] = &mlxplat_mlxcpld_wd_set_type2[i];
2637*4882a593Smuzhiyun mlxplat_i2c = &mlxplat_mlxcpld_i2c_ng_data;
2638*4882a593Smuzhiyun mlxplat_regmap_config = &mlxplat_mlxcpld_regmap_config_ng400;
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun return 1;
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun static const struct dmi_system_id mlxplat_dmi_table[] __initconst = {
2644*4882a593Smuzhiyun {
2645*4882a593Smuzhiyun .callback = mlxplat_dmi_default_matched,
2646*4882a593Smuzhiyun .matches = {
2647*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0001"),
2648*4882a593Smuzhiyun },
2649*4882a593Smuzhiyun },
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun .callback = mlxplat_dmi_msn21xx_matched,
2652*4882a593Smuzhiyun .matches = {
2653*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0002"),
2654*4882a593Smuzhiyun },
2655*4882a593Smuzhiyun },
2656*4882a593Smuzhiyun {
2657*4882a593Smuzhiyun .callback = mlxplat_dmi_msn274x_matched,
2658*4882a593Smuzhiyun .matches = {
2659*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0003"),
2660*4882a593Smuzhiyun },
2661*4882a593Smuzhiyun },
2662*4882a593Smuzhiyun {
2663*4882a593Smuzhiyun .callback = mlxplat_dmi_msn201x_matched,
2664*4882a593Smuzhiyun .matches = {
2665*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0004"),
2666*4882a593Smuzhiyun },
2667*4882a593Smuzhiyun },
2668*4882a593Smuzhiyun {
2669*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2670*4882a593Smuzhiyun .matches = {
2671*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0005"),
2672*4882a593Smuzhiyun },
2673*4882a593Smuzhiyun },
2674*4882a593Smuzhiyun {
2675*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2676*4882a593Smuzhiyun .matches = {
2677*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0007"),
2678*4882a593Smuzhiyun },
2679*4882a593Smuzhiyun },
2680*4882a593Smuzhiyun {
2681*4882a593Smuzhiyun .callback = mlxplat_dmi_comex_matched,
2682*4882a593Smuzhiyun .matches = {
2683*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0009"),
2684*4882a593Smuzhiyun },
2685*4882a593Smuzhiyun },
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun .callback = mlxplat_dmi_ng400_matched,
2688*4882a593Smuzhiyun .matches = {
2689*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_NAME, "VMOD0010"),
2690*4882a593Smuzhiyun },
2691*4882a593Smuzhiyun },
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun .callback = mlxplat_dmi_msn274x_matched,
2694*4882a593Smuzhiyun .matches = {
2695*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2696*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN274"),
2697*4882a593Smuzhiyun },
2698*4882a593Smuzhiyun },
2699*4882a593Smuzhiyun {
2700*4882a593Smuzhiyun .callback = mlxplat_dmi_default_matched,
2701*4882a593Smuzhiyun .matches = {
2702*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2703*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN24"),
2704*4882a593Smuzhiyun },
2705*4882a593Smuzhiyun },
2706*4882a593Smuzhiyun {
2707*4882a593Smuzhiyun .callback = mlxplat_dmi_default_matched,
2708*4882a593Smuzhiyun .matches = {
2709*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2710*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN27"),
2711*4882a593Smuzhiyun },
2712*4882a593Smuzhiyun },
2713*4882a593Smuzhiyun {
2714*4882a593Smuzhiyun .callback = mlxplat_dmi_default_matched,
2715*4882a593Smuzhiyun .matches = {
2716*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2717*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSB"),
2718*4882a593Smuzhiyun },
2719*4882a593Smuzhiyun },
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun .callback = mlxplat_dmi_default_matched,
2722*4882a593Smuzhiyun .matches = {
2723*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2724*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSX"),
2725*4882a593Smuzhiyun },
2726*4882a593Smuzhiyun },
2727*4882a593Smuzhiyun {
2728*4882a593Smuzhiyun .callback = mlxplat_dmi_msn21xx_matched,
2729*4882a593Smuzhiyun .matches = {
2730*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2731*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN21"),
2732*4882a593Smuzhiyun },
2733*4882a593Smuzhiyun },
2734*4882a593Smuzhiyun {
2735*4882a593Smuzhiyun .callback = mlxplat_dmi_msn201x_matched,
2736*4882a593Smuzhiyun .matches = {
2737*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2738*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN201"),
2739*4882a593Smuzhiyun },
2740*4882a593Smuzhiyun },
2741*4882a593Smuzhiyun {
2742*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2743*4882a593Smuzhiyun .matches = {
2744*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2745*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MQM87"),
2746*4882a593Smuzhiyun },
2747*4882a593Smuzhiyun },
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2750*4882a593Smuzhiyun .matches = {
2751*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2752*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN37"),
2753*4882a593Smuzhiyun },
2754*4882a593Smuzhiyun },
2755*4882a593Smuzhiyun {
2756*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2757*4882a593Smuzhiyun .matches = {
2758*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2759*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN34"),
2760*4882a593Smuzhiyun },
2761*4882a593Smuzhiyun },
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun .callback = mlxplat_dmi_qmb7xx_matched,
2764*4882a593Smuzhiyun .matches = {
2765*4882a593Smuzhiyun DMI_MATCH(DMI_BOARD_VENDOR, "Mellanox Technologies"),
2766*4882a593Smuzhiyun DMI_MATCH(DMI_PRODUCT_NAME, "MSN38"),
2767*4882a593Smuzhiyun },
2768*4882a593Smuzhiyun },
2769*4882a593Smuzhiyun { }
2770*4882a593Smuzhiyun };
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun MODULE_DEVICE_TABLE(dmi, mlxplat_dmi_table);
2773*4882a593Smuzhiyun
mlxplat_mlxcpld_verify_bus_topology(int * nr)2774*4882a593Smuzhiyun static int mlxplat_mlxcpld_verify_bus_topology(int *nr)
2775*4882a593Smuzhiyun {
2776*4882a593Smuzhiyun struct i2c_adapter *search_adap;
2777*4882a593Smuzhiyun int shift, i;
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun /* Scan adapters from expected id to verify it is free. */
2780*4882a593Smuzhiyun *nr = MLXPLAT_CPLD_PHYS_ADAPTER_DEF_NR;
2781*4882a593Smuzhiyun for (i = MLXPLAT_CPLD_PHYS_ADAPTER_DEF_NR; i <
2782*4882a593Smuzhiyun mlxplat_max_adap_num; i++) {
2783*4882a593Smuzhiyun search_adap = i2c_get_adapter(i);
2784*4882a593Smuzhiyun if (search_adap) {
2785*4882a593Smuzhiyun i2c_put_adapter(search_adap);
2786*4882a593Smuzhiyun continue;
2787*4882a593Smuzhiyun }
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun /* Return if expected parent adapter is free. */
2790*4882a593Smuzhiyun if (i == MLXPLAT_CPLD_PHYS_ADAPTER_DEF_NR)
2791*4882a593Smuzhiyun return 0;
2792*4882a593Smuzhiyun break;
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun /* Return with error if free id for adapter is not found. */
2796*4882a593Smuzhiyun if (i == mlxplat_max_adap_num)
2797*4882a593Smuzhiyun return -ENODEV;
2798*4882a593Smuzhiyun
2799*4882a593Smuzhiyun /* Shift adapter ids, since expected parent adapter is not free. */
2800*4882a593Smuzhiyun *nr = i;
2801*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2802*4882a593Smuzhiyun shift = *nr - mlxplat_mux_data[i].parent;
2803*4882a593Smuzhiyun mlxplat_mux_data[i].parent = *nr;
2804*4882a593Smuzhiyun mlxplat_mux_data[i].base_nr += shift;
2805*4882a593Smuzhiyun if (shift > 0)
2806*4882a593Smuzhiyun mlxplat_hotplug->shift_nr = shift;
2807*4882a593Smuzhiyun }
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun return 0;
2810*4882a593Smuzhiyun }
2811*4882a593Smuzhiyun
mlxplat_mlxcpld_check_wd_capability(void * regmap)2812*4882a593Smuzhiyun static int mlxplat_mlxcpld_check_wd_capability(void *regmap)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun u32 regval;
2815*4882a593Smuzhiyun int i, rc;
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun rc = regmap_read(regmap, MLXPLAT_CPLD_LPC_REG_PSU_I2C_CAP_OFFSET,
2818*4882a593Smuzhiyun ®val);
2819*4882a593Smuzhiyun if (rc)
2820*4882a593Smuzhiyun return rc;
2821*4882a593Smuzhiyun
2822*4882a593Smuzhiyun if (!(regval & ~MLXPLAT_CPLD_WD_CPBLTY_MASK)) {
2823*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mlxplat_mlxcpld_wd_set_type3); i++) {
2824*4882a593Smuzhiyun if (mlxplat_wd_data[i])
2825*4882a593Smuzhiyun mlxplat_wd_data[i] =
2826*4882a593Smuzhiyun &mlxplat_mlxcpld_wd_set_type3[i];
2827*4882a593Smuzhiyun }
2828*4882a593Smuzhiyun }
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun return 0;
2831*4882a593Smuzhiyun }
2832*4882a593Smuzhiyun
mlxplat_init(void)2833*4882a593Smuzhiyun static int __init mlxplat_init(void)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct mlxplat_priv *priv;
2836*4882a593Smuzhiyun int i, j, nr, err;
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun if (!dmi_check_system(mlxplat_dmi_table))
2839*4882a593Smuzhiyun return -ENODEV;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun mlxplat_dev = platform_device_register_simple(MLX_PLAT_DEVICE_NAME, -1,
2842*4882a593Smuzhiyun mlxplat_lpc_resources,
2843*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_lpc_resources));
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun if (IS_ERR(mlxplat_dev))
2846*4882a593Smuzhiyun return PTR_ERR(mlxplat_dev);
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun priv = devm_kzalloc(&mlxplat_dev->dev, sizeof(struct mlxplat_priv),
2849*4882a593Smuzhiyun GFP_KERNEL);
2850*4882a593Smuzhiyun if (!priv) {
2851*4882a593Smuzhiyun err = -ENOMEM;
2852*4882a593Smuzhiyun goto fail_alloc;
2853*4882a593Smuzhiyun }
2854*4882a593Smuzhiyun platform_set_drvdata(mlxplat_dev, priv);
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun mlxplat_mlxcpld_regmap_ctx.base = devm_ioport_map(&mlxplat_dev->dev,
2857*4882a593Smuzhiyun mlxplat_lpc_resources[1].start, 1);
2858*4882a593Smuzhiyun if (!mlxplat_mlxcpld_regmap_ctx.base) {
2859*4882a593Smuzhiyun err = -ENOMEM;
2860*4882a593Smuzhiyun goto fail_alloc;
2861*4882a593Smuzhiyun }
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun if (!mlxplat_regmap_config)
2864*4882a593Smuzhiyun mlxplat_regmap_config = &mlxplat_mlxcpld_regmap_config;
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun priv->regmap = devm_regmap_init(&mlxplat_dev->dev, NULL,
2867*4882a593Smuzhiyun &mlxplat_mlxcpld_regmap_ctx,
2868*4882a593Smuzhiyun mlxplat_regmap_config);
2869*4882a593Smuzhiyun if (IS_ERR(priv->regmap)) {
2870*4882a593Smuzhiyun err = PTR_ERR(priv->regmap);
2871*4882a593Smuzhiyun goto fail_alloc;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun err = mlxplat_mlxcpld_verify_bus_topology(&nr);
2875*4882a593Smuzhiyun if (nr < 0)
2876*4882a593Smuzhiyun goto fail_alloc;
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun nr = (nr == mlxplat_max_adap_num) ? -1 : nr;
2879*4882a593Smuzhiyun if (mlxplat_i2c)
2880*4882a593Smuzhiyun mlxplat_i2c->regmap = priv->regmap;
2881*4882a593Smuzhiyun priv->pdev_i2c = platform_device_register_resndata(
2882*4882a593Smuzhiyun &mlxplat_dev->dev, "i2c_mlxcpld",
2883*4882a593Smuzhiyun nr, mlxplat_mlxcpld_resources,
2884*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_mlxcpld_resources),
2885*4882a593Smuzhiyun mlxplat_i2c, sizeof(*mlxplat_i2c));
2886*4882a593Smuzhiyun if (IS_ERR(priv->pdev_i2c)) {
2887*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_i2c);
2888*4882a593Smuzhiyun goto fail_alloc;
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun for (i = 0; i < mlxplat_mux_num; i++) {
2892*4882a593Smuzhiyun priv->pdev_mux[i] = platform_device_register_resndata(
2893*4882a593Smuzhiyun &priv->pdev_i2c->dev,
2894*4882a593Smuzhiyun "i2c-mux-reg", i, NULL,
2895*4882a593Smuzhiyun 0, &mlxplat_mux_data[i],
2896*4882a593Smuzhiyun sizeof(mlxplat_mux_data[i]));
2897*4882a593Smuzhiyun if (IS_ERR(priv->pdev_mux[i])) {
2898*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_mux[i]);
2899*4882a593Smuzhiyun goto fail_platform_mux_register;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun }
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun /* Add hotplug driver */
2904*4882a593Smuzhiyun mlxplat_hotplug->regmap = priv->regmap;
2905*4882a593Smuzhiyun priv->pdev_hotplug = platform_device_register_resndata(
2906*4882a593Smuzhiyun &mlxplat_dev->dev, "mlxreg-hotplug",
2907*4882a593Smuzhiyun PLATFORM_DEVID_NONE,
2908*4882a593Smuzhiyun mlxplat_mlxcpld_resources,
2909*4882a593Smuzhiyun ARRAY_SIZE(mlxplat_mlxcpld_resources),
2910*4882a593Smuzhiyun mlxplat_hotplug, sizeof(*mlxplat_hotplug));
2911*4882a593Smuzhiyun if (IS_ERR(priv->pdev_hotplug)) {
2912*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_hotplug);
2913*4882a593Smuzhiyun goto fail_platform_mux_register;
2914*4882a593Smuzhiyun }
2915*4882a593Smuzhiyun
2916*4882a593Smuzhiyun /* Set default registers. */
2917*4882a593Smuzhiyun for (j = 0; j < mlxplat_regmap_config->num_reg_defaults; j++) {
2918*4882a593Smuzhiyun err = regmap_write(priv->regmap,
2919*4882a593Smuzhiyun mlxplat_regmap_config->reg_defaults[j].reg,
2920*4882a593Smuzhiyun mlxplat_regmap_config->reg_defaults[j].def);
2921*4882a593Smuzhiyun if (err)
2922*4882a593Smuzhiyun goto fail_platform_mux_register;
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun /* Add LED driver. */
2926*4882a593Smuzhiyun mlxplat_led->regmap = priv->regmap;
2927*4882a593Smuzhiyun priv->pdev_led = platform_device_register_resndata(
2928*4882a593Smuzhiyun &mlxplat_dev->dev, "leds-mlxreg",
2929*4882a593Smuzhiyun PLATFORM_DEVID_NONE, NULL, 0,
2930*4882a593Smuzhiyun mlxplat_led, sizeof(*mlxplat_led));
2931*4882a593Smuzhiyun if (IS_ERR(priv->pdev_led)) {
2932*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_led);
2933*4882a593Smuzhiyun goto fail_platform_hotplug_register;
2934*4882a593Smuzhiyun }
2935*4882a593Smuzhiyun
2936*4882a593Smuzhiyun /* Add registers io access driver. */
2937*4882a593Smuzhiyun if (mlxplat_regs_io) {
2938*4882a593Smuzhiyun mlxplat_regs_io->regmap = priv->regmap;
2939*4882a593Smuzhiyun priv->pdev_io_regs = platform_device_register_resndata(
2940*4882a593Smuzhiyun &mlxplat_dev->dev, "mlxreg-io",
2941*4882a593Smuzhiyun PLATFORM_DEVID_NONE, NULL, 0,
2942*4882a593Smuzhiyun mlxplat_regs_io,
2943*4882a593Smuzhiyun sizeof(*mlxplat_regs_io));
2944*4882a593Smuzhiyun if (IS_ERR(priv->pdev_io_regs)) {
2945*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_io_regs);
2946*4882a593Smuzhiyun goto fail_platform_led_register;
2947*4882a593Smuzhiyun }
2948*4882a593Smuzhiyun }
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun /* Add FAN driver. */
2951*4882a593Smuzhiyun if (mlxplat_fan) {
2952*4882a593Smuzhiyun mlxplat_fan->regmap = priv->regmap;
2953*4882a593Smuzhiyun priv->pdev_fan = platform_device_register_resndata(
2954*4882a593Smuzhiyun &mlxplat_dev->dev, "mlxreg-fan",
2955*4882a593Smuzhiyun PLATFORM_DEVID_NONE, NULL, 0,
2956*4882a593Smuzhiyun mlxplat_fan,
2957*4882a593Smuzhiyun sizeof(*mlxplat_fan));
2958*4882a593Smuzhiyun if (IS_ERR(priv->pdev_fan)) {
2959*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_fan);
2960*4882a593Smuzhiyun goto fail_platform_io_regs_register;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun /* Add WD drivers. */
2965*4882a593Smuzhiyun err = mlxplat_mlxcpld_check_wd_capability(priv->regmap);
2966*4882a593Smuzhiyun if (err)
2967*4882a593Smuzhiyun goto fail_platform_wd_register;
2968*4882a593Smuzhiyun for (j = 0; j < MLXPLAT_CPLD_WD_MAX_DEVS; j++) {
2969*4882a593Smuzhiyun if (mlxplat_wd_data[j]) {
2970*4882a593Smuzhiyun mlxplat_wd_data[j]->regmap = priv->regmap;
2971*4882a593Smuzhiyun priv->pdev_wd[j] = platform_device_register_resndata(
2972*4882a593Smuzhiyun &mlxplat_dev->dev, "mlx-wdt",
2973*4882a593Smuzhiyun j, NULL, 0,
2974*4882a593Smuzhiyun mlxplat_wd_data[j],
2975*4882a593Smuzhiyun sizeof(*mlxplat_wd_data[j]));
2976*4882a593Smuzhiyun if (IS_ERR(priv->pdev_wd[j])) {
2977*4882a593Smuzhiyun err = PTR_ERR(priv->pdev_wd[j]);
2978*4882a593Smuzhiyun goto fail_platform_wd_register;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun }
2981*4882a593Smuzhiyun }
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun /* Sync registers with hardware. */
2984*4882a593Smuzhiyun regcache_mark_dirty(priv->regmap);
2985*4882a593Smuzhiyun err = regcache_sync(priv->regmap);
2986*4882a593Smuzhiyun if (err)
2987*4882a593Smuzhiyun goto fail_platform_wd_register;
2988*4882a593Smuzhiyun
2989*4882a593Smuzhiyun return 0;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun fail_platform_wd_register:
2992*4882a593Smuzhiyun while (--j >= 0)
2993*4882a593Smuzhiyun platform_device_unregister(priv->pdev_wd[j]);
2994*4882a593Smuzhiyun if (mlxplat_fan)
2995*4882a593Smuzhiyun platform_device_unregister(priv->pdev_fan);
2996*4882a593Smuzhiyun fail_platform_io_regs_register:
2997*4882a593Smuzhiyun if (mlxplat_regs_io)
2998*4882a593Smuzhiyun platform_device_unregister(priv->pdev_io_regs);
2999*4882a593Smuzhiyun fail_platform_led_register:
3000*4882a593Smuzhiyun platform_device_unregister(priv->pdev_led);
3001*4882a593Smuzhiyun fail_platform_hotplug_register:
3002*4882a593Smuzhiyun platform_device_unregister(priv->pdev_hotplug);
3003*4882a593Smuzhiyun fail_platform_mux_register:
3004*4882a593Smuzhiyun while (--i >= 0)
3005*4882a593Smuzhiyun platform_device_unregister(priv->pdev_mux[i]);
3006*4882a593Smuzhiyun platform_device_unregister(priv->pdev_i2c);
3007*4882a593Smuzhiyun fail_alloc:
3008*4882a593Smuzhiyun platform_device_unregister(mlxplat_dev);
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun return err;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun module_init(mlxplat_init);
3013*4882a593Smuzhiyun
mlxplat_exit(void)3014*4882a593Smuzhiyun static void __exit mlxplat_exit(void)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun struct mlxplat_priv *priv = platform_get_drvdata(mlxplat_dev);
3017*4882a593Smuzhiyun int i;
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun for (i = MLXPLAT_CPLD_WD_MAX_DEVS - 1; i >= 0 ; i--)
3020*4882a593Smuzhiyun platform_device_unregister(priv->pdev_wd[i]);
3021*4882a593Smuzhiyun if (priv->pdev_fan)
3022*4882a593Smuzhiyun platform_device_unregister(priv->pdev_fan);
3023*4882a593Smuzhiyun if (priv->pdev_io_regs)
3024*4882a593Smuzhiyun platform_device_unregister(priv->pdev_io_regs);
3025*4882a593Smuzhiyun platform_device_unregister(priv->pdev_led);
3026*4882a593Smuzhiyun platform_device_unregister(priv->pdev_hotplug);
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun for (i = mlxplat_mux_num - 1; i >= 0 ; i--)
3029*4882a593Smuzhiyun platform_device_unregister(priv->pdev_mux[i]);
3030*4882a593Smuzhiyun
3031*4882a593Smuzhiyun platform_device_unregister(priv->pdev_i2c);
3032*4882a593Smuzhiyun platform_device_unregister(mlxplat_dev);
3033*4882a593Smuzhiyun }
3034*4882a593Smuzhiyun module_exit(mlxplat_exit);
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun MODULE_AUTHOR("Vadim Pasternak (vadimp@mellanox.com)");
3037*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox platform driver");
3038*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
3039