xref: /OK3568_Linux_fs/kernel/drivers/platform/x86/intel_mid_powerbtn.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Power button driver for Intel MID platforms.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010,2017 Intel Corp
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Hong Liu <hong.liu@intel.com>
8*4882a593Smuzhiyun  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/input.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/mfd/intel_msic.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_wakeirq.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/cpu_device_id.h>
20*4882a593Smuzhiyun #include <asm/intel-family.h>
21*4882a593Smuzhiyun #include <asm/intel_scu_ipc.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DRIVER_NAME "msic_power_btn"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MSIC_PB_LEVEL	(1 << 3) /* 1 - release, 0 - press */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * MSIC document ti_datasheet defines the 1st bit reg 0x21 is used to mask
29*4882a593Smuzhiyun  * power button interrupt
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun #define MSIC_PWRBTNM    (1 << 0)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Intel Tangier */
34*4882a593Smuzhiyun #define BCOVE_PB_LEVEL		(1 << 4)	/* 1 - release, 0 - press */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Basin Cove PMIC */
37*4882a593Smuzhiyun #define BCOVE_PBIRQ		0x02
38*4882a593Smuzhiyun #define BCOVE_IRQLVL1MSK	0x0c
39*4882a593Smuzhiyun #define BCOVE_PBIRQMASK		0x0d
40*4882a593Smuzhiyun #define BCOVE_PBSTATUS		0x27
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct mid_pb_ddata {
43*4882a593Smuzhiyun 	struct device *dev;
44*4882a593Smuzhiyun 	int irq;
45*4882a593Smuzhiyun 	struct input_dev *input;
46*4882a593Smuzhiyun 	unsigned short mirqlvl1_addr;
47*4882a593Smuzhiyun 	unsigned short pbstat_addr;
48*4882a593Smuzhiyun 	u8 pbstat_mask;
49*4882a593Smuzhiyun 	struct intel_scu_ipc_dev *scu;
50*4882a593Smuzhiyun 	int (*setup)(struct mid_pb_ddata *ddata);
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
mid_pbstat(struct mid_pb_ddata * ddata,int * value)53*4882a593Smuzhiyun static int mid_pbstat(struct mid_pb_ddata *ddata, int *value)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct input_dev *input = ddata->input;
56*4882a593Smuzhiyun 	int ret;
57*4882a593Smuzhiyun 	u8 pbstat;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	ret = intel_scu_ipc_dev_ioread8(ddata->scu, ddata->pbstat_addr,
60*4882a593Smuzhiyun 					&pbstat);
61*4882a593Smuzhiyun 	if (ret)
62*4882a593Smuzhiyun 		return ret;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dev_dbg(input->dev.parent, "PB_INT status= %d\n", pbstat);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	*value = !(pbstat & ddata->pbstat_mask);
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
mid_irq_ack(struct mid_pb_ddata * ddata)70*4882a593Smuzhiyun static int mid_irq_ack(struct mid_pb_ddata *ddata)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return intel_scu_ipc_dev_update(ddata->scu, ddata->mirqlvl1_addr, 0,
73*4882a593Smuzhiyun 					MSIC_PWRBTNM);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
mrfld_setup(struct mid_pb_ddata * ddata)76*4882a593Smuzhiyun static int mrfld_setup(struct mid_pb_ddata *ddata)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	/* Unmask the PBIRQ and MPBIRQ on Tangier */
79*4882a593Smuzhiyun 	intel_scu_ipc_dev_update(ddata->scu, BCOVE_PBIRQ, 0, MSIC_PWRBTNM);
80*4882a593Smuzhiyun 	intel_scu_ipc_dev_update(ddata->scu, BCOVE_PBIRQMASK, 0, MSIC_PWRBTNM);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
mid_pb_isr(int irq,void * dev_id)85*4882a593Smuzhiyun static irqreturn_t mid_pb_isr(int irq, void *dev_id)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct mid_pb_ddata *ddata = dev_id;
88*4882a593Smuzhiyun 	struct input_dev *input = ddata->input;
89*4882a593Smuzhiyun 	int value = 0;
90*4882a593Smuzhiyun 	int ret;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	ret = mid_pbstat(ddata, &value);
93*4882a593Smuzhiyun 	if (ret < 0) {
94*4882a593Smuzhiyun 		dev_err(input->dev.parent,
95*4882a593Smuzhiyun 			"Read error %d while reading MSIC_PB_STATUS\n", ret);
96*4882a593Smuzhiyun 	} else {
97*4882a593Smuzhiyun 		input_event(input, EV_KEY, KEY_POWER, value);
98*4882a593Smuzhiyun 		input_sync(input);
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	mid_irq_ack(ddata);
102*4882a593Smuzhiyun 	return IRQ_HANDLED;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct mid_pb_ddata mfld_ddata = {
106*4882a593Smuzhiyun 	.mirqlvl1_addr	= INTEL_MSIC_IRQLVL1MSK,
107*4882a593Smuzhiyun 	.pbstat_addr	= INTEL_MSIC_PBSTATUS,
108*4882a593Smuzhiyun 	.pbstat_mask	= MSIC_PB_LEVEL,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct mid_pb_ddata mrfld_ddata = {
112*4882a593Smuzhiyun 	.mirqlvl1_addr	= BCOVE_IRQLVL1MSK,
113*4882a593Smuzhiyun 	.pbstat_addr	= BCOVE_PBSTATUS,
114*4882a593Smuzhiyun 	.pbstat_mask	= BCOVE_PB_LEVEL,
115*4882a593Smuzhiyun 	.setup	= mrfld_setup,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const struct x86_cpu_id mid_pb_cpu_ids[] = {
119*4882a593Smuzhiyun 	X86_MATCH_INTEL_FAM6_MODEL(ATOM_SALTWELL_MID,	&mfld_ddata),
120*4882a593Smuzhiyun 	X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_MID,	&mrfld_ddata),
121*4882a593Smuzhiyun 	{}
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
mid_pb_probe(struct platform_device * pdev)124*4882a593Smuzhiyun static int mid_pb_probe(struct platform_device *pdev)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	const struct x86_cpu_id *id;
127*4882a593Smuzhiyun 	struct mid_pb_ddata *ddata;
128*4882a593Smuzhiyun 	struct input_dev *input;
129*4882a593Smuzhiyun 	int irq = platform_get_irq(pdev, 0);
130*4882a593Smuzhiyun 	int error;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	id = x86_match_cpu(mid_pb_cpu_ids);
133*4882a593Smuzhiyun 	if (!id)
134*4882a593Smuzhiyun 		return -ENODEV;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (irq < 0) {
137*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to get IRQ: %d\n", irq);
138*4882a593Smuzhiyun 		return irq;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	input = devm_input_allocate_device(&pdev->dev);
142*4882a593Smuzhiyun 	if (!input)
143*4882a593Smuzhiyun 		return -ENOMEM;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	input->name = pdev->name;
146*4882a593Smuzhiyun 	input->phys = "power-button/input0";
147*4882a593Smuzhiyun 	input->id.bustype = BUS_HOST;
148*4882a593Smuzhiyun 	input->dev.parent = &pdev->dev;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	input_set_capability(input, EV_KEY, KEY_POWER);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	ddata = devm_kmemdup(&pdev->dev, (void *)id->driver_data,
153*4882a593Smuzhiyun 			     sizeof(*ddata), GFP_KERNEL);
154*4882a593Smuzhiyun 	if (!ddata)
155*4882a593Smuzhiyun 		return -ENOMEM;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	ddata->dev = &pdev->dev;
158*4882a593Smuzhiyun 	ddata->irq = irq;
159*4882a593Smuzhiyun 	ddata->input = input;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (ddata->setup) {
162*4882a593Smuzhiyun 		error = ddata->setup(ddata);
163*4882a593Smuzhiyun 		if (error)
164*4882a593Smuzhiyun 			return error;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	ddata->scu = devm_intel_scu_ipc_dev_get(&pdev->dev);
168*4882a593Smuzhiyun 	if (!ddata->scu)
169*4882a593Smuzhiyun 		return -EPROBE_DEFER;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	error = devm_request_threaded_irq(&pdev->dev, irq, NULL, mid_pb_isr,
172*4882a593Smuzhiyun 					  IRQF_ONESHOT, DRIVER_NAME, ddata);
173*4882a593Smuzhiyun 	if (error) {
174*4882a593Smuzhiyun 		dev_err(&pdev->dev,
175*4882a593Smuzhiyun 			"Unable to request irq %d for MID power button\n", irq);
176*4882a593Smuzhiyun 		return error;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	error = input_register_device(input);
180*4882a593Smuzhiyun 	if (error) {
181*4882a593Smuzhiyun 		dev_err(&pdev->dev,
182*4882a593Smuzhiyun 			"Unable to register input dev, error %d\n", error);
183*4882a593Smuzhiyun 		return error;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ddata);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * SCU firmware might send power button interrupts to IA core before
190*4882a593Smuzhiyun 	 * kernel boots and doesn't get EOI from IA core. The first bit of
191*4882a593Smuzhiyun 	 * MSIC reg 0x21 is kept masked, and SCU firmware doesn't send new
192*4882a593Smuzhiyun 	 * power interrupt to Android kernel. Unmask the bit when probing
193*4882a593Smuzhiyun 	 * power button in kernel.
194*4882a593Smuzhiyun 	 * There is a very narrow race between irq handler and power button
195*4882a593Smuzhiyun 	 * initialization. The race happens rarely. So we needn't worry
196*4882a593Smuzhiyun 	 * about it.
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	error = mid_irq_ack(ddata);
199*4882a593Smuzhiyun 	if (error) {
200*4882a593Smuzhiyun 		dev_err(&pdev->dev,
201*4882a593Smuzhiyun 			"Unable to clear power button interrupt, error: %d\n",
202*4882a593Smuzhiyun 			error);
203*4882a593Smuzhiyun 		return error;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, true);
207*4882a593Smuzhiyun 	dev_pm_set_wake_irq(&pdev->dev, irq);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
mid_pb_remove(struct platform_device * pdev)212*4882a593Smuzhiyun static int mid_pb_remove(struct platform_device *pdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	dev_pm_clear_wake_irq(&pdev->dev);
215*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, false);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct platform_driver mid_pb_driver = {
221*4882a593Smuzhiyun 	.driver = {
222*4882a593Smuzhiyun 		.name = DRIVER_NAME,
223*4882a593Smuzhiyun 	},
224*4882a593Smuzhiyun 	.probe	= mid_pb_probe,
225*4882a593Smuzhiyun 	.remove	= mid_pb_remove,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun module_platform_driver(mid_pb_driver);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun MODULE_AUTHOR("Hong Liu <hong.liu@intel.com>");
231*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel MID Power Button Driver");
232*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
233*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
234