xref: /OK3568_Linux_fs/kernel/drivers/platform/x86/intel_atomisp2_pm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Dummy driver for Intel's Image Signal Processor found on Bay Trail
4*4882a593Smuzhiyun  * and Cherry Trail devices. The sole purpose of this driver is to allow
5*4882a593Smuzhiyun  * the ISP to be put in D3.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2018 Hans de Goede <hdegoede@redhat.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on various non upstream patches for ISP support:
10*4882a593Smuzhiyun  * Copyright (C) 2010-2017 Intel Corporation. All rights reserved.
11*4882a593Smuzhiyun  * Copyright (c) 2010 Silicon Hive www.siliconhive.com.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <asm/iosf_mbi.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* PCI configuration regs */
22*4882a593Smuzhiyun #define PCI_INTERRUPT_CTRL		0x9c
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define PCI_CSI_CONTROL			0xe8
25*4882a593Smuzhiyun #define PCI_CSI_CONTROL_PORTS_OFF_MASK	0x7
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* IOSF BT_MBI_UNIT_PMC regs */
28*4882a593Smuzhiyun #define ISPSSPM0			0x39
29*4882a593Smuzhiyun #define ISPSSPM0_ISPSSC_OFFSET		0
30*4882a593Smuzhiyun #define ISPSSPM0_ISPSSC_MASK		0x00000003
31*4882a593Smuzhiyun #define ISPSSPM0_ISPSSS_OFFSET		24
32*4882a593Smuzhiyun #define ISPSSPM0_ISPSSS_MASK		0x03000000
33*4882a593Smuzhiyun #define ISPSSPM0_IUNIT_POWER_ON		0x0
34*4882a593Smuzhiyun #define ISPSSPM0_IUNIT_POWER_OFF	0x3
35*4882a593Smuzhiyun 
isp_set_power(struct pci_dev * dev,bool enable)36*4882a593Smuzhiyun static int isp_set_power(struct pci_dev *dev, bool enable)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	unsigned long timeout;
39*4882a593Smuzhiyun 	u32 val = enable ? ISPSSPM0_IUNIT_POWER_ON : ISPSSPM0_IUNIT_POWER_OFF;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/* Write to ISPSSPM0 bit[1:0] to power on/off the IUNIT */
42*4882a593Smuzhiyun 	iosf_mbi_modify(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0,
43*4882a593Smuzhiyun 			val, ISPSSPM0_ISPSSC_MASK);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/*
46*4882a593Smuzhiyun 	 * There should be no IUNIT access while power-down is
47*4882a593Smuzhiyun 	 * in progress. HW sighting: 4567865.
48*4882a593Smuzhiyun 	 * Wait up to 50 ms for the IUNIT to shut down.
49*4882a593Smuzhiyun 	 * And we do the same for power on.
50*4882a593Smuzhiyun 	 */
51*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(50);
52*4882a593Smuzhiyun 	do {
53*4882a593Smuzhiyun 		u32 tmp;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 		/* Wait until ISPSSPM0 bit[25:24] shows the right value */
56*4882a593Smuzhiyun 		iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_REG_READ, ISPSSPM0, &tmp);
57*4882a593Smuzhiyun 		tmp = (tmp & ISPSSPM0_ISPSSS_MASK) >> ISPSSPM0_ISPSSS_OFFSET;
58*4882a593Smuzhiyun 		if (tmp == val)
59*4882a593Smuzhiyun 			return 0;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 		usleep_range(1000, 2000);
62*4882a593Smuzhiyun 	} while (time_before(jiffies, timeout));
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	dev_err(&dev->dev, "IUNIT power-%s timeout.\n", enable ? "on" : "off");
65*4882a593Smuzhiyun 	return -EBUSY;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
isp_probe(struct pci_dev * dev,const struct pci_device_id * id)68*4882a593Smuzhiyun static int isp_probe(struct pci_dev *dev, const struct pci_device_id *id)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	pm_runtime_allow(&dev->dev);
71*4882a593Smuzhiyun 	pm_runtime_put_sync_suspend(&dev->dev);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
isp_remove(struct pci_dev * dev)76*4882a593Smuzhiyun static void isp_remove(struct pci_dev *dev)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	pm_runtime_get_sync(&dev->dev);
79*4882a593Smuzhiyun 	pm_runtime_forbid(&dev->dev);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
isp_pci_suspend(struct device * dev)82*4882a593Smuzhiyun static int isp_pci_suspend(struct device *dev)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev);
85*4882a593Smuzhiyun 	u32 val;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	pci_write_config_dword(pdev, PCI_INTERRUPT_CTRL, 0);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/*
90*4882a593Smuzhiyun 	 * MRFLD IUNIT DPHY is located in an always-power-on island
91*4882a593Smuzhiyun 	 * MRFLD HW design need all CSI ports are disabled before
92*4882a593Smuzhiyun 	 * powering down the IUNIT.
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	pci_read_config_dword(pdev, PCI_CSI_CONTROL, &val);
95*4882a593Smuzhiyun 	val |= PCI_CSI_CONTROL_PORTS_OFF_MASK;
96*4882a593Smuzhiyun 	pci_write_config_dword(pdev, PCI_CSI_CONTROL, val);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * We lose config space access when punit power gates
100*4882a593Smuzhiyun 	 * the ISP. Can't use pci_set_power_state() because
101*4882a593Smuzhiyun 	 * pmcsr won't actually change when we write to it.
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	pci_save_state(pdev);
104*4882a593Smuzhiyun 	pdev->current_state = PCI_D3cold;
105*4882a593Smuzhiyun 	isp_set_power(pdev, false);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
isp_pci_resume(struct device * dev)110*4882a593Smuzhiyun static int isp_pci_resume(struct device *dev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	isp_set_power(pdev, true);
115*4882a593Smuzhiyun 	pdev->current_state = PCI_D0;
116*4882a593Smuzhiyun 	pci_restore_state(pdev);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static UNIVERSAL_DEV_PM_OPS(isp_pm_ops, isp_pci_suspend,
122*4882a593Smuzhiyun 			    isp_pci_resume, NULL);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct pci_device_id isp_id_table[] = {
125*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x0f38), },
126*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x22b8), },
127*4882a593Smuzhiyun 	{ 0, }
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, isp_id_table);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct pci_driver isp_pci_driver = {
132*4882a593Smuzhiyun 	.name = "intel_atomisp2_pm",
133*4882a593Smuzhiyun 	.id_table = isp_id_table,
134*4882a593Smuzhiyun 	.probe = isp_probe,
135*4882a593Smuzhiyun 	.remove = isp_remove,
136*4882a593Smuzhiyun 	.driver.pm = &isp_pm_ops,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun module_pci_driver(isp_pci_driver);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel AtomISP2 dummy / power-management drv (for suspend)");
142*4882a593Smuzhiyun MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
143*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
144