xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/zte/pinctrl-zx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2017 Sanechips Technology Co., Ltd.
4*4882a593Smuzhiyun  * Copyright 2017 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "../core.h"
18*4882a593Smuzhiyun #include "../pinctrl-utils.h"
19*4882a593Smuzhiyun #include "../pinmux.h"
20*4882a593Smuzhiyun #include "pinctrl-zx.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define ZX_PULL_DOWN		BIT(0)
23*4882a593Smuzhiyun #define ZX_PULL_UP		BIT(1)
24*4882a593Smuzhiyun #define ZX_INPUT_ENABLE		BIT(3)
25*4882a593Smuzhiyun #define ZX_DS_SHIFT		4
26*4882a593Smuzhiyun #define ZX_DS_MASK		(0x7 << ZX_DS_SHIFT)
27*4882a593Smuzhiyun #define ZX_DS_VALUE(x)		(((x) << ZX_DS_SHIFT) & ZX_DS_MASK)
28*4882a593Smuzhiyun #define ZX_SLEW			BIT(8)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct zx_pinctrl {
31*4882a593Smuzhiyun 	struct pinctrl_dev *pctldev;
32*4882a593Smuzhiyun 	struct device *dev;
33*4882a593Smuzhiyun 	void __iomem *base;
34*4882a593Smuzhiyun 	void __iomem *aux_base;
35*4882a593Smuzhiyun 	spinlock_t lock;
36*4882a593Smuzhiyun 	struct zx_pinctrl_soc_info *info;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
zx_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,u32 * num_maps)39*4882a593Smuzhiyun static int zx_dt_node_to_map(struct pinctrl_dev *pctldev,
40*4882a593Smuzhiyun 			     struct device_node *np_config,
41*4882a593Smuzhiyun 			     struct pinctrl_map **map, u32 *num_maps)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	return pinconf_generic_dt_node_to_map(pctldev, np_config, map,
44*4882a593Smuzhiyun 					      num_maps, PIN_MAP_TYPE_INVALID);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct pinctrl_ops zx_pinctrl_ops = {
48*4882a593Smuzhiyun 	.dt_node_to_map = zx_dt_node_to_map,
49*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
50*4882a593Smuzhiyun 	.get_groups_count = pinctrl_generic_get_group_count,
51*4882a593Smuzhiyun 	.get_group_name = pinctrl_generic_get_group_name,
52*4882a593Smuzhiyun 	.get_group_pins = pinctrl_generic_get_group_pins,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define NONAON_MVAL 2
56*4882a593Smuzhiyun 
zx_set_mux(struct pinctrl_dev * pctldev,unsigned int func_selector,unsigned int group_selector)57*4882a593Smuzhiyun static int zx_set_mux(struct pinctrl_dev *pctldev, unsigned int func_selector,
58*4882a593Smuzhiyun 		      unsigned int group_selector)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct zx_pinctrl *zpctl = pinctrl_dev_get_drvdata(pctldev);
61*4882a593Smuzhiyun 	struct zx_pinctrl_soc_info *info = zpctl->info;
62*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pindesc = info->pins + group_selector;
63*4882a593Smuzhiyun 	struct zx_pin_data *data = pindesc->drv_data;
64*4882a593Smuzhiyun 	struct zx_mux_desc *mux;
65*4882a593Smuzhiyun 	u32 mask, offset, bitpos;
66*4882a593Smuzhiyun 	struct function_desc *func;
67*4882a593Smuzhiyun 	unsigned long flags;
68*4882a593Smuzhiyun 	u32 val, mval;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Skip reserved pin */
71*4882a593Smuzhiyun 	if (!data)
72*4882a593Smuzhiyun 		return -EINVAL;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	mux = data->muxes;
75*4882a593Smuzhiyun 	mask = (1 << data->width) - 1;
76*4882a593Smuzhiyun 	offset = data->offset;
77*4882a593Smuzhiyun 	bitpos = data->bitpos;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	func = pinmux_generic_get_function(pctldev, func_selector);
80*4882a593Smuzhiyun 	if (!func)
81*4882a593Smuzhiyun 		return -EINVAL;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	while (mux->name) {
84*4882a593Smuzhiyun 		if (strcmp(mux->name, func->name) == 0)
85*4882a593Smuzhiyun 			break;
86*4882a593Smuzhiyun 		mux++;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Found mux value to be written */
90*4882a593Smuzhiyun 	mval = mux->muxval;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	spin_lock_irqsave(&zpctl->lock, flags);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (data->aon_pin) {
95*4882a593Smuzhiyun 		/*
96*4882a593Smuzhiyun 		 * It's an AON pin, whose mux register offset and bit position
97*4882a593Smuzhiyun 		 * can be calculated from pin number.  Each register covers 16
98*4882a593Smuzhiyun 		 * pins, and each pin occupies 2 bits.
99*4882a593Smuzhiyun 		 */
100*4882a593Smuzhiyun 		u16 aoffset = pindesc->number / 16 * 4;
101*4882a593Smuzhiyun 		u16 abitpos = (pindesc->number % 16) * 2;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		if (mval & AON_MUX_FLAG) {
104*4882a593Smuzhiyun 			/*
105*4882a593Smuzhiyun 			 * This is a mux value that needs to be written into
106*4882a593Smuzhiyun 			 * AON pinmux register.  Write it and then we're done.
107*4882a593Smuzhiyun 			 */
108*4882a593Smuzhiyun 			val = readl(zpctl->aux_base + aoffset);
109*4882a593Smuzhiyun 			val &= ~(0x3 << abitpos);
110*4882a593Smuzhiyun 			val |= (mval & 0x3) << abitpos;
111*4882a593Smuzhiyun 			writel(val, zpctl->aux_base + aoffset);
112*4882a593Smuzhiyun 		} else {
113*4882a593Smuzhiyun 			/*
114*4882a593Smuzhiyun 			 * It's a mux value that needs to be written into TOP
115*4882a593Smuzhiyun 			 * pinmux register.
116*4882a593Smuzhiyun 			 */
117*4882a593Smuzhiyun 			val = readl(zpctl->base + offset);
118*4882a593Smuzhiyun 			val &= ~(mask << bitpos);
119*4882a593Smuzhiyun 			val |= (mval & mask) << bitpos;
120*4882a593Smuzhiyun 			writel(val, zpctl->base + offset);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 			/*
123*4882a593Smuzhiyun 			 * In this case, the AON pinmux register needs to be
124*4882a593Smuzhiyun 			 * set up to select non-AON function.
125*4882a593Smuzhiyun 			 */
126*4882a593Smuzhiyun 			val = readl(zpctl->aux_base + aoffset);
127*4882a593Smuzhiyun 			val &= ~(0x3 << abitpos);
128*4882a593Smuzhiyun 			val |= NONAON_MVAL << abitpos;
129*4882a593Smuzhiyun 			writel(val, zpctl->aux_base + aoffset);
130*4882a593Smuzhiyun 		}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	} else {
133*4882a593Smuzhiyun 		/*
134*4882a593Smuzhiyun 		 * This is a TOP pin, and we only need to set up TOP pinmux
135*4882a593Smuzhiyun 		 * register and then we're done with it.
136*4882a593Smuzhiyun 		 */
137*4882a593Smuzhiyun 		val = readl(zpctl->base + offset);
138*4882a593Smuzhiyun 		val &= ~(mask << bitpos);
139*4882a593Smuzhiyun 		val |= (mval & mask) << bitpos;
140*4882a593Smuzhiyun 		writel(val, zpctl->base + offset);
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	spin_unlock_irqrestore(&zpctl->lock, flags);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct pinmux_ops zx_pinmux_ops = {
149*4882a593Smuzhiyun 	.get_functions_count = pinmux_generic_get_function_count,
150*4882a593Smuzhiyun 	.get_function_name = pinmux_generic_get_function_name,
151*4882a593Smuzhiyun 	.get_function_groups = pinmux_generic_get_function_groups,
152*4882a593Smuzhiyun 	.set_mux = zx_set_mux,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
zx_pin_config_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)155*4882a593Smuzhiyun static int zx_pin_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
156*4882a593Smuzhiyun 			     unsigned long *config)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct zx_pinctrl *zpctl = pinctrl_dev_get_drvdata(pctldev);
159*4882a593Smuzhiyun 	struct zx_pinctrl_soc_info *info = zpctl->info;
160*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pindesc = info->pins + pin;
161*4882a593Smuzhiyun 	struct zx_pin_data *data = pindesc->drv_data;
162*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
163*4882a593Smuzhiyun 	u32 val;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Skip reserved pin */
166*4882a593Smuzhiyun 	if (!data)
167*4882a593Smuzhiyun 		return -EINVAL;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	val = readl(zpctl->aux_base + data->coffset);
170*4882a593Smuzhiyun 	val = val >> data->cbitpos;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	switch (param) {
173*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
174*4882a593Smuzhiyun 		val &= ZX_PULL_DOWN;
175*4882a593Smuzhiyun 		val = !!val;
176*4882a593Smuzhiyun 		if (val == 0)
177*4882a593Smuzhiyun 			return -EINVAL;
178*4882a593Smuzhiyun 		break;
179*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
180*4882a593Smuzhiyun 		val &= ZX_PULL_UP;
181*4882a593Smuzhiyun 		val = !!val;
182*4882a593Smuzhiyun 		if (val == 0)
183*4882a593Smuzhiyun 			return -EINVAL;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	case PIN_CONFIG_INPUT_ENABLE:
186*4882a593Smuzhiyun 		val &= ZX_INPUT_ENABLE;
187*4882a593Smuzhiyun 		val = !!val;
188*4882a593Smuzhiyun 		if (val == 0)
189*4882a593Smuzhiyun 			return -EINVAL;
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
192*4882a593Smuzhiyun 		val &= ZX_DS_MASK;
193*4882a593Smuzhiyun 		val = val >> ZX_DS_SHIFT;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case PIN_CONFIG_SLEW_RATE:
196*4882a593Smuzhiyun 		val &= ZX_SLEW;
197*4882a593Smuzhiyun 		val = !!val;
198*4882a593Smuzhiyun 		break;
199*4882a593Smuzhiyun 	default:
200*4882a593Smuzhiyun 		return -ENOTSUPP;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, val);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
zx_pin_config_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)208*4882a593Smuzhiyun static int zx_pin_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
209*4882a593Smuzhiyun 			     unsigned long *configs, unsigned int num_configs)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct zx_pinctrl *zpctl = pinctrl_dev_get_drvdata(pctldev);
212*4882a593Smuzhiyun 	struct zx_pinctrl_soc_info *info = zpctl->info;
213*4882a593Smuzhiyun 	const struct pinctrl_pin_desc *pindesc = info->pins + pin;
214*4882a593Smuzhiyun 	struct zx_pin_data *data = pindesc->drv_data;
215*4882a593Smuzhiyun 	enum pin_config_param param;
216*4882a593Smuzhiyun 	u32 val, arg;
217*4882a593Smuzhiyun 	int i;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Skip reserved pin */
220*4882a593Smuzhiyun 	if (!data)
221*4882a593Smuzhiyun 		return -EINVAL;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	val = readl(zpctl->aux_base + data->coffset);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
226*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
227*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		switch (param) {
230*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
231*4882a593Smuzhiyun 			val |= ZX_PULL_DOWN << data->cbitpos;
232*4882a593Smuzhiyun 			break;
233*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
234*4882a593Smuzhiyun 			val |= ZX_PULL_UP << data->cbitpos;
235*4882a593Smuzhiyun 			break;
236*4882a593Smuzhiyun 		case PIN_CONFIG_INPUT_ENABLE:
237*4882a593Smuzhiyun 			val |= ZX_INPUT_ENABLE << data->cbitpos;
238*4882a593Smuzhiyun 			break;
239*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
240*4882a593Smuzhiyun 			val &= ~(ZX_DS_MASK << data->cbitpos);
241*4882a593Smuzhiyun 			val |= ZX_DS_VALUE(arg) << data->cbitpos;
242*4882a593Smuzhiyun 			break;
243*4882a593Smuzhiyun 		case PIN_CONFIG_SLEW_RATE:
244*4882a593Smuzhiyun 			if (arg)
245*4882a593Smuzhiyun 				val |= ZX_SLEW << data->cbitpos;
246*4882a593Smuzhiyun 			else
247*4882a593Smuzhiyun 				val &= ~ZX_SLEW << data->cbitpos;
248*4882a593Smuzhiyun 			break;
249*4882a593Smuzhiyun 		default:
250*4882a593Smuzhiyun 			return -ENOTSUPP;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	writel(val, zpctl->aux_base + data->coffset);
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const struct pinconf_ops zx_pinconf_ops = {
259*4882a593Smuzhiyun 	.pin_config_set = zx_pin_config_set,
260*4882a593Smuzhiyun 	.pin_config_get = zx_pin_config_get,
261*4882a593Smuzhiyun 	.is_generic = true,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
zx_pinctrl_build_state(struct platform_device * pdev)264*4882a593Smuzhiyun static int zx_pinctrl_build_state(struct platform_device *pdev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct zx_pinctrl *zpctl = platform_get_drvdata(pdev);
267*4882a593Smuzhiyun 	struct zx_pinctrl_soc_info *info = zpctl->info;
268*4882a593Smuzhiyun 	struct pinctrl_dev *pctldev = zpctl->pctldev;
269*4882a593Smuzhiyun 	struct function_desc *functions;
270*4882a593Smuzhiyun 	int nfunctions;
271*4882a593Smuzhiyun 	struct group_desc *groups;
272*4882a593Smuzhiyun 	int ngroups;
273*4882a593Smuzhiyun 	int i;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Every single pin composes a group */
276*4882a593Smuzhiyun 	ngroups = info->npins;
277*4882a593Smuzhiyun 	groups = devm_kcalloc(&pdev->dev, ngroups, sizeof(*groups),
278*4882a593Smuzhiyun 			      GFP_KERNEL);
279*4882a593Smuzhiyun 	if (!groups)
280*4882a593Smuzhiyun 		return -ENOMEM;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	for (i = 0; i < ngroups; i++) {
283*4882a593Smuzhiyun 		const struct pinctrl_pin_desc *pindesc = info->pins + i;
284*4882a593Smuzhiyun 		struct group_desc *group = groups + i;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		group->name = pindesc->name;
287*4882a593Smuzhiyun 		group->pins = (int *) &pindesc->number;
288*4882a593Smuzhiyun 		group->num_pins = 1;
289*4882a593Smuzhiyun 		radix_tree_insert(&pctldev->pin_group_tree, i, group);
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	pctldev->num_groups = ngroups;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Build function list from pin mux functions */
295*4882a593Smuzhiyun 	functions = kcalloc(info->npins, sizeof(*functions), GFP_KERNEL);
296*4882a593Smuzhiyun 	if (!functions)
297*4882a593Smuzhiyun 		return -ENOMEM;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	nfunctions = 0;
300*4882a593Smuzhiyun 	for (i = 0; i < info->npins; i++) {
301*4882a593Smuzhiyun 		const struct pinctrl_pin_desc *pindesc = info->pins + i;
302*4882a593Smuzhiyun 		struct zx_pin_data *data = pindesc->drv_data;
303*4882a593Smuzhiyun 		struct zx_mux_desc *mux;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		/* Reserved pins do not have a drv_data at all */
306*4882a593Smuzhiyun 		if (!data)
307*4882a593Smuzhiyun 			continue;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		/* Loop over all muxes for the pin */
310*4882a593Smuzhiyun 		mux = data->muxes;
311*4882a593Smuzhiyun 		while (mux->name) {
312*4882a593Smuzhiyun 			struct function_desc *func = functions;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			/* Search function list for given mux */
315*4882a593Smuzhiyun 			while (func->name) {
316*4882a593Smuzhiyun 				if (strcmp(mux->name, func->name) == 0) {
317*4882a593Smuzhiyun 					/* Function exists */
318*4882a593Smuzhiyun 					func->num_group_names++;
319*4882a593Smuzhiyun 					break;
320*4882a593Smuzhiyun 				}
321*4882a593Smuzhiyun 				func++;
322*4882a593Smuzhiyun 			}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 			if (!func->name) {
325*4882a593Smuzhiyun 				/* New function */
326*4882a593Smuzhiyun 				func->name = mux->name;
327*4882a593Smuzhiyun 				func->num_group_names = 1;
328*4882a593Smuzhiyun 				radix_tree_insert(&pctldev->pin_function_tree,
329*4882a593Smuzhiyun 						  nfunctions++, func);
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 			mux++;
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	pctldev->num_functions = nfunctions;
337*4882a593Smuzhiyun 	functions = krealloc(functions, nfunctions * sizeof(*functions),
338*4882a593Smuzhiyun 			     GFP_KERNEL);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Find pin groups for every single function */
341*4882a593Smuzhiyun 	for (i = 0; i < info->npins; i++) {
342*4882a593Smuzhiyun 		const struct pinctrl_pin_desc *pindesc = info->pins + i;
343*4882a593Smuzhiyun 		struct zx_pin_data *data = pindesc->drv_data;
344*4882a593Smuzhiyun 		struct zx_mux_desc *mux;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		if (!data)
347*4882a593Smuzhiyun 			continue;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		mux = data->muxes;
350*4882a593Smuzhiyun 		while (mux->name) {
351*4882a593Smuzhiyun 			struct function_desc *func;
352*4882a593Smuzhiyun 			const char **group;
353*4882a593Smuzhiyun 			int j;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 			/* Find function for given mux */
356*4882a593Smuzhiyun 			for (j = 0; j < nfunctions; j++)
357*4882a593Smuzhiyun 				if (strcmp(functions[j].name, mux->name) == 0)
358*4882a593Smuzhiyun 					break;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 			func = functions + j;
361*4882a593Smuzhiyun 			if (!func->group_names) {
362*4882a593Smuzhiyun 				func->group_names = devm_kcalloc(&pdev->dev,
363*4882a593Smuzhiyun 						func->num_group_names,
364*4882a593Smuzhiyun 						sizeof(*func->group_names),
365*4882a593Smuzhiyun 						GFP_KERNEL);
366*4882a593Smuzhiyun 				if (!func->group_names) {
367*4882a593Smuzhiyun 					kfree(functions);
368*4882a593Smuzhiyun 					return -ENOMEM;
369*4882a593Smuzhiyun 				}
370*4882a593Smuzhiyun 			}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 			group = func->group_names;
373*4882a593Smuzhiyun 			while (*group)
374*4882a593Smuzhiyun 				group++;
375*4882a593Smuzhiyun 			*group = pindesc->name;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 			mux++;
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
zx_pinctrl_init(struct platform_device * pdev,struct zx_pinctrl_soc_info * info)384*4882a593Smuzhiyun int zx_pinctrl_init(struct platform_device *pdev,
385*4882a593Smuzhiyun 		    struct zx_pinctrl_soc_info *info)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct pinctrl_desc *pctldesc;
388*4882a593Smuzhiyun 	struct zx_pinctrl *zpctl;
389*4882a593Smuzhiyun 	struct device_node *np;
390*4882a593Smuzhiyun 	int ret;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	zpctl = devm_kzalloc(&pdev->dev, sizeof(*zpctl), GFP_KERNEL);
393*4882a593Smuzhiyun 	if (!zpctl)
394*4882a593Smuzhiyun 		return -ENOMEM;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	spin_lock_init(&zpctl->lock);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	zpctl->base = devm_platform_ioremap_resource(pdev, 0);
399*4882a593Smuzhiyun 	if (IS_ERR(zpctl->base))
400*4882a593Smuzhiyun 		return PTR_ERR(zpctl->base);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	np = of_parse_phandle(pdev->dev.of_node, "zte,auxiliary-controller", 0);
403*4882a593Smuzhiyun 	if (!np) {
404*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to find auxiliary controller\n");
405*4882a593Smuzhiyun 		return -ENODEV;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	zpctl->aux_base = of_iomap(np, 0);
409*4882a593Smuzhiyun 	of_node_put(np);
410*4882a593Smuzhiyun 	if (!zpctl->aux_base)
411*4882a593Smuzhiyun 		return -ENOMEM;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	zpctl->dev = &pdev->dev;
414*4882a593Smuzhiyun 	zpctl->info = info;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	pctldesc = devm_kzalloc(&pdev->dev, sizeof(*pctldesc), GFP_KERNEL);
417*4882a593Smuzhiyun 	if (!pctldesc)
418*4882a593Smuzhiyun 		return -ENOMEM;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	pctldesc->name = dev_name(&pdev->dev);
421*4882a593Smuzhiyun 	pctldesc->owner = THIS_MODULE;
422*4882a593Smuzhiyun 	pctldesc->pins = info->pins;
423*4882a593Smuzhiyun 	pctldesc->npins = info->npins;
424*4882a593Smuzhiyun 	pctldesc->pctlops = &zx_pinctrl_ops;
425*4882a593Smuzhiyun 	pctldesc->pmxops = &zx_pinmux_ops;
426*4882a593Smuzhiyun 	pctldesc->confops = &zx_pinconf_ops;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	zpctl->pctldev = devm_pinctrl_register(&pdev->dev, pctldesc, zpctl);
429*4882a593Smuzhiyun 	if (IS_ERR(zpctl->pctldev)) {
430*4882a593Smuzhiyun 		ret = PTR_ERR(zpctl->pctldev);
431*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register pinctrl: %d\n", ret);
432*4882a593Smuzhiyun 		return ret;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	platform_set_drvdata(pdev, zpctl);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ret = zx_pinctrl_build_state(pdev);
438*4882a593Smuzhiyun 	if (ret) {
439*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to build state: %d\n", ret);
440*4882a593Smuzhiyun 		return ret;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	dev_info(&pdev->dev, "initialized pinctrl driver\n");
444*4882a593Smuzhiyun 	return 0;
445*4882a593Smuzhiyun }
446