1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2015-2017 Socionext Inc.
4*4882a593Smuzhiyun // Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/list.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
10*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "../core.h"
17*4882a593Smuzhiyun #include "../pinctrl-utils.h"
18*4882a593Smuzhiyun #include "pinctrl-uniphier.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_PINMUX_BASE 0x1000
21*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_LOAD_PINMUX 0x1700
22*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_DRVCTRL_BASE 0x1800
23*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_DRV2CTRL_BASE 0x1900
24*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_DRV3CTRL_BASE 0x1980
25*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_PUPDCTRL_BASE 0x1a00
26*4882a593Smuzhiyun #define UNIPHIER_PINCTRL_IECTRL_BASE 0x1d00
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct uniphier_pinctrl_reg_region {
29*4882a593Smuzhiyun struct list_head node;
30*4882a593Smuzhiyun unsigned int base;
31*4882a593Smuzhiyun unsigned int nregs;
32*4882a593Smuzhiyun u32 vals[];
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct uniphier_pinctrl_priv {
36*4882a593Smuzhiyun struct pinctrl_desc pctldesc;
37*4882a593Smuzhiyun struct pinctrl_dev *pctldev;
38*4882a593Smuzhiyun struct regmap *regmap;
39*4882a593Smuzhiyun const struct uniphier_pinctrl_socdata *socdata;
40*4882a593Smuzhiyun struct list_head reg_regions;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
uniphier_pctl_get_groups_count(struct pinctrl_dev * pctldev)43*4882a593Smuzhiyun static int uniphier_pctl_get_groups_count(struct pinctrl_dev *pctldev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun return priv->socdata->groups_count;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
uniphier_pctl_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)50*4882a593Smuzhiyun static const char *uniphier_pctl_get_group_name(struct pinctrl_dev *pctldev,
51*4882a593Smuzhiyun unsigned selector)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return priv->socdata->groups[selector].name;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
uniphier_pctl_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)58*4882a593Smuzhiyun static int uniphier_pctl_get_group_pins(struct pinctrl_dev *pctldev,
59*4882a593Smuzhiyun unsigned selector,
60*4882a593Smuzhiyun const unsigned **pins,
61*4882a593Smuzhiyun unsigned *num_pins)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun *pins = priv->socdata->groups[selector].pins;
66*4882a593Smuzhiyun *num_pins = priv->socdata->groups[selector].num_pins;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
uniphier_pctl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)72*4882a593Smuzhiyun static void uniphier_pctl_pin_dbg_show(struct pinctrl_dev *pctldev,
73*4882a593Smuzhiyun struct seq_file *s, unsigned offset)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, offset);
76*4882a593Smuzhiyun const char *pull_dir, *drv_type;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun switch (uniphier_pin_get_pull_dir(desc->drv_data)) {
79*4882a593Smuzhiyun case UNIPHIER_PIN_PULL_UP:
80*4882a593Smuzhiyun pull_dir = "UP";
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case UNIPHIER_PIN_PULL_DOWN:
83*4882a593Smuzhiyun pull_dir = "DOWN";
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case UNIPHIER_PIN_PULL_UP_FIXED:
86*4882a593Smuzhiyun pull_dir = "UP(FIXED)";
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun case UNIPHIER_PIN_PULL_DOWN_FIXED:
89*4882a593Smuzhiyun pull_dir = "DOWN(FIXED)";
90*4882a593Smuzhiyun break;
91*4882a593Smuzhiyun case UNIPHIER_PIN_PULL_NONE:
92*4882a593Smuzhiyun pull_dir = "NONE";
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun default:
95*4882a593Smuzhiyun BUG();
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun switch (uniphier_pin_get_drv_type(desc->drv_data)) {
99*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_1BIT:
100*4882a593Smuzhiyun drv_type = "4/8(mA)";
101*4882a593Smuzhiyun break;
102*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_2BIT:
103*4882a593Smuzhiyun drv_type = "8/12/16/20(mA)";
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_3BIT:
106*4882a593Smuzhiyun drv_type = "4/5/7/9/11/12/14/16(mA)";
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED4:
109*4882a593Smuzhiyun drv_type = "4(mA)";
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED5:
112*4882a593Smuzhiyun drv_type = "5(mA)";
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED8:
115*4882a593Smuzhiyun drv_type = "8(mA)";
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_NONE:
118*4882a593Smuzhiyun drv_type = "NONE";
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun default:
121*4882a593Smuzhiyun BUG();
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun seq_printf(s, " PULL_DIR=%s DRV_TYPE=%s", pull_dir, drv_type);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static const struct pinctrl_ops uniphier_pctlops = {
129*4882a593Smuzhiyun .get_groups_count = uniphier_pctl_get_groups_count,
130*4882a593Smuzhiyun .get_group_name = uniphier_pctl_get_group_name,
131*4882a593Smuzhiyun .get_group_pins = uniphier_pctl_get_group_pins,
132*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
133*4882a593Smuzhiyun .pin_dbg_show = uniphier_pctl_pin_dbg_show,
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun .dt_node_to_map = pinconf_generic_dt_node_to_map_all,
136*4882a593Smuzhiyun .dt_free_map = pinctrl_utils_free_map,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_1bit[] = {4, 8};
140*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_2bit[] = {8, 12, 16, 20};
141*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_3bit[] = {4, 5, 7, 9, 11,
142*4882a593Smuzhiyun 12, 14, 16};
143*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_fixed4[] = {4};
144*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_fixed5[] = {5};
145*4882a593Smuzhiyun static const unsigned int uniphier_conf_drv_strengths_fixed8[] = {8};
146*4882a593Smuzhiyun
uniphier_conf_get_drvctrl_data(struct pinctrl_dev * pctldev,unsigned int pin,unsigned int * reg,unsigned int * shift,unsigned int * mask,const unsigned int ** strengths)147*4882a593Smuzhiyun static int uniphier_conf_get_drvctrl_data(struct pinctrl_dev *pctldev,
148*4882a593Smuzhiyun unsigned int pin, unsigned int *reg,
149*4882a593Smuzhiyun unsigned int *shift,
150*4882a593Smuzhiyun unsigned int *mask,
151*4882a593Smuzhiyun const unsigned int **strengths)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
154*4882a593Smuzhiyun enum uniphier_pin_drv_type type =
155*4882a593Smuzhiyun uniphier_pin_get_drv_type(desc->drv_data);
156*4882a593Smuzhiyun unsigned int base = 0;
157*4882a593Smuzhiyun unsigned int stride = 0;
158*4882a593Smuzhiyun unsigned int width = 0;
159*4882a593Smuzhiyun unsigned int drvctrl;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun switch (type) {
162*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_1BIT:
163*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_1bit;
164*4882a593Smuzhiyun base = UNIPHIER_PINCTRL_DRVCTRL_BASE;
165*4882a593Smuzhiyun stride = 1;
166*4882a593Smuzhiyun width = 1;
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_2BIT:
169*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_2bit;
170*4882a593Smuzhiyun base = UNIPHIER_PINCTRL_DRV2CTRL_BASE;
171*4882a593Smuzhiyun stride = 2;
172*4882a593Smuzhiyun width = 2;
173*4882a593Smuzhiyun break;
174*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_3BIT:
175*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_3bit;
176*4882a593Smuzhiyun base = UNIPHIER_PINCTRL_DRV3CTRL_BASE;
177*4882a593Smuzhiyun stride = 4;
178*4882a593Smuzhiyun width = 3;
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED4:
181*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_fixed4;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED5:
184*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_fixed5;
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_FIXED8:
187*4882a593Smuzhiyun *strengths = uniphier_conf_drv_strengths_fixed8;
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun default:
190*4882a593Smuzhiyun /* drive strength control is not supported for this pin */
191*4882a593Smuzhiyun return -EINVAL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun drvctrl = uniphier_pin_get_drvctrl(desc->drv_data);
195*4882a593Smuzhiyun drvctrl *= stride;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun *reg = base + drvctrl / 32 * 4;
198*4882a593Smuzhiyun *shift = drvctrl % 32;
199*4882a593Smuzhiyun *mask = (1U << width) - 1;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
uniphier_conf_pin_bias_get(struct pinctrl_dev * pctldev,unsigned int pin,enum pin_config_param param)204*4882a593Smuzhiyun static int uniphier_conf_pin_bias_get(struct pinctrl_dev *pctldev,
205*4882a593Smuzhiyun unsigned int pin,
206*4882a593Smuzhiyun enum pin_config_param param)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
209*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
210*4882a593Smuzhiyun enum uniphier_pin_pull_dir pull_dir =
211*4882a593Smuzhiyun uniphier_pin_get_pull_dir(desc->drv_data);
212*4882a593Smuzhiyun unsigned int pupdctrl, reg, shift, val;
213*4882a593Smuzhiyun unsigned int expected = 1;
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun switch (param) {
217*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
218*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_NONE)
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_UP_FIXED ||
221*4882a593Smuzhiyun pull_dir == UNIPHIER_PIN_PULL_DOWN_FIXED)
222*4882a593Smuzhiyun return -EINVAL;
223*4882a593Smuzhiyun expected = 0;
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
226*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_UP_FIXED)
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun if (pull_dir != UNIPHIER_PIN_PULL_UP)
229*4882a593Smuzhiyun return -EINVAL;
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
232*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_DOWN_FIXED)
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun if (pull_dir != UNIPHIER_PIN_PULL_DOWN)
235*4882a593Smuzhiyun return -EINVAL;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun default:
238*4882a593Smuzhiyun BUG();
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun pupdctrl = uniphier_pin_get_pupdctrl(desc->drv_data);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun reg = UNIPHIER_PINCTRL_PUPDCTRL_BASE + pupdctrl / 32 * 4;
244*4882a593Smuzhiyun shift = pupdctrl % 32;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = regmap_read(priv->regmap, reg, &val);
247*4882a593Smuzhiyun if (ret)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun val = (val >> shift) & 1;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return (val == expected) ? 0 : -EINVAL;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
uniphier_conf_pin_drive_get(struct pinctrl_dev * pctldev,unsigned int pin,u32 * strength)255*4882a593Smuzhiyun static int uniphier_conf_pin_drive_get(struct pinctrl_dev *pctldev,
256*4882a593Smuzhiyun unsigned int pin, u32 *strength)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
259*4882a593Smuzhiyun unsigned int reg, shift, mask, val;
260*4882a593Smuzhiyun const unsigned int *strengths;
261*4882a593Smuzhiyun int ret;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ret = uniphier_conf_get_drvctrl_data(pctldev, pin, ®, &shift,
264*4882a593Smuzhiyun &mask, &strengths);
265*4882a593Smuzhiyun if (ret)
266*4882a593Smuzhiyun return ret;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (mask) {
269*4882a593Smuzhiyun ret = regmap_read(priv->regmap, reg, &val);
270*4882a593Smuzhiyun if (ret)
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun } else {
273*4882a593Smuzhiyun val = 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun *strength = strengths[(val >> shift) & mask];
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
uniphier_conf_pin_input_enable_get(struct pinctrl_dev * pctldev,unsigned int pin)281*4882a593Smuzhiyun static int uniphier_conf_pin_input_enable_get(struct pinctrl_dev *pctldev,
282*4882a593Smuzhiyun unsigned int pin)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
285*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
286*4882a593Smuzhiyun unsigned int iectrl = uniphier_pin_get_iectrl(desc->drv_data);
287*4882a593Smuzhiyun unsigned int reg, mask, val;
288*4882a593Smuzhiyun int ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (iectrl == UNIPHIER_PIN_IECTRL_NONE)
291*4882a593Smuzhiyun /* This pin is always input-enabled. */
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL)
295*4882a593Smuzhiyun iectrl = pin;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun reg = UNIPHIER_PINCTRL_IECTRL_BASE + iectrl / 32 * 4;
298*4882a593Smuzhiyun mask = BIT(iectrl % 32);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = regmap_read(priv->regmap, reg, &val);
301*4882a593Smuzhiyun if (ret)
302*4882a593Smuzhiyun return ret;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return val & mask ? 0 : -EINVAL;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
uniphier_conf_pin_config_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs)307*4882a593Smuzhiyun static int uniphier_conf_pin_config_get(struct pinctrl_dev *pctldev,
308*4882a593Smuzhiyun unsigned pin,
309*4882a593Smuzhiyun unsigned long *configs)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*configs);
312*4882a593Smuzhiyun bool has_arg = false;
313*4882a593Smuzhiyun u32 arg;
314*4882a593Smuzhiyun int ret;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun switch (param) {
317*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
318*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
319*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
320*4882a593Smuzhiyun ret = uniphier_conf_pin_bias_get(pctldev, pin, param);
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
323*4882a593Smuzhiyun ret = uniphier_conf_pin_drive_get(pctldev, pin, &arg);
324*4882a593Smuzhiyun has_arg = true;
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
327*4882a593Smuzhiyun ret = uniphier_conf_pin_input_enable_get(pctldev, pin);
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun default:
330*4882a593Smuzhiyun /* unsupported parameter */
331*4882a593Smuzhiyun ret = -EINVAL;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (ret == 0 && has_arg)
336*4882a593Smuzhiyun *configs = pinconf_to_config_packed(param, arg);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return ret;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
uniphier_conf_pin_bias_set(struct pinctrl_dev * pctldev,unsigned int pin,enum pin_config_param param,u32 arg)341*4882a593Smuzhiyun static int uniphier_conf_pin_bias_set(struct pinctrl_dev *pctldev,
342*4882a593Smuzhiyun unsigned int pin,
343*4882a593Smuzhiyun enum pin_config_param param, u32 arg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
346*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
347*4882a593Smuzhiyun enum uniphier_pin_pull_dir pull_dir =
348*4882a593Smuzhiyun uniphier_pin_get_pull_dir(desc->drv_data);
349*4882a593Smuzhiyun unsigned int pupdctrl, reg, shift;
350*4882a593Smuzhiyun unsigned int val = 1;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun switch (param) {
353*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
354*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_NONE)
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_UP_FIXED ||
357*4882a593Smuzhiyun pull_dir == UNIPHIER_PIN_PULL_DOWN_FIXED) {
358*4882a593Smuzhiyun dev_err(pctldev->dev,
359*4882a593Smuzhiyun "can not disable pull register for pin %s\n",
360*4882a593Smuzhiyun desc->name);
361*4882a593Smuzhiyun return -EINVAL;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun val = 0;
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
366*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_UP_FIXED && arg != 0)
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun if (pull_dir != UNIPHIER_PIN_PULL_UP) {
369*4882a593Smuzhiyun dev_err(pctldev->dev,
370*4882a593Smuzhiyun "pull-up is unsupported for pin %s\n",
371*4882a593Smuzhiyun desc->name);
372*4882a593Smuzhiyun return -EINVAL;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun if (arg == 0) {
375*4882a593Smuzhiyun dev_err(pctldev->dev, "pull-up can not be total\n");
376*4882a593Smuzhiyun return -EINVAL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
380*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_DOWN_FIXED && arg != 0)
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun if (pull_dir != UNIPHIER_PIN_PULL_DOWN) {
383*4882a593Smuzhiyun dev_err(pctldev->dev,
384*4882a593Smuzhiyun "pull-down is unsupported for pin %s\n",
385*4882a593Smuzhiyun desc->name);
386*4882a593Smuzhiyun return -EINVAL;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun if (arg == 0) {
389*4882a593Smuzhiyun dev_err(pctldev->dev, "pull-down can not be total\n");
390*4882a593Smuzhiyun return -EINVAL;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
394*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_NONE) {
395*4882a593Smuzhiyun dev_err(pctldev->dev,
396*4882a593Smuzhiyun "pull-up/down is unsupported for pin %s\n",
397*4882a593Smuzhiyun desc->name);
398*4882a593Smuzhiyun return -EINVAL;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (arg == 0)
402*4882a593Smuzhiyun return 0; /* configuration ingored */
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun default:
405*4882a593Smuzhiyun BUG();
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun pupdctrl = uniphier_pin_get_pupdctrl(desc->drv_data);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun reg = UNIPHIER_PINCTRL_PUPDCTRL_BASE + pupdctrl / 32 * 4;
411*4882a593Smuzhiyun shift = pupdctrl % 32;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return regmap_update_bits(priv->regmap, reg, 1 << shift, val << shift);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
uniphier_conf_pin_drive_set(struct pinctrl_dev * pctldev,unsigned int pin,u32 strength)416*4882a593Smuzhiyun static int uniphier_conf_pin_drive_set(struct pinctrl_dev *pctldev,
417*4882a593Smuzhiyun unsigned int pin, u32 strength)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
420*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
421*4882a593Smuzhiyun unsigned int reg, shift, mask, val;
422*4882a593Smuzhiyun const unsigned int *strengths;
423*4882a593Smuzhiyun int ret;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun ret = uniphier_conf_get_drvctrl_data(pctldev, pin, ®, &shift,
426*4882a593Smuzhiyun &mask, &strengths);
427*4882a593Smuzhiyun if (ret) {
428*4882a593Smuzhiyun dev_err(pctldev->dev, "cannot set drive strength for pin %s\n",
429*4882a593Smuzhiyun desc->name);
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun for (val = 0; val <= mask; val++) {
434*4882a593Smuzhiyun if (strengths[val] > strength)
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (val == 0) {
439*4882a593Smuzhiyun dev_err(pctldev->dev,
440*4882a593Smuzhiyun "unsupported drive strength %u mA for pin %s\n",
441*4882a593Smuzhiyun strength, desc->name);
442*4882a593Smuzhiyun return -EINVAL;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (!mask)
446*4882a593Smuzhiyun return 0;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun val--;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return regmap_update_bits(priv->regmap, reg,
451*4882a593Smuzhiyun mask << shift, val << shift);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
uniphier_conf_pin_input_enable(struct pinctrl_dev * pctldev,unsigned int pin,u32 enable)454*4882a593Smuzhiyun static int uniphier_conf_pin_input_enable(struct pinctrl_dev *pctldev,
455*4882a593Smuzhiyun unsigned int pin, u32 enable)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
458*4882a593Smuzhiyun const struct pin_desc *desc = pin_desc_get(pctldev, pin);
459*4882a593Smuzhiyun unsigned int iectrl = uniphier_pin_get_iectrl(desc->drv_data);
460*4882a593Smuzhiyun unsigned int reg, mask;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun * Multiple pins share one input enable, per-pin disabling is
464*4882a593Smuzhiyun * impossible.
465*4882a593Smuzhiyun */
466*4882a593Smuzhiyun if (!(priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL) &&
467*4882a593Smuzhiyun !enable)
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* UNIPHIER_PIN_IECTRL_NONE means the pin is always input-enabled */
471*4882a593Smuzhiyun if (iectrl == UNIPHIER_PIN_IECTRL_NONE)
472*4882a593Smuzhiyun return enable ? 0 : -EINVAL;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL)
475*4882a593Smuzhiyun iectrl = pin;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun reg = UNIPHIER_PINCTRL_IECTRL_BASE + iectrl / 32 * 4;
478*4882a593Smuzhiyun mask = BIT(iectrl % 32);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return regmap_update_bits(priv->regmap, reg, mask, enable ? mask : 0);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
uniphier_conf_pin_config_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)483*4882a593Smuzhiyun static int uniphier_conf_pin_config_set(struct pinctrl_dev *pctldev,
484*4882a593Smuzhiyun unsigned pin,
485*4882a593Smuzhiyun unsigned long *configs,
486*4882a593Smuzhiyun unsigned num_configs)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun int i, ret;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
491*4882a593Smuzhiyun enum pin_config_param param =
492*4882a593Smuzhiyun pinconf_to_config_param(configs[i]);
493*4882a593Smuzhiyun u32 arg = pinconf_to_config_argument(configs[i]);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun switch (param) {
496*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
497*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
498*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
499*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
500*4882a593Smuzhiyun ret = uniphier_conf_pin_bias_set(pctldev, pin,
501*4882a593Smuzhiyun param, arg);
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
504*4882a593Smuzhiyun ret = uniphier_conf_pin_drive_set(pctldev, pin, arg);
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun case PIN_CONFIG_INPUT_ENABLE:
507*4882a593Smuzhiyun ret = uniphier_conf_pin_input_enable(pctldev, pin, arg);
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun default:
510*4882a593Smuzhiyun dev_err(pctldev->dev,
511*4882a593Smuzhiyun "unsupported configuration parameter %u\n",
512*4882a593Smuzhiyun param);
513*4882a593Smuzhiyun return -EINVAL;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (ret)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
uniphier_conf_pin_config_group_set(struct pinctrl_dev * pctldev,unsigned selector,unsigned long * configs,unsigned num_configs)523*4882a593Smuzhiyun static int uniphier_conf_pin_config_group_set(struct pinctrl_dev *pctldev,
524*4882a593Smuzhiyun unsigned selector,
525*4882a593Smuzhiyun unsigned long *configs,
526*4882a593Smuzhiyun unsigned num_configs)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
529*4882a593Smuzhiyun const unsigned *pins = priv->socdata->groups[selector].pins;
530*4882a593Smuzhiyun unsigned num_pins = priv->socdata->groups[selector].num_pins;
531*4882a593Smuzhiyun int i, ret;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun for (i = 0; i < num_pins; i++) {
534*4882a593Smuzhiyun ret = uniphier_conf_pin_config_set(pctldev, pins[i],
535*4882a593Smuzhiyun configs, num_configs);
536*4882a593Smuzhiyun if (ret)
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static const struct pinconf_ops uniphier_confops = {
544*4882a593Smuzhiyun .is_generic = true,
545*4882a593Smuzhiyun .pin_config_get = uniphier_conf_pin_config_get,
546*4882a593Smuzhiyun .pin_config_set = uniphier_conf_pin_config_set,
547*4882a593Smuzhiyun .pin_config_group_set = uniphier_conf_pin_config_group_set,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
uniphier_pmx_get_functions_count(struct pinctrl_dev * pctldev)550*4882a593Smuzhiyun static int uniphier_pmx_get_functions_count(struct pinctrl_dev *pctldev)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun return priv->socdata->functions_count;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
uniphier_pmx_get_function_name(struct pinctrl_dev * pctldev,unsigned selector)557*4882a593Smuzhiyun static const char *uniphier_pmx_get_function_name(struct pinctrl_dev *pctldev,
558*4882a593Smuzhiyun unsigned selector)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun return priv->socdata->functions[selector].name;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
uniphier_pmx_get_function_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * num_groups)565*4882a593Smuzhiyun static int uniphier_pmx_get_function_groups(struct pinctrl_dev *pctldev,
566*4882a593Smuzhiyun unsigned selector,
567*4882a593Smuzhiyun const char * const **groups,
568*4882a593Smuzhiyun unsigned *num_groups)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun *groups = priv->socdata->functions[selector].groups;
573*4882a593Smuzhiyun *num_groups = priv->socdata->functions[selector].num_groups;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
uniphier_pmx_set_one_mux(struct pinctrl_dev * pctldev,unsigned pin,int muxval)578*4882a593Smuzhiyun static int uniphier_pmx_set_one_mux(struct pinctrl_dev *pctldev, unsigned pin,
579*4882a593Smuzhiyun int muxval)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
582*4882a593Smuzhiyun unsigned int mux_bits, reg_stride, reg, reg_end, shift, mask;
583*4882a593Smuzhiyun bool load_pinctrl;
584*4882a593Smuzhiyun int ret;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* some pins need input-enabling */
587*4882a593Smuzhiyun ret = uniphier_conf_pin_input_enable(pctldev, pin, 1);
588*4882a593Smuzhiyun if (ret)
589*4882a593Smuzhiyun return ret;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (muxval < 0)
592*4882a593Smuzhiyun return 0; /* dedicated pin; nothing to do for pin-mux */
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_DBGMUX_SEPARATE) {
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * Mode reg_offset bit_position
597*4882a593Smuzhiyun * Normal 4 * n shift+3:shift
598*4882a593Smuzhiyun * Debug 4 * n shift+7:shift+4
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun mux_bits = 4;
601*4882a593Smuzhiyun reg_stride = 8;
602*4882a593Smuzhiyun load_pinctrl = true;
603*4882a593Smuzhiyun } else {
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Mode reg_offset bit_position
606*4882a593Smuzhiyun * Normal 8 * n shift+3:shift
607*4882a593Smuzhiyun * Debug 8 * n + 4 shift+3:shift
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun mux_bits = 8;
610*4882a593Smuzhiyun reg_stride = 4;
611*4882a593Smuzhiyun load_pinctrl = false;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun reg = UNIPHIER_PINCTRL_PINMUX_BASE + pin * mux_bits / 32 * reg_stride;
615*4882a593Smuzhiyun reg_end = reg + reg_stride;
616*4882a593Smuzhiyun shift = pin * mux_bits % 32;
617*4882a593Smuzhiyun mask = (1U << mux_bits) - 1;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * If reg_stride is greater than 4, the MSB of each pinsel shall be
621*4882a593Smuzhiyun * stored in the offset+4.
622*4882a593Smuzhiyun */
623*4882a593Smuzhiyun for (; reg < reg_end; reg += 4) {
624*4882a593Smuzhiyun ret = regmap_update_bits(priv->regmap, reg,
625*4882a593Smuzhiyun mask << shift, muxval << shift);
626*4882a593Smuzhiyun if (ret)
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun muxval >>= mux_bits;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (load_pinctrl) {
632*4882a593Smuzhiyun ret = regmap_write(priv->regmap,
633*4882a593Smuzhiyun UNIPHIER_PINCTRL_LOAD_PINMUX, 1);
634*4882a593Smuzhiyun if (ret)
635*4882a593Smuzhiyun return ret;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
uniphier_pmx_set_mux(struct pinctrl_dev * pctldev,unsigned func_selector,unsigned group_selector)641*4882a593Smuzhiyun static int uniphier_pmx_set_mux(struct pinctrl_dev *pctldev,
642*4882a593Smuzhiyun unsigned func_selector,
643*4882a593Smuzhiyun unsigned group_selector)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
646*4882a593Smuzhiyun const struct uniphier_pinctrl_group *grp =
647*4882a593Smuzhiyun &priv->socdata->groups[group_selector];
648*4882a593Smuzhiyun int i;
649*4882a593Smuzhiyun int ret;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun for (i = 0; i < grp->num_pins; i++) {
652*4882a593Smuzhiyun ret = uniphier_pmx_set_one_mux(pctldev, grp->pins[i],
653*4882a593Smuzhiyun grp->muxvals[i]);
654*4882a593Smuzhiyun if (ret)
655*4882a593Smuzhiyun return ret;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
uniphier_pmx_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)661*4882a593Smuzhiyun static int uniphier_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
662*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
663*4882a593Smuzhiyun unsigned offset)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = pinctrl_dev_get_drvdata(pctldev);
666*4882a593Smuzhiyun unsigned int gpio_offset;
667*4882a593Smuzhiyun int muxval, i;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (range->pins) {
670*4882a593Smuzhiyun for (i = 0; i < range->npins; i++)
671*4882a593Smuzhiyun if (range->pins[i] == offset)
672*4882a593Smuzhiyun break;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (WARN_ON(i == range->npins))
675*4882a593Smuzhiyun return -EINVAL;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun gpio_offset = i;
678*4882a593Smuzhiyun } else {
679*4882a593Smuzhiyun gpio_offset = offset - range->pin_base;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun gpio_offset += range->id;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun muxval = priv->socdata->get_gpio_muxval(offset, gpio_offset);
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun return uniphier_pmx_set_one_mux(pctldev, offset, muxval);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun static const struct pinmux_ops uniphier_pmxops = {
690*4882a593Smuzhiyun .get_functions_count = uniphier_pmx_get_functions_count,
691*4882a593Smuzhiyun .get_function_name = uniphier_pmx_get_function_name,
692*4882a593Smuzhiyun .get_function_groups = uniphier_pmx_get_function_groups,
693*4882a593Smuzhiyun .set_mux = uniphier_pmx_set_mux,
694*4882a593Smuzhiyun .gpio_request_enable = uniphier_pmx_gpio_request_enable,
695*4882a593Smuzhiyun .strict = true,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
uniphier_pinctrl_suspend(struct device * dev)699*4882a593Smuzhiyun static int uniphier_pinctrl_suspend(struct device *dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = dev_get_drvdata(dev);
702*4882a593Smuzhiyun struct uniphier_pinctrl_reg_region *r;
703*4882a593Smuzhiyun int ret;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun list_for_each_entry(r, &priv->reg_regions, node) {
706*4882a593Smuzhiyun ret = regmap_bulk_read(priv->regmap, r->base, r->vals,
707*4882a593Smuzhiyun r->nregs);
708*4882a593Smuzhiyun if (ret)
709*4882a593Smuzhiyun return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
uniphier_pinctrl_resume(struct device * dev)715*4882a593Smuzhiyun static int uniphier_pinctrl_resume(struct device *dev)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv = dev_get_drvdata(dev);
718*4882a593Smuzhiyun struct uniphier_pinctrl_reg_region *r;
719*4882a593Smuzhiyun int ret;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun list_for_each_entry(r, &priv->reg_regions, node) {
722*4882a593Smuzhiyun ret = regmap_bulk_write(priv->regmap, r->base, r->vals,
723*4882a593Smuzhiyun r->nregs);
724*4882a593Smuzhiyun if (ret)
725*4882a593Smuzhiyun return ret;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_DBGMUX_SEPARATE) {
729*4882a593Smuzhiyun ret = regmap_write(priv->regmap,
730*4882a593Smuzhiyun UNIPHIER_PINCTRL_LOAD_PINMUX, 1);
731*4882a593Smuzhiyun if (ret)
732*4882a593Smuzhiyun return ret;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun return 0;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
uniphier_pinctrl_add_reg_region(struct device * dev,struct uniphier_pinctrl_priv * priv,unsigned int base,unsigned int count,unsigned int width)738*4882a593Smuzhiyun static int uniphier_pinctrl_add_reg_region(struct device *dev,
739*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv,
740*4882a593Smuzhiyun unsigned int base,
741*4882a593Smuzhiyun unsigned int count,
742*4882a593Smuzhiyun unsigned int width)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct uniphier_pinctrl_reg_region *region;
745*4882a593Smuzhiyun unsigned int nregs;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (!count)
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun nregs = DIV_ROUND_UP(count * width, 32);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun region = devm_kzalloc(dev, struct_size(region, vals, nregs),
753*4882a593Smuzhiyun GFP_KERNEL);
754*4882a593Smuzhiyun if (!region)
755*4882a593Smuzhiyun return -ENOMEM;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun region->base = base;
758*4882a593Smuzhiyun region->nregs = nregs;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun list_add_tail(®ion->node, &priv->reg_regions);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun return 0;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun #endif
765*4882a593Smuzhiyun
uniphier_pinctrl_pm_init(struct device * dev,struct uniphier_pinctrl_priv * priv)766*4882a593Smuzhiyun static int uniphier_pinctrl_pm_init(struct device *dev,
767*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
770*4882a593Smuzhiyun const struct uniphier_pinctrl_socdata *socdata = priv->socdata;
771*4882a593Smuzhiyun unsigned int num_drvctrl = 0;
772*4882a593Smuzhiyun unsigned int num_drv2ctrl = 0;
773*4882a593Smuzhiyun unsigned int num_drv3ctrl = 0;
774*4882a593Smuzhiyun unsigned int num_pupdctrl = 0;
775*4882a593Smuzhiyun unsigned int num_iectrl = 0;
776*4882a593Smuzhiyun unsigned int iectrl, drvctrl, pupdctrl;
777*4882a593Smuzhiyun enum uniphier_pin_drv_type drv_type;
778*4882a593Smuzhiyun enum uniphier_pin_pull_dir pull_dir;
779*4882a593Smuzhiyun int i, ret;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun for (i = 0; i < socdata->npins; i++) {
782*4882a593Smuzhiyun void *drv_data = socdata->pins[i].drv_data;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun drvctrl = uniphier_pin_get_drvctrl(drv_data);
785*4882a593Smuzhiyun drv_type = uniphier_pin_get_drv_type(drv_data);
786*4882a593Smuzhiyun pupdctrl = uniphier_pin_get_pupdctrl(drv_data);
787*4882a593Smuzhiyun pull_dir = uniphier_pin_get_pull_dir(drv_data);
788*4882a593Smuzhiyun iectrl = uniphier_pin_get_iectrl(drv_data);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun switch (drv_type) {
791*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_1BIT:
792*4882a593Smuzhiyun num_drvctrl = max(num_drvctrl, drvctrl + 1);
793*4882a593Smuzhiyun break;
794*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_2BIT:
795*4882a593Smuzhiyun num_drv2ctrl = max(num_drv2ctrl, drvctrl + 1);
796*4882a593Smuzhiyun break;
797*4882a593Smuzhiyun case UNIPHIER_PIN_DRV_3BIT:
798*4882a593Smuzhiyun num_drv3ctrl = max(num_drv3ctrl, drvctrl + 1);
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun default:
801*4882a593Smuzhiyun break;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (pull_dir == UNIPHIER_PIN_PULL_UP ||
805*4882a593Smuzhiyun pull_dir == UNIPHIER_PIN_PULL_DOWN)
806*4882a593Smuzhiyun num_pupdctrl = max(num_pupdctrl, pupdctrl + 1);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (iectrl != UNIPHIER_PIN_IECTRL_NONE) {
809*4882a593Smuzhiyun if (socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL)
810*4882a593Smuzhiyun iectrl = i;
811*4882a593Smuzhiyun num_iectrl = max(num_iectrl, iectrl + 1);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->reg_regions);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
818*4882a593Smuzhiyun UNIPHIER_PINCTRL_PINMUX_BASE,
819*4882a593Smuzhiyun socdata->npins, 8);
820*4882a593Smuzhiyun if (ret)
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
824*4882a593Smuzhiyun UNIPHIER_PINCTRL_DRVCTRL_BASE,
825*4882a593Smuzhiyun num_drvctrl, 1);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
830*4882a593Smuzhiyun UNIPHIER_PINCTRL_DRV2CTRL_BASE,
831*4882a593Smuzhiyun num_drv2ctrl, 2);
832*4882a593Smuzhiyun if (ret)
833*4882a593Smuzhiyun return ret;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
836*4882a593Smuzhiyun UNIPHIER_PINCTRL_DRV3CTRL_BASE,
837*4882a593Smuzhiyun num_drv3ctrl, 3);
838*4882a593Smuzhiyun if (ret)
839*4882a593Smuzhiyun return ret;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
842*4882a593Smuzhiyun UNIPHIER_PINCTRL_PUPDCTRL_BASE,
843*4882a593Smuzhiyun num_pupdctrl, 1);
844*4882a593Smuzhiyun if (ret)
845*4882a593Smuzhiyun return ret;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = uniphier_pinctrl_add_reg_region(dev, priv,
848*4882a593Smuzhiyun UNIPHIER_PINCTRL_IECTRL_BASE,
849*4882a593Smuzhiyun num_iectrl, 1);
850*4882a593Smuzhiyun if (ret)
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun #endif
853*4882a593Smuzhiyun return 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun const struct dev_pm_ops uniphier_pinctrl_pm_ops = {
857*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(uniphier_pinctrl_suspend,
858*4882a593Smuzhiyun uniphier_pinctrl_resume)
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun
uniphier_pinctrl_probe(struct platform_device * pdev,const struct uniphier_pinctrl_socdata * socdata)861*4882a593Smuzhiyun int uniphier_pinctrl_probe(struct platform_device *pdev,
862*4882a593Smuzhiyun const struct uniphier_pinctrl_socdata *socdata)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun struct device *dev = &pdev->dev;
865*4882a593Smuzhiyun struct uniphier_pinctrl_priv *priv;
866*4882a593Smuzhiyun struct device_node *parent;
867*4882a593Smuzhiyun int ret;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (!socdata ||
870*4882a593Smuzhiyun !socdata->pins || !socdata->npins ||
871*4882a593Smuzhiyun !socdata->groups || !socdata->groups_count ||
872*4882a593Smuzhiyun !socdata->functions || !socdata->functions_count) {
873*4882a593Smuzhiyun dev_err(dev, "pinctrl socdata lacks necessary members\n");
874*4882a593Smuzhiyun return -EINVAL;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
878*4882a593Smuzhiyun if (!priv)
879*4882a593Smuzhiyun return -ENOMEM;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun parent = of_get_parent(dev->of_node);
882*4882a593Smuzhiyun priv->regmap = syscon_node_to_regmap(parent);
883*4882a593Smuzhiyun of_node_put(parent);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (IS_ERR(priv->regmap)) {
886*4882a593Smuzhiyun dev_err(dev, "failed to get regmap\n");
887*4882a593Smuzhiyun return PTR_ERR(priv->regmap);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun priv->socdata = socdata;
891*4882a593Smuzhiyun priv->pctldesc.name = dev->driver->name;
892*4882a593Smuzhiyun priv->pctldesc.pins = socdata->pins;
893*4882a593Smuzhiyun priv->pctldesc.npins = socdata->npins;
894*4882a593Smuzhiyun priv->pctldesc.pctlops = &uniphier_pctlops;
895*4882a593Smuzhiyun priv->pctldesc.pmxops = &uniphier_pmxops;
896*4882a593Smuzhiyun priv->pctldesc.confops = &uniphier_confops;
897*4882a593Smuzhiyun priv->pctldesc.owner = dev->driver->owner;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun ret = uniphier_pinctrl_pm_init(dev, priv);
900*4882a593Smuzhiyun if (ret)
901*4882a593Smuzhiyun return ret;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun priv->pctldev = devm_pinctrl_register(dev, &priv->pctldesc, priv);
904*4882a593Smuzhiyun if (IS_ERR(priv->pctldev)) {
905*4882a593Smuzhiyun dev_err(dev, "failed to register UniPhier pinctrl driver\n");
906*4882a593Smuzhiyun return PTR_ERR(priv->pctldev);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun return 0;
912*4882a593Smuzhiyun }
913