1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Pinctrl data for the NVIDIA Tegra30 pinmux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Stephen Warren <swarren@nvidia.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2011-2012, NVIDIA CORPORATION. All rights reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "pinctrl-tegra.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * Most pins affected by the pinmux can also be GPIOs. Define these first.
20*4882a593Smuzhiyun * These must match how the GPIO driver names/numbers its pins.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define _GPIO(offset) (offset)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0)
25*4882a593Smuzhiyun #define TEGRA_PIN_UART3_CTS_N_PA1 _GPIO(1)
26*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_FS_PA2 _GPIO(2)
27*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_SCLK_PA3 _GPIO(3)
28*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DIN_PA4 _GPIO(4)
29*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DOUT_PA5 _GPIO(5)
30*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CLK_PA6 _GPIO(6)
31*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CMD_PA7 _GPIO(7)
32*4882a593Smuzhiyun #define TEGRA_PIN_GMI_A17_PB0 _GPIO(8)
33*4882a593Smuzhiyun #define TEGRA_PIN_GMI_A18_PB1 _GPIO(9)
34*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR0_PB2 _GPIO(10)
35*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PCLK_PB3 _GPIO(11)
36*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT3_PB4 _GPIO(12)
37*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT2_PB5 _GPIO(13)
38*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT1_PB6 _GPIO(14)
39*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT0_PB7 _GPIO(15)
40*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RTS_N_PC0 _GPIO(16)
41*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR1_PC1 _GPIO(17)
42*4882a593Smuzhiyun #define TEGRA_PIN_UART2_TXD_PC2 _GPIO(18)
43*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RXD_PC3 _GPIO(19)
44*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SCL_PC4 _GPIO(20)
45*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SDA_PC5 _GPIO(21)
46*4882a593Smuzhiyun #define TEGRA_PIN_LCD_PWR2_PC6 _GPIO(22)
47*4882a593Smuzhiyun #define TEGRA_PIN_GMI_WP_N_PC7 _GPIO(23)
48*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT5_PD0 _GPIO(24)
49*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT4_PD1 _GPIO(25)
50*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DC1_PD2 _GPIO(26)
51*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT6_PD3 _GPIO(27)
52*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT7_PD4 _GPIO(28)
53*4882a593Smuzhiyun #define TEGRA_PIN_VI_D1_PD5 _GPIO(29)
54*4882a593Smuzhiyun #define TEGRA_PIN_VI_VSYNC_PD6 _GPIO(30)
55*4882a593Smuzhiyun #define TEGRA_PIN_VI_HSYNC_PD7 _GPIO(31)
56*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D0_PE0 _GPIO(32)
57*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D1_PE1 _GPIO(33)
58*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D2_PE2 _GPIO(34)
59*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D3_PE3 _GPIO(35)
60*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D4_PE4 _GPIO(36)
61*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D5_PE5 _GPIO(37)
62*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D6_PE6 _GPIO(38)
63*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D7_PE7 _GPIO(39)
64*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D8_PF0 _GPIO(40)
65*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D9_PF1 _GPIO(41)
66*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D10_PF2 _GPIO(42)
67*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D11_PF3 _GPIO(43)
68*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D12_PF4 _GPIO(44)
69*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D13_PF5 _GPIO(45)
70*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D14_PF6 _GPIO(46)
71*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D15_PF7 _GPIO(47)
72*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD0_PG0 _GPIO(48)
73*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD1_PG1 _GPIO(49)
74*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD2_PG2 _GPIO(50)
75*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD3_PG3 _GPIO(51)
76*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD4_PG4 _GPIO(52)
77*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD5_PG5 _GPIO(53)
78*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD6_PG6 _GPIO(54)
79*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD7_PG7 _GPIO(55)
80*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD8_PH0 _GPIO(56)
81*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD9_PH1 _GPIO(57)
82*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD10_PH2 _GPIO(58)
83*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD11_PH3 _GPIO(59)
84*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD12_PH4 _GPIO(60)
85*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD13_PH5 _GPIO(61)
86*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD14_PH6 _GPIO(62)
87*4882a593Smuzhiyun #define TEGRA_PIN_GMI_AD15_PH7 _GPIO(63)
88*4882a593Smuzhiyun #define TEGRA_PIN_GMI_WR_N_PI0 _GPIO(64)
89*4882a593Smuzhiyun #define TEGRA_PIN_GMI_OE_N_PI1 _GPIO(65)
90*4882a593Smuzhiyun #define TEGRA_PIN_GMI_DQS_PI2 _GPIO(66)
91*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS6_N_PI3 _GPIO(67)
92*4882a593Smuzhiyun #define TEGRA_PIN_GMI_RST_N_PI4 _GPIO(68)
93*4882a593Smuzhiyun #define TEGRA_PIN_GMI_IORDY_PI5 _GPIO(69)
94*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS7_N_PI6 _GPIO(70)
95*4882a593Smuzhiyun #define TEGRA_PIN_GMI_WAIT_PI7 _GPIO(71)
96*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS0_N_PJ0 _GPIO(72)
97*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DE_PJ1 _GPIO(73)
98*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS1_N_PJ2 _GPIO(74)
99*4882a593Smuzhiyun #define TEGRA_PIN_LCD_HSYNC_PJ3 _GPIO(75)
100*4882a593Smuzhiyun #define TEGRA_PIN_LCD_VSYNC_PJ4 _GPIO(76)
101*4882a593Smuzhiyun #define TEGRA_PIN_UART2_CTS_N_PJ5 _GPIO(77)
102*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RTS_N_PJ6 _GPIO(78)
103*4882a593Smuzhiyun #define TEGRA_PIN_GMI_A16_PJ7 _GPIO(79)
104*4882a593Smuzhiyun #define TEGRA_PIN_GMI_ADV_N_PK0 _GPIO(80)
105*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CLK_PK1 _GPIO(81)
106*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS4_N_PK2 _GPIO(82)
107*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS2_N_PK3 _GPIO(83)
108*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CS3_N_PK4 _GPIO(84)
109*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_OUT_PK5 _GPIO(85)
110*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_IN_PK6 _GPIO(86)
111*4882a593Smuzhiyun #define TEGRA_PIN_GMI_A19_PK7 _GPIO(87)
112*4882a593Smuzhiyun #define TEGRA_PIN_VI_D2_PL0 _GPIO(88)
113*4882a593Smuzhiyun #define TEGRA_PIN_VI_D3_PL1 _GPIO(89)
114*4882a593Smuzhiyun #define TEGRA_PIN_VI_D4_PL2 _GPIO(90)
115*4882a593Smuzhiyun #define TEGRA_PIN_VI_D5_PL3 _GPIO(91)
116*4882a593Smuzhiyun #define TEGRA_PIN_VI_D6_PL4 _GPIO(92)
117*4882a593Smuzhiyun #define TEGRA_PIN_VI_D7_PL5 _GPIO(93)
118*4882a593Smuzhiyun #define TEGRA_PIN_VI_D8_PL6 _GPIO(94)
119*4882a593Smuzhiyun #define TEGRA_PIN_VI_D9_PL7 _GPIO(95)
120*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D16_PM0 _GPIO(96)
121*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D17_PM1 _GPIO(97)
122*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D18_PM2 _GPIO(98)
123*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D19_PM3 _GPIO(99)
124*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D20_PM4 _GPIO(100)
125*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D21_PM5 _GPIO(101)
126*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D22_PM6 _GPIO(102)
127*4882a593Smuzhiyun #define TEGRA_PIN_LCD_D23_PM7 _GPIO(103)
128*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_FS_PN0 _GPIO(104)
129*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DIN_PN1 _GPIO(105)
130*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DOUT_PN2 _GPIO(106)
131*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_SCLK_PN3 _GPIO(107)
132*4882a593Smuzhiyun #define TEGRA_PIN_LCD_CS0_N_PN4 _GPIO(108)
133*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SDOUT_PN5 _GPIO(109)
134*4882a593Smuzhiyun #define TEGRA_PIN_LCD_DC0_PN6 _GPIO(110)
135*4882a593Smuzhiyun #define TEGRA_PIN_HDMI_INT_PN7 _GPIO(111)
136*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA7_PO0 _GPIO(112)
137*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA0_PO1 _GPIO(113)
138*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA1_PO2 _GPIO(114)
139*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA2_PO3 _GPIO(115)
140*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA3_PO4 _GPIO(116)
141*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA4_PO5 _GPIO(117)
142*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA5_PO6 _GPIO(118)
143*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA6_PO7 _GPIO(119)
144*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_FS_PP0 _GPIO(120)
145*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DIN_PP1 _GPIO(121)
146*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DOUT_PP2 _GPIO(122)
147*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_SCLK_PP3 _GPIO(123)
148*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_FS_PP4 _GPIO(124)
149*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DIN_PP5 _GPIO(125)
150*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DOUT_PP6 _GPIO(126)
151*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_SCLK_PP7 _GPIO(127)
152*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL0_PQ0 _GPIO(128)
153*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL1_PQ1 _GPIO(129)
154*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL2_PQ2 _GPIO(130)
155*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL3_PQ3 _GPIO(131)
156*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL4_PQ4 _GPIO(132)
157*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL5_PQ5 _GPIO(133)
158*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL6_PQ6 _GPIO(134)
159*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL7_PQ7 _GPIO(135)
160*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW0_PR0 _GPIO(136)
161*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW1_PR1 _GPIO(137)
162*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW2_PR2 _GPIO(138)
163*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW3_PR3 _GPIO(139)
164*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW4_PR4 _GPIO(140)
165*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW5_PR5 _GPIO(141)
166*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW6_PR6 _GPIO(142)
167*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW7_PR7 _GPIO(143)
168*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW8_PS0 _GPIO(144)
169*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW9_PS1 _GPIO(145)
170*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW10_PS2 _GPIO(146)
171*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW11_PS3 _GPIO(147)
172*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW12_PS4 _GPIO(148)
173*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW13_PS5 _GPIO(149)
174*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW14_PS6 _GPIO(150)
175*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW15_PS7 _GPIO(151)
176*4882a593Smuzhiyun #define TEGRA_PIN_VI_PCLK_PT0 _GPIO(152)
177*4882a593Smuzhiyun #define TEGRA_PIN_VI_MCLK_PT1 _GPIO(153)
178*4882a593Smuzhiyun #define TEGRA_PIN_VI_D10_PT2 _GPIO(154)
179*4882a593Smuzhiyun #define TEGRA_PIN_VI_D11_PT3 _GPIO(155)
180*4882a593Smuzhiyun #define TEGRA_PIN_VI_D0_PT4 _GPIO(156)
181*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SCL_PT5 _GPIO(157)
182*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SDA_PT6 _GPIO(158)
183*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_CMD_PT7 _GPIO(159)
184*4882a593Smuzhiyun #define TEGRA_PIN_PU0 _GPIO(160)
185*4882a593Smuzhiyun #define TEGRA_PIN_PU1 _GPIO(161)
186*4882a593Smuzhiyun #define TEGRA_PIN_PU2 _GPIO(162)
187*4882a593Smuzhiyun #define TEGRA_PIN_PU3 _GPIO(163)
188*4882a593Smuzhiyun #define TEGRA_PIN_PU4 _GPIO(164)
189*4882a593Smuzhiyun #define TEGRA_PIN_PU5 _GPIO(165)
190*4882a593Smuzhiyun #define TEGRA_PIN_PU6 _GPIO(166)
191*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_RTCK_PU7 _GPIO(167)
192*4882a593Smuzhiyun #define TEGRA_PIN_PV0 _GPIO(168)
193*4882a593Smuzhiyun #define TEGRA_PIN_PV1 _GPIO(169)
194*4882a593Smuzhiyun #define TEGRA_PIN_PV2 _GPIO(170)
195*4882a593Smuzhiyun #define TEGRA_PIN_PV3 _GPIO(171)
196*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SCL_PV4 _GPIO(172)
197*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SDA_PV5 _GPIO(173)
198*4882a593Smuzhiyun #define TEGRA_PIN_CRT_HSYNC_PV6 _GPIO(174)
199*4882a593Smuzhiyun #define TEGRA_PIN_CRT_VSYNC_PV7 _GPIO(175)
200*4882a593Smuzhiyun #define TEGRA_PIN_LCD_CS1_N_PW0 _GPIO(176)
201*4882a593Smuzhiyun #define TEGRA_PIN_LCD_M1_PW1 _GPIO(177)
202*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS1_N_PW2 _GPIO(178)
203*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS2_N_PW3 _GPIO(179)
204*4882a593Smuzhiyun #define TEGRA_PIN_CLK1_OUT_PW4 _GPIO(180)
205*4882a593Smuzhiyun #define TEGRA_PIN_CLK2_OUT_PW5 _GPIO(181)
206*4882a593Smuzhiyun #define TEGRA_PIN_UART3_TXD_PW6 _GPIO(182)
207*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RXD_PW7 _GPIO(183)
208*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_MOSI_PX0 _GPIO(184)
209*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_MISO_PX1 _GPIO(185)
210*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_SCK_PX2 _GPIO(186)
211*4882a593Smuzhiyun #define TEGRA_PIN_SPI2_CS0_N_PX3 _GPIO(187)
212*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_MOSI_PX4 _GPIO(188)
213*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_SCK_PX5 _GPIO(189)
214*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_CS0_N_PX6 _GPIO(190)
215*4882a593Smuzhiyun #define TEGRA_PIN_SPI1_MISO_PX7 _GPIO(191)
216*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_CLK_PY0 _GPIO(192)
217*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DIR_PY1 _GPIO(193)
218*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_NXT_PY2 _GPIO(194)
219*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_STP_PY3 _GPIO(195)
220*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT3_PY4 _GPIO(196)
221*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT2_PY5 _GPIO(197)
222*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT1_PY6 _GPIO(198)
223*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT0_PY7 _GPIO(199)
224*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_CLK_PZ0 _GPIO(200)
225*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_CMD_PZ1 _GPIO(201)
226*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SDIN_PZ2 _GPIO(202)
227*4882a593Smuzhiyun #define TEGRA_PIN_LCD_WR_N_PZ3 _GPIO(203)
228*4882a593Smuzhiyun #define TEGRA_PIN_LCD_SCK_PZ4 _GPIO(204)
229*4882a593Smuzhiyun #define TEGRA_PIN_SYS_CLK_REQ_PZ5 _GPIO(205)
230*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SCL_PZ6 _GPIO(206)
231*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SDA_PZ7 _GPIO(207)
232*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT0_PAA0 _GPIO(208)
233*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT1_PAA1 _GPIO(209)
234*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT2_PAA2 _GPIO(210)
235*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT3_PAA3 _GPIO(211)
236*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT4_PAA4 _GPIO(212)
237*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT5_PAA5 _GPIO(213)
238*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT6_PAA6 _GPIO(214)
239*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT7_PAA7 _GPIO(215)
240*4882a593Smuzhiyun #define TEGRA_PIN_PBB0 _GPIO(216)
241*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SCL_PBB1 _GPIO(217)
242*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SDA_PBB2 _GPIO(218)
243*4882a593Smuzhiyun #define TEGRA_PIN_PBB3 _GPIO(219)
244*4882a593Smuzhiyun #define TEGRA_PIN_PBB4 _GPIO(220)
245*4882a593Smuzhiyun #define TEGRA_PIN_PBB5 _GPIO(221)
246*4882a593Smuzhiyun #define TEGRA_PIN_PBB6 _GPIO(222)
247*4882a593Smuzhiyun #define TEGRA_PIN_PBB7 _GPIO(223)
248*4882a593Smuzhiyun #define TEGRA_PIN_CAM_MCLK_PCC0 _GPIO(224)
249*4882a593Smuzhiyun #define TEGRA_PIN_PCC1 _GPIO(225)
250*4882a593Smuzhiyun #define TEGRA_PIN_PCC2 _GPIO(226)
251*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_RST_N_PCC3 _GPIO(227)
252*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_CLK_PCC4 _GPIO(228)
253*4882a593Smuzhiyun #define TEGRA_PIN_CLK2_REQ_PCC5 _GPIO(229)
254*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L2_RST_N_PCC6 _GPIO(230)
255*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7 _GPIO(231)
256*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L0_PRSNT_N_PDD0 _GPIO(232)
257*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L0_RST_N_PDD1 _GPIO(233)
258*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2 _GPIO(234)
259*4882a593Smuzhiyun #define TEGRA_PIN_PEX_WAKE_N_PDD3 _GPIO(235)
260*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L1_PRSNT_N_PDD4 _GPIO(236)
261*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L1_RST_N_PDD5 _GPIO(237)
262*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6 _GPIO(238)
263*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L2_PRSNT_N_PDD7 _GPIO(239)
264*4882a593Smuzhiyun #define TEGRA_PIN_CLK3_OUT_PEE0 _GPIO(240)
265*4882a593Smuzhiyun #define TEGRA_PIN_CLK3_REQ_PEE1 _GPIO(241)
266*4882a593Smuzhiyun #define TEGRA_PIN_CLK1_REQ_PEE2 _GPIO(242)
267*4882a593Smuzhiyun #define TEGRA_PIN_HDMI_CEC_PEE3 _GPIO(243)
268*4882a593Smuzhiyun #define TEGRA_PIN_PEE4 _GPIO(244)
269*4882a593Smuzhiyun #define TEGRA_PIN_PEE5 _GPIO(245)
270*4882a593Smuzhiyun #define TEGRA_PIN_PEE6 _GPIO(246)
271*4882a593Smuzhiyun #define TEGRA_PIN_PEE7 _GPIO(247)
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* All non-GPIO pins follow */
274*4882a593Smuzhiyun #define NUM_GPIOS (TEGRA_PIN_PEE7 + 1)
275*4882a593Smuzhiyun #define _PIN(offset) (NUM_GPIOS + (offset))
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Non-GPIO pins */
278*4882a593Smuzhiyun #define TEGRA_PIN_CLK_32K_IN _PIN(0)
279*4882a593Smuzhiyun #define TEGRA_PIN_CORE_PWR_REQ _PIN(1)
280*4882a593Smuzhiyun #define TEGRA_PIN_CPU_PWR_REQ _PIN(2)
281*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TCK _PIN(3)
282*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TDI _PIN(4)
283*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TDO _PIN(5)
284*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TMS _PIN(6)
285*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_TRST_N _PIN(7)
286*4882a593Smuzhiyun #define TEGRA_PIN_OWR _PIN(8)
287*4882a593Smuzhiyun #define TEGRA_PIN_PWR_INT_N _PIN(9)
288*4882a593Smuzhiyun #define TEGRA_PIN_SYS_RESET_N _PIN(10)
289*4882a593Smuzhiyun #define TEGRA_PIN_TEST_MODE_EN _PIN(11)
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct pinctrl_pin_desc tegra30_pins[] = {
292*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK_32K_OUT_PA0, "CLK_32K_OUT PA0"),
293*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_CTS_N_PA1, "UART3_CTS_N PA1"),
294*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_FS_PA2, "DAP2_FS PA2"),
295*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_SCLK_PA3, "DAP2_SCLK PA3"),
296*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_DIN_PA4, "DAP2_DIN PA4"),
297*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_DOUT_PA5, "DAP2_DOUT PA5"),
298*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_PA6, "SDMMC3_CLK PA6"),
299*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CMD_PA7, "SDMMC3_CMD PA7"),
300*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_A17_PB0, "GMI_A17 PB0"),
301*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_A18_PB1, "GMI_A18 PB1"),
302*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_PWR0_PB2, "LCD_PWR0 PB2"),
303*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_PCLK_PB3, "LCD_PCLK PB3"),
304*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT3_PB4, "SDMMC3_DAT3 PB4"),
305*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT2_PB5, "SDMMC3_DAT2 PB5"),
306*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT1_PB6, "SDMMC3_DAT1 PB6"),
307*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT0_PB7, "SDMMC3_DAT0 PB7"),
308*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_RTS_N_PC0, "UART3_RTS_N PC0"),
309*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_PWR1_PC1, "LCD_PWR1 PC1"),
310*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_TXD_PC2, "UART2_TXD PC2"),
311*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_RXD_PC3, "UART2_RXD PC3"),
312*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SCL_PC4, "GEN1_I2C_SCL PC4"),
313*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SDA_PC5, "GEN1_I2C_SDA PC5"),
314*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_PWR2_PC6, "LCD_PWR2 PC6"),
315*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_WP_N_PC7, "GMI_WP_N PC7"),
316*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT5_PD0, "SDMMC3_DAT5 PD0"),
317*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT4_PD1, "SDMMC3_DAT4 PD1"),
318*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_DC1_PD2, "LCD_DC1 PD2"),
319*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT6_PD3, "SDMMC3_DAT6 PD3"),
320*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT7_PD4, "SDMMC3_DAT7 PD4"),
321*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D1_PD5, "VI_D1 PD5"),
322*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_VSYNC_PD6, "VI_VSYNC PD6"),
323*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_HSYNC_PD7, "VI_HSYNC PD7"),
324*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D0_PE0, "LCD_D0 PE0"),
325*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D1_PE1, "LCD_D1 PE1"),
326*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D2_PE2, "LCD_D2 PE2"),
327*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D3_PE3, "LCD_D3 PE3"),
328*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D4_PE4, "LCD_D4 PE4"),
329*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D5_PE5, "LCD_D5 PE5"),
330*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D6_PE6, "LCD_D6 PE6"),
331*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D7_PE7, "LCD_D7 PE7"),
332*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D8_PF0, "LCD_D8 PF0"),
333*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D9_PF1, "LCD_D9 PF1"),
334*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D10_PF2, "LCD_D10 PF2"),
335*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D11_PF3, "LCD_D11 PF3"),
336*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D12_PF4, "LCD_D12 PF4"),
337*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D13_PF5, "LCD_D13 PF5"),
338*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D14_PF6, "LCD_D14 PF6"),
339*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D15_PF7, "LCD_D15 PF7"),
340*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD0_PG0, "GMI_AD0 PG0"),
341*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD1_PG1, "GMI_AD1 PG1"),
342*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD2_PG2, "GMI_AD2 PG2"),
343*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD3_PG3, "GMI_AD3 PG3"),
344*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD4_PG4, "GMI_AD4 PG4"),
345*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD5_PG5, "GMI_AD5 PG5"),
346*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD6_PG6, "GMI_AD6 PG6"),
347*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD7_PG7, "GMI_AD7 PG7"),
348*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD8_PH0, "GMI_AD8 PH0"),
349*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD9_PH1, "GMI_AD9 PH1"),
350*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD10_PH2, "GMI_AD10 PH2"),
351*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD11_PH3, "GMI_AD11 PH3"),
352*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD12_PH4, "GMI_AD12 PH4"),
353*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD13_PH5, "GMI_AD13 PH5"),
354*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD14_PH6, "GMI_AD14 PH6"),
355*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_AD15_PH7, "GMI_AD15 PH7"),
356*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_WR_N_PI0, "GMI_WR_N PI0"),
357*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_OE_N_PI1, "GMI_OE_N PI1"),
358*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_DQS_PI2, "GMI_DQS PI2"),
359*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS6_N_PI3, "GMI_CS6_N PI3"),
360*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_RST_N_PI4, "GMI_RST_N PI4"),
361*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_IORDY_PI5, "GMI_IORDY PI5"),
362*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS7_N_PI6, "GMI_CS7_N PI6"),
363*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_WAIT_PI7, "GMI_WAIT PI7"),
364*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS0_N_PJ0, "GMI_CS0_N PJ0"),
365*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_DE_PJ1, "LCD_DE PJ1"),
366*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS1_N_PJ2, "GMI_CS1_N PJ2"),
367*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_HSYNC_PJ3, "LCD_HSYNC PJ3"),
368*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_VSYNC_PJ4, "LCD_VSYNC PJ4"),
369*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_CTS_N_PJ5, "UART2_CTS_N PJ5"),
370*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_RTS_N_PJ6, "UART2_RTS_N PJ6"),
371*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_A16_PJ7, "GMI_A16 PJ7"),
372*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_ADV_N_PK0, "GMI_ADV_N PK0"),
373*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CLK_PK1, "GMI_CLK PK1"),
374*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS4_N_PK2, "GMI_CS4_N PK2"),
375*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS2_N_PK3, "GMI_CS2_N PK3"),
376*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CS3_N_PK4, "GMI_CS3_N PK4"),
377*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPDIF_OUT_PK5, "SPDIF_OUT PK5"),
378*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPDIF_IN_PK6, "SPDIF_IN PK6"),
379*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_A19_PK7, "GMI_A19 PK7"),
380*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D2_PL0, "VI_D2 PL0"),
381*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D3_PL1, "VI_D3 PL1"),
382*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D4_PL2, "VI_D4 PL2"),
383*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D5_PL3, "VI_D5 PL3"),
384*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D6_PL4, "VI_D6 PL4"),
385*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D7_PL5, "VI_D7 PL5"),
386*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D8_PL6, "VI_D8 PL6"),
387*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D9_PL7, "VI_D9 PL7"),
388*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D16_PM0, "LCD_D16 PM0"),
389*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D17_PM1, "LCD_D17 PM1"),
390*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D18_PM2, "LCD_D18 PM2"),
391*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D19_PM3, "LCD_D19 PM3"),
392*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D20_PM4, "LCD_D20 PM4"),
393*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D21_PM5, "LCD_D21 PM5"),
394*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D22_PM6, "LCD_D22 PM6"),
395*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_D23_PM7, "LCD_D23 PM7"),
396*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_FS_PN0, "DAP1_FS PN0"),
397*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_DIN_PN1, "DAP1_DIN PN1"),
398*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_DOUT_PN2, "DAP1_DOUT PN2"),
399*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_SCLK_PN3, "DAP1_SCLK PN3"),
400*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_CS0_N_PN4, "LCD_CS0_N PN4"),
401*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_SDOUT_PN5, "LCD_SDOUT PN5"),
402*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_DC0_PN6, "LCD_DC0 PN6"),
403*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_HDMI_INT_PN7, "HDMI_INT PN7"),
404*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA7_PO0, "ULPI_DATA7 PO0"),
405*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA0_PO1, "ULPI_DATA0 PO1"),
406*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA1_PO2, "ULPI_DATA1 PO2"),
407*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA2_PO3, "ULPI_DATA2 PO3"),
408*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA3_PO4, "ULPI_DATA3 PO4"),
409*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA4_PO5, "ULPI_DATA4 PO5"),
410*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA5_PO6, "ULPI_DATA5 PO6"),
411*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA6_PO7, "ULPI_DATA6 PO7"),
412*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_FS_PP0, "DAP3_FS PP0"),
413*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_DIN_PP1, "DAP3_DIN PP1"),
414*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_DOUT_PP2, "DAP3_DOUT PP2"),
415*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_SCLK_PP3, "DAP3_SCLK PP3"),
416*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_FS_PP4, "DAP4_FS PP4"),
417*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_DIN_PP5, "DAP4_DIN PP5"),
418*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_DOUT_PP6, "DAP4_DOUT PP6"),
419*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_SCLK_PP7, "DAP4_SCLK PP7"),
420*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL0_PQ0, "KB_COL0 PQ0"),
421*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL1_PQ1, "KB_COL1 PQ1"),
422*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL2_PQ2, "KB_COL2 PQ2"),
423*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL3_PQ3, "KB_COL3 PQ3"),
424*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL4_PQ4, "KB_COL4 PQ4"),
425*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL5_PQ5, "KB_COL5 PQ5"),
426*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL6_PQ6, "KB_COL6 PQ6"),
427*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL7_PQ7, "KB_COL7 PQ7"),
428*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW0_PR0, "KB_ROW0 PR0"),
429*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW1_PR1, "KB_ROW1 PR1"),
430*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW2_PR2, "KB_ROW2 PR2"),
431*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW3_PR3, "KB_ROW3 PR3"),
432*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW4_PR4, "KB_ROW4 PR4"),
433*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW5_PR5, "KB_ROW5 PR5"),
434*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW6_PR6, "KB_ROW6 PR6"),
435*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW7_PR7, "KB_ROW7 PR7"),
436*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW8_PS0, "KB_ROW8 PS0"),
437*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW9_PS1, "KB_ROW9 PS1"),
438*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW10_PS2, "KB_ROW10 PS2"),
439*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW11_PS3, "KB_ROW11 PS3"),
440*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW12_PS4, "KB_ROW12 PS4"),
441*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW13_PS5, "KB_ROW13 PS5"),
442*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW14_PS6, "KB_ROW14 PS6"),
443*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW15_PS7, "KB_ROW15 PS7"),
444*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_PCLK_PT0, "VI_PCLK PT0"),
445*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_MCLK_PT1, "VI_MCLK PT1"),
446*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D10_PT2, "VI_D10 PT2"),
447*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D11_PT3, "VI_D11 PT3"),
448*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_VI_D0_PT4, "VI_D0 PT4"),
449*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SCL_PT5, "GEN2_I2C_SCL PT5"),
450*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SDA_PT6, "GEN2_I2C_SDA PT6"),
451*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_CMD_PT7, "SDMMC4_CMD PT7"),
452*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU0, "PU0"),
453*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU1, "PU1"),
454*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU2, "PU2"),
455*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU3, "PU3"),
456*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU4, "PU4"),
457*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU5, "PU5"),
458*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU6, "PU6"),
459*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_RTCK_PU7, "JTAG_RTCK PU7"),
460*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV0, "PV0"),
461*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV1, "PV1"),
462*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV2, "PV2"),
463*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV3, "PV3"),
464*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DDC_SCL_PV4, "DDC_SCL PV4"),
465*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DDC_SDA_PV5, "DDC_SDA PV5"),
466*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CRT_HSYNC_PV6, "CRT_HSYNC PV6"),
467*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CRT_VSYNC_PV7, "CRT_VSYNC PV7"),
468*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_CS1_N_PW0, "LCD_CS1_N PW0"),
469*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_M1_PW1, "LCD_M1 PW1"),
470*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_CS1_N_PW2, "SPI2_CS1_N PW2"),
471*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_CS2_N_PW3, "SPI2_CS2_N PW3"),
472*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK1_OUT_PW4, "CLK1_OUT PW4"),
473*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK2_OUT_PW5, "CLK2_OUT PW5"),
474*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_TXD_PW6, "UART3_TXD PW6"),
475*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_RXD_PW7, "UART3_RXD PW7"),
476*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_MOSI_PX0, "SPI2_MOSI PX0"),
477*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_MISO_PX1, "SPI2_MISO PX1"),
478*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_SCK_PX2, "SPI2_SCK PX2"),
479*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI2_CS0_N_PX3, "SPI2_CS0_N PX3"),
480*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI1_MOSI_PX4, "SPI1_MOSI PX4"),
481*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI1_SCK_PX5, "SPI1_SCK PX5"),
482*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI1_CS0_N_PX6, "SPI1_CS0_N PX6"),
483*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPI1_MISO_PX7, "SPI1_MISO PX7"),
484*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_CLK_PY0, "ULPI_CLK PY0"),
485*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DIR_PY1, "ULPI_DIR PY1"),
486*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_NXT_PY2, "ULPI_NXT PY2"),
487*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_STP_PY3, "ULPI_STP PY3"),
488*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT3_PY4, "SDMMC1_DAT3 PY4"),
489*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT2_PY5, "SDMMC1_DAT2 PY5"),
490*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT1_PY6, "SDMMC1_DAT1 PY6"),
491*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT0_PY7, "SDMMC1_DAT0 PY7"),
492*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_CLK_PZ0, "SDMMC1_CLK PZ0"),
493*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_CMD_PZ1, "SDMMC1_CMD PZ1"),
494*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_SDIN_PZ2, "LCD_SDIN PZ2"),
495*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_WR_N_PZ3, "LCD_WR_N PZ3"),
496*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_LCD_SCK_PZ4, "LCD_SCK PZ4"),
497*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SYS_CLK_REQ_PZ5, "SYS_CLK_REQ PZ5"),
498*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SCL_PZ6, "PWR_I2C_SCL PZ6"),
499*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SDA_PZ7, "PWR_I2C_SDA PZ7"),
500*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT0_PAA0, "SDMMC4_DAT0 PAA0"),
501*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT1_PAA1, "SDMMC4_DAT1 PAA1"),
502*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT2_PAA2, "SDMMC4_DAT2 PAA2"),
503*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT3_PAA3, "SDMMC4_DAT3 PAA3"),
504*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT4_PAA4, "SDMMC4_DAT4 PAA4"),
505*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT5_PAA5, "SDMMC4_DAT5 PAA5"),
506*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT6_PAA6, "SDMMC4_DAT6 PAA6"),
507*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT7_PAA7, "SDMMC4_DAT7 PAA7"),
508*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB0, "PBB0"),
509*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SCL_PBB1, "CAM_I2C_SCL PBB1"),
510*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SDA_PBB2, "CAM_I2C_SDA PBB2"),
511*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB3, "PBB3"),
512*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB4, "PBB4"),
513*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB5, "PBB5"),
514*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB6, "PBB6"),
515*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB7, "PBB7"),
516*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_MCLK_PCC0, "CAM_MCLK PCC0"),
517*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PCC1, "PCC1"),
518*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PCC2, "PCC2"),
519*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_RST_N_PCC3, "SDMMC4_RST_N PCC3"),
520*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_CLK_PCC4, "SDMMC4_CLK PCC4"),
521*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK2_REQ_PCC5, "CLK2_REQ PCC5"),
522*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L2_RST_N_PCC6, "PEX_L2_RST_N PCC6"),
523*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7, "PEX_L2_CLKREQ_N PCC7"),
524*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L0_PRSNT_N_PDD0, "PEX_L0_PRSNT_N PDD0"),
525*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L0_RST_N_PDD1, "PEX_L0_RST_N PDD1"),
526*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2, "PEX_L0_CLKREQ_N PDD2"),
527*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_WAKE_N_PDD3, "PEX_WAKE_N PDD3"),
528*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L1_PRSNT_N_PDD4, "PEX_L1_PRSNT_N PDD4"),
529*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L1_RST_N_PDD5, "PEX_L1_RST_N PDD5"),
530*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6, "PEX_L1_CLKREQ_N PDD6"),
531*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L2_PRSNT_N_PDD7, "PEX_L2_PRSNT_N PDD7"),
532*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK3_OUT_PEE0, "CLK3_OUT PEE0"),
533*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK3_REQ_PEE1, "CLK3_REQ PEE1"),
534*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK1_REQ_PEE2, "CLK1_REQ PEE2"),
535*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_HDMI_CEC_PEE3, "HDMI_CEC PEE3"),
536*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEE4, "PEE4"),
537*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEE5, "PEE5"),
538*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEE6, "PEE6"),
539*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEE7, "PEE7"),
540*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK_32K_IN, "CLK_32K_IN"),
541*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CORE_PWR_REQ, "CORE_PWR_REQ"),
542*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CPU_PWR_REQ, "CPU_PWR_REQ"),
543*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_TCK, "JTAG_TCK"),
544*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_TDI, "JTAG_TDI"),
545*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_TDO, "JTAG_TDO"),
546*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_TMS, "JTAG_TMS"),
547*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_TRST_N, "JTAG_TRST_N"),
548*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_OWR, "OWR"),
549*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_INT_N, "PWR_INT_N"),
550*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SYS_RESET_N, "SYS_RESET_N"),
551*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_TEST_MODE_EN, "TEST_MODE_EN"),
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun static const unsigned clk_32k_out_pa0_pins[] = {
555*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_OUT_PA0,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun static const unsigned uart3_cts_n_pa1_pins[] = {
559*4882a593Smuzhiyun TEGRA_PIN_UART3_CTS_N_PA1,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun static const unsigned dap2_fs_pa2_pins[] = {
563*4882a593Smuzhiyun TEGRA_PIN_DAP2_FS_PA2,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun static const unsigned dap2_sclk_pa3_pins[] = {
567*4882a593Smuzhiyun TEGRA_PIN_DAP2_SCLK_PA3,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static const unsigned dap2_din_pa4_pins[] = {
571*4882a593Smuzhiyun TEGRA_PIN_DAP2_DIN_PA4,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun static const unsigned dap2_dout_pa5_pins[] = {
575*4882a593Smuzhiyun TEGRA_PIN_DAP2_DOUT_PA5,
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun static const unsigned sdmmc3_clk_pa6_pins[] = {
579*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_PA6,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static const unsigned sdmmc3_cmd_pa7_pins[] = {
583*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CMD_PA7,
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const unsigned gmi_a17_pb0_pins[] = {
587*4882a593Smuzhiyun TEGRA_PIN_GMI_A17_PB0,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun static const unsigned gmi_a18_pb1_pins[] = {
591*4882a593Smuzhiyun TEGRA_PIN_GMI_A18_PB1,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static const unsigned lcd_pwr0_pb2_pins[] = {
595*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR0_PB2,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun static const unsigned lcd_pclk_pb3_pins[] = {
599*4882a593Smuzhiyun TEGRA_PIN_LCD_PCLK_PB3,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const unsigned sdmmc3_dat3_pb4_pins[] = {
603*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT3_PB4,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun static const unsigned sdmmc3_dat2_pb5_pins[] = {
607*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT2_PB5,
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun static const unsigned sdmmc3_dat1_pb6_pins[] = {
611*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT1_PB6,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun static const unsigned sdmmc3_dat0_pb7_pins[] = {
615*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT0_PB7,
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun static const unsigned uart3_rts_n_pc0_pins[] = {
619*4882a593Smuzhiyun TEGRA_PIN_UART3_RTS_N_PC0,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static const unsigned lcd_pwr1_pc1_pins[] = {
623*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR1_PC1,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static const unsigned uart2_txd_pc2_pins[] = {
627*4882a593Smuzhiyun TEGRA_PIN_UART2_TXD_PC2,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun static const unsigned uart2_rxd_pc3_pins[] = {
631*4882a593Smuzhiyun TEGRA_PIN_UART2_RXD_PC3,
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static const unsigned gen1_i2c_scl_pc4_pins[] = {
635*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SCL_PC4,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const unsigned gen1_i2c_sda_pc5_pins[] = {
639*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SDA_PC5,
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun static const unsigned lcd_pwr2_pc6_pins[] = {
643*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR2_PC6,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static const unsigned gmi_wp_n_pc7_pins[] = {
647*4882a593Smuzhiyun TEGRA_PIN_GMI_WP_N_PC7,
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun static const unsigned sdmmc3_dat5_pd0_pins[] = {
651*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT5_PD0,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static const unsigned sdmmc3_dat4_pd1_pins[] = {
655*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT4_PD1,
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun static const unsigned lcd_dc1_pd2_pins[] = {
659*4882a593Smuzhiyun TEGRA_PIN_LCD_DC1_PD2,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun static const unsigned sdmmc3_dat6_pd3_pins[] = {
663*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT6_PD3,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static const unsigned sdmmc3_dat7_pd4_pins[] = {
667*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT7_PD4,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun static const unsigned vi_d1_pd5_pins[] = {
671*4882a593Smuzhiyun TEGRA_PIN_VI_D1_PD5,
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun static const unsigned vi_vsync_pd6_pins[] = {
675*4882a593Smuzhiyun TEGRA_PIN_VI_VSYNC_PD6,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun static const unsigned vi_hsync_pd7_pins[] = {
679*4882a593Smuzhiyun TEGRA_PIN_VI_HSYNC_PD7,
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun static const unsigned lcd_d0_pe0_pins[] = {
683*4882a593Smuzhiyun TEGRA_PIN_LCD_D0_PE0,
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun static const unsigned lcd_d1_pe1_pins[] = {
687*4882a593Smuzhiyun TEGRA_PIN_LCD_D1_PE1,
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun static const unsigned lcd_d2_pe2_pins[] = {
691*4882a593Smuzhiyun TEGRA_PIN_LCD_D2_PE2,
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun static const unsigned lcd_d3_pe3_pins[] = {
695*4882a593Smuzhiyun TEGRA_PIN_LCD_D3_PE3,
696*4882a593Smuzhiyun };
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun static const unsigned lcd_d4_pe4_pins[] = {
699*4882a593Smuzhiyun TEGRA_PIN_LCD_D4_PE4,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static const unsigned lcd_d5_pe5_pins[] = {
703*4882a593Smuzhiyun TEGRA_PIN_LCD_D5_PE5,
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static const unsigned lcd_d6_pe6_pins[] = {
707*4882a593Smuzhiyun TEGRA_PIN_LCD_D6_PE6,
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun static const unsigned lcd_d7_pe7_pins[] = {
711*4882a593Smuzhiyun TEGRA_PIN_LCD_D7_PE7,
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static const unsigned lcd_d8_pf0_pins[] = {
715*4882a593Smuzhiyun TEGRA_PIN_LCD_D8_PF0,
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun static const unsigned lcd_d9_pf1_pins[] = {
719*4882a593Smuzhiyun TEGRA_PIN_LCD_D9_PF1,
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const unsigned lcd_d10_pf2_pins[] = {
723*4882a593Smuzhiyun TEGRA_PIN_LCD_D10_PF2,
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun static const unsigned lcd_d11_pf3_pins[] = {
727*4882a593Smuzhiyun TEGRA_PIN_LCD_D11_PF3,
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun static const unsigned lcd_d12_pf4_pins[] = {
731*4882a593Smuzhiyun TEGRA_PIN_LCD_D12_PF4,
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun static const unsigned lcd_d13_pf5_pins[] = {
735*4882a593Smuzhiyun TEGRA_PIN_LCD_D13_PF5,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun static const unsigned lcd_d14_pf6_pins[] = {
739*4882a593Smuzhiyun TEGRA_PIN_LCD_D14_PF6,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static const unsigned lcd_d15_pf7_pins[] = {
743*4882a593Smuzhiyun TEGRA_PIN_LCD_D15_PF7,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const unsigned gmi_ad0_pg0_pins[] = {
747*4882a593Smuzhiyun TEGRA_PIN_GMI_AD0_PG0,
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const unsigned gmi_ad1_pg1_pins[] = {
751*4882a593Smuzhiyun TEGRA_PIN_GMI_AD1_PG1,
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static const unsigned gmi_ad2_pg2_pins[] = {
755*4882a593Smuzhiyun TEGRA_PIN_GMI_AD2_PG2,
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun static const unsigned gmi_ad3_pg3_pins[] = {
759*4882a593Smuzhiyun TEGRA_PIN_GMI_AD3_PG3,
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const unsigned gmi_ad4_pg4_pins[] = {
763*4882a593Smuzhiyun TEGRA_PIN_GMI_AD4_PG4,
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static const unsigned gmi_ad5_pg5_pins[] = {
767*4882a593Smuzhiyun TEGRA_PIN_GMI_AD5_PG5,
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun static const unsigned gmi_ad6_pg6_pins[] = {
771*4882a593Smuzhiyun TEGRA_PIN_GMI_AD6_PG6,
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const unsigned gmi_ad7_pg7_pins[] = {
775*4882a593Smuzhiyun TEGRA_PIN_GMI_AD7_PG7,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static const unsigned gmi_ad8_ph0_pins[] = {
779*4882a593Smuzhiyun TEGRA_PIN_GMI_AD8_PH0,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static const unsigned gmi_ad9_ph1_pins[] = {
783*4882a593Smuzhiyun TEGRA_PIN_GMI_AD9_PH1,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static const unsigned gmi_ad10_ph2_pins[] = {
787*4882a593Smuzhiyun TEGRA_PIN_GMI_AD10_PH2,
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun static const unsigned gmi_ad11_ph3_pins[] = {
791*4882a593Smuzhiyun TEGRA_PIN_GMI_AD11_PH3,
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun static const unsigned gmi_ad12_ph4_pins[] = {
795*4882a593Smuzhiyun TEGRA_PIN_GMI_AD12_PH4,
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun static const unsigned gmi_ad13_ph5_pins[] = {
799*4882a593Smuzhiyun TEGRA_PIN_GMI_AD13_PH5,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun static const unsigned gmi_ad14_ph6_pins[] = {
803*4882a593Smuzhiyun TEGRA_PIN_GMI_AD14_PH6,
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const unsigned gmi_ad15_ph7_pins[] = {
807*4882a593Smuzhiyun TEGRA_PIN_GMI_AD15_PH7,
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const unsigned gmi_wr_n_pi0_pins[] = {
811*4882a593Smuzhiyun TEGRA_PIN_GMI_WR_N_PI0,
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static const unsigned gmi_oe_n_pi1_pins[] = {
815*4882a593Smuzhiyun TEGRA_PIN_GMI_OE_N_PI1,
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun static const unsigned gmi_dqs_pi2_pins[] = {
819*4882a593Smuzhiyun TEGRA_PIN_GMI_DQS_PI2,
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const unsigned gmi_cs6_n_pi3_pins[] = {
823*4882a593Smuzhiyun TEGRA_PIN_GMI_CS6_N_PI3,
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const unsigned gmi_rst_n_pi4_pins[] = {
827*4882a593Smuzhiyun TEGRA_PIN_GMI_RST_N_PI4,
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static const unsigned gmi_iordy_pi5_pins[] = {
831*4882a593Smuzhiyun TEGRA_PIN_GMI_IORDY_PI5,
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static const unsigned gmi_cs7_n_pi6_pins[] = {
835*4882a593Smuzhiyun TEGRA_PIN_GMI_CS7_N_PI6,
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const unsigned gmi_wait_pi7_pins[] = {
839*4882a593Smuzhiyun TEGRA_PIN_GMI_WAIT_PI7,
840*4882a593Smuzhiyun };
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun static const unsigned gmi_cs0_n_pj0_pins[] = {
843*4882a593Smuzhiyun TEGRA_PIN_GMI_CS0_N_PJ0,
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun static const unsigned lcd_de_pj1_pins[] = {
847*4882a593Smuzhiyun TEGRA_PIN_LCD_DE_PJ1,
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun static const unsigned gmi_cs1_n_pj2_pins[] = {
851*4882a593Smuzhiyun TEGRA_PIN_GMI_CS1_N_PJ2,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static const unsigned lcd_hsync_pj3_pins[] = {
855*4882a593Smuzhiyun TEGRA_PIN_LCD_HSYNC_PJ3,
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static const unsigned lcd_vsync_pj4_pins[] = {
859*4882a593Smuzhiyun TEGRA_PIN_LCD_VSYNC_PJ4,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun static const unsigned uart2_cts_n_pj5_pins[] = {
863*4882a593Smuzhiyun TEGRA_PIN_UART2_CTS_N_PJ5,
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun static const unsigned uart2_rts_n_pj6_pins[] = {
867*4882a593Smuzhiyun TEGRA_PIN_UART2_RTS_N_PJ6,
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun static const unsigned gmi_a16_pj7_pins[] = {
871*4882a593Smuzhiyun TEGRA_PIN_GMI_A16_PJ7,
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun static const unsigned gmi_adv_n_pk0_pins[] = {
875*4882a593Smuzhiyun TEGRA_PIN_GMI_ADV_N_PK0,
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static const unsigned gmi_clk_pk1_pins[] = {
879*4882a593Smuzhiyun TEGRA_PIN_GMI_CLK_PK1,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun static const unsigned gmi_cs4_n_pk2_pins[] = {
883*4882a593Smuzhiyun TEGRA_PIN_GMI_CS4_N_PK2,
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun static const unsigned gmi_cs2_n_pk3_pins[] = {
887*4882a593Smuzhiyun TEGRA_PIN_GMI_CS2_N_PK3,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun static const unsigned gmi_cs3_n_pk4_pins[] = {
891*4882a593Smuzhiyun TEGRA_PIN_GMI_CS3_N_PK4,
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun static const unsigned spdif_out_pk5_pins[] = {
895*4882a593Smuzhiyun TEGRA_PIN_SPDIF_OUT_PK5,
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun static const unsigned spdif_in_pk6_pins[] = {
899*4882a593Smuzhiyun TEGRA_PIN_SPDIF_IN_PK6,
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun static const unsigned gmi_a19_pk7_pins[] = {
903*4882a593Smuzhiyun TEGRA_PIN_GMI_A19_PK7,
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun static const unsigned vi_d2_pl0_pins[] = {
907*4882a593Smuzhiyun TEGRA_PIN_VI_D2_PL0,
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static const unsigned vi_d3_pl1_pins[] = {
911*4882a593Smuzhiyun TEGRA_PIN_VI_D3_PL1,
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static const unsigned vi_d4_pl2_pins[] = {
915*4882a593Smuzhiyun TEGRA_PIN_VI_D4_PL2,
916*4882a593Smuzhiyun };
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static const unsigned vi_d5_pl3_pins[] = {
919*4882a593Smuzhiyun TEGRA_PIN_VI_D5_PL3,
920*4882a593Smuzhiyun };
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun static const unsigned vi_d6_pl4_pins[] = {
923*4882a593Smuzhiyun TEGRA_PIN_VI_D6_PL4,
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun static const unsigned vi_d7_pl5_pins[] = {
927*4882a593Smuzhiyun TEGRA_PIN_VI_D7_PL5,
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static const unsigned vi_d8_pl6_pins[] = {
931*4882a593Smuzhiyun TEGRA_PIN_VI_D8_PL6,
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static const unsigned vi_d9_pl7_pins[] = {
935*4882a593Smuzhiyun TEGRA_PIN_VI_D9_PL7,
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun static const unsigned lcd_d16_pm0_pins[] = {
939*4882a593Smuzhiyun TEGRA_PIN_LCD_D16_PM0,
940*4882a593Smuzhiyun };
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun static const unsigned lcd_d17_pm1_pins[] = {
943*4882a593Smuzhiyun TEGRA_PIN_LCD_D17_PM1,
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static const unsigned lcd_d18_pm2_pins[] = {
947*4882a593Smuzhiyun TEGRA_PIN_LCD_D18_PM2,
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun static const unsigned lcd_d19_pm3_pins[] = {
951*4882a593Smuzhiyun TEGRA_PIN_LCD_D19_PM3,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun static const unsigned lcd_d20_pm4_pins[] = {
955*4882a593Smuzhiyun TEGRA_PIN_LCD_D20_PM4,
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun static const unsigned lcd_d21_pm5_pins[] = {
959*4882a593Smuzhiyun TEGRA_PIN_LCD_D21_PM5,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun static const unsigned lcd_d22_pm6_pins[] = {
963*4882a593Smuzhiyun TEGRA_PIN_LCD_D22_PM6,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const unsigned lcd_d23_pm7_pins[] = {
967*4882a593Smuzhiyun TEGRA_PIN_LCD_D23_PM7,
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun static const unsigned dap1_fs_pn0_pins[] = {
971*4882a593Smuzhiyun TEGRA_PIN_DAP1_FS_PN0,
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun static const unsigned dap1_din_pn1_pins[] = {
975*4882a593Smuzhiyun TEGRA_PIN_DAP1_DIN_PN1,
976*4882a593Smuzhiyun };
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun static const unsigned dap1_dout_pn2_pins[] = {
979*4882a593Smuzhiyun TEGRA_PIN_DAP1_DOUT_PN2,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun static const unsigned dap1_sclk_pn3_pins[] = {
983*4882a593Smuzhiyun TEGRA_PIN_DAP1_SCLK_PN3,
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun static const unsigned lcd_cs0_n_pn4_pins[] = {
987*4882a593Smuzhiyun TEGRA_PIN_LCD_CS0_N_PN4,
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static const unsigned lcd_sdout_pn5_pins[] = {
991*4882a593Smuzhiyun TEGRA_PIN_LCD_SDOUT_PN5,
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static const unsigned lcd_dc0_pn6_pins[] = {
995*4882a593Smuzhiyun TEGRA_PIN_LCD_DC0_PN6,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static const unsigned hdmi_int_pn7_pins[] = {
999*4882a593Smuzhiyun TEGRA_PIN_HDMI_INT_PN7,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static const unsigned ulpi_data7_po0_pins[] = {
1003*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA7_PO0,
1004*4882a593Smuzhiyun };
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun static const unsigned ulpi_data0_po1_pins[] = {
1007*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA0_PO1,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static const unsigned ulpi_data1_po2_pins[] = {
1011*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA1_PO2,
1012*4882a593Smuzhiyun };
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun static const unsigned ulpi_data2_po3_pins[] = {
1015*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA2_PO3,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static const unsigned ulpi_data3_po4_pins[] = {
1019*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA3_PO4,
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static const unsigned ulpi_data4_po5_pins[] = {
1023*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA4_PO5,
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun static const unsigned ulpi_data5_po6_pins[] = {
1027*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA5_PO6,
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun static const unsigned ulpi_data6_po7_pins[] = {
1031*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA6_PO7,
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun static const unsigned dap3_fs_pp0_pins[] = {
1035*4882a593Smuzhiyun TEGRA_PIN_DAP3_FS_PP0,
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun static const unsigned dap3_din_pp1_pins[] = {
1039*4882a593Smuzhiyun TEGRA_PIN_DAP3_DIN_PP1,
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun static const unsigned dap3_dout_pp2_pins[] = {
1043*4882a593Smuzhiyun TEGRA_PIN_DAP3_DOUT_PP2,
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static const unsigned dap3_sclk_pp3_pins[] = {
1047*4882a593Smuzhiyun TEGRA_PIN_DAP3_SCLK_PP3,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun static const unsigned dap4_fs_pp4_pins[] = {
1051*4882a593Smuzhiyun TEGRA_PIN_DAP4_FS_PP4,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun static const unsigned dap4_din_pp5_pins[] = {
1055*4882a593Smuzhiyun TEGRA_PIN_DAP4_DIN_PP5,
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun static const unsigned dap4_dout_pp6_pins[] = {
1059*4882a593Smuzhiyun TEGRA_PIN_DAP4_DOUT_PP6,
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun static const unsigned dap4_sclk_pp7_pins[] = {
1063*4882a593Smuzhiyun TEGRA_PIN_DAP4_SCLK_PP7,
1064*4882a593Smuzhiyun };
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun static const unsigned kb_col0_pq0_pins[] = {
1067*4882a593Smuzhiyun TEGRA_PIN_KB_COL0_PQ0,
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static const unsigned kb_col1_pq1_pins[] = {
1071*4882a593Smuzhiyun TEGRA_PIN_KB_COL1_PQ1,
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun static const unsigned kb_col2_pq2_pins[] = {
1075*4882a593Smuzhiyun TEGRA_PIN_KB_COL2_PQ2,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun static const unsigned kb_col3_pq3_pins[] = {
1079*4882a593Smuzhiyun TEGRA_PIN_KB_COL3_PQ3,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun static const unsigned kb_col4_pq4_pins[] = {
1083*4882a593Smuzhiyun TEGRA_PIN_KB_COL4_PQ4,
1084*4882a593Smuzhiyun };
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun static const unsigned kb_col5_pq5_pins[] = {
1087*4882a593Smuzhiyun TEGRA_PIN_KB_COL5_PQ5,
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun static const unsigned kb_col6_pq6_pins[] = {
1091*4882a593Smuzhiyun TEGRA_PIN_KB_COL6_PQ6,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun static const unsigned kb_col7_pq7_pins[] = {
1095*4882a593Smuzhiyun TEGRA_PIN_KB_COL7_PQ7,
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun static const unsigned kb_row0_pr0_pins[] = {
1099*4882a593Smuzhiyun TEGRA_PIN_KB_ROW0_PR0,
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun static const unsigned kb_row1_pr1_pins[] = {
1103*4882a593Smuzhiyun TEGRA_PIN_KB_ROW1_PR1,
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun static const unsigned kb_row2_pr2_pins[] = {
1107*4882a593Smuzhiyun TEGRA_PIN_KB_ROW2_PR2,
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun static const unsigned kb_row3_pr3_pins[] = {
1111*4882a593Smuzhiyun TEGRA_PIN_KB_ROW3_PR3,
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun static const unsigned kb_row4_pr4_pins[] = {
1115*4882a593Smuzhiyun TEGRA_PIN_KB_ROW4_PR4,
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun static const unsigned kb_row5_pr5_pins[] = {
1119*4882a593Smuzhiyun TEGRA_PIN_KB_ROW5_PR5,
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun static const unsigned kb_row6_pr6_pins[] = {
1123*4882a593Smuzhiyun TEGRA_PIN_KB_ROW6_PR6,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun static const unsigned kb_row7_pr7_pins[] = {
1127*4882a593Smuzhiyun TEGRA_PIN_KB_ROW7_PR7,
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun static const unsigned kb_row8_ps0_pins[] = {
1131*4882a593Smuzhiyun TEGRA_PIN_KB_ROW8_PS0,
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun static const unsigned kb_row9_ps1_pins[] = {
1135*4882a593Smuzhiyun TEGRA_PIN_KB_ROW9_PS1,
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun static const unsigned kb_row10_ps2_pins[] = {
1139*4882a593Smuzhiyun TEGRA_PIN_KB_ROW10_PS2,
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static const unsigned kb_row11_ps3_pins[] = {
1143*4882a593Smuzhiyun TEGRA_PIN_KB_ROW11_PS3,
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const unsigned kb_row12_ps4_pins[] = {
1147*4882a593Smuzhiyun TEGRA_PIN_KB_ROW12_PS4,
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static const unsigned kb_row13_ps5_pins[] = {
1151*4882a593Smuzhiyun TEGRA_PIN_KB_ROW13_PS5,
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun static const unsigned kb_row14_ps6_pins[] = {
1155*4882a593Smuzhiyun TEGRA_PIN_KB_ROW14_PS6,
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun static const unsigned kb_row15_ps7_pins[] = {
1159*4882a593Smuzhiyun TEGRA_PIN_KB_ROW15_PS7,
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun static const unsigned vi_pclk_pt0_pins[] = {
1163*4882a593Smuzhiyun TEGRA_PIN_VI_PCLK_PT0,
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun static const unsigned vi_mclk_pt1_pins[] = {
1167*4882a593Smuzhiyun TEGRA_PIN_VI_MCLK_PT1,
1168*4882a593Smuzhiyun };
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static const unsigned vi_d10_pt2_pins[] = {
1171*4882a593Smuzhiyun TEGRA_PIN_VI_D10_PT2,
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun static const unsigned vi_d11_pt3_pins[] = {
1175*4882a593Smuzhiyun TEGRA_PIN_VI_D11_PT3,
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun static const unsigned vi_d0_pt4_pins[] = {
1179*4882a593Smuzhiyun TEGRA_PIN_VI_D0_PT4,
1180*4882a593Smuzhiyun };
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun static const unsigned gen2_i2c_scl_pt5_pins[] = {
1183*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SCL_PT5,
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun static const unsigned gen2_i2c_sda_pt6_pins[] = {
1187*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SDA_PT6,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun static const unsigned sdmmc4_cmd_pt7_pins[] = {
1191*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CMD_PT7,
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun static const unsigned pu0_pins[] = {
1195*4882a593Smuzhiyun TEGRA_PIN_PU0,
1196*4882a593Smuzhiyun };
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static const unsigned pu1_pins[] = {
1199*4882a593Smuzhiyun TEGRA_PIN_PU1,
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun static const unsigned pu2_pins[] = {
1203*4882a593Smuzhiyun TEGRA_PIN_PU2,
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const unsigned pu3_pins[] = {
1207*4882a593Smuzhiyun TEGRA_PIN_PU3,
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun static const unsigned pu4_pins[] = {
1211*4882a593Smuzhiyun TEGRA_PIN_PU4,
1212*4882a593Smuzhiyun };
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun static const unsigned pu5_pins[] = {
1215*4882a593Smuzhiyun TEGRA_PIN_PU5,
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun static const unsigned pu6_pins[] = {
1219*4882a593Smuzhiyun TEGRA_PIN_PU6,
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun static const unsigned jtag_rtck_pu7_pins[] = {
1223*4882a593Smuzhiyun TEGRA_PIN_JTAG_RTCK_PU7,
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun static const unsigned pv0_pins[] = {
1227*4882a593Smuzhiyun TEGRA_PIN_PV0,
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun static const unsigned pv1_pins[] = {
1231*4882a593Smuzhiyun TEGRA_PIN_PV1,
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun static const unsigned pv2_pins[] = {
1235*4882a593Smuzhiyun TEGRA_PIN_PV2,
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun static const unsigned pv3_pins[] = {
1239*4882a593Smuzhiyun TEGRA_PIN_PV3,
1240*4882a593Smuzhiyun };
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun static const unsigned ddc_scl_pv4_pins[] = {
1243*4882a593Smuzhiyun TEGRA_PIN_DDC_SCL_PV4,
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun static const unsigned ddc_sda_pv5_pins[] = {
1247*4882a593Smuzhiyun TEGRA_PIN_DDC_SDA_PV5,
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun static const unsigned crt_hsync_pv6_pins[] = {
1251*4882a593Smuzhiyun TEGRA_PIN_CRT_HSYNC_PV6,
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun static const unsigned crt_vsync_pv7_pins[] = {
1255*4882a593Smuzhiyun TEGRA_PIN_CRT_VSYNC_PV7,
1256*4882a593Smuzhiyun };
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const unsigned lcd_cs1_n_pw0_pins[] = {
1259*4882a593Smuzhiyun TEGRA_PIN_LCD_CS1_N_PW0,
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static const unsigned lcd_m1_pw1_pins[] = {
1263*4882a593Smuzhiyun TEGRA_PIN_LCD_M1_PW1,
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun static const unsigned spi2_cs1_n_pw2_pins[] = {
1267*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS1_N_PW2,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static const unsigned spi2_cs2_n_pw3_pins[] = {
1271*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS2_N_PW3,
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun static const unsigned clk1_out_pw4_pins[] = {
1275*4882a593Smuzhiyun TEGRA_PIN_CLK1_OUT_PW4,
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static const unsigned clk2_out_pw5_pins[] = {
1279*4882a593Smuzhiyun TEGRA_PIN_CLK2_OUT_PW5,
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun static const unsigned uart3_txd_pw6_pins[] = {
1283*4882a593Smuzhiyun TEGRA_PIN_UART3_TXD_PW6,
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun static const unsigned uart3_rxd_pw7_pins[] = {
1287*4882a593Smuzhiyun TEGRA_PIN_UART3_RXD_PW7,
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun static const unsigned spi2_mosi_px0_pins[] = {
1291*4882a593Smuzhiyun TEGRA_PIN_SPI2_MOSI_PX0,
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static const unsigned spi2_miso_px1_pins[] = {
1295*4882a593Smuzhiyun TEGRA_PIN_SPI2_MISO_PX1,
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun static const unsigned spi2_sck_px2_pins[] = {
1299*4882a593Smuzhiyun TEGRA_PIN_SPI2_SCK_PX2,
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static const unsigned spi2_cs0_n_px3_pins[] = {
1303*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS0_N_PX3,
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun static const unsigned spi1_mosi_px4_pins[] = {
1307*4882a593Smuzhiyun TEGRA_PIN_SPI1_MOSI_PX4,
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun static const unsigned spi1_sck_px5_pins[] = {
1311*4882a593Smuzhiyun TEGRA_PIN_SPI1_SCK_PX5,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun static const unsigned spi1_cs0_n_px6_pins[] = {
1315*4882a593Smuzhiyun TEGRA_PIN_SPI1_CS0_N_PX6,
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static const unsigned spi1_miso_px7_pins[] = {
1319*4882a593Smuzhiyun TEGRA_PIN_SPI1_MISO_PX7,
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun static const unsigned ulpi_clk_py0_pins[] = {
1323*4882a593Smuzhiyun TEGRA_PIN_ULPI_CLK_PY0,
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun static const unsigned ulpi_dir_py1_pins[] = {
1327*4882a593Smuzhiyun TEGRA_PIN_ULPI_DIR_PY1,
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun static const unsigned ulpi_nxt_py2_pins[] = {
1331*4882a593Smuzhiyun TEGRA_PIN_ULPI_NXT_PY2,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun static const unsigned ulpi_stp_py3_pins[] = {
1335*4882a593Smuzhiyun TEGRA_PIN_ULPI_STP_PY3,
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static const unsigned sdmmc1_dat3_py4_pins[] = {
1339*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT3_PY4,
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun static const unsigned sdmmc1_dat2_py5_pins[] = {
1343*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT2_PY5,
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun static const unsigned sdmmc1_dat1_py6_pins[] = {
1347*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT1_PY6,
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static const unsigned sdmmc1_dat0_py7_pins[] = {
1351*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT0_PY7,
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun static const unsigned sdmmc1_clk_pz0_pins[] = {
1355*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CLK_PZ0,
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun static const unsigned sdmmc1_cmd_pz1_pins[] = {
1359*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CMD_PZ1,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun static const unsigned lcd_sdin_pz2_pins[] = {
1363*4882a593Smuzhiyun TEGRA_PIN_LCD_SDIN_PZ2,
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun static const unsigned lcd_wr_n_pz3_pins[] = {
1367*4882a593Smuzhiyun TEGRA_PIN_LCD_WR_N_PZ3,
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun static const unsigned lcd_sck_pz4_pins[] = {
1371*4882a593Smuzhiyun TEGRA_PIN_LCD_SCK_PZ4,
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun static const unsigned sys_clk_req_pz5_pins[] = {
1375*4882a593Smuzhiyun TEGRA_PIN_SYS_CLK_REQ_PZ5,
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun static const unsigned pwr_i2c_scl_pz6_pins[] = {
1379*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SCL_PZ6,
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun static const unsigned pwr_i2c_sda_pz7_pins[] = {
1383*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SDA_PZ7,
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun static const unsigned sdmmc4_dat0_paa0_pins[] = {
1387*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT0_PAA0,
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun static const unsigned sdmmc4_dat1_paa1_pins[] = {
1391*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT1_PAA1,
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun static const unsigned sdmmc4_dat2_paa2_pins[] = {
1395*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT2_PAA2,
1396*4882a593Smuzhiyun };
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun static const unsigned sdmmc4_dat3_paa3_pins[] = {
1399*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT3_PAA3,
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun static const unsigned sdmmc4_dat4_paa4_pins[] = {
1403*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT4_PAA4,
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun static const unsigned sdmmc4_dat5_paa5_pins[] = {
1407*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT5_PAA5,
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun static const unsigned sdmmc4_dat6_paa6_pins[] = {
1411*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT6_PAA6,
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static const unsigned sdmmc4_dat7_paa7_pins[] = {
1415*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT7_PAA7,
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun static const unsigned pbb0_pins[] = {
1419*4882a593Smuzhiyun TEGRA_PIN_PBB0,
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static const unsigned cam_i2c_scl_pbb1_pins[] = {
1423*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SCL_PBB1,
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun static const unsigned cam_i2c_sda_pbb2_pins[] = {
1427*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SDA_PBB2,
1428*4882a593Smuzhiyun };
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun static const unsigned pbb3_pins[] = {
1431*4882a593Smuzhiyun TEGRA_PIN_PBB3,
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun static const unsigned pbb4_pins[] = {
1435*4882a593Smuzhiyun TEGRA_PIN_PBB4,
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun static const unsigned pbb5_pins[] = {
1439*4882a593Smuzhiyun TEGRA_PIN_PBB5,
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun static const unsigned pbb6_pins[] = {
1443*4882a593Smuzhiyun TEGRA_PIN_PBB6,
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun static const unsigned pbb7_pins[] = {
1447*4882a593Smuzhiyun TEGRA_PIN_PBB7,
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static const unsigned cam_mclk_pcc0_pins[] = {
1451*4882a593Smuzhiyun TEGRA_PIN_CAM_MCLK_PCC0,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun static const unsigned pcc1_pins[] = {
1455*4882a593Smuzhiyun TEGRA_PIN_PCC1,
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun static const unsigned pcc2_pins[] = {
1459*4882a593Smuzhiyun TEGRA_PIN_PCC2,
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun static const unsigned sdmmc4_rst_n_pcc3_pins[] = {
1463*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_RST_N_PCC3,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static const unsigned sdmmc4_clk_pcc4_pins[] = {
1467*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CLK_PCC4,
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun static const unsigned clk2_req_pcc5_pins[] = {
1471*4882a593Smuzhiyun TEGRA_PIN_CLK2_REQ_PCC5,
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun static const unsigned pex_l2_rst_n_pcc6_pins[] = {
1475*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_RST_N_PCC6,
1476*4882a593Smuzhiyun };
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun static const unsigned pex_l2_clkreq_n_pcc7_pins[] = {
1479*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7,
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static const unsigned pex_l0_prsnt_n_pdd0_pins[] = {
1483*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_PRSNT_N_PDD0,
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun static const unsigned pex_l0_rst_n_pdd1_pins[] = {
1487*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_RST_N_PDD1,
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static const unsigned pex_l0_clkreq_n_pdd2_pins[] = {
1491*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun static const unsigned pex_wake_n_pdd3_pins[] = {
1495*4882a593Smuzhiyun TEGRA_PIN_PEX_WAKE_N_PDD3,
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static const unsigned pex_l1_prsnt_n_pdd4_pins[] = {
1499*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_PRSNT_N_PDD4,
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun static const unsigned pex_l1_rst_n_pdd5_pins[] = {
1503*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_RST_N_PDD5,
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun static const unsigned pex_l1_clkreq_n_pdd6_pins[] = {
1507*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun static const unsigned pex_l2_prsnt_n_pdd7_pins[] = {
1511*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_PRSNT_N_PDD7,
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun static const unsigned clk3_out_pee0_pins[] = {
1515*4882a593Smuzhiyun TEGRA_PIN_CLK3_OUT_PEE0,
1516*4882a593Smuzhiyun };
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun static const unsigned clk3_req_pee1_pins[] = {
1519*4882a593Smuzhiyun TEGRA_PIN_CLK3_REQ_PEE1,
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun static const unsigned clk1_req_pee2_pins[] = {
1523*4882a593Smuzhiyun TEGRA_PIN_CLK1_REQ_PEE2,
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static const unsigned hdmi_cec_pee3_pins[] = {
1527*4882a593Smuzhiyun TEGRA_PIN_HDMI_CEC_PEE3,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun static const unsigned clk_32k_in_pins[] = {
1531*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_IN,
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun static const unsigned core_pwr_req_pins[] = {
1535*4882a593Smuzhiyun TEGRA_PIN_CORE_PWR_REQ,
1536*4882a593Smuzhiyun };
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun static const unsigned cpu_pwr_req_pins[] = {
1539*4882a593Smuzhiyun TEGRA_PIN_CPU_PWR_REQ,
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun static const unsigned owr_pins[] = {
1543*4882a593Smuzhiyun TEGRA_PIN_OWR,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun static const unsigned pwr_int_n_pins[] = {
1547*4882a593Smuzhiyun TEGRA_PIN_PWR_INT_N,
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun static const unsigned drive_ao1_pins[] = {
1551*4882a593Smuzhiyun TEGRA_PIN_KB_ROW0_PR0,
1552*4882a593Smuzhiyun TEGRA_PIN_KB_ROW1_PR1,
1553*4882a593Smuzhiyun TEGRA_PIN_KB_ROW2_PR2,
1554*4882a593Smuzhiyun TEGRA_PIN_KB_ROW3_PR3,
1555*4882a593Smuzhiyun TEGRA_PIN_KB_ROW4_PR4,
1556*4882a593Smuzhiyun TEGRA_PIN_KB_ROW5_PR5,
1557*4882a593Smuzhiyun TEGRA_PIN_KB_ROW6_PR6,
1558*4882a593Smuzhiyun TEGRA_PIN_KB_ROW7_PR7,
1559*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SCL_PZ6,
1560*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SDA_PZ7,
1561*4882a593Smuzhiyun TEGRA_PIN_SYS_RESET_N,
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun static const unsigned drive_ao2_pins[] = {
1565*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_OUT_PA0,
1566*4882a593Smuzhiyun TEGRA_PIN_KB_COL0_PQ0,
1567*4882a593Smuzhiyun TEGRA_PIN_KB_COL1_PQ1,
1568*4882a593Smuzhiyun TEGRA_PIN_KB_COL2_PQ2,
1569*4882a593Smuzhiyun TEGRA_PIN_KB_COL3_PQ3,
1570*4882a593Smuzhiyun TEGRA_PIN_KB_COL4_PQ4,
1571*4882a593Smuzhiyun TEGRA_PIN_KB_COL5_PQ5,
1572*4882a593Smuzhiyun TEGRA_PIN_KB_COL6_PQ6,
1573*4882a593Smuzhiyun TEGRA_PIN_KB_COL7_PQ7,
1574*4882a593Smuzhiyun TEGRA_PIN_KB_ROW8_PS0,
1575*4882a593Smuzhiyun TEGRA_PIN_KB_ROW9_PS1,
1576*4882a593Smuzhiyun TEGRA_PIN_KB_ROW10_PS2,
1577*4882a593Smuzhiyun TEGRA_PIN_KB_ROW11_PS3,
1578*4882a593Smuzhiyun TEGRA_PIN_KB_ROW12_PS4,
1579*4882a593Smuzhiyun TEGRA_PIN_KB_ROW13_PS5,
1580*4882a593Smuzhiyun TEGRA_PIN_KB_ROW14_PS6,
1581*4882a593Smuzhiyun TEGRA_PIN_KB_ROW15_PS7,
1582*4882a593Smuzhiyun TEGRA_PIN_SYS_CLK_REQ_PZ5,
1583*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_IN,
1584*4882a593Smuzhiyun TEGRA_PIN_CORE_PWR_REQ,
1585*4882a593Smuzhiyun TEGRA_PIN_CPU_PWR_REQ,
1586*4882a593Smuzhiyun TEGRA_PIN_PWR_INT_N,
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun static const unsigned drive_at1_pins[] = {
1590*4882a593Smuzhiyun TEGRA_PIN_GMI_AD8_PH0,
1591*4882a593Smuzhiyun TEGRA_PIN_GMI_AD9_PH1,
1592*4882a593Smuzhiyun TEGRA_PIN_GMI_AD10_PH2,
1593*4882a593Smuzhiyun TEGRA_PIN_GMI_AD11_PH3,
1594*4882a593Smuzhiyun TEGRA_PIN_GMI_AD12_PH4,
1595*4882a593Smuzhiyun TEGRA_PIN_GMI_AD13_PH5,
1596*4882a593Smuzhiyun TEGRA_PIN_GMI_AD14_PH6,
1597*4882a593Smuzhiyun TEGRA_PIN_GMI_AD15_PH7,
1598*4882a593Smuzhiyun TEGRA_PIN_GMI_IORDY_PI5,
1599*4882a593Smuzhiyun TEGRA_PIN_GMI_CS7_N_PI6,
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun static const unsigned drive_at2_pins[] = {
1603*4882a593Smuzhiyun TEGRA_PIN_GMI_AD0_PG0,
1604*4882a593Smuzhiyun TEGRA_PIN_GMI_AD1_PG1,
1605*4882a593Smuzhiyun TEGRA_PIN_GMI_AD2_PG2,
1606*4882a593Smuzhiyun TEGRA_PIN_GMI_AD3_PG3,
1607*4882a593Smuzhiyun TEGRA_PIN_GMI_AD4_PG4,
1608*4882a593Smuzhiyun TEGRA_PIN_GMI_AD5_PG5,
1609*4882a593Smuzhiyun TEGRA_PIN_GMI_AD6_PG6,
1610*4882a593Smuzhiyun TEGRA_PIN_GMI_AD7_PG7,
1611*4882a593Smuzhiyun TEGRA_PIN_GMI_WR_N_PI0,
1612*4882a593Smuzhiyun TEGRA_PIN_GMI_OE_N_PI1,
1613*4882a593Smuzhiyun TEGRA_PIN_GMI_DQS_PI2,
1614*4882a593Smuzhiyun TEGRA_PIN_GMI_CS6_N_PI3,
1615*4882a593Smuzhiyun TEGRA_PIN_GMI_RST_N_PI4,
1616*4882a593Smuzhiyun TEGRA_PIN_GMI_WAIT_PI7,
1617*4882a593Smuzhiyun TEGRA_PIN_GMI_ADV_N_PK0,
1618*4882a593Smuzhiyun TEGRA_PIN_GMI_CLK_PK1,
1619*4882a593Smuzhiyun TEGRA_PIN_GMI_CS4_N_PK2,
1620*4882a593Smuzhiyun TEGRA_PIN_GMI_CS2_N_PK3,
1621*4882a593Smuzhiyun TEGRA_PIN_GMI_CS3_N_PK4,
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const unsigned drive_at3_pins[] = {
1625*4882a593Smuzhiyun TEGRA_PIN_GMI_WP_N_PC7,
1626*4882a593Smuzhiyun TEGRA_PIN_GMI_CS0_N_PJ0,
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun static const unsigned drive_at4_pins[] = {
1630*4882a593Smuzhiyun TEGRA_PIN_GMI_A17_PB0,
1631*4882a593Smuzhiyun TEGRA_PIN_GMI_A18_PB1,
1632*4882a593Smuzhiyun TEGRA_PIN_GMI_CS1_N_PJ2,
1633*4882a593Smuzhiyun TEGRA_PIN_GMI_A16_PJ7,
1634*4882a593Smuzhiyun TEGRA_PIN_GMI_A19_PK7,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun static const unsigned drive_at5_pins[] = {
1638*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SCL_PT5,
1639*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SDA_PT6,
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun static const unsigned drive_cdev1_pins[] = {
1643*4882a593Smuzhiyun TEGRA_PIN_CLK1_OUT_PW4,
1644*4882a593Smuzhiyun TEGRA_PIN_CLK1_REQ_PEE2,
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun static const unsigned drive_cdev2_pins[] = {
1648*4882a593Smuzhiyun TEGRA_PIN_CLK2_OUT_PW5,
1649*4882a593Smuzhiyun TEGRA_PIN_CLK2_REQ_PCC5,
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun static const unsigned drive_cec_pins[] = {
1653*4882a593Smuzhiyun TEGRA_PIN_HDMI_CEC_PEE3,
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun static const unsigned drive_crt_pins[] = {
1657*4882a593Smuzhiyun TEGRA_PIN_CRT_HSYNC_PV6,
1658*4882a593Smuzhiyun TEGRA_PIN_CRT_VSYNC_PV7,
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun static const unsigned drive_csus_pins[] = {
1662*4882a593Smuzhiyun TEGRA_PIN_VI_MCLK_PT1,
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static const unsigned drive_dap1_pins[] = {
1666*4882a593Smuzhiyun TEGRA_PIN_SPDIF_OUT_PK5,
1667*4882a593Smuzhiyun TEGRA_PIN_SPDIF_IN_PK6,
1668*4882a593Smuzhiyun TEGRA_PIN_DAP1_FS_PN0,
1669*4882a593Smuzhiyun TEGRA_PIN_DAP1_DIN_PN1,
1670*4882a593Smuzhiyun TEGRA_PIN_DAP1_DOUT_PN2,
1671*4882a593Smuzhiyun TEGRA_PIN_DAP1_SCLK_PN3,
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun static const unsigned drive_dap2_pins[] = {
1675*4882a593Smuzhiyun TEGRA_PIN_DAP2_FS_PA2,
1676*4882a593Smuzhiyun TEGRA_PIN_DAP2_SCLK_PA3,
1677*4882a593Smuzhiyun TEGRA_PIN_DAP2_DIN_PA4,
1678*4882a593Smuzhiyun TEGRA_PIN_DAP2_DOUT_PA5,
1679*4882a593Smuzhiyun };
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun static const unsigned drive_dap3_pins[] = {
1682*4882a593Smuzhiyun TEGRA_PIN_DAP3_FS_PP0,
1683*4882a593Smuzhiyun TEGRA_PIN_DAP3_DIN_PP1,
1684*4882a593Smuzhiyun TEGRA_PIN_DAP3_DOUT_PP2,
1685*4882a593Smuzhiyun TEGRA_PIN_DAP3_SCLK_PP3,
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun static const unsigned drive_dap4_pins[] = {
1689*4882a593Smuzhiyun TEGRA_PIN_DAP4_FS_PP4,
1690*4882a593Smuzhiyun TEGRA_PIN_DAP4_DIN_PP5,
1691*4882a593Smuzhiyun TEGRA_PIN_DAP4_DOUT_PP6,
1692*4882a593Smuzhiyun TEGRA_PIN_DAP4_SCLK_PP7,
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun static const unsigned drive_dbg_pins[] = {
1696*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SCL_PC4,
1697*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SDA_PC5,
1698*4882a593Smuzhiyun TEGRA_PIN_PU0,
1699*4882a593Smuzhiyun TEGRA_PIN_PU1,
1700*4882a593Smuzhiyun TEGRA_PIN_PU2,
1701*4882a593Smuzhiyun TEGRA_PIN_PU3,
1702*4882a593Smuzhiyun TEGRA_PIN_PU4,
1703*4882a593Smuzhiyun TEGRA_PIN_PU5,
1704*4882a593Smuzhiyun TEGRA_PIN_PU6,
1705*4882a593Smuzhiyun TEGRA_PIN_JTAG_RTCK_PU7,
1706*4882a593Smuzhiyun TEGRA_PIN_JTAG_TCK,
1707*4882a593Smuzhiyun TEGRA_PIN_JTAG_TDI,
1708*4882a593Smuzhiyun TEGRA_PIN_JTAG_TDO,
1709*4882a593Smuzhiyun TEGRA_PIN_JTAG_TMS,
1710*4882a593Smuzhiyun TEGRA_PIN_JTAG_TRST_N,
1711*4882a593Smuzhiyun TEGRA_PIN_TEST_MODE_EN,
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun static const unsigned drive_ddc_pins[] = {
1715*4882a593Smuzhiyun TEGRA_PIN_DDC_SCL_PV4,
1716*4882a593Smuzhiyun TEGRA_PIN_DDC_SDA_PV5,
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun static const unsigned drive_dev3_pins[] = {
1720*4882a593Smuzhiyun TEGRA_PIN_CLK3_OUT_PEE0,
1721*4882a593Smuzhiyun TEGRA_PIN_CLK3_REQ_PEE1,
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun static const unsigned drive_gma_pins[] = {
1725*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT0_PAA0,
1726*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT1_PAA1,
1727*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT2_PAA2,
1728*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT3_PAA3,
1729*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_RST_N_PCC3,
1730*4882a593Smuzhiyun };
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun static const unsigned drive_gmb_pins[] = {
1733*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT4_PAA4,
1734*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT5_PAA5,
1735*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT6_PAA6,
1736*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT7_PAA7,
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun static const unsigned drive_gmc_pins[] = {
1740*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CLK_PCC4,
1741*4882a593Smuzhiyun };
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun static const unsigned drive_gmd_pins[] = {
1744*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CMD_PT7,
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun static const unsigned drive_gme_pins[] = {
1748*4882a593Smuzhiyun TEGRA_PIN_PBB0,
1749*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SCL_PBB1,
1750*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SDA_PBB2,
1751*4882a593Smuzhiyun TEGRA_PIN_PBB3,
1752*4882a593Smuzhiyun TEGRA_PIN_PCC2,
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun static const unsigned drive_gmf_pins[] = {
1756*4882a593Smuzhiyun TEGRA_PIN_PBB4,
1757*4882a593Smuzhiyun TEGRA_PIN_PBB5,
1758*4882a593Smuzhiyun TEGRA_PIN_PBB6,
1759*4882a593Smuzhiyun TEGRA_PIN_PBB7,
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static const unsigned drive_gmg_pins[] = {
1763*4882a593Smuzhiyun TEGRA_PIN_CAM_MCLK_PCC0,
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun static const unsigned drive_gmh_pins[] = {
1767*4882a593Smuzhiyun TEGRA_PIN_PCC1,
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun static const unsigned drive_gpv_pins[] = {
1771*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_RST_N_PCC6,
1772*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_CLKREQ_N_PCC7,
1773*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_PRSNT_N_PDD0,
1774*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_RST_N_PDD1,
1775*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
1776*4882a593Smuzhiyun TEGRA_PIN_PEX_WAKE_N_PDD3,
1777*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_PRSNT_N_PDD4,
1778*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_RST_N_PDD5,
1779*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
1780*4882a593Smuzhiyun TEGRA_PIN_PEX_L2_PRSNT_N_PDD7,
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun static const unsigned drive_lcd1_pins[] = {
1784*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR1_PC1,
1785*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR2_PC6,
1786*4882a593Smuzhiyun TEGRA_PIN_LCD_CS0_N_PN4,
1787*4882a593Smuzhiyun TEGRA_PIN_LCD_SDOUT_PN5,
1788*4882a593Smuzhiyun TEGRA_PIN_LCD_DC0_PN6,
1789*4882a593Smuzhiyun TEGRA_PIN_LCD_SDIN_PZ2,
1790*4882a593Smuzhiyun TEGRA_PIN_LCD_WR_N_PZ3,
1791*4882a593Smuzhiyun TEGRA_PIN_LCD_SCK_PZ4,
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun static const unsigned drive_lcd2_pins[] = {
1795*4882a593Smuzhiyun TEGRA_PIN_LCD_PWR0_PB2,
1796*4882a593Smuzhiyun TEGRA_PIN_LCD_PCLK_PB3,
1797*4882a593Smuzhiyun TEGRA_PIN_LCD_DC1_PD2,
1798*4882a593Smuzhiyun TEGRA_PIN_LCD_D0_PE0,
1799*4882a593Smuzhiyun TEGRA_PIN_LCD_D1_PE1,
1800*4882a593Smuzhiyun TEGRA_PIN_LCD_D2_PE2,
1801*4882a593Smuzhiyun TEGRA_PIN_LCD_D3_PE3,
1802*4882a593Smuzhiyun TEGRA_PIN_LCD_D4_PE4,
1803*4882a593Smuzhiyun TEGRA_PIN_LCD_D5_PE5,
1804*4882a593Smuzhiyun TEGRA_PIN_LCD_D6_PE6,
1805*4882a593Smuzhiyun TEGRA_PIN_LCD_D7_PE7,
1806*4882a593Smuzhiyun TEGRA_PIN_LCD_D8_PF0,
1807*4882a593Smuzhiyun TEGRA_PIN_LCD_D9_PF1,
1808*4882a593Smuzhiyun TEGRA_PIN_LCD_D10_PF2,
1809*4882a593Smuzhiyun TEGRA_PIN_LCD_D11_PF3,
1810*4882a593Smuzhiyun TEGRA_PIN_LCD_D12_PF4,
1811*4882a593Smuzhiyun TEGRA_PIN_LCD_D13_PF5,
1812*4882a593Smuzhiyun TEGRA_PIN_LCD_D14_PF6,
1813*4882a593Smuzhiyun TEGRA_PIN_LCD_D15_PF7,
1814*4882a593Smuzhiyun TEGRA_PIN_LCD_DE_PJ1,
1815*4882a593Smuzhiyun TEGRA_PIN_LCD_HSYNC_PJ3,
1816*4882a593Smuzhiyun TEGRA_PIN_LCD_VSYNC_PJ4,
1817*4882a593Smuzhiyun TEGRA_PIN_LCD_D16_PM0,
1818*4882a593Smuzhiyun TEGRA_PIN_LCD_D17_PM1,
1819*4882a593Smuzhiyun TEGRA_PIN_LCD_D18_PM2,
1820*4882a593Smuzhiyun TEGRA_PIN_LCD_D19_PM3,
1821*4882a593Smuzhiyun TEGRA_PIN_LCD_D20_PM4,
1822*4882a593Smuzhiyun TEGRA_PIN_LCD_D21_PM5,
1823*4882a593Smuzhiyun TEGRA_PIN_LCD_D22_PM6,
1824*4882a593Smuzhiyun TEGRA_PIN_LCD_D23_PM7,
1825*4882a593Smuzhiyun TEGRA_PIN_HDMI_INT_PN7,
1826*4882a593Smuzhiyun TEGRA_PIN_LCD_CS1_N_PW0,
1827*4882a593Smuzhiyun TEGRA_PIN_LCD_M1_PW1,
1828*4882a593Smuzhiyun };
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun static const unsigned drive_owr_pins[] = {
1831*4882a593Smuzhiyun TEGRA_PIN_OWR,
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun static const unsigned drive_sdio1_pins[] = {
1835*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT3_PY4,
1836*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT2_PY5,
1837*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT1_PY6,
1838*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT0_PY7,
1839*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CLK_PZ0,
1840*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CMD_PZ1,
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun static const unsigned drive_sdio2_pins[] = {
1844*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT5_PD0,
1845*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT4_PD1,
1846*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT6_PD3,
1847*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT7_PD4,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun static const unsigned drive_sdio3_pins[] = {
1851*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_PA6,
1852*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CMD_PA7,
1853*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT3_PB4,
1854*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT2_PB5,
1855*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT1_PB6,
1856*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT0_PB7,
1857*4882a593Smuzhiyun };
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun static const unsigned drive_spi_pins[] = {
1860*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS1_N_PW2,
1861*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS2_N_PW3,
1862*4882a593Smuzhiyun TEGRA_PIN_SPI2_MOSI_PX0,
1863*4882a593Smuzhiyun TEGRA_PIN_SPI2_MISO_PX1,
1864*4882a593Smuzhiyun TEGRA_PIN_SPI2_SCK_PX2,
1865*4882a593Smuzhiyun TEGRA_PIN_SPI2_CS0_N_PX3,
1866*4882a593Smuzhiyun TEGRA_PIN_SPI1_MOSI_PX4,
1867*4882a593Smuzhiyun TEGRA_PIN_SPI1_SCK_PX5,
1868*4882a593Smuzhiyun TEGRA_PIN_SPI1_CS0_N_PX6,
1869*4882a593Smuzhiyun TEGRA_PIN_SPI1_MISO_PX7,
1870*4882a593Smuzhiyun };
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun static const unsigned drive_uaa_pins[] = {
1873*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA0_PO1,
1874*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA1_PO2,
1875*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA2_PO3,
1876*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA3_PO4,
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun static const unsigned drive_uab_pins[] = {
1880*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA7_PO0,
1881*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA4_PO5,
1882*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA5_PO6,
1883*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA6_PO7,
1884*4882a593Smuzhiyun TEGRA_PIN_PV0,
1885*4882a593Smuzhiyun TEGRA_PIN_PV1,
1886*4882a593Smuzhiyun TEGRA_PIN_PV2,
1887*4882a593Smuzhiyun TEGRA_PIN_PV3,
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun static const unsigned drive_uart2_pins[] = {
1891*4882a593Smuzhiyun TEGRA_PIN_UART2_TXD_PC2,
1892*4882a593Smuzhiyun TEGRA_PIN_UART2_RXD_PC3,
1893*4882a593Smuzhiyun TEGRA_PIN_UART2_CTS_N_PJ5,
1894*4882a593Smuzhiyun TEGRA_PIN_UART2_RTS_N_PJ6,
1895*4882a593Smuzhiyun };
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun static const unsigned drive_uart3_pins[] = {
1898*4882a593Smuzhiyun TEGRA_PIN_UART3_CTS_N_PA1,
1899*4882a593Smuzhiyun TEGRA_PIN_UART3_RTS_N_PC0,
1900*4882a593Smuzhiyun TEGRA_PIN_UART3_TXD_PW6,
1901*4882a593Smuzhiyun TEGRA_PIN_UART3_RXD_PW7,
1902*4882a593Smuzhiyun };
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun static const unsigned drive_uda_pins[] = {
1905*4882a593Smuzhiyun TEGRA_PIN_ULPI_CLK_PY0,
1906*4882a593Smuzhiyun TEGRA_PIN_ULPI_DIR_PY1,
1907*4882a593Smuzhiyun TEGRA_PIN_ULPI_NXT_PY2,
1908*4882a593Smuzhiyun TEGRA_PIN_ULPI_STP_PY3,
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun static const unsigned drive_vi1_pins[] = {
1912*4882a593Smuzhiyun TEGRA_PIN_VI_D1_PD5,
1913*4882a593Smuzhiyun TEGRA_PIN_VI_VSYNC_PD6,
1914*4882a593Smuzhiyun TEGRA_PIN_VI_HSYNC_PD7,
1915*4882a593Smuzhiyun TEGRA_PIN_VI_D2_PL0,
1916*4882a593Smuzhiyun TEGRA_PIN_VI_D3_PL1,
1917*4882a593Smuzhiyun TEGRA_PIN_VI_D4_PL2,
1918*4882a593Smuzhiyun TEGRA_PIN_VI_D5_PL3,
1919*4882a593Smuzhiyun TEGRA_PIN_VI_D6_PL4,
1920*4882a593Smuzhiyun TEGRA_PIN_VI_D7_PL5,
1921*4882a593Smuzhiyun TEGRA_PIN_VI_D8_PL6,
1922*4882a593Smuzhiyun TEGRA_PIN_VI_D9_PL7,
1923*4882a593Smuzhiyun TEGRA_PIN_VI_PCLK_PT0,
1924*4882a593Smuzhiyun TEGRA_PIN_VI_D10_PT2,
1925*4882a593Smuzhiyun TEGRA_PIN_VI_D11_PT3,
1926*4882a593Smuzhiyun TEGRA_PIN_VI_D0_PT4,
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun enum tegra_mux {
1930*4882a593Smuzhiyun TEGRA_MUX_BLINK,
1931*4882a593Smuzhiyun TEGRA_MUX_CEC,
1932*4882a593Smuzhiyun TEGRA_MUX_CLK_12M_OUT,
1933*4882a593Smuzhiyun TEGRA_MUX_CLK_32K_IN,
1934*4882a593Smuzhiyun TEGRA_MUX_CORE_PWR_REQ,
1935*4882a593Smuzhiyun TEGRA_MUX_CPU_PWR_REQ,
1936*4882a593Smuzhiyun TEGRA_MUX_CRT,
1937*4882a593Smuzhiyun TEGRA_MUX_DAP,
1938*4882a593Smuzhiyun TEGRA_MUX_DDR,
1939*4882a593Smuzhiyun TEGRA_MUX_DEV3,
1940*4882a593Smuzhiyun TEGRA_MUX_DISPLAYA,
1941*4882a593Smuzhiyun TEGRA_MUX_DISPLAYB,
1942*4882a593Smuzhiyun TEGRA_MUX_DTV,
1943*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH1,
1944*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH2,
1945*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH3,
1946*4882a593Smuzhiyun TEGRA_MUX_GMI,
1947*4882a593Smuzhiyun TEGRA_MUX_GMI_ALT,
1948*4882a593Smuzhiyun TEGRA_MUX_HDA,
1949*4882a593Smuzhiyun TEGRA_MUX_HDCP,
1950*4882a593Smuzhiyun TEGRA_MUX_HDMI,
1951*4882a593Smuzhiyun TEGRA_MUX_HSI,
1952*4882a593Smuzhiyun TEGRA_MUX_I2C1,
1953*4882a593Smuzhiyun TEGRA_MUX_I2C2,
1954*4882a593Smuzhiyun TEGRA_MUX_I2C3,
1955*4882a593Smuzhiyun TEGRA_MUX_I2C4,
1956*4882a593Smuzhiyun TEGRA_MUX_I2CPWR,
1957*4882a593Smuzhiyun TEGRA_MUX_I2S0,
1958*4882a593Smuzhiyun TEGRA_MUX_I2S1,
1959*4882a593Smuzhiyun TEGRA_MUX_I2S2,
1960*4882a593Smuzhiyun TEGRA_MUX_I2S3,
1961*4882a593Smuzhiyun TEGRA_MUX_I2S4,
1962*4882a593Smuzhiyun TEGRA_MUX_INVALID,
1963*4882a593Smuzhiyun TEGRA_MUX_KBC,
1964*4882a593Smuzhiyun TEGRA_MUX_MIO,
1965*4882a593Smuzhiyun TEGRA_MUX_NAND,
1966*4882a593Smuzhiyun TEGRA_MUX_NAND_ALT,
1967*4882a593Smuzhiyun TEGRA_MUX_OWR,
1968*4882a593Smuzhiyun TEGRA_MUX_PCIE,
1969*4882a593Smuzhiyun TEGRA_MUX_PWM0,
1970*4882a593Smuzhiyun TEGRA_MUX_PWM1,
1971*4882a593Smuzhiyun TEGRA_MUX_PWM2,
1972*4882a593Smuzhiyun TEGRA_MUX_PWM3,
1973*4882a593Smuzhiyun TEGRA_MUX_PWR_INT_N,
1974*4882a593Smuzhiyun TEGRA_MUX_RSVD1,
1975*4882a593Smuzhiyun TEGRA_MUX_RSVD2,
1976*4882a593Smuzhiyun TEGRA_MUX_RSVD3,
1977*4882a593Smuzhiyun TEGRA_MUX_RSVD4,
1978*4882a593Smuzhiyun TEGRA_MUX_RTCK,
1979*4882a593Smuzhiyun TEGRA_MUX_SATA,
1980*4882a593Smuzhiyun TEGRA_MUX_SDMMC1,
1981*4882a593Smuzhiyun TEGRA_MUX_SDMMC2,
1982*4882a593Smuzhiyun TEGRA_MUX_SDMMC3,
1983*4882a593Smuzhiyun TEGRA_MUX_SDMMC4,
1984*4882a593Smuzhiyun TEGRA_MUX_SPDIF,
1985*4882a593Smuzhiyun TEGRA_MUX_SPI1,
1986*4882a593Smuzhiyun TEGRA_MUX_SPI2,
1987*4882a593Smuzhiyun TEGRA_MUX_SPI2_ALT,
1988*4882a593Smuzhiyun TEGRA_MUX_SPI3,
1989*4882a593Smuzhiyun TEGRA_MUX_SPI4,
1990*4882a593Smuzhiyun TEGRA_MUX_SPI5,
1991*4882a593Smuzhiyun TEGRA_MUX_SPI6,
1992*4882a593Smuzhiyun TEGRA_MUX_SYSCLK,
1993*4882a593Smuzhiyun TEGRA_MUX_TEST,
1994*4882a593Smuzhiyun TEGRA_MUX_TRACE,
1995*4882a593Smuzhiyun TEGRA_MUX_UARTA,
1996*4882a593Smuzhiyun TEGRA_MUX_UARTB,
1997*4882a593Smuzhiyun TEGRA_MUX_UARTC,
1998*4882a593Smuzhiyun TEGRA_MUX_UARTD,
1999*4882a593Smuzhiyun TEGRA_MUX_UARTE,
2000*4882a593Smuzhiyun TEGRA_MUX_ULPI,
2001*4882a593Smuzhiyun TEGRA_MUX_VGP1,
2002*4882a593Smuzhiyun TEGRA_MUX_VGP2,
2003*4882a593Smuzhiyun TEGRA_MUX_VGP3,
2004*4882a593Smuzhiyun TEGRA_MUX_VGP4,
2005*4882a593Smuzhiyun TEGRA_MUX_VGP5,
2006*4882a593Smuzhiyun TEGRA_MUX_VGP6,
2007*4882a593Smuzhiyun TEGRA_MUX_VI,
2008*4882a593Smuzhiyun TEGRA_MUX_VI_ALT1,
2009*4882a593Smuzhiyun TEGRA_MUX_VI_ALT2,
2010*4882a593Smuzhiyun TEGRA_MUX_VI_ALT3,
2011*4882a593Smuzhiyun };
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun #define FUNCTION(fname) \
2014*4882a593Smuzhiyun { \
2015*4882a593Smuzhiyun .name = #fname, \
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun static struct tegra_function tegra30_functions[] = {
2019*4882a593Smuzhiyun FUNCTION(blink),
2020*4882a593Smuzhiyun FUNCTION(cec),
2021*4882a593Smuzhiyun FUNCTION(clk_12m_out),
2022*4882a593Smuzhiyun FUNCTION(clk_32k_in),
2023*4882a593Smuzhiyun FUNCTION(core_pwr_req),
2024*4882a593Smuzhiyun FUNCTION(cpu_pwr_req),
2025*4882a593Smuzhiyun FUNCTION(crt),
2026*4882a593Smuzhiyun FUNCTION(dap),
2027*4882a593Smuzhiyun FUNCTION(ddr),
2028*4882a593Smuzhiyun FUNCTION(dev3),
2029*4882a593Smuzhiyun FUNCTION(displaya),
2030*4882a593Smuzhiyun FUNCTION(displayb),
2031*4882a593Smuzhiyun FUNCTION(dtv),
2032*4882a593Smuzhiyun FUNCTION(extperiph1),
2033*4882a593Smuzhiyun FUNCTION(extperiph2),
2034*4882a593Smuzhiyun FUNCTION(extperiph3),
2035*4882a593Smuzhiyun FUNCTION(gmi),
2036*4882a593Smuzhiyun FUNCTION(gmi_alt),
2037*4882a593Smuzhiyun FUNCTION(hda),
2038*4882a593Smuzhiyun FUNCTION(hdcp),
2039*4882a593Smuzhiyun FUNCTION(hdmi),
2040*4882a593Smuzhiyun FUNCTION(hsi),
2041*4882a593Smuzhiyun FUNCTION(i2c1),
2042*4882a593Smuzhiyun FUNCTION(i2c2),
2043*4882a593Smuzhiyun FUNCTION(i2c3),
2044*4882a593Smuzhiyun FUNCTION(i2c4),
2045*4882a593Smuzhiyun FUNCTION(i2cpwr),
2046*4882a593Smuzhiyun FUNCTION(i2s0),
2047*4882a593Smuzhiyun FUNCTION(i2s1),
2048*4882a593Smuzhiyun FUNCTION(i2s2),
2049*4882a593Smuzhiyun FUNCTION(i2s3),
2050*4882a593Smuzhiyun FUNCTION(i2s4),
2051*4882a593Smuzhiyun FUNCTION(invalid),
2052*4882a593Smuzhiyun FUNCTION(kbc),
2053*4882a593Smuzhiyun FUNCTION(mio),
2054*4882a593Smuzhiyun FUNCTION(nand),
2055*4882a593Smuzhiyun FUNCTION(nand_alt),
2056*4882a593Smuzhiyun FUNCTION(owr),
2057*4882a593Smuzhiyun FUNCTION(pcie),
2058*4882a593Smuzhiyun FUNCTION(pwm0),
2059*4882a593Smuzhiyun FUNCTION(pwm1),
2060*4882a593Smuzhiyun FUNCTION(pwm2),
2061*4882a593Smuzhiyun FUNCTION(pwm3),
2062*4882a593Smuzhiyun FUNCTION(pwr_int_n),
2063*4882a593Smuzhiyun FUNCTION(rsvd1),
2064*4882a593Smuzhiyun FUNCTION(rsvd2),
2065*4882a593Smuzhiyun FUNCTION(rsvd3),
2066*4882a593Smuzhiyun FUNCTION(rsvd4),
2067*4882a593Smuzhiyun FUNCTION(rtck),
2068*4882a593Smuzhiyun FUNCTION(sata),
2069*4882a593Smuzhiyun FUNCTION(sdmmc1),
2070*4882a593Smuzhiyun FUNCTION(sdmmc2),
2071*4882a593Smuzhiyun FUNCTION(sdmmc3),
2072*4882a593Smuzhiyun FUNCTION(sdmmc4),
2073*4882a593Smuzhiyun FUNCTION(spdif),
2074*4882a593Smuzhiyun FUNCTION(spi1),
2075*4882a593Smuzhiyun FUNCTION(spi2),
2076*4882a593Smuzhiyun FUNCTION(spi2_alt),
2077*4882a593Smuzhiyun FUNCTION(spi3),
2078*4882a593Smuzhiyun FUNCTION(spi4),
2079*4882a593Smuzhiyun FUNCTION(spi5),
2080*4882a593Smuzhiyun FUNCTION(spi6),
2081*4882a593Smuzhiyun FUNCTION(sysclk),
2082*4882a593Smuzhiyun FUNCTION(test),
2083*4882a593Smuzhiyun FUNCTION(trace),
2084*4882a593Smuzhiyun FUNCTION(uarta),
2085*4882a593Smuzhiyun FUNCTION(uartb),
2086*4882a593Smuzhiyun FUNCTION(uartc),
2087*4882a593Smuzhiyun FUNCTION(uartd),
2088*4882a593Smuzhiyun FUNCTION(uarte),
2089*4882a593Smuzhiyun FUNCTION(ulpi),
2090*4882a593Smuzhiyun FUNCTION(vgp1),
2091*4882a593Smuzhiyun FUNCTION(vgp2),
2092*4882a593Smuzhiyun FUNCTION(vgp3),
2093*4882a593Smuzhiyun FUNCTION(vgp4),
2094*4882a593Smuzhiyun FUNCTION(vgp5),
2095*4882a593Smuzhiyun FUNCTION(vgp6),
2096*4882a593Smuzhiyun FUNCTION(vi),
2097*4882a593Smuzhiyun FUNCTION(vi_alt1),
2098*4882a593Smuzhiyun FUNCTION(vi_alt2),
2099*4882a593Smuzhiyun FUNCTION(vi_alt3),
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */
2103*4882a593Smuzhiyun #define PINGROUP_REG_A 0x3000 /* bank 1 */
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun #define DRV_PINGROUP_REG(r) ((r) - DRV_PINGROUP_REG_A)
2106*4882a593Smuzhiyun #define PINGROUP_REG(r) ((r) - PINGROUP_REG_A)
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun #define PINGROUP_BIT_Y(b) (b)
2109*4882a593Smuzhiyun #define PINGROUP_BIT_N(b) (-1)
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun #define PINGROUP(pg_name, f0, f1, f2, f3, r, od, ior) \
2112*4882a593Smuzhiyun { \
2113*4882a593Smuzhiyun .name = #pg_name, \
2114*4882a593Smuzhiyun .pins = pg_name##_pins, \
2115*4882a593Smuzhiyun .npins = ARRAY_SIZE(pg_name##_pins), \
2116*4882a593Smuzhiyun .funcs = { \
2117*4882a593Smuzhiyun TEGRA_MUX_##f0, \
2118*4882a593Smuzhiyun TEGRA_MUX_##f1, \
2119*4882a593Smuzhiyun TEGRA_MUX_##f2, \
2120*4882a593Smuzhiyun TEGRA_MUX_##f3, \
2121*4882a593Smuzhiyun }, \
2122*4882a593Smuzhiyun .mux_reg = PINGROUP_REG(r), \
2123*4882a593Smuzhiyun .mux_bank = 1, \
2124*4882a593Smuzhiyun .mux_bit = 0, \
2125*4882a593Smuzhiyun .pupd_reg = PINGROUP_REG(r), \
2126*4882a593Smuzhiyun .pupd_bank = 1, \
2127*4882a593Smuzhiyun .pupd_bit = 2, \
2128*4882a593Smuzhiyun .tri_reg = PINGROUP_REG(r), \
2129*4882a593Smuzhiyun .tri_bank = 1, \
2130*4882a593Smuzhiyun .tri_bit = 4, \
2131*4882a593Smuzhiyun .einput_bit = 5, \
2132*4882a593Smuzhiyun .odrain_bit = PINGROUP_BIT_##od(6), \
2133*4882a593Smuzhiyun .lock_bit = 7, \
2134*4882a593Smuzhiyun .ioreset_bit = PINGROUP_BIT_##ior(8), \
2135*4882a593Smuzhiyun .rcv_sel_bit = -1, \
2136*4882a593Smuzhiyun .drv_reg = -1, \
2137*4882a593Smuzhiyun .parked_bitmask = 0, \
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun #define DRV_PINGROUP(pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, \
2141*4882a593Smuzhiyun drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, \
2142*4882a593Smuzhiyun slwf_b, slwf_w) \
2143*4882a593Smuzhiyun { \
2144*4882a593Smuzhiyun .name = "drive_" #pg_name, \
2145*4882a593Smuzhiyun .pins = drive_##pg_name##_pins, \
2146*4882a593Smuzhiyun .npins = ARRAY_SIZE(drive_##pg_name##_pins), \
2147*4882a593Smuzhiyun .mux_reg = -1, \
2148*4882a593Smuzhiyun .pupd_reg = -1, \
2149*4882a593Smuzhiyun .tri_reg = -1, \
2150*4882a593Smuzhiyun .einput_bit = -1, \
2151*4882a593Smuzhiyun .odrain_bit = -1, \
2152*4882a593Smuzhiyun .lock_bit = -1, \
2153*4882a593Smuzhiyun .ioreset_bit = -1, \
2154*4882a593Smuzhiyun .rcv_sel_bit = -1, \
2155*4882a593Smuzhiyun .drv_reg = DRV_PINGROUP_REG(r), \
2156*4882a593Smuzhiyun .drv_bank = 0, \
2157*4882a593Smuzhiyun .hsm_bit = hsm_b, \
2158*4882a593Smuzhiyun .schmitt_bit = schmitt_b, \
2159*4882a593Smuzhiyun .lpmd_bit = lpmd_b, \
2160*4882a593Smuzhiyun .drvdn_bit = drvdn_b, \
2161*4882a593Smuzhiyun .drvdn_width = drvdn_w, \
2162*4882a593Smuzhiyun .drvup_bit = drvup_b, \
2163*4882a593Smuzhiyun .drvup_width = drvup_w, \
2164*4882a593Smuzhiyun .slwr_bit = slwr_b, \
2165*4882a593Smuzhiyun .slwr_width = slwr_w, \
2166*4882a593Smuzhiyun .slwf_bit = slwf_b, \
2167*4882a593Smuzhiyun .slwf_width = slwf_w, \
2168*4882a593Smuzhiyun .drvtype_bit = -1, \
2169*4882a593Smuzhiyun .parked_bitmask = 0, \
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun static const struct tegra_pingroup tegra30_groups[] = {
2173*4882a593Smuzhiyun /* pg_name, f0, f1, f2, f3, r, od, ior */
2174*4882a593Smuzhiyun PINGROUP(clk_32k_out_pa0, BLINK, RSVD2, RSVD3, RSVD4, 0x331c, N, N),
2175*4882a593Smuzhiyun PINGROUP(uart3_cts_n_pa1, UARTC, RSVD2, GMI, RSVD4, 0x317c, N, N),
2176*4882a593Smuzhiyun PINGROUP(dap2_fs_pa2, I2S1, HDA, RSVD3, GMI, 0x3358, N, N),
2177*4882a593Smuzhiyun PINGROUP(dap2_sclk_pa3, I2S1, HDA, RSVD3, GMI, 0x3364, N, N),
2178*4882a593Smuzhiyun PINGROUP(dap2_din_pa4, I2S1, HDA, RSVD3, GMI, 0x335c, N, N),
2179*4882a593Smuzhiyun PINGROUP(dap2_dout_pa5, I2S1, HDA, RSVD3, GMI, 0x3360, N, N),
2180*4882a593Smuzhiyun PINGROUP(sdmmc3_clk_pa6, UARTA, PWM2, SDMMC3, SPI3, 0x3390, N, N),
2181*4882a593Smuzhiyun PINGROUP(sdmmc3_cmd_pa7, UARTA, PWM3, SDMMC3, SPI2, 0x3394, N, N),
2182*4882a593Smuzhiyun PINGROUP(gmi_a17_pb0, UARTD, SPI4, GMI, DTV, 0x3234, N, N),
2183*4882a593Smuzhiyun PINGROUP(gmi_a18_pb1, UARTD, SPI4, GMI, DTV, 0x3238, N, N),
2184*4882a593Smuzhiyun PINGROUP(lcd_pwr0_pb2, DISPLAYA, DISPLAYB, SPI5, HDCP, 0x3090, N, N),
2185*4882a593Smuzhiyun PINGROUP(lcd_pclk_pb3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3094, N, N),
2186*4882a593Smuzhiyun PINGROUP(sdmmc3_dat3_pb4, RSVD1, PWM0, SDMMC3, SPI3, 0x33a4, N, N),
2187*4882a593Smuzhiyun PINGROUP(sdmmc3_dat2_pb5, RSVD1, PWM1, SDMMC3, SPI3, 0x33a0, N, N),
2188*4882a593Smuzhiyun PINGROUP(sdmmc3_dat1_pb6, RSVD1, RSVD2, SDMMC3, SPI3, 0x339c, N, N),
2189*4882a593Smuzhiyun PINGROUP(sdmmc3_dat0_pb7, RSVD1, RSVD2, SDMMC3, SPI3, 0x3398, N, N),
2190*4882a593Smuzhiyun PINGROUP(uart3_rts_n_pc0, UARTC, PWM0, GMI, RSVD4, 0x3180, N, N),
2191*4882a593Smuzhiyun PINGROUP(lcd_pwr1_pc1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3070, N, N),
2192*4882a593Smuzhiyun PINGROUP(uart2_txd_pc2, UARTB, SPDIF, UARTA, SPI4, 0x3168, N, N),
2193*4882a593Smuzhiyun PINGROUP(uart2_rxd_pc3, UARTB, SPDIF, UARTA, SPI4, 0x3164, N, N),
2194*4882a593Smuzhiyun PINGROUP(gen1_i2c_scl_pc4, I2C1, RSVD2, RSVD3, RSVD4, 0x31a4, Y, N),
2195*4882a593Smuzhiyun PINGROUP(gen1_i2c_sda_pc5, I2C1, RSVD2, RSVD3, RSVD4, 0x31a0, Y, N),
2196*4882a593Smuzhiyun PINGROUP(lcd_pwr2_pc6, DISPLAYA, DISPLAYB, SPI5, HDCP, 0x3074, N, N),
2197*4882a593Smuzhiyun PINGROUP(gmi_wp_n_pc7, RSVD1, NAND, GMI, GMI_ALT, 0x31c0, N, N),
2198*4882a593Smuzhiyun PINGROUP(sdmmc3_dat5_pd0, PWM0, SPI4, SDMMC3, SPI2, 0x33ac, N, N),
2199*4882a593Smuzhiyun PINGROUP(sdmmc3_dat4_pd1, PWM1, SPI4, SDMMC3, SPI2, 0x33a8, N, N),
2200*4882a593Smuzhiyun PINGROUP(lcd_dc1_pd2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x310c, N, N),
2201*4882a593Smuzhiyun PINGROUP(sdmmc3_dat6_pd3, SPDIF, SPI4, SDMMC3, SPI2, 0x33b0, N, N),
2202*4882a593Smuzhiyun PINGROUP(sdmmc3_dat7_pd4, SPDIF, SPI4, SDMMC3, SPI2, 0x33b4, N, N),
2203*4882a593Smuzhiyun PINGROUP(vi_d1_pd5, DDR, SDMMC2, VI, RSVD4, 0x3128, N, Y),
2204*4882a593Smuzhiyun PINGROUP(vi_vsync_pd6, DDR, RSVD2, VI, RSVD4, 0x315c, N, Y),
2205*4882a593Smuzhiyun PINGROUP(vi_hsync_pd7, DDR, RSVD2, VI, RSVD4, 0x3160, N, Y),
2206*4882a593Smuzhiyun PINGROUP(lcd_d0_pe0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30a4, N, N),
2207*4882a593Smuzhiyun PINGROUP(lcd_d1_pe1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30a8, N, N),
2208*4882a593Smuzhiyun PINGROUP(lcd_d2_pe2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30ac, N, N),
2209*4882a593Smuzhiyun PINGROUP(lcd_d3_pe3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30b0, N, N),
2210*4882a593Smuzhiyun PINGROUP(lcd_d4_pe4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30b4, N, N),
2211*4882a593Smuzhiyun PINGROUP(lcd_d5_pe5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30b8, N, N),
2212*4882a593Smuzhiyun PINGROUP(lcd_d6_pe6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30bc, N, N),
2213*4882a593Smuzhiyun PINGROUP(lcd_d7_pe7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30c0, N, N),
2214*4882a593Smuzhiyun PINGROUP(lcd_d8_pf0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30c4, N, N),
2215*4882a593Smuzhiyun PINGROUP(lcd_d9_pf1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30c8, N, N),
2216*4882a593Smuzhiyun PINGROUP(lcd_d10_pf2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30cc, N, N),
2217*4882a593Smuzhiyun PINGROUP(lcd_d11_pf3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30d0, N, N),
2218*4882a593Smuzhiyun PINGROUP(lcd_d12_pf4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30d4, N, N),
2219*4882a593Smuzhiyun PINGROUP(lcd_d13_pf5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30d8, N, N),
2220*4882a593Smuzhiyun PINGROUP(lcd_d14_pf6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30dc, N, N),
2221*4882a593Smuzhiyun PINGROUP(lcd_d15_pf7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30e0, N, N),
2222*4882a593Smuzhiyun PINGROUP(gmi_ad0_pg0, RSVD1, NAND, GMI, RSVD4, 0x31f0, N, N),
2223*4882a593Smuzhiyun PINGROUP(gmi_ad1_pg1, RSVD1, NAND, GMI, RSVD4, 0x31f4, N, N),
2224*4882a593Smuzhiyun PINGROUP(gmi_ad2_pg2, RSVD1, NAND, GMI, RSVD4, 0x31f8, N, N),
2225*4882a593Smuzhiyun PINGROUP(gmi_ad3_pg3, RSVD1, NAND, GMI, RSVD4, 0x31fc, N, N),
2226*4882a593Smuzhiyun PINGROUP(gmi_ad4_pg4, RSVD1, NAND, GMI, RSVD4, 0x3200, N, N),
2227*4882a593Smuzhiyun PINGROUP(gmi_ad5_pg5, RSVD1, NAND, GMI, RSVD4, 0x3204, N, N),
2228*4882a593Smuzhiyun PINGROUP(gmi_ad6_pg6, RSVD1, NAND, GMI, RSVD4, 0x3208, N, N),
2229*4882a593Smuzhiyun PINGROUP(gmi_ad7_pg7, RSVD1, NAND, GMI, RSVD4, 0x320c, N, N),
2230*4882a593Smuzhiyun PINGROUP(gmi_ad8_ph0, PWM0, NAND, GMI, RSVD4, 0x3210, N, N),
2231*4882a593Smuzhiyun PINGROUP(gmi_ad9_ph1, PWM1, NAND, GMI, RSVD4, 0x3214, N, N),
2232*4882a593Smuzhiyun PINGROUP(gmi_ad10_ph2, PWM2, NAND, GMI, RSVD4, 0x3218, N, N),
2233*4882a593Smuzhiyun PINGROUP(gmi_ad11_ph3, PWM3, NAND, GMI, RSVD4, 0x321c, N, N),
2234*4882a593Smuzhiyun PINGROUP(gmi_ad12_ph4, RSVD1, NAND, GMI, RSVD4, 0x3220, N, N),
2235*4882a593Smuzhiyun PINGROUP(gmi_ad13_ph5, RSVD1, NAND, GMI, RSVD4, 0x3224, N, N),
2236*4882a593Smuzhiyun PINGROUP(gmi_ad14_ph6, RSVD1, NAND, GMI, RSVD4, 0x3228, N, N),
2237*4882a593Smuzhiyun PINGROUP(gmi_ad15_ph7, RSVD1, NAND, GMI, RSVD4, 0x322c, N, N),
2238*4882a593Smuzhiyun PINGROUP(gmi_wr_n_pi0, RSVD1, NAND, GMI, RSVD4, 0x3240, N, N),
2239*4882a593Smuzhiyun PINGROUP(gmi_oe_n_pi1, RSVD1, NAND, GMI, RSVD4, 0x3244, N, N),
2240*4882a593Smuzhiyun PINGROUP(gmi_dqs_pi2, RSVD1, NAND, GMI, RSVD4, 0x3248, N, N),
2241*4882a593Smuzhiyun PINGROUP(gmi_cs6_n_pi3, NAND, NAND_ALT, GMI, SATA, 0x31e8, N, N),
2242*4882a593Smuzhiyun PINGROUP(gmi_rst_n_pi4, NAND, NAND_ALT, GMI, RSVD4, 0x324c, N, N),
2243*4882a593Smuzhiyun PINGROUP(gmi_iordy_pi5, RSVD1, NAND, GMI, RSVD4, 0x31c4, N, N),
2244*4882a593Smuzhiyun PINGROUP(gmi_cs7_n_pi6, NAND, NAND_ALT, GMI, GMI_ALT, 0x31ec, N, N),
2245*4882a593Smuzhiyun PINGROUP(gmi_wait_pi7, RSVD1, NAND, GMI, RSVD4, 0x31c8, N, N),
2246*4882a593Smuzhiyun PINGROUP(gmi_cs0_n_pj0, RSVD1, NAND, GMI, DTV, 0x31d4, N, N),
2247*4882a593Smuzhiyun PINGROUP(lcd_de_pj1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3098, N, N),
2248*4882a593Smuzhiyun PINGROUP(gmi_cs1_n_pj2, RSVD1, NAND, GMI, DTV, 0x31d8, N, N),
2249*4882a593Smuzhiyun PINGROUP(lcd_hsync_pj3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x309c, N, N),
2250*4882a593Smuzhiyun PINGROUP(lcd_vsync_pj4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30a0, N, N),
2251*4882a593Smuzhiyun PINGROUP(uart2_cts_n_pj5, UARTA, UARTB, GMI, SPI4, 0x3170, N, N),
2252*4882a593Smuzhiyun PINGROUP(uart2_rts_n_pj6, UARTA, UARTB, GMI, SPI4, 0x316c, N, N),
2253*4882a593Smuzhiyun PINGROUP(gmi_a16_pj7, UARTD, SPI4, GMI, GMI_ALT, 0x3230, N, N),
2254*4882a593Smuzhiyun PINGROUP(gmi_adv_n_pk0, RSVD1, NAND, GMI, RSVD4, 0x31cc, N, N),
2255*4882a593Smuzhiyun PINGROUP(gmi_clk_pk1, RSVD1, NAND, GMI, RSVD4, 0x31d0, N, N),
2256*4882a593Smuzhiyun PINGROUP(gmi_cs4_n_pk2, RSVD1, NAND, GMI, RSVD4, 0x31e4, N, N),
2257*4882a593Smuzhiyun PINGROUP(gmi_cs2_n_pk3, RSVD1, NAND, GMI, RSVD4, 0x31dc, N, N),
2258*4882a593Smuzhiyun PINGROUP(gmi_cs3_n_pk4, RSVD1, NAND, GMI, GMI_ALT, 0x31e0, N, N),
2259*4882a593Smuzhiyun PINGROUP(spdif_out_pk5, SPDIF, RSVD2, I2C1, SDMMC2, 0x3354, N, N),
2260*4882a593Smuzhiyun PINGROUP(spdif_in_pk6, SPDIF, HDA, I2C1, SDMMC2, 0x3350, N, N),
2261*4882a593Smuzhiyun PINGROUP(gmi_a19_pk7, UARTD, SPI4, GMI, RSVD4, 0x323c, N, N),
2262*4882a593Smuzhiyun PINGROUP(vi_d2_pl0, DDR, SDMMC2, VI, RSVD4, 0x312c, N, Y),
2263*4882a593Smuzhiyun PINGROUP(vi_d3_pl1, DDR, SDMMC2, VI, RSVD4, 0x3130, N, Y),
2264*4882a593Smuzhiyun PINGROUP(vi_d4_pl2, DDR, SDMMC2, VI, RSVD4, 0x3134, N, Y),
2265*4882a593Smuzhiyun PINGROUP(vi_d5_pl3, DDR, SDMMC2, VI, RSVD4, 0x3138, N, Y),
2266*4882a593Smuzhiyun PINGROUP(vi_d6_pl4, DDR, SDMMC2, VI, RSVD4, 0x313c, N, Y),
2267*4882a593Smuzhiyun PINGROUP(vi_d7_pl5, DDR, SDMMC2, VI, RSVD4, 0x3140, N, Y),
2268*4882a593Smuzhiyun PINGROUP(vi_d8_pl6, DDR, SDMMC2, VI, RSVD4, 0x3144, N, Y),
2269*4882a593Smuzhiyun PINGROUP(vi_d9_pl7, DDR, SDMMC2, VI, RSVD4, 0x3148, N, Y),
2270*4882a593Smuzhiyun PINGROUP(lcd_d16_pm0, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30e4, N, N),
2271*4882a593Smuzhiyun PINGROUP(lcd_d17_pm1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30e8, N, N),
2272*4882a593Smuzhiyun PINGROUP(lcd_d18_pm2, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30ec, N, N),
2273*4882a593Smuzhiyun PINGROUP(lcd_d19_pm3, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30f0, N, N),
2274*4882a593Smuzhiyun PINGROUP(lcd_d20_pm4, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30f4, N, N),
2275*4882a593Smuzhiyun PINGROUP(lcd_d21_pm5, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30f8, N, N),
2276*4882a593Smuzhiyun PINGROUP(lcd_d22_pm6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x30fc, N, N),
2277*4882a593Smuzhiyun PINGROUP(lcd_d23_pm7, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3100, N, N),
2278*4882a593Smuzhiyun PINGROUP(dap1_fs_pn0, I2S0, HDA, GMI, SDMMC2, 0x3338, N, N),
2279*4882a593Smuzhiyun PINGROUP(dap1_din_pn1, I2S0, HDA, GMI, SDMMC2, 0x333c, N, N),
2280*4882a593Smuzhiyun PINGROUP(dap1_dout_pn2, I2S0, HDA, GMI, SDMMC2, 0x3340, N, N),
2281*4882a593Smuzhiyun PINGROUP(dap1_sclk_pn3, I2S0, HDA, GMI, SDMMC2, 0x3344, N, N),
2282*4882a593Smuzhiyun PINGROUP(lcd_cs0_n_pn4, DISPLAYA, DISPLAYB, SPI5, RSVD4, 0x3084, N, N),
2283*4882a593Smuzhiyun PINGROUP(lcd_sdout_pn5, DISPLAYA, DISPLAYB, SPI5, HDCP, 0x307c, N, N),
2284*4882a593Smuzhiyun PINGROUP(lcd_dc0_pn6, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3088, N, N),
2285*4882a593Smuzhiyun PINGROUP(hdmi_int_pn7, HDMI, RSVD2, RSVD3, RSVD4, 0x3110, N, N),
2286*4882a593Smuzhiyun PINGROUP(ulpi_data7_po0, SPI2, HSI, UARTA, ULPI, 0x301c, N, N),
2287*4882a593Smuzhiyun PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, 0x3000, N, N),
2288*4882a593Smuzhiyun PINGROUP(ulpi_data1_po2, SPI3, HSI, UARTA, ULPI, 0x3004, N, N),
2289*4882a593Smuzhiyun PINGROUP(ulpi_data2_po3, SPI3, HSI, UARTA, ULPI, 0x3008, N, N),
2290*4882a593Smuzhiyun PINGROUP(ulpi_data3_po4, SPI3, HSI, UARTA, ULPI, 0x300c, N, N),
2291*4882a593Smuzhiyun PINGROUP(ulpi_data4_po5, SPI2, HSI, UARTA, ULPI, 0x3010, N, N),
2292*4882a593Smuzhiyun PINGROUP(ulpi_data5_po6, SPI2, HSI, UARTA, ULPI, 0x3014, N, N),
2293*4882a593Smuzhiyun PINGROUP(ulpi_data6_po7, SPI2, HSI, UARTA, ULPI, 0x3018, N, N),
2294*4882a593Smuzhiyun PINGROUP(dap3_fs_pp0, I2S2, RSVD2, DISPLAYA, DISPLAYB, 0x3030, N, N),
2295*4882a593Smuzhiyun PINGROUP(dap3_din_pp1, I2S2, RSVD2, DISPLAYA, DISPLAYB, 0x3034, N, N),
2296*4882a593Smuzhiyun PINGROUP(dap3_dout_pp2, I2S2, RSVD2, DISPLAYA, DISPLAYB, 0x3038, N, N),
2297*4882a593Smuzhiyun PINGROUP(dap3_sclk_pp3, I2S2, RSVD2, DISPLAYA, DISPLAYB, 0x303c, N, N),
2298*4882a593Smuzhiyun PINGROUP(dap4_fs_pp4, I2S3, RSVD2, GMI, RSVD4, 0x31a8, N, N),
2299*4882a593Smuzhiyun PINGROUP(dap4_din_pp5, I2S3, RSVD2, GMI, RSVD4, 0x31ac, N, N),
2300*4882a593Smuzhiyun PINGROUP(dap4_dout_pp6, I2S3, RSVD2, GMI, RSVD4, 0x31b0, N, N),
2301*4882a593Smuzhiyun PINGROUP(dap4_sclk_pp7, I2S3, RSVD2, GMI, RSVD4, 0x31b4, N, N),
2302*4882a593Smuzhiyun PINGROUP(kb_col0_pq0, KBC, NAND, TRACE, TEST, 0x32fc, N, N),
2303*4882a593Smuzhiyun PINGROUP(kb_col1_pq1, KBC, NAND, TRACE, TEST, 0x3300, N, N),
2304*4882a593Smuzhiyun PINGROUP(kb_col2_pq2, KBC, NAND, TRACE, RSVD4, 0x3304, N, N),
2305*4882a593Smuzhiyun PINGROUP(kb_col3_pq3, KBC, NAND, TRACE, RSVD4, 0x3308, N, N),
2306*4882a593Smuzhiyun PINGROUP(kb_col4_pq4, KBC, NAND, TRACE, RSVD4, 0x330c, N, N),
2307*4882a593Smuzhiyun PINGROUP(kb_col5_pq5, KBC, NAND, TRACE, RSVD4, 0x3310, N, N),
2308*4882a593Smuzhiyun PINGROUP(kb_col6_pq6, KBC, NAND, TRACE, MIO, 0x3314, N, N),
2309*4882a593Smuzhiyun PINGROUP(kb_col7_pq7, KBC, NAND, TRACE, MIO, 0x3318, N, N),
2310*4882a593Smuzhiyun PINGROUP(kb_row0_pr0, KBC, NAND, RSVD3, RSVD4, 0x32bc, N, N),
2311*4882a593Smuzhiyun PINGROUP(kb_row1_pr1, KBC, NAND, RSVD3, RSVD4, 0x32c0, N, N),
2312*4882a593Smuzhiyun PINGROUP(kb_row2_pr2, KBC, NAND, RSVD3, RSVD4, 0x32c4, N, N),
2313*4882a593Smuzhiyun PINGROUP(kb_row3_pr3, KBC, NAND, RSVD3, INVALID, 0x32c8, N, N),
2314*4882a593Smuzhiyun PINGROUP(kb_row4_pr4, KBC, NAND, TRACE, RSVD4, 0x32cc, N, N),
2315*4882a593Smuzhiyun PINGROUP(kb_row5_pr5, KBC, NAND, TRACE, OWR, 0x32d0, N, N),
2316*4882a593Smuzhiyun PINGROUP(kb_row6_pr6, KBC, NAND, SDMMC2, MIO, 0x32d4, N, N),
2317*4882a593Smuzhiyun PINGROUP(kb_row7_pr7, KBC, NAND, SDMMC2, MIO, 0x32d8, N, N),
2318*4882a593Smuzhiyun PINGROUP(kb_row8_ps0, KBC, NAND, SDMMC2, MIO, 0x32dc, N, N),
2319*4882a593Smuzhiyun PINGROUP(kb_row9_ps1, KBC, NAND, SDMMC2, MIO, 0x32e0, N, N),
2320*4882a593Smuzhiyun PINGROUP(kb_row10_ps2, KBC, NAND, SDMMC2, MIO, 0x32e4, N, N),
2321*4882a593Smuzhiyun PINGROUP(kb_row11_ps3, KBC, NAND, SDMMC2, MIO, 0x32e8, N, N),
2322*4882a593Smuzhiyun PINGROUP(kb_row12_ps4, KBC, NAND, SDMMC2, MIO, 0x32ec, N, N),
2323*4882a593Smuzhiyun PINGROUP(kb_row13_ps5, KBC, NAND, SDMMC2, MIO, 0x32f0, N, N),
2324*4882a593Smuzhiyun PINGROUP(kb_row14_ps6, KBC, NAND, SDMMC2, MIO, 0x32f4, N, N),
2325*4882a593Smuzhiyun PINGROUP(kb_row15_ps7, KBC, NAND, SDMMC2, MIO, 0x32f8, N, N),
2326*4882a593Smuzhiyun PINGROUP(vi_pclk_pt0, RSVD1, SDMMC2, VI, RSVD4, 0x3154, N, Y),
2327*4882a593Smuzhiyun PINGROUP(vi_mclk_pt1, VI, VI_ALT1, VI_ALT2, VI_ALT3, 0x3158, N, Y),
2328*4882a593Smuzhiyun PINGROUP(vi_d10_pt2, DDR, RSVD2, VI, RSVD4, 0x314c, N, Y),
2329*4882a593Smuzhiyun PINGROUP(vi_d11_pt3, DDR, RSVD2, VI, RSVD4, 0x3150, N, Y),
2330*4882a593Smuzhiyun PINGROUP(vi_d0_pt4, DDR, RSVD2, VI, RSVD4, 0x3124, N, Y),
2331*4882a593Smuzhiyun PINGROUP(gen2_i2c_scl_pt5, I2C2, HDCP, GMI, RSVD4, 0x3250, Y, N),
2332*4882a593Smuzhiyun PINGROUP(gen2_i2c_sda_pt6, I2C2, HDCP, GMI, RSVD4, 0x3254, Y, N),
2333*4882a593Smuzhiyun PINGROUP(sdmmc4_cmd_pt7, I2C3, NAND, GMI, SDMMC4, 0x325c, N, Y),
2334*4882a593Smuzhiyun PINGROUP(pu0, OWR, UARTA, GMI, RSVD4, 0x3184, N, N),
2335*4882a593Smuzhiyun PINGROUP(pu1, RSVD1, UARTA, GMI, RSVD4, 0x3188, N, N),
2336*4882a593Smuzhiyun PINGROUP(pu2, RSVD1, UARTA, GMI, RSVD4, 0x318c, N, N),
2337*4882a593Smuzhiyun PINGROUP(pu3, PWM0, UARTA, GMI, RSVD4, 0x3190, N, N),
2338*4882a593Smuzhiyun PINGROUP(pu4, PWM1, UARTA, GMI, RSVD4, 0x3194, N, N),
2339*4882a593Smuzhiyun PINGROUP(pu5, PWM2, UARTA, GMI, RSVD4, 0x3198, N, N),
2340*4882a593Smuzhiyun PINGROUP(pu6, PWM3, UARTA, GMI, RSVD4, 0x319c, N, N),
2341*4882a593Smuzhiyun PINGROUP(jtag_rtck_pu7, RTCK, RSVD2, RSVD3, RSVD4, 0x32b0, N, N),
2342*4882a593Smuzhiyun PINGROUP(pv0, RSVD1, RSVD2, RSVD3, RSVD4, 0x3040, N, N),
2343*4882a593Smuzhiyun PINGROUP(pv1, RSVD1, RSVD2, RSVD3, RSVD4, 0x3044, N, N),
2344*4882a593Smuzhiyun PINGROUP(pv2, OWR, RSVD2, RSVD3, RSVD4, 0x3060, N, N),
2345*4882a593Smuzhiyun PINGROUP(pv3, CLK_12M_OUT, RSVD2, RSVD3, RSVD4, 0x3064, N, N),
2346*4882a593Smuzhiyun PINGROUP(ddc_scl_pv4, I2C4, RSVD2, RSVD3, RSVD4, 0x3114, N, N),
2347*4882a593Smuzhiyun PINGROUP(ddc_sda_pv5, I2C4, RSVD2, RSVD3, RSVD4, 0x3118, N, N),
2348*4882a593Smuzhiyun PINGROUP(crt_hsync_pv6, CRT, RSVD2, RSVD3, RSVD4, 0x311c, N, N),
2349*4882a593Smuzhiyun PINGROUP(crt_vsync_pv7, CRT, RSVD2, RSVD3, RSVD4, 0x3120, N, N),
2350*4882a593Smuzhiyun PINGROUP(lcd_cs1_n_pw0, DISPLAYA, DISPLAYB, SPI5, RSVD4, 0x3104, N, N),
2351*4882a593Smuzhiyun PINGROUP(lcd_m1_pw1, DISPLAYA, DISPLAYB, RSVD3, RSVD4, 0x3108, N, N),
2352*4882a593Smuzhiyun PINGROUP(spi2_cs1_n_pw2, SPI3, SPI2, SPI2_ALT, I2C1, 0x3388, N, N),
2353*4882a593Smuzhiyun PINGROUP(spi2_cs2_n_pw3, SPI3, SPI2, SPI2_ALT, I2C1, 0x338c, N, N),
2354*4882a593Smuzhiyun PINGROUP(clk1_out_pw4, EXTPERIPH1, RSVD2, RSVD3, RSVD4, 0x334c, N, N),
2355*4882a593Smuzhiyun PINGROUP(clk2_out_pw5, EXTPERIPH2, RSVD2, RSVD3, RSVD4, 0x3068, N, N),
2356*4882a593Smuzhiyun PINGROUP(uart3_txd_pw6, UARTC, RSVD2, GMI, RSVD4, 0x3174, N, N),
2357*4882a593Smuzhiyun PINGROUP(uart3_rxd_pw7, UARTC, RSVD2, GMI, RSVD4, 0x3178, N, N),
2358*4882a593Smuzhiyun PINGROUP(spi2_mosi_px0, SPI6, SPI2, SPI3, GMI, 0x3368, N, N),
2359*4882a593Smuzhiyun PINGROUP(spi2_miso_px1, SPI6, SPI2, SPI3, GMI, 0x336c, N, N),
2360*4882a593Smuzhiyun PINGROUP(spi2_sck_px2, SPI6, SPI2, SPI3, GMI, 0x3374, N, N),
2361*4882a593Smuzhiyun PINGROUP(spi2_cs0_n_px3, SPI6, SPI2, SPI3, GMI, 0x3370, N, N),
2362*4882a593Smuzhiyun PINGROUP(spi1_mosi_px4, SPI2, SPI1, SPI2_ALT, GMI, 0x3378, N, N),
2363*4882a593Smuzhiyun PINGROUP(spi1_sck_px5, SPI2, SPI1, SPI2_ALT, GMI, 0x337c, N, N),
2364*4882a593Smuzhiyun PINGROUP(spi1_cs0_n_px6, SPI2, SPI1, SPI2_ALT, GMI, 0x3380, N, N),
2365*4882a593Smuzhiyun PINGROUP(spi1_miso_px7, SPI3, SPI1, SPI2_ALT, RSVD4, 0x3384, N, N),
2366*4882a593Smuzhiyun PINGROUP(ulpi_clk_py0, SPI1, RSVD2, UARTD, ULPI, 0x3020, N, N),
2367*4882a593Smuzhiyun PINGROUP(ulpi_dir_py1, SPI1, RSVD2, UARTD, ULPI, 0x3024, N, N),
2368*4882a593Smuzhiyun PINGROUP(ulpi_nxt_py2, SPI1, RSVD2, UARTD, ULPI, 0x3028, N, N),
2369*4882a593Smuzhiyun PINGROUP(ulpi_stp_py3, SPI1, RSVD2, UARTD, ULPI, 0x302c, N, N),
2370*4882a593Smuzhiyun PINGROUP(sdmmc1_dat3_py4, SDMMC1, RSVD2, UARTE, UARTA, 0x3050, N, N),
2371*4882a593Smuzhiyun PINGROUP(sdmmc1_dat2_py5, SDMMC1, RSVD2, UARTE, UARTA, 0x3054, N, N),
2372*4882a593Smuzhiyun PINGROUP(sdmmc1_dat1_py6, SDMMC1, RSVD2, UARTE, UARTA, 0x3058, N, N),
2373*4882a593Smuzhiyun PINGROUP(sdmmc1_dat0_py7, SDMMC1, RSVD2, UARTE, UARTA, 0x305c, N, N),
2374*4882a593Smuzhiyun PINGROUP(sdmmc1_clk_pz0, SDMMC1, RSVD2, RSVD3, UARTA, 0x3048, N, N),
2375*4882a593Smuzhiyun PINGROUP(sdmmc1_cmd_pz1, SDMMC1, RSVD2, RSVD3, UARTA, 0x304c, N, N),
2376*4882a593Smuzhiyun PINGROUP(lcd_sdin_pz2, DISPLAYA, DISPLAYB, SPI5, RSVD4, 0x3078, N, N),
2377*4882a593Smuzhiyun PINGROUP(lcd_wr_n_pz3, DISPLAYA, DISPLAYB, SPI5, HDCP, 0x3080, N, N),
2378*4882a593Smuzhiyun PINGROUP(lcd_sck_pz4, DISPLAYA, DISPLAYB, SPI5, HDCP, 0x308c, N, N),
2379*4882a593Smuzhiyun PINGROUP(sys_clk_req_pz5, SYSCLK, RSVD2, RSVD3, RSVD4, 0x3320, N, N),
2380*4882a593Smuzhiyun PINGROUP(pwr_i2c_scl_pz6, I2CPWR, RSVD2, RSVD3, RSVD4, 0x32b4, Y, N),
2381*4882a593Smuzhiyun PINGROUP(pwr_i2c_sda_pz7, I2CPWR, RSVD2, RSVD3, RSVD4, 0x32b8, Y, N),
2382*4882a593Smuzhiyun PINGROUP(sdmmc4_dat0_paa0, UARTE, SPI3, GMI, SDMMC4, 0x3260, N, Y),
2383*4882a593Smuzhiyun PINGROUP(sdmmc4_dat1_paa1, UARTE, SPI3, GMI, SDMMC4, 0x3264, N, Y),
2384*4882a593Smuzhiyun PINGROUP(sdmmc4_dat2_paa2, UARTE, SPI3, GMI, SDMMC4, 0x3268, N, Y),
2385*4882a593Smuzhiyun PINGROUP(sdmmc4_dat3_paa3, UARTE, SPI3, GMI, SDMMC4, 0x326c, N, Y),
2386*4882a593Smuzhiyun PINGROUP(sdmmc4_dat4_paa4, I2C3, I2S4, GMI, SDMMC4, 0x3270, N, Y),
2387*4882a593Smuzhiyun PINGROUP(sdmmc4_dat5_paa5, VGP3, I2S4, GMI, SDMMC4, 0x3274, N, Y),
2388*4882a593Smuzhiyun PINGROUP(sdmmc4_dat6_paa6, VGP4, I2S4, GMI, SDMMC4, 0x3278, N, Y),
2389*4882a593Smuzhiyun PINGROUP(sdmmc4_dat7_paa7, VGP5, I2S4, GMI, SDMMC4, 0x327c, N, Y),
2390*4882a593Smuzhiyun PINGROUP(pbb0, I2S4, RSVD2, RSVD3, SDMMC4, 0x328c, N, N),
2391*4882a593Smuzhiyun PINGROUP(cam_i2c_scl_pbb1, VGP1, I2C3, RSVD3, SDMMC4, 0x3290, Y, N),
2392*4882a593Smuzhiyun PINGROUP(cam_i2c_sda_pbb2, VGP2, I2C3, RSVD3, SDMMC4, 0x3294, Y, N),
2393*4882a593Smuzhiyun PINGROUP(pbb3, VGP3, DISPLAYA, DISPLAYB, SDMMC4, 0x3298, N, N),
2394*4882a593Smuzhiyun PINGROUP(pbb4, VGP4, DISPLAYA, DISPLAYB, SDMMC4, 0x329c, N, N),
2395*4882a593Smuzhiyun PINGROUP(pbb5, VGP5, DISPLAYA, DISPLAYB, SDMMC4, 0x32a0, N, N),
2396*4882a593Smuzhiyun PINGROUP(pbb6, VGP6, DISPLAYA, DISPLAYB, SDMMC4, 0x32a4, N, N),
2397*4882a593Smuzhiyun PINGROUP(pbb7, I2S4, RSVD2, RSVD3, SDMMC4, 0x32a8, N, N),
2398*4882a593Smuzhiyun PINGROUP(cam_mclk_pcc0, VI, VI_ALT1, VI_ALT3, SDMMC4, 0x3284, N, N),
2399*4882a593Smuzhiyun PINGROUP(pcc1, I2S4, RSVD2, RSVD3, SDMMC4, 0x3288, N, N),
2400*4882a593Smuzhiyun PINGROUP(pcc2, I2S4, RSVD2, RSVD3, RSVD4, 0x32ac, N, N),
2401*4882a593Smuzhiyun PINGROUP(sdmmc4_rst_n_pcc3, VGP6, RSVD2, RSVD3, SDMMC4, 0x3280, N, Y),
2402*4882a593Smuzhiyun PINGROUP(sdmmc4_clk_pcc4, INVALID, NAND, GMI, SDMMC4, 0x3258, N, Y),
2403*4882a593Smuzhiyun PINGROUP(clk2_req_pcc5, DAP, RSVD2, RSVD3, RSVD4, 0x306c, N, N),
2404*4882a593Smuzhiyun PINGROUP(pex_l2_rst_n_pcc6, PCIE, HDA, RSVD3, RSVD4, 0x33d8, N, N),
2405*4882a593Smuzhiyun PINGROUP(pex_l2_clkreq_n_pcc7, PCIE, HDA, RSVD3, RSVD4, 0x33dc, N, N),
2406*4882a593Smuzhiyun PINGROUP(pex_l0_prsnt_n_pdd0, PCIE, HDA, RSVD3, RSVD4, 0x33b8, N, N),
2407*4882a593Smuzhiyun PINGROUP(pex_l0_rst_n_pdd1, PCIE, HDA, RSVD3, RSVD4, 0x33bc, N, N),
2408*4882a593Smuzhiyun PINGROUP(pex_l0_clkreq_n_pdd2, PCIE, HDA, RSVD3, RSVD4, 0x33c0, N, N),
2409*4882a593Smuzhiyun PINGROUP(pex_wake_n_pdd3, PCIE, HDA, RSVD3, RSVD4, 0x33c4, N, N),
2410*4882a593Smuzhiyun PINGROUP(pex_l1_prsnt_n_pdd4, PCIE, HDA, RSVD3, RSVD4, 0x33c8, N, N),
2411*4882a593Smuzhiyun PINGROUP(pex_l1_rst_n_pdd5, PCIE, HDA, RSVD3, RSVD4, 0x33cc, N, N),
2412*4882a593Smuzhiyun PINGROUP(pex_l1_clkreq_n_pdd6, PCIE, HDA, RSVD3, RSVD4, 0x33d0, N, N),
2413*4882a593Smuzhiyun PINGROUP(pex_l2_prsnt_n_pdd7, PCIE, HDA, RSVD3, RSVD4, 0x33d4, N, N),
2414*4882a593Smuzhiyun PINGROUP(clk3_out_pee0, EXTPERIPH3, RSVD2, RSVD3, RSVD4, 0x31b8, N, N),
2415*4882a593Smuzhiyun PINGROUP(clk3_req_pee1, DEV3, RSVD2, RSVD3, RSVD4, 0x31bc, N, N),
2416*4882a593Smuzhiyun PINGROUP(clk1_req_pee2, DAP, HDA, RSVD3, RSVD4, 0x3348, N, N),
2417*4882a593Smuzhiyun PINGROUP(hdmi_cec_pee3, CEC, RSVD2, RSVD3, RSVD4, 0x33e0, Y, N),
2418*4882a593Smuzhiyun PINGROUP(clk_32k_in, CLK_32K_IN, RSVD2, RSVD3, RSVD4, 0x3330, N, N),
2419*4882a593Smuzhiyun PINGROUP(core_pwr_req, CORE_PWR_REQ, RSVD2, RSVD3, RSVD4, 0x3324, N, N),
2420*4882a593Smuzhiyun PINGROUP(cpu_pwr_req, CPU_PWR_REQ, RSVD2, RSVD3, RSVD4, 0x3328, N, N),
2421*4882a593Smuzhiyun PINGROUP(owr, OWR, CEC, RSVD3, RSVD4, 0x3334, N, N),
2422*4882a593Smuzhiyun PINGROUP(pwr_int_n, PWR_INT_N, RSVD2, RSVD3, RSVD4, 0x332c, N, N),
2423*4882a593Smuzhiyun /* pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, slwf_b, slwf_w */
2424*4882a593Smuzhiyun DRV_PINGROUP(ao1, 0x868, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2425*4882a593Smuzhiyun DRV_PINGROUP(ao2, 0x86c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2426*4882a593Smuzhiyun DRV_PINGROUP(at1, 0x870, 2, 3, 4, 14, 5, 19, 5, 24, 2, 28, 2),
2427*4882a593Smuzhiyun DRV_PINGROUP(at2, 0x874, 2, 3, 4, 14, 5, 19, 5, 24, 2, 28, 2),
2428*4882a593Smuzhiyun DRV_PINGROUP(at3, 0x878, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2429*4882a593Smuzhiyun DRV_PINGROUP(at4, 0x87c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2430*4882a593Smuzhiyun DRV_PINGROUP(at5, 0x880, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2431*4882a593Smuzhiyun DRV_PINGROUP(cdev1, 0x884, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2432*4882a593Smuzhiyun DRV_PINGROUP(cdev2, 0x888, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2433*4882a593Smuzhiyun DRV_PINGROUP(cec, 0x938, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2434*4882a593Smuzhiyun DRV_PINGROUP(crt, 0x8f8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2435*4882a593Smuzhiyun DRV_PINGROUP(csus, 0x88c, -1, -1, -1, 12, 5, 19, 5, 24, 4, 28, 4),
2436*4882a593Smuzhiyun DRV_PINGROUP(dap1, 0x890, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2437*4882a593Smuzhiyun DRV_PINGROUP(dap2, 0x894, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2438*4882a593Smuzhiyun DRV_PINGROUP(dap3, 0x898, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2439*4882a593Smuzhiyun DRV_PINGROUP(dap4, 0x89c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2440*4882a593Smuzhiyun DRV_PINGROUP(dbg, 0x8a0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2441*4882a593Smuzhiyun DRV_PINGROUP(ddc, 0x8fc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2442*4882a593Smuzhiyun DRV_PINGROUP(dev3, 0x92c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2443*4882a593Smuzhiyun DRV_PINGROUP(gma, 0x900, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
2444*4882a593Smuzhiyun DRV_PINGROUP(gmb, 0x904, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
2445*4882a593Smuzhiyun DRV_PINGROUP(gmc, 0x908, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
2446*4882a593Smuzhiyun DRV_PINGROUP(gmd, 0x90c, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
2447*4882a593Smuzhiyun DRV_PINGROUP(gme, 0x910, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2448*4882a593Smuzhiyun DRV_PINGROUP(gmf, 0x914, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2449*4882a593Smuzhiyun DRV_PINGROUP(gmg, 0x918, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2450*4882a593Smuzhiyun DRV_PINGROUP(gmh, 0x91c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2),
2451*4882a593Smuzhiyun DRV_PINGROUP(gpv, 0x928, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2452*4882a593Smuzhiyun DRV_PINGROUP(lcd1, 0x8a4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2453*4882a593Smuzhiyun DRV_PINGROUP(lcd2, 0x8a8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2454*4882a593Smuzhiyun DRV_PINGROUP(owr, 0x920, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2455*4882a593Smuzhiyun DRV_PINGROUP(sdio1, 0x8ec, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
2456*4882a593Smuzhiyun DRV_PINGROUP(sdio2, 0x8ac, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
2457*4882a593Smuzhiyun DRV_PINGROUP(sdio3, 0x8b0, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2),
2458*4882a593Smuzhiyun DRV_PINGROUP(spi, 0x8b4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2459*4882a593Smuzhiyun DRV_PINGROUP(uaa, 0x8b8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2460*4882a593Smuzhiyun DRV_PINGROUP(uab, 0x8bc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2461*4882a593Smuzhiyun DRV_PINGROUP(uart2, 0x8c0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2462*4882a593Smuzhiyun DRV_PINGROUP(uart3, 0x8c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2463*4882a593Smuzhiyun DRV_PINGROUP(uda, 0x924, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2),
2464*4882a593Smuzhiyun DRV_PINGROUP(vi1, 0x8c8, -1, -1, -1, 14, 5, 19, 5, 24, 4, 28, 4),
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun static const struct tegra_pinctrl_soc_data tegra30_pinctrl = {
2468*4882a593Smuzhiyun .ngpios = NUM_GPIOS,
2469*4882a593Smuzhiyun .gpio_compatible = "nvidia,tegra30-gpio",
2470*4882a593Smuzhiyun .pins = tegra30_pins,
2471*4882a593Smuzhiyun .npins = ARRAY_SIZE(tegra30_pins),
2472*4882a593Smuzhiyun .functions = tegra30_functions,
2473*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(tegra30_functions),
2474*4882a593Smuzhiyun .groups = tegra30_groups,
2475*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(tegra30_groups),
2476*4882a593Smuzhiyun .hsm_in_mux = false,
2477*4882a593Smuzhiyun .schmitt_in_mux = false,
2478*4882a593Smuzhiyun .drvtype_in_mux = false,
2479*4882a593Smuzhiyun };
2480*4882a593Smuzhiyun
tegra30_pinctrl_probe(struct platform_device * pdev)2481*4882a593Smuzhiyun static int tegra30_pinctrl_probe(struct platform_device *pdev)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun return tegra_pinctrl_probe(pdev, &tegra30_pinctrl);
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun static const struct of_device_id tegra30_pinctrl_of_match[] = {
2487*4882a593Smuzhiyun { .compatible = "nvidia,tegra30-pinmux", },
2488*4882a593Smuzhiyun { },
2489*4882a593Smuzhiyun };
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun static struct platform_driver tegra30_pinctrl_driver = {
2492*4882a593Smuzhiyun .driver = {
2493*4882a593Smuzhiyun .name = "tegra30-pinctrl",
2494*4882a593Smuzhiyun .of_match_table = tegra30_pinctrl_of_match,
2495*4882a593Smuzhiyun },
2496*4882a593Smuzhiyun .probe = tegra30_pinctrl_probe,
2497*4882a593Smuzhiyun };
2498*4882a593Smuzhiyun
tegra30_pinctrl_init(void)2499*4882a593Smuzhiyun static int __init tegra30_pinctrl_init(void)
2500*4882a593Smuzhiyun {
2501*4882a593Smuzhiyun return platform_driver_register(&tegra30_pinctrl_driver);
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun arch_initcall(tegra30_pinctrl_init);
2504