1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Pinctrl data for the NVIDIA Tegra124 pinmux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Ashwini Ghuge <aghuge@nvidia.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2013-2014, NVIDIA CORPORATION. All rights reserved.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "pinctrl-tegra.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * Most pins affected by the pinmux can also be GPIOs. Define these first.
20*4882a593Smuzhiyun * These must match how the GPIO driver names/numbers its pins.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define _GPIO(offset) (offset)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define TEGRA_PIN_CLK_32K_OUT_PA0 _GPIO(0)
25*4882a593Smuzhiyun #define TEGRA_PIN_UART3_CTS_N_PA1 _GPIO(1)
26*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_FS_PA2 _GPIO(2)
27*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_SCLK_PA3 _GPIO(3)
28*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DIN_PA4 _GPIO(4)
29*4882a593Smuzhiyun #define TEGRA_PIN_DAP2_DOUT_PA5 _GPIO(5)
30*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CLK_PA6 _GPIO(6)
31*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CMD_PA7 _GPIO(7)
32*4882a593Smuzhiyun #define TEGRA_PIN_PB0 _GPIO(8)
33*4882a593Smuzhiyun #define TEGRA_PIN_PB1 _GPIO(9)
34*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT3_PB4 _GPIO(12)
35*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT2_PB5 _GPIO(13)
36*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT1_PB6 _GPIO(14)
37*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_DAT0_PB7 _GPIO(15)
38*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RTS_N_PC0 _GPIO(16)
39*4882a593Smuzhiyun #define TEGRA_PIN_UART2_TXD_PC2 _GPIO(18)
40*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RXD_PC3 _GPIO(19)
41*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SCL_PC4 _GPIO(20)
42*4882a593Smuzhiyun #define TEGRA_PIN_GEN1_I2C_SDA_PC5 _GPIO(21)
43*4882a593Smuzhiyun #define TEGRA_PIN_PC7 _GPIO(23)
44*4882a593Smuzhiyun #define TEGRA_PIN_PG0 _GPIO(48)
45*4882a593Smuzhiyun #define TEGRA_PIN_PG1 _GPIO(49)
46*4882a593Smuzhiyun #define TEGRA_PIN_PG2 _GPIO(50)
47*4882a593Smuzhiyun #define TEGRA_PIN_PG3 _GPIO(51)
48*4882a593Smuzhiyun #define TEGRA_PIN_PG4 _GPIO(52)
49*4882a593Smuzhiyun #define TEGRA_PIN_PG5 _GPIO(53)
50*4882a593Smuzhiyun #define TEGRA_PIN_PG6 _GPIO(54)
51*4882a593Smuzhiyun #define TEGRA_PIN_PG7 _GPIO(55)
52*4882a593Smuzhiyun #define TEGRA_PIN_PH0 _GPIO(56)
53*4882a593Smuzhiyun #define TEGRA_PIN_PH1 _GPIO(57)
54*4882a593Smuzhiyun #define TEGRA_PIN_PH2 _GPIO(58)
55*4882a593Smuzhiyun #define TEGRA_PIN_PH3 _GPIO(59)
56*4882a593Smuzhiyun #define TEGRA_PIN_PH4 _GPIO(60)
57*4882a593Smuzhiyun #define TEGRA_PIN_PH5 _GPIO(61)
58*4882a593Smuzhiyun #define TEGRA_PIN_PH6 _GPIO(62)
59*4882a593Smuzhiyun #define TEGRA_PIN_PH7 _GPIO(63)
60*4882a593Smuzhiyun #define TEGRA_PIN_PI0 _GPIO(64)
61*4882a593Smuzhiyun #define TEGRA_PIN_PI1 _GPIO(65)
62*4882a593Smuzhiyun #define TEGRA_PIN_PI2 _GPIO(66)
63*4882a593Smuzhiyun #define TEGRA_PIN_PI3 _GPIO(67)
64*4882a593Smuzhiyun #define TEGRA_PIN_PI4 _GPIO(68)
65*4882a593Smuzhiyun #define TEGRA_PIN_PI5 _GPIO(69)
66*4882a593Smuzhiyun #define TEGRA_PIN_PI6 _GPIO(70)
67*4882a593Smuzhiyun #define TEGRA_PIN_PI7 _GPIO(71)
68*4882a593Smuzhiyun #define TEGRA_PIN_PJ0 _GPIO(72)
69*4882a593Smuzhiyun #define TEGRA_PIN_PJ2 _GPIO(74)
70*4882a593Smuzhiyun #define TEGRA_PIN_UART2_CTS_N_PJ5 _GPIO(77)
71*4882a593Smuzhiyun #define TEGRA_PIN_UART2_RTS_N_PJ6 _GPIO(78)
72*4882a593Smuzhiyun #define TEGRA_PIN_PJ7 _GPIO(79)
73*4882a593Smuzhiyun #define TEGRA_PIN_PK0 _GPIO(80)
74*4882a593Smuzhiyun #define TEGRA_PIN_PK1 _GPIO(81)
75*4882a593Smuzhiyun #define TEGRA_PIN_PK2 _GPIO(82)
76*4882a593Smuzhiyun #define TEGRA_PIN_PK3 _GPIO(83)
77*4882a593Smuzhiyun #define TEGRA_PIN_PK4 _GPIO(84)
78*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_OUT_PK5 _GPIO(85)
79*4882a593Smuzhiyun #define TEGRA_PIN_SPDIF_IN_PK6 _GPIO(86)
80*4882a593Smuzhiyun #define TEGRA_PIN_PK7 _GPIO(87)
81*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_FS_PN0 _GPIO(104)
82*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DIN_PN1 _GPIO(105)
83*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_DOUT_PN2 _GPIO(106)
84*4882a593Smuzhiyun #define TEGRA_PIN_DAP1_SCLK_PN3 _GPIO(107)
85*4882a593Smuzhiyun #define TEGRA_PIN_USB_VBUS_EN0_PN4 _GPIO(108)
86*4882a593Smuzhiyun #define TEGRA_PIN_USB_VBUS_EN1_PN5 _GPIO(109)
87*4882a593Smuzhiyun #define TEGRA_PIN_HDMI_INT_PN7 _GPIO(111)
88*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA7_PO0 _GPIO(112)
89*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA0_PO1 _GPIO(113)
90*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA1_PO2 _GPIO(114)
91*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA2_PO3 _GPIO(115)
92*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA3_PO4 _GPIO(116)
93*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA4_PO5 _GPIO(117)
94*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA5_PO6 _GPIO(118)
95*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DATA6_PO7 _GPIO(119)
96*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_FS_PP0 _GPIO(120)
97*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DIN_PP1 _GPIO(121)
98*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_DOUT_PP2 _GPIO(122)
99*4882a593Smuzhiyun #define TEGRA_PIN_DAP3_SCLK_PP3 _GPIO(123)
100*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_FS_PP4 _GPIO(124)
101*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DIN_PP5 _GPIO(125)
102*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_DOUT_PP6 _GPIO(126)
103*4882a593Smuzhiyun #define TEGRA_PIN_DAP4_SCLK_PP7 _GPIO(127)
104*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL0_PQ0 _GPIO(128)
105*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL1_PQ1 _GPIO(129)
106*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL2_PQ2 _GPIO(130)
107*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL3_PQ3 _GPIO(131)
108*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL4_PQ4 _GPIO(132)
109*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL5_PQ5 _GPIO(133)
110*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL6_PQ6 _GPIO(134)
111*4882a593Smuzhiyun #define TEGRA_PIN_KB_COL7_PQ7 _GPIO(135)
112*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW0_PR0 _GPIO(136)
113*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW1_PR1 _GPIO(137)
114*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW2_PR2 _GPIO(138)
115*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW3_PR3 _GPIO(139)
116*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW4_PR4 _GPIO(140)
117*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW5_PR5 _GPIO(141)
118*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW6_PR6 _GPIO(142)
119*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW7_PR7 _GPIO(143)
120*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW8_PS0 _GPIO(144)
121*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW9_PS1 _GPIO(145)
122*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW10_PS2 _GPIO(146)
123*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW11_PS3 _GPIO(147)
124*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW12_PS4 _GPIO(148)
125*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW13_PS5 _GPIO(149)
126*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW14_PS6 _GPIO(150)
127*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW15_PS7 _GPIO(151)
128*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW16_PT0 _GPIO(152)
129*4882a593Smuzhiyun #define TEGRA_PIN_KB_ROW17_PT1 _GPIO(153)
130*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SCL_PT5 _GPIO(157)
131*4882a593Smuzhiyun #define TEGRA_PIN_GEN2_I2C_SDA_PT6 _GPIO(158)
132*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_CMD_PT7 _GPIO(159)
133*4882a593Smuzhiyun #define TEGRA_PIN_PU0 _GPIO(160)
134*4882a593Smuzhiyun #define TEGRA_PIN_PU1 _GPIO(161)
135*4882a593Smuzhiyun #define TEGRA_PIN_PU2 _GPIO(162)
136*4882a593Smuzhiyun #define TEGRA_PIN_PU3 _GPIO(163)
137*4882a593Smuzhiyun #define TEGRA_PIN_PU4 _GPIO(164)
138*4882a593Smuzhiyun #define TEGRA_PIN_PU5 _GPIO(165)
139*4882a593Smuzhiyun #define TEGRA_PIN_PU6 _GPIO(166)
140*4882a593Smuzhiyun #define TEGRA_PIN_PV0 _GPIO(168)
141*4882a593Smuzhiyun #define TEGRA_PIN_PV1 _GPIO(169)
142*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CD_N_PV2 _GPIO(170)
143*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_WP_N_PV3 _GPIO(171)
144*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SCL_PV4 _GPIO(172)
145*4882a593Smuzhiyun #define TEGRA_PIN_DDC_SDA_PV5 _GPIO(173)
146*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_W2_AUD_PW2 _GPIO(178)
147*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_W3_AUD_PW3 _GPIO(179)
148*4882a593Smuzhiyun #define TEGRA_PIN_DAP_MCLK1_PW4 _GPIO(180)
149*4882a593Smuzhiyun #define TEGRA_PIN_CLK2_OUT_PW5 _GPIO(181)
150*4882a593Smuzhiyun #define TEGRA_PIN_UART3_TXD_PW6 _GPIO(182)
151*4882a593Smuzhiyun #define TEGRA_PIN_UART3_RXD_PW7 _GPIO(183)
152*4882a593Smuzhiyun #define TEGRA_PIN_DVFS_PWM_PX0 _GPIO(184)
153*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X1_AUD_PX1 _GPIO(185)
154*4882a593Smuzhiyun #define TEGRA_PIN_DVFS_CLK_PX2 _GPIO(186)
155*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X3_AUD_PX3 _GPIO(187)
156*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X4_AUD_PX4 _GPIO(188)
157*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X5_AUD_PX5 _GPIO(189)
158*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X6_AUD_PX6 _GPIO(190)
159*4882a593Smuzhiyun #define TEGRA_PIN_GPIO_X7_AUD_PX7 _GPIO(191)
160*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_CLK_PY0 _GPIO(192)
161*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_DIR_PY1 _GPIO(193)
162*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_NXT_PY2 _GPIO(194)
163*4882a593Smuzhiyun #define TEGRA_PIN_ULPI_STP_PY3 _GPIO(195)
164*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT3_PY4 _GPIO(196)
165*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT2_PY5 _GPIO(197)
166*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT1_PY6 _GPIO(198)
167*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_DAT0_PY7 _GPIO(199)
168*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_CLK_PZ0 _GPIO(200)
169*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC1_CMD_PZ1 _GPIO(201)
170*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SCL_PZ6 _GPIO(206)
171*4882a593Smuzhiyun #define TEGRA_PIN_PWR_I2C_SDA_PZ7 _GPIO(207)
172*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT0_PAA0 _GPIO(208)
173*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT1_PAA1 _GPIO(209)
174*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT2_PAA2 _GPIO(210)
175*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT3_PAA3 _GPIO(211)
176*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT4_PAA4 _GPIO(212)
177*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT5_PAA5 _GPIO(213)
178*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT6_PAA6 _GPIO(214)
179*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_DAT7_PAA7 _GPIO(215)
180*4882a593Smuzhiyun #define TEGRA_PIN_PBB0 _GPIO(216)
181*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SCL_PBB1 _GPIO(217)
182*4882a593Smuzhiyun #define TEGRA_PIN_CAM_I2C_SDA_PBB2 _GPIO(218)
183*4882a593Smuzhiyun #define TEGRA_PIN_PBB3 _GPIO(219)
184*4882a593Smuzhiyun #define TEGRA_PIN_PBB4 _GPIO(220)
185*4882a593Smuzhiyun #define TEGRA_PIN_PBB5 _GPIO(221)
186*4882a593Smuzhiyun #define TEGRA_PIN_PBB6 _GPIO(222)
187*4882a593Smuzhiyun #define TEGRA_PIN_PBB7 _GPIO(223)
188*4882a593Smuzhiyun #define TEGRA_PIN_CAM_MCLK_PCC0 _GPIO(224)
189*4882a593Smuzhiyun #define TEGRA_PIN_PCC1 _GPIO(225)
190*4882a593Smuzhiyun #define TEGRA_PIN_PCC2 _GPIO(226)
191*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC4_CLK_PCC4 _GPIO(228)
192*4882a593Smuzhiyun #define TEGRA_PIN_CLK2_REQ_PCC5 _GPIO(229)
193*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L0_RST_N_PDD1 _GPIO(233)
194*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2 _GPIO(234)
195*4882a593Smuzhiyun #define TEGRA_PIN_PEX_WAKE_N_PDD3 _GPIO(235)
196*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L1_RST_N_PDD5 _GPIO(237)
197*4882a593Smuzhiyun #define TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6 _GPIO(238)
198*4882a593Smuzhiyun #define TEGRA_PIN_CLK3_OUT_PEE0 _GPIO(240)
199*4882a593Smuzhiyun #define TEGRA_PIN_CLK3_REQ_PEE1 _GPIO(241)
200*4882a593Smuzhiyun #define TEGRA_PIN_DAP_MCLK1_REQ_PEE2 _GPIO(242)
201*4882a593Smuzhiyun #define TEGRA_PIN_HDMI_CEC_PEE3 _GPIO(243)
202*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4 _GPIO(244)
203*4882a593Smuzhiyun #define TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5 _GPIO(245)
204*4882a593Smuzhiyun #define TEGRA_PIN_DP_HPD_PFF0 _GPIO(248)
205*4882a593Smuzhiyun #define TEGRA_PIN_USB_VBUS_EN2_PFF1 _GPIO(249)
206*4882a593Smuzhiyun #define TEGRA_PIN_PFF2 _GPIO(250)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* All non-GPIO pins follow */
209*4882a593Smuzhiyun #define NUM_GPIOS (TEGRA_PIN_PFF2 + 1)
210*4882a593Smuzhiyun #define _PIN(offset) (NUM_GPIOS + (offset))
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Non-GPIO pins */
213*4882a593Smuzhiyun #define TEGRA_PIN_CORE_PWR_REQ _PIN(0)
214*4882a593Smuzhiyun #define TEGRA_PIN_CPU_PWR_REQ _PIN(1)
215*4882a593Smuzhiyun #define TEGRA_PIN_PWR_INT_N _PIN(2)
216*4882a593Smuzhiyun #define TEGRA_PIN_GMI_CLK_LB _PIN(3)
217*4882a593Smuzhiyun #define TEGRA_PIN_RESET_OUT_N _PIN(4)
218*4882a593Smuzhiyun #define TEGRA_PIN_OWR _PIN(5)
219*4882a593Smuzhiyun #define TEGRA_PIN_CLK_32K_IN _PIN(6)
220*4882a593Smuzhiyun #define TEGRA_PIN_JTAG_RTCK _PIN(7)
221*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_CLK_P _PIN(8)
222*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_CLK_N _PIN(9)
223*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D0_P _PIN(10)
224*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D0_N _PIN(11)
225*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D1_P _PIN(12)
226*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D1_N _PIN(13)
227*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D2_P _PIN(14)
228*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D2_N _PIN(15)
229*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D3_P _PIN(16)
230*4882a593Smuzhiyun #define TEGRA_PIN_DSI_B_D3_N _PIN(17)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const struct pinctrl_pin_desc tegra124_pins[] = {
233*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK_32K_OUT_PA0, "CLK_32K_OUT PA0"),
234*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_CTS_N_PA1, "UART3_CTS_N PA1"),
235*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_FS_PA2, "DAP2_FS PA2"),
236*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_SCLK_PA3, "DAP2_SCLK PA3"),
237*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_DIN_PA4, "DAP2_DIN PA4"),
238*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP2_DOUT_PA5, "DAP2_DOUT PA5"),
239*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_PA6, "SDMMC3_CLK PA6"),
240*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CMD_PA7, "SDMMC3_CMD PA7"),
241*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PB0, "PB0"),
242*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PB1, "PB1"),
243*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT3_PB4, "SDMMC3_DAT3 PB4"),
244*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT2_PB5, "SDMMC3_DAT2 PB5"),
245*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT1_PB6, "SDMMC3_DAT1 PB6"),
246*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_DAT0_PB7, "SDMMC3_DAT0 PB7"),
247*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_RTS_N_PC0, "UART3_RTS_N PC0"),
248*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_TXD_PC2, "UART2_TXD PC2"),
249*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_RXD_PC3, "UART2_RXD PC3"),
250*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SCL_PC4, "GEN1_I2C_SCL PC4"),
251*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN1_I2C_SDA_PC5, "GEN1_I2C_SDA PC5"),
252*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PC7, "PC7"),
253*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG0, "PG0"),
254*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG1, "PG1"),
255*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG2, "PG2"),
256*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG3, "PG3"),
257*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG4, "PG4"),
258*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG5, "PG5"),
259*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG6, "PG6"),
260*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PG7, "PG7"),
261*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH0, "PH0"),
262*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH1, "PH1"),
263*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH2, "PH2"),
264*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH3, "PH3"),
265*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH4, "PH4"),
266*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH5, "PH5"),
267*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH6, "PH6"),
268*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PH7, "PH7"),
269*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI0, "PI0"),
270*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI1, "PI1"),
271*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI2, "PI2"),
272*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI3, "PI3"),
273*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI4, "PI4"),
274*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI5, "PI5"),
275*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI6, "PI6"),
276*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PI7, "PI7"),
277*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PJ0, "PJ0"),
278*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PJ2, "PJ2"),
279*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_CTS_N_PJ5, "UART2_CTS_N PJ5"),
280*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART2_RTS_N_PJ6, "UART2_RTS_N PJ6"),
281*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PJ7, "PJ7"),
282*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK0, "PK0"),
283*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK1, "PK1"),
284*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK2, "PK2"),
285*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK3, "PK3"),
286*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK4, "PK4"),
287*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPDIF_OUT_PK5, "SPDIF_OUT PK5"),
288*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SPDIF_IN_PK6, "SPDIF_IN PK6"),
289*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PK7, "PK7"),
290*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_FS_PN0, "DAP1_FS PN0"),
291*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_DIN_PN1, "DAP1_DIN PN1"),
292*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_DOUT_PN2, "DAP1_DOUT PN2"),
293*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP1_SCLK_PN3, "DAP1_SCLK PN3"),
294*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN0_PN4, "USB_VBUS_EN0 PN4"),
295*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN1_PN5, "USB_VBUS_EN1 PN5"),
296*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_HDMI_INT_PN7, "HDMI_INT PN7"),
297*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA7_PO0, "ULPI_DATA7 PO0"),
298*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA0_PO1, "ULPI_DATA0 PO1"),
299*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA1_PO2, "ULPI_DATA1 PO2"),
300*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA2_PO3, "ULPI_DATA2 PO3"),
301*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA3_PO4, "ULPI_DATA3 PO4"),
302*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA4_PO5, "ULPI_DATA4 PO5"),
303*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA5_PO6, "ULPI_DATA5 PO6"),
304*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DATA6_PO7, "ULPI_DATA6 PO7"),
305*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_FS_PP0, "DAP3_FS PP0"),
306*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_DIN_PP1, "DAP3_DIN PP1"),
307*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_DOUT_PP2, "DAP3_DOUT PP2"),
308*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP3_SCLK_PP3, "DAP3_SCLK PP3"),
309*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_FS_PP4, "DAP4_FS PP4"),
310*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_DIN_PP5, "DAP4_DIN PP5"),
311*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_DOUT_PP6, "DAP4_DOUT PP6"),
312*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP4_SCLK_PP7, "DAP4_SCLK PP7"),
313*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL0_PQ0, "KB_COL0 PQ0"),
314*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL1_PQ1, "KB_COL1 PQ1"),
315*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL2_PQ2, "KB_COL2 PQ2"),
316*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL3_PQ3, "KB_COL3 PQ3"),
317*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL4_PQ4, "KB_COL4 PQ4"),
318*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL5_PQ5, "KB_COL5 PQ5"),
319*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL6_PQ6, "KB_COL6 PQ6"),
320*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_COL7_PQ7, "KB_COL7 PQ7"),
321*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW0_PR0, "KB_ROW0 PR0"),
322*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW1_PR1, "KB_ROW1 PR1"),
323*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW2_PR2, "KB_ROW2 PR2"),
324*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW3_PR3, "KB_ROW3 PR3"),
325*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW4_PR4, "KB_ROW4 PR4"),
326*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW5_PR5, "KB_ROW5 PR5"),
327*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW6_PR6, "KB_ROW6 PR6"),
328*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW7_PR7, "KB_ROW7 PR7"),
329*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW8_PS0, "KB_ROW8 PS0"),
330*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW9_PS1, "KB_ROW9 PS1"),
331*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW10_PS2, "KB_ROW10 PS2"),
332*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW11_PS3, "KB_ROW11 PS3"),
333*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW12_PS4, "KB_ROW12 PS4"),
334*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW13_PS5, "KB_ROW13 PS5"),
335*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW14_PS6, "KB_ROW14 PS6"),
336*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW15_PS7, "KB_ROW15 PS7"),
337*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW16_PT0, "KB_ROW16 PT0"),
338*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_KB_ROW17_PT1, "KB_ROW17 PT1"),
339*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SCL_PT5, "GEN2_I2C_SCL PT5"),
340*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GEN2_I2C_SDA_PT6, "GEN2_I2C_SDA PT6"),
341*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_CMD_PT7, "SDMMC4_CMD PT7"),
342*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU0, "PU0"),
343*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU1, "PU1"),
344*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU2, "PU2"),
345*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU3, "PU3"),
346*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU4, "PU4"),
347*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU5, "PU5"),
348*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PU6, "PU6"),
349*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV0, "PV0"),
350*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PV1, "PV1"),
351*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CD_N_PV2, "SDMMC3_CD_N PV2"),
352*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_WP_N_PV3, "SDMMC1_WP_N PV3"),
353*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DDC_SCL_PV4, "DDC_SCL PV4"),
354*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DDC_SDA_PV5, "DDC_SDA PV5"),
355*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_W2_AUD_PW2, "GPIO_W2_AUD PW2"),
356*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_W3_AUD_PW3, "GPIO_W3_AUD PW3"),
357*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP_MCLK1_PW4, "DAP_MCLK1 PW4"),
358*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK2_OUT_PW5, "CLK2_OUT PW5"),
359*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_TXD_PW6, "UART3_TXD PW6"),
360*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_UART3_RXD_PW7, "UART3_RXD PW7"),
361*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DVFS_PWM_PX0, "DVFS_PWM PX0"),
362*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X1_AUD_PX1, "GPIO_X1_AUD PX1"),
363*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DVFS_CLK_PX2, "DVFS_CLK PX2"),
364*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X3_AUD_PX3, "GPIO_X3_AUD PX3"),
365*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X4_AUD_PX4, "GPIO_X4_AUD PX4"),
366*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X5_AUD_PX5, "GPIO_X5_AUD PX5"),
367*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X6_AUD_PX6, "GPIO_X6_AUD PX6"),
368*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GPIO_X7_AUD_PX7, "GPIO_X7_AUD PX7"),
369*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_CLK_PY0, "ULPI_CLK PY0"),
370*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_DIR_PY1, "ULPI_DIR PY1"),
371*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_NXT_PY2, "ULPI_NXT PY2"),
372*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_ULPI_STP_PY3, "ULPI_STP PY3"),
373*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT3_PY4, "SDMMC1_DAT3 PY4"),
374*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT2_PY5, "SDMMC1_DAT2 PY5"),
375*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT1_PY6, "SDMMC1_DAT1 PY6"),
376*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_DAT0_PY7, "SDMMC1_DAT0 PY7"),
377*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_CLK_PZ0, "SDMMC1_CLK PZ0"),
378*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC1_CMD_PZ1, "SDMMC1_CMD PZ1"),
379*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SCL_PZ6, "PWR_I2C_SCL PZ6"),
380*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_I2C_SDA_PZ7, "PWR_I2C_SDA PZ7"),
381*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT0_PAA0, "SDMMC4_DAT0 PAA0"),
382*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT1_PAA1, "SDMMC4_DAT1 PAA1"),
383*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT2_PAA2, "SDMMC4_DAT2 PAA2"),
384*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT3_PAA3, "SDMMC4_DAT3 PAA3"),
385*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT4_PAA4, "SDMMC4_DAT4 PAA4"),
386*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT5_PAA5, "SDMMC4_DAT5 PAA5"),
387*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT6_PAA6, "SDMMC4_DAT6 PAA6"),
388*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_DAT7_PAA7, "SDMMC4_DAT7 PAA7"),
389*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB0, "PBB0"),
390*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SCL_PBB1, "CAM_I2C_SCL PBB1"),
391*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_I2C_SDA_PBB2, "CAM_I2C_SDA PBB2"),
392*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB3, "PBB3"),
393*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB4, "PBB4"),
394*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB5, "PBB5"),
395*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB6, "PBB6"),
396*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PBB7, "PBB7"),
397*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CAM_MCLK_PCC0, "CAM_MCLK PCC0"),
398*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PCC1, "PCC1"),
399*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PCC2, "PCC2"),
400*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC4_CLK_PCC4, "SDMMC4_CLK PCC4"),
401*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK2_REQ_PCC5, "CLK2_REQ PCC5"),
402*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L0_RST_N_PDD1, "PEX_L0_RST_N PDD1"),
403*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2, "PEX_L0_CLKREQ_N PDD2"),
404*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_WAKE_N_PDD3, "PEX_WAKE_N PDD3"),
405*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L1_RST_N_PDD5, "PEX_L1_RST_N PDD5"),
406*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6, "PEX_L1_CLKREQ_N PDD6"),
407*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK3_OUT_PEE0, "CLK3_OUT PEE0"),
408*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK3_REQ_PEE1, "CLK3_REQ PEE1"),
409*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DAP_MCLK1_REQ_PEE2, "DAP_MCLK1_REQ PEE2"),
410*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_HDMI_CEC_PEE3, "HDMI_CEC PEE3"),
411*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4, "SDMMC3_CLK_LB_OUT PEE4"),
412*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5, "SDMMC3_CLK_LB_IN PEE5"),
413*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DP_HPD_PFF0, "DP_HPD PFF0"),
414*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_USB_VBUS_EN2_PFF1, "USB_VBUS_EN2 PFF1"),
415*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PFF2, "PFF2"),
416*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CORE_PWR_REQ, "CORE_PWR_REQ"),
417*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CPU_PWR_REQ, "CPU_PWR_REQ"),
418*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_PWR_INT_N, "PWR_INT_N"),
419*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_GMI_CLK_LB, "GMI_CLK_LB"),
420*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_RESET_OUT_N, "RESET_OUT_N"),
421*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_OWR, "OWR"),
422*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_CLK_32K_IN, "CLK_32K_IN"),
423*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_JTAG_RTCK, "JTAG_RTCK"),
424*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_CLK_P, "DSI_B_CLK_P"),
425*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_CLK_N, "DSI_B_CLK_N"),
426*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D0_P, "DSI_B_D0_P"),
427*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D0_N, "DSI_B_D0_N"),
428*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D1_P, "DSI_B_D1_P"),
429*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D1_N, "DSI_B_D1_N"),
430*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D2_P, "DSI_B_D2_P"),
431*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D2_N, "DSI_B_D2_N"),
432*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D3_P, "DSI_B_D3_P"),
433*4882a593Smuzhiyun PINCTRL_PIN(TEGRA_PIN_DSI_B_D3_N, "DSI_B_D3_N"),
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const unsigned clk_32k_out_pa0_pins[] = {
437*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_OUT_PA0,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const unsigned uart3_cts_n_pa1_pins[] = {
441*4882a593Smuzhiyun TEGRA_PIN_UART3_CTS_N_PA1,
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const unsigned dap2_fs_pa2_pins[] = {
445*4882a593Smuzhiyun TEGRA_PIN_DAP2_FS_PA2,
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static const unsigned dap2_sclk_pa3_pins[] = {
449*4882a593Smuzhiyun TEGRA_PIN_DAP2_SCLK_PA3,
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static const unsigned dap2_din_pa4_pins[] = {
453*4882a593Smuzhiyun TEGRA_PIN_DAP2_DIN_PA4,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static const unsigned dap2_dout_pa5_pins[] = {
457*4882a593Smuzhiyun TEGRA_PIN_DAP2_DOUT_PA5,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const unsigned sdmmc3_clk_pa6_pins[] = {
461*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_PA6,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun static const unsigned sdmmc3_cmd_pa7_pins[] = {
465*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CMD_PA7,
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const unsigned pb0_pins[] = {
469*4882a593Smuzhiyun TEGRA_PIN_PB0,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static const unsigned pb1_pins[] = {
473*4882a593Smuzhiyun TEGRA_PIN_PB1,
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun static const unsigned sdmmc3_dat3_pb4_pins[] = {
477*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT3_PB4,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static const unsigned sdmmc3_dat2_pb5_pins[] = {
481*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT2_PB5,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun static const unsigned sdmmc3_dat1_pb6_pins[] = {
485*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT1_PB6,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static const unsigned sdmmc3_dat0_pb7_pins[] = {
489*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT0_PB7,
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static const unsigned uart3_rts_n_pc0_pins[] = {
493*4882a593Smuzhiyun TEGRA_PIN_UART3_RTS_N_PC0,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static const unsigned uart2_txd_pc2_pins[] = {
497*4882a593Smuzhiyun TEGRA_PIN_UART2_TXD_PC2,
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const unsigned uart2_rxd_pc3_pins[] = {
501*4882a593Smuzhiyun TEGRA_PIN_UART2_RXD_PC3,
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const unsigned gen1_i2c_scl_pc4_pins[] = {
505*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SCL_PC4,
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const unsigned gen1_i2c_sda_pc5_pins[] = {
509*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SDA_PC5,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static const unsigned pc7_pins[] = {
513*4882a593Smuzhiyun TEGRA_PIN_PC7,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const unsigned pg0_pins[] = {
517*4882a593Smuzhiyun TEGRA_PIN_PG0,
518*4882a593Smuzhiyun };
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun static const unsigned pg1_pins[] = {
521*4882a593Smuzhiyun TEGRA_PIN_PG1,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static const unsigned pg2_pins[] = {
525*4882a593Smuzhiyun TEGRA_PIN_PG2,
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const unsigned pg3_pins[] = {
529*4882a593Smuzhiyun TEGRA_PIN_PG3,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static const unsigned pg4_pins[] = {
533*4882a593Smuzhiyun TEGRA_PIN_PG4,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const unsigned pg5_pins[] = {
537*4882a593Smuzhiyun TEGRA_PIN_PG5,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static const unsigned pg6_pins[] = {
541*4882a593Smuzhiyun TEGRA_PIN_PG6,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static const unsigned pg7_pins[] = {
545*4882a593Smuzhiyun TEGRA_PIN_PG7,
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun static const unsigned ph0_pins[] = {
549*4882a593Smuzhiyun TEGRA_PIN_PH0,
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun static const unsigned ph1_pins[] = {
553*4882a593Smuzhiyun TEGRA_PIN_PH1,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static const unsigned ph2_pins[] = {
557*4882a593Smuzhiyun TEGRA_PIN_PH2,
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun static const unsigned ph3_pins[] = {
561*4882a593Smuzhiyun TEGRA_PIN_PH3,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static const unsigned ph4_pins[] = {
565*4882a593Smuzhiyun TEGRA_PIN_PH4,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static const unsigned ph5_pins[] = {
569*4882a593Smuzhiyun TEGRA_PIN_PH5,
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun static const unsigned ph6_pins[] = {
573*4882a593Smuzhiyun TEGRA_PIN_PH6,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static const unsigned ph7_pins[] = {
577*4882a593Smuzhiyun TEGRA_PIN_PH7,
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static const unsigned pi0_pins[] = {
581*4882a593Smuzhiyun TEGRA_PIN_PI0,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static const unsigned pi1_pins[] = {
585*4882a593Smuzhiyun TEGRA_PIN_PI1,
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun static const unsigned pi2_pins[] = {
589*4882a593Smuzhiyun TEGRA_PIN_PI2,
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun static const unsigned pi3_pins[] = {
593*4882a593Smuzhiyun TEGRA_PIN_PI3,
594*4882a593Smuzhiyun };
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun static const unsigned pi4_pins[] = {
597*4882a593Smuzhiyun TEGRA_PIN_PI4,
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const unsigned pi5_pins[] = {
601*4882a593Smuzhiyun TEGRA_PIN_PI5,
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun static const unsigned pi6_pins[] = {
605*4882a593Smuzhiyun TEGRA_PIN_PI6,
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static const unsigned pi7_pins[] = {
609*4882a593Smuzhiyun TEGRA_PIN_PI7,
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun static const unsigned pj0_pins[] = {
613*4882a593Smuzhiyun TEGRA_PIN_PJ0,
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun static const unsigned pj2_pins[] = {
617*4882a593Smuzhiyun TEGRA_PIN_PJ2,
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static const unsigned uart2_cts_n_pj5_pins[] = {
621*4882a593Smuzhiyun TEGRA_PIN_UART2_CTS_N_PJ5,
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun static const unsigned uart2_rts_n_pj6_pins[] = {
625*4882a593Smuzhiyun TEGRA_PIN_UART2_RTS_N_PJ6,
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const unsigned pj7_pins[] = {
629*4882a593Smuzhiyun TEGRA_PIN_PJ7,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static const unsigned pk0_pins[] = {
633*4882a593Smuzhiyun TEGRA_PIN_PK0,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const unsigned pk1_pins[] = {
637*4882a593Smuzhiyun TEGRA_PIN_PK1,
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static const unsigned pk2_pins[] = {
641*4882a593Smuzhiyun TEGRA_PIN_PK2,
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static const unsigned pk3_pins[] = {
645*4882a593Smuzhiyun TEGRA_PIN_PK3,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun static const unsigned pk4_pins[] = {
649*4882a593Smuzhiyun TEGRA_PIN_PK4,
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun static const unsigned spdif_out_pk5_pins[] = {
653*4882a593Smuzhiyun TEGRA_PIN_SPDIF_OUT_PK5,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun static const unsigned spdif_in_pk6_pins[] = {
657*4882a593Smuzhiyun TEGRA_PIN_SPDIF_IN_PK6,
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static const unsigned pk7_pins[] = {
661*4882a593Smuzhiyun TEGRA_PIN_PK7,
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static const unsigned dap1_fs_pn0_pins[] = {
665*4882a593Smuzhiyun TEGRA_PIN_DAP1_FS_PN0,
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun static const unsigned dap1_din_pn1_pins[] = {
669*4882a593Smuzhiyun TEGRA_PIN_DAP1_DIN_PN1,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static const unsigned dap1_dout_pn2_pins[] = {
673*4882a593Smuzhiyun TEGRA_PIN_DAP1_DOUT_PN2,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun static const unsigned dap1_sclk_pn3_pins[] = {
677*4882a593Smuzhiyun TEGRA_PIN_DAP1_SCLK_PN3,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static const unsigned usb_vbus_en0_pn4_pins[] = {
681*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN0_PN4,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static const unsigned usb_vbus_en1_pn5_pins[] = {
685*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN1_PN5,
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun static const unsigned hdmi_int_pn7_pins[] = {
689*4882a593Smuzhiyun TEGRA_PIN_HDMI_INT_PN7,
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun static const unsigned ulpi_data7_po0_pins[] = {
693*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA7_PO0,
694*4882a593Smuzhiyun };
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun static const unsigned ulpi_data0_po1_pins[] = {
697*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA0_PO1,
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun static const unsigned ulpi_data1_po2_pins[] = {
701*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA1_PO2,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun static const unsigned ulpi_data2_po3_pins[] = {
705*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA2_PO3,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun static const unsigned ulpi_data3_po4_pins[] = {
709*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA3_PO4,
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun static const unsigned ulpi_data4_po5_pins[] = {
713*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA4_PO5,
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static const unsigned ulpi_data5_po6_pins[] = {
717*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA5_PO6,
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun static const unsigned ulpi_data6_po7_pins[] = {
721*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA6_PO7,
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const unsigned dap3_fs_pp0_pins[] = {
725*4882a593Smuzhiyun TEGRA_PIN_DAP3_FS_PP0,
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun static const unsigned dap3_din_pp1_pins[] = {
729*4882a593Smuzhiyun TEGRA_PIN_DAP3_DIN_PP1,
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static const unsigned dap3_dout_pp2_pins[] = {
733*4882a593Smuzhiyun TEGRA_PIN_DAP3_DOUT_PP2,
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const unsigned dap3_sclk_pp3_pins[] = {
737*4882a593Smuzhiyun TEGRA_PIN_DAP3_SCLK_PP3,
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun static const unsigned dap4_fs_pp4_pins[] = {
741*4882a593Smuzhiyun TEGRA_PIN_DAP4_FS_PP4,
742*4882a593Smuzhiyun };
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun static const unsigned dap4_din_pp5_pins[] = {
745*4882a593Smuzhiyun TEGRA_PIN_DAP4_DIN_PP5,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static const unsigned dap4_dout_pp6_pins[] = {
749*4882a593Smuzhiyun TEGRA_PIN_DAP4_DOUT_PP6,
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun static const unsigned dap4_sclk_pp7_pins[] = {
753*4882a593Smuzhiyun TEGRA_PIN_DAP4_SCLK_PP7,
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun static const unsigned kb_col0_pq0_pins[] = {
757*4882a593Smuzhiyun TEGRA_PIN_KB_COL0_PQ0,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static const unsigned kb_col1_pq1_pins[] = {
761*4882a593Smuzhiyun TEGRA_PIN_KB_COL1_PQ1,
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static const unsigned kb_col2_pq2_pins[] = {
765*4882a593Smuzhiyun TEGRA_PIN_KB_COL2_PQ2,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static const unsigned kb_col3_pq3_pins[] = {
769*4882a593Smuzhiyun TEGRA_PIN_KB_COL3_PQ3,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static const unsigned kb_col4_pq4_pins[] = {
773*4882a593Smuzhiyun TEGRA_PIN_KB_COL4_PQ4,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static const unsigned kb_col5_pq5_pins[] = {
777*4882a593Smuzhiyun TEGRA_PIN_KB_COL5_PQ5,
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static const unsigned kb_col6_pq6_pins[] = {
781*4882a593Smuzhiyun TEGRA_PIN_KB_COL6_PQ6,
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static const unsigned kb_col7_pq7_pins[] = {
785*4882a593Smuzhiyun TEGRA_PIN_KB_COL7_PQ7,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun static const unsigned kb_row0_pr0_pins[] = {
789*4882a593Smuzhiyun TEGRA_PIN_KB_ROW0_PR0,
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun static const unsigned kb_row1_pr1_pins[] = {
793*4882a593Smuzhiyun TEGRA_PIN_KB_ROW1_PR1,
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static const unsigned kb_row2_pr2_pins[] = {
797*4882a593Smuzhiyun TEGRA_PIN_KB_ROW2_PR2,
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const unsigned kb_row3_pr3_pins[] = {
801*4882a593Smuzhiyun TEGRA_PIN_KB_ROW3_PR3,
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static const unsigned kb_row4_pr4_pins[] = {
805*4882a593Smuzhiyun TEGRA_PIN_KB_ROW4_PR4,
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static const unsigned kb_row5_pr5_pins[] = {
809*4882a593Smuzhiyun TEGRA_PIN_KB_ROW5_PR5,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static const unsigned kb_row6_pr6_pins[] = {
813*4882a593Smuzhiyun TEGRA_PIN_KB_ROW6_PR6,
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const unsigned kb_row7_pr7_pins[] = {
817*4882a593Smuzhiyun TEGRA_PIN_KB_ROW7_PR7,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun static const unsigned kb_row8_ps0_pins[] = {
821*4882a593Smuzhiyun TEGRA_PIN_KB_ROW8_PS0,
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static const unsigned kb_row9_ps1_pins[] = {
825*4882a593Smuzhiyun TEGRA_PIN_KB_ROW9_PS1,
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun static const unsigned kb_row10_ps2_pins[] = {
829*4882a593Smuzhiyun TEGRA_PIN_KB_ROW10_PS2,
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun static const unsigned kb_row11_ps3_pins[] = {
833*4882a593Smuzhiyun TEGRA_PIN_KB_ROW11_PS3,
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static const unsigned kb_row12_ps4_pins[] = {
837*4882a593Smuzhiyun TEGRA_PIN_KB_ROW12_PS4,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static const unsigned kb_row13_ps5_pins[] = {
841*4882a593Smuzhiyun TEGRA_PIN_KB_ROW13_PS5,
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun static const unsigned kb_row14_ps6_pins[] = {
845*4882a593Smuzhiyun TEGRA_PIN_KB_ROW14_PS6,
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static const unsigned kb_row15_ps7_pins[] = {
849*4882a593Smuzhiyun TEGRA_PIN_KB_ROW15_PS7,
850*4882a593Smuzhiyun };
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static const unsigned kb_row16_pt0_pins[] = {
853*4882a593Smuzhiyun TEGRA_PIN_KB_ROW16_PT0,
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun static const unsigned kb_row17_pt1_pins[] = {
857*4882a593Smuzhiyun TEGRA_PIN_KB_ROW17_PT1,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun static const unsigned gen2_i2c_scl_pt5_pins[] = {
861*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SCL_PT5,
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun static const unsigned gen2_i2c_sda_pt6_pins[] = {
865*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SDA_PT6,
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static const unsigned sdmmc4_cmd_pt7_pins[] = {
869*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CMD_PT7,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun static const unsigned pu0_pins[] = {
873*4882a593Smuzhiyun TEGRA_PIN_PU0,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static const unsigned pu1_pins[] = {
877*4882a593Smuzhiyun TEGRA_PIN_PU1,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun static const unsigned pu2_pins[] = {
881*4882a593Smuzhiyun TEGRA_PIN_PU2,
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static const unsigned pu3_pins[] = {
885*4882a593Smuzhiyun TEGRA_PIN_PU3,
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun static const unsigned pu4_pins[] = {
889*4882a593Smuzhiyun TEGRA_PIN_PU4,
890*4882a593Smuzhiyun };
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun static const unsigned pu5_pins[] = {
893*4882a593Smuzhiyun TEGRA_PIN_PU5,
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun static const unsigned pu6_pins[] = {
897*4882a593Smuzhiyun TEGRA_PIN_PU6,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun static const unsigned pv0_pins[] = {
901*4882a593Smuzhiyun TEGRA_PIN_PV0,
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun static const unsigned pv1_pins[] = {
905*4882a593Smuzhiyun TEGRA_PIN_PV1,
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun static const unsigned sdmmc3_cd_n_pv2_pins[] = {
909*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CD_N_PV2,
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static const unsigned sdmmc1_wp_n_pv3_pins[] = {
913*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_WP_N_PV3,
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun static const unsigned ddc_scl_pv4_pins[] = {
917*4882a593Smuzhiyun TEGRA_PIN_DDC_SCL_PV4,
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun static const unsigned ddc_sda_pv5_pins[] = {
921*4882a593Smuzhiyun TEGRA_PIN_DDC_SDA_PV5,
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun static const unsigned gpio_w2_aud_pw2_pins[] = {
925*4882a593Smuzhiyun TEGRA_PIN_GPIO_W2_AUD_PW2,
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun static const unsigned gpio_w3_aud_pw3_pins[] = {
929*4882a593Smuzhiyun TEGRA_PIN_GPIO_W3_AUD_PW3,
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun static const unsigned dap_mclk1_pw4_pins[] = {
933*4882a593Smuzhiyun TEGRA_PIN_DAP_MCLK1_PW4,
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static const unsigned clk2_out_pw5_pins[] = {
937*4882a593Smuzhiyun TEGRA_PIN_CLK2_OUT_PW5,
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static const unsigned uart3_txd_pw6_pins[] = {
941*4882a593Smuzhiyun TEGRA_PIN_UART3_TXD_PW6,
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun static const unsigned uart3_rxd_pw7_pins[] = {
945*4882a593Smuzhiyun TEGRA_PIN_UART3_RXD_PW7,
946*4882a593Smuzhiyun };
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun static const unsigned dvfs_pwm_px0_pins[] = {
949*4882a593Smuzhiyun TEGRA_PIN_DVFS_PWM_PX0,
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun static const unsigned gpio_x1_aud_px1_pins[] = {
953*4882a593Smuzhiyun TEGRA_PIN_GPIO_X1_AUD_PX1,
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static const unsigned dvfs_clk_px2_pins[] = {
957*4882a593Smuzhiyun TEGRA_PIN_DVFS_CLK_PX2,
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun static const unsigned gpio_x3_aud_px3_pins[] = {
961*4882a593Smuzhiyun TEGRA_PIN_GPIO_X3_AUD_PX3,
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static const unsigned gpio_x4_aud_px4_pins[] = {
965*4882a593Smuzhiyun TEGRA_PIN_GPIO_X4_AUD_PX4,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun static const unsigned gpio_x5_aud_px5_pins[] = {
969*4882a593Smuzhiyun TEGRA_PIN_GPIO_X5_AUD_PX5,
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun static const unsigned gpio_x6_aud_px6_pins[] = {
973*4882a593Smuzhiyun TEGRA_PIN_GPIO_X6_AUD_PX6,
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun static const unsigned gpio_x7_aud_px7_pins[] = {
977*4882a593Smuzhiyun TEGRA_PIN_GPIO_X7_AUD_PX7,
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun static const unsigned ulpi_clk_py0_pins[] = {
981*4882a593Smuzhiyun TEGRA_PIN_ULPI_CLK_PY0,
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun static const unsigned ulpi_dir_py1_pins[] = {
985*4882a593Smuzhiyun TEGRA_PIN_ULPI_DIR_PY1,
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static const unsigned ulpi_nxt_py2_pins[] = {
989*4882a593Smuzhiyun TEGRA_PIN_ULPI_NXT_PY2,
990*4882a593Smuzhiyun };
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun static const unsigned ulpi_stp_py3_pins[] = {
993*4882a593Smuzhiyun TEGRA_PIN_ULPI_STP_PY3,
994*4882a593Smuzhiyun };
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun static const unsigned sdmmc1_dat3_py4_pins[] = {
997*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT3_PY4,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static const unsigned sdmmc1_dat2_py5_pins[] = {
1001*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT2_PY5,
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static const unsigned sdmmc1_dat1_py6_pins[] = {
1005*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT1_PY6,
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun static const unsigned sdmmc1_dat0_py7_pins[] = {
1009*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT0_PY7,
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun static const unsigned sdmmc1_clk_pz0_pins[] = {
1013*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CLK_PZ0,
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun static const unsigned sdmmc1_cmd_pz1_pins[] = {
1017*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CMD_PZ1,
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun static const unsigned pwr_i2c_scl_pz6_pins[] = {
1021*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SCL_PZ6,
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static const unsigned pwr_i2c_sda_pz7_pins[] = {
1025*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SDA_PZ7,
1026*4882a593Smuzhiyun };
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun static const unsigned sdmmc4_dat0_paa0_pins[] = {
1029*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT0_PAA0,
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun static const unsigned sdmmc4_dat1_paa1_pins[] = {
1033*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT1_PAA1,
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const unsigned sdmmc4_dat2_paa2_pins[] = {
1037*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT2_PAA2,
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun static const unsigned sdmmc4_dat3_paa3_pins[] = {
1041*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT3_PAA3,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun static const unsigned sdmmc4_dat4_paa4_pins[] = {
1045*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT4_PAA4,
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static const unsigned sdmmc4_dat5_paa5_pins[] = {
1049*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT5_PAA5,
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun static const unsigned sdmmc4_dat6_paa6_pins[] = {
1053*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT6_PAA6,
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun static const unsigned sdmmc4_dat7_paa7_pins[] = {
1057*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT7_PAA7,
1058*4882a593Smuzhiyun };
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun static const unsigned pbb0_pins[] = {
1061*4882a593Smuzhiyun TEGRA_PIN_PBB0,
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun static const unsigned cam_i2c_scl_pbb1_pins[] = {
1065*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SCL_PBB1,
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static const unsigned cam_i2c_sda_pbb2_pins[] = {
1069*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SDA_PBB2,
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun static const unsigned pbb3_pins[] = {
1073*4882a593Smuzhiyun TEGRA_PIN_PBB3,
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun static const unsigned pbb4_pins[] = {
1077*4882a593Smuzhiyun TEGRA_PIN_PBB4,
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static const unsigned pbb5_pins[] = {
1081*4882a593Smuzhiyun TEGRA_PIN_PBB5,
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static const unsigned pbb6_pins[] = {
1085*4882a593Smuzhiyun TEGRA_PIN_PBB6,
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun static const unsigned pbb7_pins[] = {
1089*4882a593Smuzhiyun TEGRA_PIN_PBB7,
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun static const unsigned cam_mclk_pcc0_pins[] = {
1093*4882a593Smuzhiyun TEGRA_PIN_CAM_MCLK_PCC0,
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static const unsigned pcc1_pins[] = {
1097*4882a593Smuzhiyun TEGRA_PIN_PCC1,
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static const unsigned pcc2_pins[] = {
1101*4882a593Smuzhiyun TEGRA_PIN_PCC2,
1102*4882a593Smuzhiyun };
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static const unsigned sdmmc4_clk_pcc4_pins[] = {
1105*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CLK_PCC4,
1106*4882a593Smuzhiyun };
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun static const unsigned clk2_req_pcc5_pins[] = {
1109*4882a593Smuzhiyun TEGRA_PIN_CLK2_REQ_PCC5,
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun static const unsigned pex_l0_rst_n_pdd1_pins[] = {
1113*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_RST_N_PDD1,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static const unsigned pex_l0_clkreq_n_pdd2_pins[] = {
1117*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun static const unsigned pex_wake_n_pdd3_pins[] = {
1121*4882a593Smuzhiyun TEGRA_PIN_PEX_WAKE_N_PDD3,
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const unsigned pex_l1_rst_n_pdd5_pins[] = {
1125*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_RST_N_PDD5,
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun static const unsigned pex_l1_clkreq_n_pdd6_pins[] = {
1129*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static const unsigned clk3_out_pee0_pins[] = {
1133*4882a593Smuzhiyun TEGRA_PIN_CLK3_OUT_PEE0,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun static const unsigned clk3_req_pee1_pins[] = {
1137*4882a593Smuzhiyun TEGRA_PIN_CLK3_REQ_PEE1,
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun static const unsigned dap_mclk1_req_pee2_pins[] = {
1141*4882a593Smuzhiyun TEGRA_PIN_DAP_MCLK1_REQ_PEE2,
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static const unsigned hdmi_cec_pee3_pins[] = {
1145*4882a593Smuzhiyun TEGRA_PIN_HDMI_CEC_PEE3,
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const unsigned sdmmc3_clk_lb_out_pee4_pins[] = {
1149*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4,
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun static const unsigned sdmmc3_clk_lb_in_pee5_pins[] = {
1153*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5,
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun static const unsigned dp_hpd_pff0_pins[] = {
1157*4882a593Smuzhiyun TEGRA_PIN_DP_HPD_PFF0,
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static const unsigned usb_vbus_en2_pff1_pins[] = {
1161*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN2_PFF1,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun static const unsigned pff2_pins[] = {
1165*4882a593Smuzhiyun TEGRA_PIN_PFF2,
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun static const unsigned core_pwr_req_pins[] = {
1169*4882a593Smuzhiyun TEGRA_PIN_CORE_PWR_REQ,
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static const unsigned cpu_pwr_req_pins[] = {
1173*4882a593Smuzhiyun TEGRA_PIN_CPU_PWR_REQ,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static const unsigned pwr_int_n_pins[] = {
1177*4882a593Smuzhiyun TEGRA_PIN_PWR_INT_N,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun static const unsigned gmi_clk_lb_pins[] = {
1181*4882a593Smuzhiyun TEGRA_PIN_GMI_CLK_LB,
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun static const unsigned reset_out_n_pins[] = {
1185*4882a593Smuzhiyun TEGRA_PIN_RESET_OUT_N,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun static const unsigned owr_pins[] = {
1189*4882a593Smuzhiyun TEGRA_PIN_OWR,
1190*4882a593Smuzhiyun };
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun static const unsigned clk_32k_in_pins[] = {
1193*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_IN,
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun static const unsigned jtag_rtck_pins[] = {
1197*4882a593Smuzhiyun TEGRA_PIN_JTAG_RTCK,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static const unsigned drive_ao1_pins[] = {
1201*4882a593Smuzhiyun TEGRA_PIN_KB_ROW0_PR0,
1202*4882a593Smuzhiyun TEGRA_PIN_KB_ROW1_PR1,
1203*4882a593Smuzhiyun TEGRA_PIN_KB_ROW2_PR2,
1204*4882a593Smuzhiyun TEGRA_PIN_KB_ROW3_PR3,
1205*4882a593Smuzhiyun TEGRA_PIN_KB_ROW4_PR4,
1206*4882a593Smuzhiyun TEGRA_PIN_KB_ROW5_PR5,
1207*4882a593Smuzhiyun TEGRA_PIN_KB_ROW6_PR6,
1208*4882a593Smuzhiyun TEGRA_PIN_KB_ROW7_PR7,
1209*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SCL_PZ6,
1210*4882a593Smuzhiyun TEGRA_PIN_PWR_I2C_SDA_PZ7,
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun static const unsigned drive_ao2_pins[] = {
1214*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_OUT_PA0,
1215*4882a593Smuzhiyun TEGRA_PIN_CLK_32K_IN,
1216*4882a593Smuzhiyun TEGRA_PIN_KB_COL0_PQ0,
1217*4882a593Smuzhiyun TEGRA_PIN_KB_COL1_PQ1,
1218*4882a593Smuzhiyun TEGRA_PIN_KB_COL2_PQ2,
1219*4882a593Smuzhiyun TEGRA_PIN_KB_COL3_PQ3,
1220*4882a593Smuzhiyun TEGRA_PIN_KB_COL4_PQ4,
1221*4882a593Smuzhiyun TEGRA_PIN_KB_COL5_PQ5,
1222*4882a593Smuzhiyun TEGRA_PIN_KB_COL6_PQ6,
1223*4882a593Smuzhiyun TEGRA_PIN_KB_COL7_PQ7,
1224*4882a593Smuzhiyun TEGRA_PIN_KB_ROW8_PS0,
1225*4882a593Smuzhiyun TEGRA_PIN_KB_ROW9_PS1,
1226*4882a593Smuzhiyun TEGRA_PIN_KB_ROW10_PS2,
1227*4882a593Smuzhiyun TEGRA_PIN_KB_ROW11_PS3,
1228*4882a593Smuzhiyun TEGRA_PIN_KB_ROW12_PS4,
1229*4882a593Smuzhiyun TEGRA_PIN_KB_ROW13_PS5,
1230*4882a593Smuzhiyun TEGRA_PIN_KB_ROW14_PS6,
1231*4882a593Smuzhiyun TEGRA_PIN_KB_ROW15_PS7,
1232*4882a593Smuzhiyun TEGRA_PIN_KB_ROW16_PT0,
1233*4882a593Smuzhiyun TEGRA_PIN_KB_ROW17_PT1,
1234*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CD_N_PV2,
1235*4882a593Smuzhiyun TEGRA_PIN_CORE_PWR_REQ,
1236*4882a593Smuzhiyun TEGRA_PIN_CPU_PWR_REQ,
1237*4882a593Smuzhiyun TEGRA_PIN_PWR_INT_N,
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun static const unsigned drive_at1_pins[] = {
1241*4882a593Smuzhiyun TEGRA_PIN_PH0,
1242*4882a593Smuzhiyun TEGRA_PIN_PH1,
1243*4882a593Smuzhiyun TEGRA_PIN_PH2,
1244*4882a593Smuzhiyun TEGRA_PIN_PH3,
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun static const unsigned drive_at2_pins[] = {
1248*4882a593Smuzhiyun TEGRA_PIN_PG0,
1249*4882a593Smuzhiyun TEGRA_PIN_PG1,
1250*4882a593Smuzhiyun TEGRA_PIN_PG2,
1251*4882a593Smuzhiyun TEGRA_PIN_PG3,
1252*4882a593Smuzhiyun TEGRA_PIN_PG4,
1253*4882a593Smuzhiyun TEGRA_PIN_PG5,
1254*4882a593Smuzhiyun TEGRA_PIN_PG6,
1255*4882a593Smuzhiyun TEGRA_PIN_PG7,
1256*4882a593Smuzhiyun TEGRA_PIN_PI0,
1257*4882a593Smuzhiyun TEGRA_PIN_PI1,
1258*4882a593Smuzhiyun TEGRA_PIN_PI3,
1259*4882a593Smuzhiyun TEGRA_PIN_PI4,
1260*4882a593Smuzhiyun TEGRA_PIN_PI7,
1261*4882a593Smuzhiyun TEGRA_PIN_PK0,
1262*4882a593Smuzhiyun TEGRA_PIN_PK2,
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun static const unsigned drive_at3_pins[] = {
1266*4882a593Smuzhiyun TEGRA_PIN_PC7,
1267*4882a593Smuzhiyun TEGRA_PIN_PJ0,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun static const unsigned drive_at4_pins[] = {
1271*4882a593Smuzhiyun TEGRA_PIN_PB0,
1272*4882a593Smuzhiyun TEGRA_PIN_PB1,
1273*4882a593Smuzhiyun TEGRA_PIN_PJ0,
1274*4882a593Smuzhiyun TEGRA_PIN_PJ7,
1275*4882a593Smuzhiyun TEGRA_PIN_PK7,
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static const unsigned drive_at5_pins[] = {
1279*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SCL_PT5,
1280*4882a593Smuzhiyun TEGRA_PIN_GEN2_I2C_SDA_PT6,
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun static const unsigned drive_cdev1_pins[] = {
1284*4882a593Smuzhiyun TEGRA_PIN_DAP_MCLK1_PW4,
1285*4882a593Smuzhiyun TEGRA_PIN_DAP_MCLK1_REQ_PEE2,
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun static const unsigned drive_cdev2_pins[] = {
1289*4882a593Smuzhiyun TEGRA_PIN_CLK2_OUT_PW5,
1290*4882a593Smuzhiyun TEGRA_PIN_CLK2_REQ_PCC5,
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static const unsigned drive_dap1_pins[] = {
1294*4882a593Smuzhiyun TEGRA_PIN_DAP1_FS_PN0,
1295*4882a593Smuzhiyun TEGRA_PIN_DAP1_DIN_PN1,
1296*4882a593Smuzhiyun TEGRA_PIN_DAP1_DOUT_PN2,
1297*4882a593Smuzhiyun TEGRA_PIN_DAP1_SCLK_PN3,
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static const unsigned drive_dap2_pins[] = {
1301*4882a593Smuzhiyun TEGRA_PIN_DAP2_FS_PA2,
1302*4882a593Smuzhiyun TEGRA_PIN_DAP2_SCLK_PA3,
1303*4882a593Smuzhiyun TEGRA_PIN_DAP2_DIN_PA4,
1304*4882a593Smuzhiyun TEGRA_PIN_DAP2_DOUT_PA5,
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static const unsigned drive_dap3_pins[] = {
1308*4882a593Smuzhiyun TEGRA_PIN_DAP3_FS_PP0,
1309*4882a593Smuzhiyun TEGRA_PIN_DAP3_DIN_PP1,
1310*4882a593Smuzhiyun TEGRA_PIN_DAP3_DOUT_PP2,
1311*4882a593Smuzhiyun TEGRA_PIN_DAP3_SCLK_PP3,
1312*4882a593Smuzhiyun };
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun static const unsigned drive_dap4_pins[] = {
1315*4882a593Smuzhiyun TEGRA_PIN_DAP4_FS_PP4,
1316*4882a593Smuzhiyun TEGRA_PIN_DAP4_DIN_PP5,
1317*4882a593Smuzhiyun TEGRA_PIN_DAP4_DOUT_PP6,
1318*4882a593Smuzhiyun TEGRA_PIN_DAP4_SCLK_PP7,
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun static const unsigned drive_dbg_pins[] = {
1322*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SCL_PC4,
1323*4882a593Smuzhiyun TEGRA_PIN_GEN1_I2C_SDA_PC5,
1324*4882a593Smuzhiyun TEGRA_PIN_PU0,
1325*4882a593Smuzhiyun TEGRA_PIN_PU1,
1326*4882a593Smuzhiyun TEGRA_PIN_PU2,
1327*4882a593Smuzhiyun TEGRA_PIN_PU3,
1328*4882a593Smuzhiyun TEGRA_PIN_PU4,
1329*4882a593Smuzhiyun TEGRA_PIN_PU5,
1330*4882a593Smuzhiyun TEGRA_PIN_PU6,
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun static const unsigned drive_sdio3_pins[] = {
1334*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_PA6,
1335*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CMD_PA7,
1336*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT3_PB4,
1337*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT2_PB5,
1338*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT1_PB6,
1339*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_DAT0_PB7,
1340*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_LB_OUT_PEE4,
1341*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CLK_LB_IN_PEE5,
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static const unsigned drive_spi_pins[] = {
1345*4882a593Smuzhiyun TEGRA_PIN_DVFS_PWM_PX0,
1346*4882a593Smuzhiyun TEGRA_PIN_GPIO_X1_AUD_PX1,
1347*4882a593Smuzhiyun TEGRA_PIN_DVFS_CLK_PX2,
1348*4882a593Smuzhiyun TEGRA_PIN_GPIO_X3_AUD_PX3,
1349*4882a593Smuzhiyun TEGRA_PIN_GPIO_X4_AUD_PX4,
1350*4882a593Smuzhiyun TEGRA_PIN_GPIO_X5_AUD_PX5,
1351*4882a593Smuzhiyun TEGRA_PIN_GPIO_X6_AUD_PX6,
1352*4882a593Smuzhiyun TEGRA_PIN_GPIO_X7_AUD_PX7,
1353*4882a593Smuzhiyun TEGRA_PIN_GPIO_W2_AUD_PW2,
1354*4882a593Smuzhiyun TEGRA_PIN_GPIO_W3_AUD_PW3,
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun static const unsigned drive_uaa_pins[] = {
1358*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA0_PO1,
1359*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA1_PO2,
1360*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA2_PO3,
1361*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA3_PO4,
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun static const unsigned drive_uab_pins[] = {
1365*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA7_PO0,
1366*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA4_PO5,
1367*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA5_PO6,
1368*4882a593Smuzhiyun TEGRA_PIN_ULPI_DATA6_PO7,
1369*4882a593Smuzhiyun TEGRA_PIN_PV0,
1370*4882a593Smuzhiyun TEGRA_PIN_PV1,
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static const unsigned drive_uart2_pins[] = {
1374*4882a593Smuzhiyun TEGRA_PIN_UART2_TXD_PC2,
1375*4882a593Smuzhiyun TEGRA_PIN_UART2_RXD_PC3,
1376*4882a593Smuzhiyun TEGRA_PIN_UART2_CTS_N_PJ5,
1377*4882a593Smuzhiyun TEGRA_PIN_UART2_RTS_N_PJ6,
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static const unsigned drive_uart3_pins[] = {
1381*4882a593Smuzhiyun TEGRA_PIN_UART3_CTS_N_PA1,
1382*4882a593Smuzhiyun TEGRA_PIN_UART3_RTS_N_PC0,
1383*4882a593Smuzhiyun TEGRA_PIN_UART3_TXD_PW6,
1384*4882a593Smuzhiyun TEGRA_PIN_UART3_RXD_PW7,
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun static const unsigned drive_sdio1_pins[] = {
1388*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT3_PY4,
1389*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT2_PY5,
1390*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT1_PY6,
1391*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_DAT0_PY7,
1392*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CLK_PZ0,
1393*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_CMD_PZ1,
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun static const unsigned drive_ddc_pins[] = {
1397*4882a593Smuzhiyun TEGRA_PIN_DDC_SCL_PV4,
1398*4882a593Smuzhiyun TEGRA_PIN_DDC_SDA_PV5,
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun static const unsigned drive_gma_pins[] = {
1402*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CLK_PCC4,
1403*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_CMD_PT7,
1404*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT0_PAA0,
1405*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT1_PAA1,
1406*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT2_PAA2,
1407*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT3_PAA3,
1408*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT4_PAA4,
1409*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT5_PAA5,
1410*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT6_PAA6,
1411*4882a593Smuzhiyun TEGRA_PIN_SDMMC4_DAT7_PAA7,
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static const unsigned drive_gme_pins[] = {
1415*4882a593Smuzhiyun TEGRA_PIN_PBB0,
1416*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SCL_PBB1,
1417*4882a593Smuzhiyun TEGRA_PIN_CAM_I2C_SDA_PBB2,
1418*4882a593Smuzhiyun TEGRA_PIN_PBB3,
1419*4882a593Smuzhiyun TEGRA_PIN_PCC2,
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static const unsigned drive_gmf_pins[] = {
1423*4882a593Smuzhiyun TEGRA_PIN_PBB4,
1424*4882a593Smuzhiyun TEGRA_PIN_PBB5,
1425*4882a593Smuzhiyun TEGRA_PIN_PBB6,
1426*4882a593Smuzhiyun TEGRA_PIN_PBB7,
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun static const unsigned drive_gmg_pins[] = {
1430*4882a593Smuzhiyun TEGRA_PIN_CAM_MCLK_PCC0,
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun static const unsigned drive_gmh_pins[] = {
1434*4882a593Smuzhiyun TEGRA_PIN_PCC1,
1435*4882a593Smuzhiyun };
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun static const unsigned drive_owr_pins[] = {
1438*4882a593Smuzhiyun TEGRA_PIN_SDMMC3_CD_N_PV2,
1439*4882a593Smuzhiyun TEGRA_PIN_OWR,
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun static const unsigned drive_uda_pins[] = {
1443*4882a593Smuzhiyun TEGRA_PIN_ULPI_CLK_PY0,
1444*4882a593Smuzhiyun TEGRA_PIN_ULPI_DIR_PY1,
1445*4882a593Smuzhiyun TEGRA_PIN_ULPI_NXT_PY2,
1446*4882a593Smuzhiyun TEGRA_PIN_ULPI_STP_PY3,
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static const unsigned drive_gpv_pins[] = {
1450*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_RST_N_PDD1,
1451*4882a593Smuzhiyun TEGRA_PIN_PEX_L0_CLKREQ_N_PDD2,
1452*4882a593Smuzhiyun TEGRA_PIN_PEX_WAKE_N_PDD3,
1453*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_RST_N_PDD5,
1454*4882a593Smuzhiyun TEGRA_PIN_PEX_L1_CLKREQ_N_PDD6,
1455*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN2_PFF1,
1456*4882a593Smuzhiyun TEGRA_PIN_PFF2,
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static const unsigned drive_dev3_pins[] = {
1460*4882a593Smuzhiyun TEGRA_PIN_CLK3_OUT_PEE0,
1461*4882a593Smuzhiyun TEGRA_PIN_CLK3_REQ_PEE1,
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun static const unsigned drive_cec_pins[] = {
1465*4882a593Smuzhiyun TEGRA_PIN_HDMI_CEC_PEE3,
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static const unsigned drive_at6_pins[] = {
1469*4882a593Smuzhiyun TEGRA_PIN_PK1,
1470*4882a593Smuzhiyun TEGRA_PIN_PK3,
1471*4882a593Smuzhiyun TEGRA_PIN_PK4,
1472*4882a593Smuzhiyun TEGRA_PIN_PI2,
1473*4882a593Smuzhiyun TEGRA_PIN_PI5,
1474*4882a593Smuzhiyun TEGRA_PIN_PI6,
1475*4882a593Smuzhiyun TEGRA_PIN_PH4,
1476*4882a593Smuzhiyun TEGRA_PIN_PH5,
1477*4882a593Smuzhiyun TEGRA_PIN_PH6,
1478*4882a593Smuzhiyun TEGRA_PIN_PH7,
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const unsigned drive_dap5_pins[] = {
1482*4882a593Smuzhiyun TEGRA_PIN_SPDIF_IN_PK6,
1483*4882a593Smuzhiyun TEGRA_PIN_SPDIF_OUT_PK5,
1484*4882a593Smuzhiyun TEGRA_PIN_DP_HPD_PFF0,
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun static const unsigned drive_usb_vbus_en_pins[] = {
1488*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN0_PN4,
1489*4882a593Smuzhiyun TEGRA_PIN_USB_VBUS_EN1_PN5,
1490*4882a593Smuzhiyun };
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun static const unsigned drive_ao3_pins[] = {
1493*4882a593Smuzhiyun TEGRA_PIN_RESET_OUT_N,
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun static const unsigned drive_ao0_pins[] = {
1497*4882a593Smuzhiyun TEGRA_PIN_JTAG_RTCK,
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun static const unsigned drive_hv0_pins[] = {
1501*4882a593Smuzhiyun TEGRA_PIN_HDMI_INT_PN7,
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static const unsigned drive_sdio4_pins[] = {
1505*4882a593Smuzhiyun TEGRA_PIN_SDMMC1_WP_N_PV3,
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static const unsigned drive_ao4_pins[] = {
1509*4882a593Smuzhiyun TEGRA_PIN_JTAG_RTCK,
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun static const unsigned mipi_pad_ctrl_dsi_b_pins[] = {
1513*4882a593Smuzhiyun TEGRA_PIN_DSI_B_CLK_P,
1514*4882a593Smuzhiyun TEGRA_PIN_DSI_B_CLK_N,
1515*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D0_P,
1516*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D0_N,
1517*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D1_P,
1518*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D1_N,
1519*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D2_P,
1520*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D2_N,
1521*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D3_P,
1522*4882a593Smuzhiyun TEGRA_PIN_DSI_B_D3_N,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun enum tegra_mux {
1526*4882a593Smuzhiyun TEGRA_MUX_BLINK,
1527*4882a593Smuzhiyun TEGRA_MUX_CCLA,
1528*4882a593Smuzhiyun TEGRA_MUX_CEC,
1529*4882a593Smuzhiyun TEGRA_MUX_CLDVFS,
1530*4882a593Smuzhiyun TEGRA_MUX_CLK,
1531*4882a593Smuzhiyun TEGRA_MUX_CLK12,
1532*4882a593Smuzhiyun TEGRA_MUX_CPU,
1533*4882a593Smuzhiyun TEGRA_MUX_CSI,
1534*4882a593Smuzhiyun TEGRA_MUX_DAP,
1535*4882a593Smuzhiyun TEGRA_MUX_DAP1,
1536*4882a593Smuzhiyun TEGRA_MUX_DAP2,
1537*4882a593Smuzhiyun TEGRA_MUX_DEV3,
1538*4882a593Smuzhiyun TEGRA_MUX_DISPLAYA,
1539*4882a593Smuzhiyun TEGRA_MUX_DISPLAYA_ALT,
1540*4882a593Smuzhiyun TEGRA_MUX_DISPLAYB,
1541*4882a593Smuzhiyun TEGRA_MUX_DP,
1542*4882a593Smuzhiyun TEGRA_MUX_DSI_B,
1543*4882a593Smuzhiyun TEGRA_MUX_DTV,
1544*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH1,
1545*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH2,
1546*4882a593Smuzhiyun TEGRA_MUX_EXTPERIPH3,
1547*4882a593Smuzhiyun TEGRA_MUX_GMI,
1548*4882a593Smuzhiyun TEGRA_MUX_GMI_ALT,
1549*4882a593Smuzhiyun TEGRA_MUX_HDA,
1550*4882a593Smuzhiyun TEGRA_MUX_HSI,
1551*4882a593Smuzhiyun TEGRA_MUX_I2C1,
1552*4882a593Smuzhiyun TEGRA_MUX_I2C2,
1553*4882a593Smuzhiyun TEGRA_MUX_I2C3,
1554*4882a593Smuzhiyun TEGRA_MUX_I2C4,
1555*4882a593Smuzhiyun TEGRA_MUX_I2CPWR,
1556*4882a593Smuzhiyun TEGRA_MUX_I2S0,
1557*4882a593Smuzhiyun TEGRA_MUX_I2S1,
1558*4882a593Smuzhiyun TEGRA_MUX_I2S2,
1559*4882a593Smuzhiyun TEGRA_MUX_I2S3,
1560*4882a593Smuzhiyun TEGRA_MUX_I2S4,
1561*4882a593Smuzhiyun TEGRA_MUX_IRDA,
1562*4882a593Smuzhiyun TEGRA_MUX_KBC,
1563*4882a593Smuzhiyun TEGRA_MUX_OWR,
1564*4882a593Smuzhiyun TEGRA_MUX_PE,
1565*4882a593Smuzhiyun TEGRA_MUX_PE0,
1566*4882a593Smuzhiyun TEGRA_MUX_PE1,
1567*4882a593Smuzhiyun TEGRA_MUX_PMI,
1568*4882a593Smuzhiyun TEGRA_MUX_PWM0,
1569*4882a593Smuzhiyun TEGRA_MUX_PWM1,
1570*4882a593Smuzhiyun TEGRA_MUX_PWM2,
1571*4882a593Smuzhiyun TEGRA_MUX_PWM3,
1572*4882a593Smuzhiyun TEGRA_MUX_PWRON,
1573*4882a593Smuzhiyun TEGRA_MUX_RESET_OUT_N,
1574*4882a593Smuzhiyun TEGRA_MUX_RSVD1,
1575*4882a593Smuzhiyun TEGRA_MUX_RSVD2,
1576*4882a593Smuzhiyun TEGRA_MUX_RSVD3,
1577*4882a593Smuzhiyun TEGRA_MUX_RSVD4,
1578*4882a593Smuzhiyun TEGRA_MUX_RTCK,
1579*4882a593Smuzhiyun TEGRA_MUX_SATA,
1580*4882a593Smuzhiyun TEGRA_MUX_SDMMC1,
1581*4882a593Smuzhiyun TEGRA_MUX_SDMMC2,
1582*4882a593Smuzhiyun TEGRA_MUX_SDMMC3,
1583*4882a593Smuzhiyun TEGRA_MUX_SDMMC4,
1584*4882a593Smuzhiyun TEGRA_MUX_SOC,
1585*4882a593Smuzhiyun TEGRA_MUX_SPDIF,
1586*4882a593Smuzhiyun TEGRA_MUX_SPI1,
1587*4882a593Smuzhiyun TEGRA_MUX_SPI2,
1588*4882a593Smuzhiyun TEGRA_MUX_SPI3,
1589*4882a593Smuzhiyun TEGRA_MUX_SPI4,
1590*4882a593Smuzhiyun TEGRA_MUX_SPI5,
1591*4882a593Smuzhiyun TEGRA_MUX_SPI6,
1592*4882a593Smuzhiyun TEGRA_MUX_SYS,
1593*4882a593Smuzhiyun TEGRA_MUX_TMDS,
1594*4882a593Smuzhiyun TEGRA_MUX_TRACE,
1595*4882a593Smuzhiyun TEGRA_MUX_UARTA,
1596*4882a593Smuzhiyun TEGRA_MUX_UARTB,
1597*4882a593Smuzhiyun TEGRA_MUX_UARTC,
1598*4882a593Smuzhiyun TEGRA_MUX_UARTD,
1599*4882a593Smuzhiyun TEGRA_MUX_ULPI,
1600*4882a593Smuzhiyun TEGRA_MUX_USB,
1601*4882a593Smuzhiyun TEGRA_MUX_VGP1,
1602*4882a593Smuzhiyun TEGRA_MUX_VGP2,
1603*4882a593Smuzhiyun TEGRA_MUX_VGP3,
1604*4882a593Smuzhiyun TEGRA_MUX_VGP4,
1605*4882a593Smuzhiyun TEGRA_MUX_VGP5,
1606*4882a593Smuzhiyun TEGRA_MUX_VGP6,
1607*4882a593Smuzhiyun TEGRA_MUX_VI,
1608*4882a593Smuzhiyun TEGRA_MUX_VI_ALT1,
1609*4882a593Smuzhiyun TEGRA_MUX_VI_ALT3,
1610*4882a593Smuzhiyun TEGRA_MUX_VIMCLK2,
1611*4882a593Smuzhiyun TEGRA_MUX_VIMCLK2_ALT,
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun #define FUNCTION(fname) \
1615*4882a593Smuzhiyun { \
1616*4882a593Smuzhiyun .name = #fname, \
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun static struct tegra_function tegra124_functions[] = {
1620*4882a593Smuzhiyun FUNCTION(blink),
1621*4882a593Smuzhiyun FUNCTION(ccla),
1622*4882a593Smuzhiyun FUNCTION(cec),
1623*4882a593Smuzhiyun FUNCTION(cldvfs),
1624*4882a593Smuzhiyun FUNCTION(clk),
1625*4882a593Smuzhiyun FUNCTION(clk12),
1626*4882a593Smuzhiyun FUNCTION(cpu),
1627*4882a593Smuzhiyun FUNCTION(csi),
1628*4882a593Smuzhiyun FUNCTION(dap),
1629*4882a593Smuzhiyun FUNCTION(dap1),
1630*4882a593Smuzhiyun FUNCTION(dap2),
1631*4882a593Smuzhiyun FUNCTION(dev3),
1632*4882a593Smuzhiyun FUNCTION(displaya),
1633*4882a593Smuzhiyun FUNCTION(displaya_alt),
1634*4882a593Smuzhiyun FUNCTION(displayb),
1635*4882a593Smuzhiyun FUNCTION(dp),
1636*4882a593Smuzhiyun FUNCTION(dsi_b),
1637*4882a593Smuzhiyun FUNCTION(dtv),
1638*4882a593Smuzhiyun FUNCTION(extperiph1),
1639*4882a593Smuzhiyun FUNCTION(extperiph2),
1640*4882a593Smuzhiyun FUNCTION(extperiph3),
1641*4882a593Smuzhiyun FUNCTION(gmi),
1642*4882a593Smuzhiyun FUNCTION(gmi_alt),
1643*4882a593Smuzhiyun FUNCTION(hda),
1644*4882a593Smuzhiyun FUNCTION(hsi),
1645*4882a593Smuzhiyun FUNCTION(i2c1),
1646*4882a593Smuzhiyun FUNCTION(i2c2),
1647*4882a593Smuzhiyun FUNCTION(i2c3),
1648*4882a593Smuzhiyun FUNCTION(i2c4),
1649*4882a593Smuzhiyun FUNCTION(i2cpwr),
1650*4882a593Smuzhiyun FUNCTION(i2s0),
1651*4882a593Smuzhiyun FUNCTION(i2s1),
1652*4882a593Smuzhiyun FUNCTION(i2s2),
1653*4882a593Smuzhiyun FUNCTION(i2s3),
1654*4882a593Smuzhiyun FUNCTION(i2s4),
1655*4882a593Smuzhiyun FUNCTION(irda),
1656*4882a593Smuzhiyun FUNCTION(kbc),
1657*4882a593Smuzhiyun FUNCTION(owr),
1658*4882a593Smuzhiyun FUNCTION(pe),
1659*4882a593Smuzhiyun FUNCTION(pe0),
1660*4882a593Smuzhiyun FUNCTION(pe1),
1661*4882a593Smuzhiyun FUNCTION(pmi),
1662*4882a593Smuzhiyun FUNCTION(pwm0),
1663*4882a593Smuzhiyun FUNCTION(pwm1),
1664*4882a593Smuzhiyun FUNCTION(pwm2),
1665*4882a593Smuzhiyun FUNCTION(pwm3),
1666*4882a593Smuzhiyun FUNCTION(pwron),
1667*4882a593Smuzhiyun FUNCTION(reset_out_n),
1668*4882a593Smuzhiyun FUNCTION(rsvd1),
1669*4882a593Smuzhiyun FUNCTION(rsvd2),
1670*4882a593Smuzhiyun FUNCTION(rsvd3),
1671*4882a593Smuzhiyun FUNCTION(rsvd4),
1672*4882a593Smuzhiyun FUNCTION(rtck),
1673*4882a593Smuzhiyun FUNCTION(sata),
1674*4882a593Smuzhiyun FUNCTION(sdmmc1),
1675*4882a593Smuzhiyun FUNCTION(sdmmc2),
1676*4882a593Smuzhiyun FUNCTION(sdmmc3),
1677*4882a593Smuzhiyun FUNCTION(sdmmc4),
1678*4882a593Smuzhiyun FUNCTION(soc),
1679*4882a593Smuzhiyun FUNCTION(spdif),
1680*4882a593Smuzhiyun FUNCTION(spi1),
1681*4882a593Smuzhiyun FUNCTION(spi2),
1682*4882a593Smuzhiyun FUNCTION(spi3),
1683*4882a593Smuzhiyun FUNCTION(spi4),
1684*4882a593Smuzhiyun FUNCTION(spi5),
1685*4882a593Smuzhiyun FUNCTION(spi6),
1686*4882a593Smuzhiyun FUNCTION(sys),
1687*4882a593Smuzhiyun FUNCTION(tmds),
1688*4882a593Smuzhiyun FUNCTION(trace),
1689*4882a593Smuzhiyun FUNCTION(uarta),
1690*4882a593Smuzhiyun FUNCTION(uartb),
1691*4882a593Smuzhiyun FUNCTION(uartc),
1692*4882a593Smuzhiyun FUNCTION(uartd),
1693*4882a593Smuzhiyun FUNCTION(ulpi),
1694*4882a593Smuzhiyun FUNCTION(usb),
1695*4882a593Smuzhiyun FUNCTION(vgp1),
1696*4882a593Smuzhiyun FUNCTION(vgp2),
1697*4882a593Smuzhiyun FUNCTION(vgp3),
1698*4882a593Smuzhiyun FUNCTION(vgp4),
1699*4882a593Smuzhiyun FUNCTION(vgp5),
1700*4882a593Smuzhiyun FUNCTION(vgp6),
1701*4882a593Smuzhiyun FUNCTION(vi),
1702*4882a593Smuzhiyun FUNCTION(vi_alt1),
1703*4882a593Smuzhiyun FUNCTION(vi_alt3),
1704*4882a593Smuzhiyun FUNCTION(vimclk2),
1705*4882a593Smuzhiyun FUNCTION(vimclk2_alt),
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun #define DRV_PINGROUP_REG_A 0x868 /* bank 0 */
1709*4882a593Smuzhiyun #define PINGROUP_REG_A 0x3000 /* bank 1 */
1710*4882a593Smuzhiyun #define MIPI_PAD_CTRL_PINGROUP_REG_A 0x820 /* bank 2 */
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun #define DRV_PINGROUP_REG(r) ((r) - DRV_PINGROUP_REG_A)
1713*4882a593Smuzhiyun #define PINGROUP_REG(r) ((r) - PINGROUP_REG_A)
1714*4882a593Smuzhiyun #define MIPI_PAD_CTRL_PINGROUP_REG_Y(r) ((r) - MIPI_PAD_CTRL_PINGROUP_REG_A)
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun #define PINGROUP_BIT_Y(b) (b)
1717*4882a593Smuzhiyun #define PINGROUP_BIT_N(b) (-1)
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun #define PINGROUP(pg_name, f0, f1, f2, f3, r, od, ior, rcv_sel) \
1720*4882a593Smuzhiyun { \
1721*4882a593Smuzhiyun .name = #pg_name, \
1722*4882a593Smuzhiyun .pins = pg_name##_pins, \
1723*4882a593Smuzhiyun .npins = ARRAY_SIZE(pg_name##_pins), \
1724*4882a593Smuzhiyun .funcs = { \
1725*4882a593Smuzhiyun TEGRA_MUX_##f0, \
1726*4882a593Smuzhiyun TEGRA_MUX_##f1, \
1727*4882a593Smuzhiyun TEGRA_MUX_##f2, \
1728*4882a593Smuzhiyun TEGRA_MUX_##f3, \
1729*4882a593Smuzhiyun }, \
1730*4882a593Smuzhiyun .mux_reg = PINGROUP_REG(r), \
1731*4882a593Smuzhiyun .mux_bank = 1, \
1732*4882a593Smuzhiyun .mux_bit = 0, \
1733*4882a593Smuzhiyun .pupd_reg = PINGROUP_REG(r), \
1734*4882a593Smuzhiyun .pupd_bank = 1, \
1735*4882a593Smuzhiyun .pupd_bit = 2, \
1736*4882a593Smuzhiyun .tri_reg = PINGROUP_REG(r), \
1737*4882a593Smuzhiyun .tri_bank = 1, \
1738*4882a593Smuzhiyun .tri_bit = 4, \
1739*4882a593Smuzhiyun .einput_bit = 5, \
1740*4882a593Smuzhiyun .odrain_bit = PINGROUP_BIT_##od(6), \
1741*4882a593Smuzhiyun .lock_bit = 7, \
1742*4882a593Smuzhiyun .ioreset_bit = PINGROUP_BIT_##ior(8), \
1743*4882a593Smuzhiyun .rcv_sel_bit = PINGROUP_BIT_##rcv_sel(9), \
1744*4882a593Smuzhiyun .drv_reg = -1, \
1745*4882a593Smuzhiyun .parked_bitmask = 0, \
1746*4882a593Smuzhiyun }
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun #define DRV_PINGROUP(pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, \
1749*4882a593Smuzhiyun drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, \
1750*4882a593Smuzhiyun slwf_b, slwf_w, drvtype) \
1751*4882a593Smuzhiyun { \
1752*4882a593Smuzhiyun .name = "drive_" #pg_name, \
1753*4882a593Smuzhiyun .pins = drive_##pg_name##_pins, \
1754*4882a593Smuzhiyun .npins = ARRAY_SIZE(drive_##pg_name##_pins), \
1755*4882a593Smuzhiyun .mux_reg = -1, \
1756*4882a593Smuzhiyun .pupd_reg = -1, \
1757*4882a593Smuzhiyun .tri_reg = -1, \
1758*4882a593Smuzhiyun .einput_bit = -1, \
1759*4882a593Smuzhiyun .odrain_bit = -1, \
1760*4882a593Smuzhiyun .lock_bit = -1, \
1761*4882a593Smuzhiyun .ioreset_bit = -1, \
1762*4882a593Smuzhiyun .rcv_sel_bit = -1, \
1763*4882a593Smuzhiyun .drv_reg = DRV_PINGROUP_REG(r), \
1764*4882a593Smuzhiyun .drv_bank = 0, \
1765*4882a593Smuzhiyun .hsm_bit = hsm_b, \
1766*4882a593Smuzhiyun .schmitt_bit = schmitt_b, \
1767*4882a593Smuzhiyun .lpmd_bit = lpmd_b, \
1768*4882a593Smuzhiyun .drvdn_bit = drvdn_b, \
1769*4882a593Smuzhiyun .drvdn_width = drvdn_w, \
1770*4882a593Smuzhiyun .drvup_bit = drvup_b, \
1771*4882a593Smuzhiyun .drvup_width = drvup_w, \
1772*4882a593Smuzhiyun .slwr_bit = slwr_b, \
1773*4882a593Smuzhiyun .slwr_width = slwr_w, \
1774*4882a593Smuzhiyun .slwf_bit = slwf_b, \
1775*4882a593Smuzhiyun .slwf_width = slwf_w, \
1776*4882a593Smuzhiyun .drvtype_bit = PINGROUP_BIT_##drvtype(6), \
1777*4882a593Smuzhiyun .parked_bitmask = 0, \
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun #define MIPI_PAD_CTRL_PINGROUP(pg_name, r, b, f0, f1) \
1781*4882a593Smuzhiyun { \
1782*4882a593Smuzhiyun .name = "mipi_pad_ctrl_" #pg_name, \
1783*4882a593Smuzhiyun .pins = mipi_pad_ctrl_##pg_name##_pins, \
1784*4882a593Smuzhiyun .npins = ARRAY_SIZE(mipi_pad_ctrl_##pg_name##_pins), \
1785*4882a593Smuzhiyun .funcs = { \
1786*4882a593Smuzhiyun TEGRA_MUX_ ## f0, \
1787*4882a593Smuzhiyun TEGRA_MUX_ ## f1, \
1788*4882a593Smuzhiyun TEGRA_MUX_RSVD3, \
1789*4882a593Smuzhiyun TEGRA_MUX_RSVD4, \
1790*4882a593Smuzhiyun }, \
1791*4882a593Smuzhiyun .mux_reg = MIPI_PAD_CTRL_PINGROUP_REG_Y(r), \
1792*4882a593Smuzhiyun .mux_bank = 2, \
1793*4882a593Smuzhiyun .mux_bit = b, \
1794*4882a593Smuzhiyun .pupd_reg = -1, \
1795*4882a593Smuzhiyun .tri_reg = -1, \
1796*4882a593Smuzhiyun .einput_bit = -1, \
1797*4882a593Smuzhiyun .odrain_bit = -1, \
1798*4882a593Smuzhiyun .lock_bit = -1, \
1799*4882a593Smuzhiyun .ioreset_bit = -1, \
1800*4882a593Smuzhiyun .rcv_sel_bit = -1, \
1801*4882a593Smuzhiyun .drv_reg = -1, \
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun static const struct tegra_pingroup tegra124_groups[] = {
1805*4882a593Smuzhiyun /* pg_name, f0, f1, f2, f3, r, od, ior, rcv_sel */
1806*4882a593Smuzhiyun PINGROUP(ulpi_data0_po1, SPI3, HSI, UARTA, ULPI, 0x3000, N, N, N),
1807*4882a593Smuzhiyun PINGROUP(ulpi_data1_po2, SPI3, HSI, UARTA, ULPI, 0x3004, N, N, N),
1808*4882a593Smuzhiyun PINGROUP(ulpi_data2_po3, SPI3, HSI, UARTA, ULPI, 0x3008, N, N, N),
1809*4882a593Smuzhiyun PINGROUP(ulpi_data3_po4, SPI3, HSI, UARTA, ULPI, 0x300c, N, N, N),
1810*4882a593Smuzhiyun PINGROUP(ulpi_data4_po5, SPI2, HSI, UARTA, ULPI, 0x3010, N, N, N),
1811*4882a593Smuzhiyun PINGROUP(ulpi_data5_po6, SPI2, HSI, UARTA, ULPI, 0x3014, N, N, N),
1812*4882a593Smuzhiyun PINGROUP(ulpi_data6_po7, SPI2, HSI, UARTA, ULPI, 0x3018, N, N, N),
1813*4882a593Smuzhiyun PINGROUP(ulpi_data7_po0, SPI2, HSI, UARTA, ULPI, 0x301c, N, N, N),
1814*4882a593Smuzhiyun PINGROUP(ulpi_clk_py0, SPI1, SPI5, UARTD, ULPI, 0x3020, N, N, N),
1815*4882a593Smuzhiyun PINGROUP(ulpi_dir_py1, SPI1, SPI5, UARTD, ULPI, 0x3024, N, N, N),
1816*4882a593Smuzhiyun PINGROUP(ulpi_nxt_py2, SPI1, SPI5, UARTD, ULPI, 0x3028, N, N, N),
1817*4882a593Smuzhiyun PINGROUP(ulpi_stp_py3, SPI1, SPI5, UARTD, ULPI, 0x302c, N, N, N),
1818*4882a593Smuzhiyun PINGROUP(dap3_fs_pp0, I2S2, SPI5, DISPLAYA, DISPLAYB, 0x3030, N, N, N),
1819*4882a593Smuzhiyun PINGROUP(dap3_din_pp1, I2S2, SPI5, DISPLAYA, DISPLAYB, 0x3034, N, N, N),
1820*4882a593Smuzhiyun PINGROUP(dap3_dout_pp2, I2S2, SPI5, DISPLAYA, RSVD4, 0x3038, N, N, N),
1821*4882a593Smuzhiyun PINGROUP(dap3_sclk_pp3, I2S2, SPI5, RSVD3, DISPLAYB, 0x303c, N, N, N),
1822*4882a593Smuzhiyun PINGROUP(pv0, RSVD1, RSVD2, RSVD3, RSVD4, 0x3040, N, N, N),
1823*4882a593Smuzhiyun PINGROUP(pv1, RSVD1, RSVD2, RSVD3, RSVD4, 0x3044, N, N, N),
1824*4882a593Smuzhiyun PINGROUP(sdmmc1_clk_pz0, SDMMC1, CLK12, RSVD3, RSVD4, 0x3048, N, N, N),
1825*4882a593Smuzhiyun PINGROUP(sdmmc1_cmd_pz1, SDMMC1, SPDIF, SPI4, UARTA, 0x304c, N, N, N),
1826*4882a593Smuzhiyun PINGROUP(sdmmc1_dat3_py4, SDMMC1, SPDIF, SPI4, UARTA, 0x3050, N, N, N),
1827*4882a593Smuzhiyun PINGROUP(sdmmc1_dat2_py5, SDMMC1, PWM0, SPI4, UARTA, 0x3054, N, N, N),
1828*4882a593Smuzhiyun PINGROUP(sdmmc1_dat1_py6, SDMMC1, PWM1, SPI4, UARTA, 0x3058, N, N, N),
1829*4882a593Smuzhiyun PINGROUP(sdmmc1_dat0_py7, SDMMC1, RSVD2, SPI4, UARTA, 0x305c, N, N, N),
1830*4882a593Smuzhiyun PINGROUP(clk2_out_pw5, EXTPERIPH2, RSVD2, RSVD3, RSVD4, 0x3068, N, N, N),
1831*4882a593Smuzhiyun PINGROUP(clk2_req_pcc5, DAP, RSVD2, RSVD3, RSVD4, 0x306c, N, N, N),
1832*4882a593Smuzhiyun PINGROUP(hdmi_int_pn7, RSVD1, RSVD2, RSVD3, RSVD4, 0x3110, N, N, Y),
1833*4882a593Smuzhiyun PINGROUP(ddc_scl_pv4, I2C4, RSVD2, RSVD3, RSVD4, 0x3114, N, N, Y),
1834*4882a593Smuzhiyun PINGROUP(ddc_sda_pv5, I2C4, RSVD2, RSVD3, RSVD4, 0x3118, N, N, Y),
1835*4882a593Smuzhiyun PINGROUP(uart2_rxd_pc3, IRDA, SPDIF, UARTA, SPI4, 0x3164, N, N, N),
1836*4882a593Smuzhiyun PINGROUP(uart2_txd_pc2, IRDA, SPDIF, UARTA, SPI4, 0x3168, N, N, N),
1837*4882a593Smuzhiyun PINGROUP(uart2_rts_n_pj6, UARTA, UARTB, GMI, SPI4, 0x316c, N, N, N),
1838*4882a593Smuzhiyun PINGROUP(uart2_cts_n_pj5, UARTA, UARTB, GMI, SPI4, 0x3170, N, N, N),
1839*4882a593Smuzhiyun PINGROUP(uart3_txd_pw6, UARTC, RSVD2, GMI, SPI4, 0x3174, N, N, N),
1840*4882a593Smuzhiyun PINGROUP(uart3_rxd_pw7, UARTC, RSVD2, GMI, SPI4, 0x3178, N, N, N),
1841*4882a593Smuzhiyun PINGROUP(uart3_cts_n_pa1, UARTC, SDMMC1, DTV, GMI, 0x317c, N, N, N),
1842*4882a593Smuzhiyun PINGROUP(uart3_rts_n_pc0, UARTC, PWM0, DTV, GMI, 0x3180, N, N, N),
1843*4882a593Smuzhiyun PINGROUP(pu0, OWR, UARTA, GMI, RSVD4, 0x3184, N, N, N),
1844*4882a593Smuzhiyun PINGROUP(pu1, RSVD1, UARTA, GMI, RSVD4, 0x3188, N, N, N),
1845*4882a593Smuzhiyun PINGROUP(pu2, RSVD1, UARTA, GMI, RSVD4, 0x318c, N, N, N),
1846*4882a593Smuzhiyun PINGROUP(pu3, PWM0, UARTA, GMI, DISPLAYB, 0x3190, N, N, N),
1847*4882a593Smuzhiyun PINGROUP(pu4, PWM1, UARTA, GMI, DISPLAYB, 0x3194, N, N, N),
1848*4882a593Smuzhiyun PINGROUP(pu5, PWM2, UARTA, GMI, DISPLAYB, 0x3198, N, N, N),
1849*4882a593Smuzhiyun PINGROUP(pu6, PWM3, UARTA, RSVD3, GMI, 0x319c, N, N, N),
1850*4882a593Smuzhiyun PINGROUP(gen1_i2c_sda_pc5, I2C1, RSVD2, RSVD3, RSVD4, 0x31a0, Y, N, N),
1851*4882a593Smuzhiyun PINGROUP(gen1_i2c_scl_pc4, I2C1, RSVD2, RSVD3, RSVD4, 0x31a4, Y, N, N),
1852*4882a593Smuzhiyun PINGROUP(dap4_fs_pp4, I2S3, GMI, DTV, RSVD4, 0x31a8, N, N, N),
1853*4882a593Smuzhiyun PINGROUP(dap4_din_pp5, I2S3, GMI, RSVD3, RSVD4, 0x31ac, N, N, N),
1854*4882a593Smuzhiyun PINGROUP(dap4_dout_pp6, I2S3, GMI, DTV, RSVD4, 0x31b0, N, N, N),
1855*4882a593Smuzhiyun PINGROUP(dap4_sclk_pp7, I2S3, GMI, RSVD3, RSVD4, 0x31b4, N, N, N),
1856*4882a593Smuzhiyun PINGROUP(clk3_out_pee0, EXTPERIPH3, RSVD2, RSVD3, RSVD4, 0x31b8, N, N, N),
1857*4882a593Smuzhiyun PINGROUP(clk3_req_pee1, DEV3, RSVD2, RSVD3, RSVD4, 0x31bc, N, N, N),
1858*4882a593Smuzhiyun PINGROUP(pc7, RSVD1, RSVD2, GMI, GMI_ALT, 0x31c0, N, N, N),
1859*4882a593Smuzhiyun PINGROUP(pi5, SDMMC2, RSVD2, GMI, RSVD4, 0x31c4, N, N, N),
1860*4882a593Smuzhiyun PINGROUP(pi7, RSVD1, TRACE, GMI, DTV, 0x31c8, N, N, N),
1861*4882a593Smuzhiyun PINGROUP(pk0, RSVD1, SDMMC3, GMI, SOC, 0x31cc, N, N, N),
1862*4882a593Smuzhiyun PINGROUP(pk1, SDMMC2, TRACE, GMI, RSVD4, 0x31d0, N, N, N),
1863*4882a593Smuzhiyun PINGROUP(pj0, RSVD1, RSVD2, GMI, USB, 0x31d4, N, N, N),
1864*4882a593Smuzhiyun PINGROUP(pj2, RSVD1, RSVD2, GMI, SOC, 0x31d8, N, N, N),
1865*4882a593Smuzhiyun PINGROUP(pk3, SDMMC2, TRACE, GMI, CCLA, 0x31dc, N, N, N),
1866*4882a593Smuzhiyun PINGROUP(pk4, SDMMC2, RSVD2, GMI, GMI_ALT, 0x31e0, N, N, N),
1867*4882a593Smuzhiyun PINGROUP(pk2, RSVD1, RSVD2, GMI, RSVD4, 0x31e4, N, N, N),
1868*4882a593Smuzhiyun PINGROUP(pi3, RSVD1, RSVD2, GMI, SPI4, 0x31e8, N, N, N),
1869*4882a593Smuzhiyun PINGROUP(pi6, RSVD1, RSVD2, GMI, SDMMC2, 0x31ec, N, N, N),
1870*4882a593Smuzhiyun PINGROUP(pg0, RSVD1, RSVD2, GMI, RSVD4, 0x31f0, N, N, N),
1871*4882a593Smuzhiyun PINGROUP(pg1, RSVD1, RSVD2, GMI, RSVD4, 0x31f4, N, N, N),
1872*4882a593Smuzhiyun PINGROUP(pg2, RSVD1, TRACE, GMI, RSVD4, 0x31f8, N, N, N),
1873*4882a593Smuzhiyun PINGROUP(pg3, RSVD1, TRACE, GMI, RSVD4, 0x31fc, N, N, N),
1874*4882a593Smuzhiyun PINGROUP(pg4, RSVD1, TMDS, GMI, SPI4, 0x3200, N, N, N),
1875*4882a593Smuzhiyun PINGROUP(pg5, RSVD1, RSVD2, GMI, SPI4, 0x3204, N, N, N),
1876*4882a593Smuzhiyun PINGROUP(pg6, RSVD1, RSVD2, GMI, SPI4, 0x3208, N, N, N),
1877*4882a593Smuzhiyun PINGROUP(pg7, RSVD1, RSVD2, GMI, SPI4, 0x320c, N, N, N),
1878*4882a593Smuzhiyun PINGROUP(ph0, PWM0, TRACE, GMI, DTV, 0x3210, N, N, N),
1879*4882a593Smuzhiyun PINGROUP(ph1, PWM1, TMDS, GMI, DISPLAYA, 0x3214, N, N, N),
1880*4882a593Smuzhiyun PINGROUP(ph2, PWM2, TMDS, GMI, CLDVFS, 0x3218, N, N, N),
1881*4882a593Smuzhiyun PINGROUP(ph3, PWM3, SPI4, GMI, CLDVFS, 0x321c, N, N, N),
1882*4882a593Smuzhiyun PINGROUP(ph4, SDMMC2, RSVD2, GMI, RSVD4, 0x3220, N, N, N),
1883*4882a593Smuzhiyun PINGROUP(ph5, SDMMC2, RSVD2, GMI, RSVD4, 0x3224, N, N, N),
1884*4882a593Smuzhiyun PINGROUP(ph6, SDMMC2, TRACE, GMI, DTV, 0x3228, N, N, N),
1885*4882a593Smuzhiyun PINGROUP(ph7, SDMMC2, TRACE, GMI, DTV, 0x322c, N, N, N),
1886*4882a593Smuzhiyun PINGROUP(pj7, UARTD, RSVD2, GMI, GMI_ALT, 0x3230, N, N, N),
1887*4882a593Smuzhiyun PINGROUP(pb0, UARTD, RSVD2, GMI, RSVD4, 0x3234, N, N, N),
1888*4882a593Smuzhiyun PINGROUP(pb1, UARTD, RSVD2, GMI, RSVD4, 0x3238, N, N, N),
1889*4882a593Smuzhiyun PINGROUP(pk7, UARTD, RSVD2, GMI, RSVD4, 0x323c, N, N, N),
1890*4882a593Smuzhiyun PINGROUP(pi0, RSVD1, RSVD2, GMI, RSVD4, 0x3240, N, N, N),
1891*4882a593Smuzhiyun PINGROUP(pi1, RSVD1, RSVD2, GMI, RSVD4, 0x3244, N, N, N),
1892*4882a593Smuzhiyun PINGROUP(pi2, SDMMC2, TRACE, GMI, RSVD4, 0x3248, N, N, N),
1893*4882a593Smuzhiyun PINGROUP(pi4, SPI4, TRACE, GMI, DISPLAYA, 0x324c, N, N, N),
1894*4882a593Smuzhiyun PINGROUP(gen2_i2c_scl_pt5, I2C2, RSVD2, GMI, RSVD4, 0x3250, Y, N, N),
1895*4882a593Smuzhiyun PINGROUP(gen2_i2c_sda_pt6, I2C2, RSVD2, GMI, RSVD4, 0x3254, Y, N, N),
1896*4882a593Smuzhiyun PINGROUP(sdmmc4_clk_pcc4, SDMMC4, RSVD2, GMI, RSVD4, 0x3258, N, Y, N),
1897*4882a593Smuzhiyun PINGROUP(sdmmc4_cmd_pt7, SDMMC4, RSVD2, GMI, RSVD4, 0x325c, N, Y, N),
1898*4882a593Smuzhiyun PINGROUP(sdmmc4_dat0_paa0, SDMMC4, SPI3, GMI, RSVD4, 0x3260, N, Y, N),
1899*4882a593Smuzhiyun PINGROUP(sdmmc4_dat1_paa1, SDMMC4, SPI3, GMI, RSVD4, 0x3264, N, Y, N),
1900*4882a593Smuzhiyun PINGROUP(sdmmc4_dat2_paa2, SDMMC4, SPI3, GMI, RSVD4, 0x3268, N, Y, N),
1901*4882a593Smuzhiyun PINGROUP(sdmmc4_dat3_paa3, SDMMC4, SPI3, GMI, RSVD4, 0x326c, N, Y, N),
1902*4882a593Smuzhiyun PINGROUP(sdmmc4_dat4_paa4, SDMMC4, SPI3, GMI, RSVD4, 0x3270, N, Y, N),
1903*4882a593Smuzhiyun PINGROUP(sdmmc4_dat5_paa5, SDMMC4, SPI3, RSVD3, RSVD4, 0x3274, N, Y, N),
1904*4882a593Smuzhiyun PINGROUP(sdmmc4_dat6_paa6, SDMMC4, SPI3, GMI, RSVD4, 0x3278, N, Y, N),
1905*4882a593Smuzhiyun PINGROUP(sdmmc4_dat7_paa7, SDMMC4, RSVD2, GMI, RSVD4, 0x327c, N, Y, N),
1906*4882a593Smuzhiyun PINGROUP(cam_mclk_pcc0, VI, VI_ALT1, VI_ALT3, SDMMC2, 0x3284, N, N, N),
1907*4882a593Smuzhiyun PINGROUP(pcc1, I2S4, RSVD2, RSVD3, SDMMC2, 0x3288, N, N, N),
1908*4882a593Smuzhiyun PINGROUP(pbb0, VGP6, VIMCLK2, SDMMC2, VIMCLK2_ALT, 0x328c, N, N, N),
1909*4882a593Smuzhiyun PINGROUP(cam_i2c_scl_pbb1, VGP1, I2C3, RSVD3, SDMMC2, 0x3290, Y, N, N),
1910*4882a593Smuzhiyun PINGROUP(cam_i2c_sda_pbb2, VGP2, I2C3, RSVD3, SDMMC2, 0x3294, Y, N, N),
1911*4882a593Smuzhiyun PINGROUP(pbb3, VGP3, DISPLAYA, DISPLAYB, SDMMC2, 0x3298, N, N, N),
1912*4882a593Smuzhiyun PINGROUP(pbb4, VGP4, DISPLAYA, DISPLAYB, SDMMC2, 0x329c, N, N, N),
1913*4882a593Smuzhiyun PINGROUP(pbb5, VGP5, DISPLAYA, RSVD3, SDMMC2, 0x32a0, N, N, N),
1914*4882a593Smuzhiyun PINGROUP(pbb6, I2S4, RSVD2, DISPLAYB, SDMMC2, 0x32a4, N, N, N),
1915*4882a593Smuzhiyun PINGROUP(pbb7, I2S4, RSVD2, RSVD3, SDMMC2, 0x32a8, N, N, N),
1916*4882a593Smuzhiyun PINGROUP(pcc2, I2S4, RSVD2, SDMMC3, SDMMC2, 0x32ac, N, N, N),
1917*4882a593Smuzhiyun PINGROUP(jtag_rtck, RTCK, RSVD2, RSVD3, RSVD4, 0x32b0, N, N, N),
1918*4882a593Smuzhiyun PINGROUP(pwr_i2c_scl_pz6, I2CPWR, RSVD2, RSVD3, RSVD4, 0x32b4, Y, N, N),
1919*4882a593Smuzhiyun PINGROUP(pwr_i2c_sda_pz7, I2CPWR, RSVD2, RSVD3, RSVD4, 0x32b8, Y, N, N),
1920*4882a593Smuzhiyun PINGROUP(kb_row0_pr0, KBC, RSVD2, RSVD3, RSVD4, 0x32bc, N, N, N),
1921*4882a593Smuzhiyun PINGROUP(kb_row1_pr1, KBC, RSVD2, RSVD3, RSVD4, 0x32c0, N, N, N),
1922*4882a593Smuzhiyun PINGROUP(kb_row2_pr2, KBC, RSVD2, RSVD3, RSVD4, 0x32c4, N, N, N),
1923*4882a593Smuzhiyun PINGROUP(kb_row3_pr3, KBC, DISPLAYA, SYS, DISPLAYB, 0x32c8, N, N, N),
1924*4882a593Smuzhiyun PINGROUP(kb_row4_pr4, KBC, DISPLAYA, RSVD3, DISPLAYB, 0x32cc, N, N, N),
1925*4882a593Smuzhiyun PINGROUP(kb_row5_pr5, KBC, DISPLAYA, RSVD3, DISPLAYB, 0x32d0, N, N, N),
1926*4882a593Smuzhiyun PINGROUP(kb_row6_pr6, KBC, DISPLAYA, DISPLAYA_ALT, DISPLAYB, 0x32d4, N, N, N),
1927*4882a593Smuzhiyun PINGROUP(kb_row7_pr7, KBC, RSVD2, CLDVFS, UARTA, 0x32d8, N, N, N),
1928*4882a593Smuzhiyun PINGROUP(kb_row8_ps0, KBC, RSVD2, CLDVFS, UARTA, 0x32dc, N, N, N),
1929*4882a593Smuzhiyun PINGROUP(kb_row9_ps1, KBC, RSVD2, RSVD3, UARTA, 0x32e0, N, N, N),
1930*4882a593Smuzhiyun PINGROUP(kb_row10_ps2, KBC, RSVD2, RSVD3, UARTA, 0x32e4, N, N, N),
1931*4882a593Smuzhiyun PINGROUP(kb_row11_ps3, KBC, RSVD2, RSVD3, IRDA, 0x32e8, N, N, N),
1932*4882a593Smuzhiyun PINGROUP(kb_row12_ps4, KBC, RSVD2, RSVD3, IRDA, 0x32ec, N, N, N),
1933*4882a593Smuzhiyun PINGROUP(kb_row13_ps5, KBC, RSVD2, SPI2, RSVD4, 0x32f0, N, N, N),
1934*4882a593Smuzhiyun PINGROUP(kb_row14_ps6, KBC, RSVD2, SPI2, RSVD4, 0x32f4, N, N, N),
1935*4882a593Smuzhiyun PINGROUP(kb_row15_ps7, KBC, SOC, RSVD3, RSVD4, 0x32f8, N, N, N),
1936*4882a593Smuzhiyun PINGROUP(kb_col0_pq0, KBC, RSVD2, SPI2, RSVD4, 0x32fc, N, N, N),
1937*4882a593Smuzhiyun PINGROUP(kb_col1_pq1, KBC, RSVD2, SPI2, RSVD4, 0x3300, N, N, N),
1938*4882a593Smuzhiyun PINGROUP(kb_col2_pq2, KBC, RSVD2, SPI2, RSVD4, 0x3304, N, N, N),
1939*4882a593Smuzhiyun PINGROUP(kb_col3_pq3, KBC, DISPLAYA, PWM2, UARTA, 0x3308, N, N, N),
1940*4882a593Smuzhiyun PINGROUP(kb_col4_pq4, KBC, OWR, SDMMC3, UARTA, 0x330c, N, N, N),
1941*4882a593Smuzhiyun PINGROUP(kb_col5_pq5, KBC, RSVD2, SDMMC3, RSVD4, 0x3310, N, N, N),
1942*4882a593Smuzhiyun PINGROUP(kb_col6_pq6, KBC, RSVD2, SPI2, UARTD, 0x3314, N, N, N),
1943*4882a593Smuzhiyun PINGROUP(kb_col7_pq7, KBC, RSVD2, SPI2, UARTD, 0x3318, N, N, N),
1944*4882a593Smuzhiyun PINGROUP(clk_32k_out_pa0, BLINK, SOC, RSVD3, RSVD4, 0x331c, N, N, N),
1945*4882a593Smuzhiyun PINGROUP(core_pwr_req, PWRON, RSVD2, RSVD3, RSVD4, 0x3324, N, N, N),
1946*4882a593Smuzhiyun PINGROUP(cpu_pwr_req, CPU, RSVD2, RSVD3, RSVD4, 0x3328, N, N, N),
1947*4882a593Smuzhiyun PINGROUP(pwr_int_n, PMI, RSVD2, RSVD3, RSVD4, 0x332c, N, N, N),
1948*4882a593Smuzhiyun PINGROUP(clk_32k_in, CLK, RSVD2, RSVD3, RSVD4, 0x3330, N, N, N),
1949*4882a593Smuzhiyun PINGROUP(owr, OWR, RSVD2, RSVD3, RSVD4, 0x3334, N, N, Y),
1950*4882a593Smuzhiyun PINGROUP(dap1_fs_pn0, I2S0, HDA, GMI, RSVD4, 0x3338, N, N, N),
1951*4882a593Smuzhiyun PINGROUP(dap1_din_pn1, I2S0, HDA, GMI, RSVD4, 0x333c, N, N, N),
1952*4882a593Smuzhiyun PINGROUP(dap1_dout_pn2, I2S0, HDA, GMI, SATA, 0x3340, N, N, N),
1953*4882a593Smuzhiyun PINGROUP(dap1_sclk_pn3, I2S0, HDA, GMI, RSVD4, 0x3344, N, N, N),
1954*4882a593Smuzhiyun PINGROUP(dap_mclk1_req_pee2, DAP, DAP1, SATA, RSVD4, 0x3348, N, N, N),
1955*4882a593Smuzhiyun PINGROUP(dap_mclk1_pw4, EXTPERIPH1, DAP2, RSVD3, RSVD4, 0x334c, N, N, N),
1956*4882a593Smuzhiyun PINGROUP(spdif_in_pk6, SPDIF, RSVD2, RSVD3, I2C3, 0x3350, N, N, N),
1957*4882a593Smuzhiyun PINGROUP(spdif_out_pk5, SPDIF, RSVD2, RSVD3, I2C3, 0x3354, N, N, N),
1958*4882a593Smuzhiyun PINGROUP(dap2_fs_pa2, I2S1, HDA, GMI, RSVD4, 0x3358, N, N, N),
1959*4882a593Smuzhiyun PINGROUP(dap2_din_pa4, I2S1, HDA, GMI, RSVD4, 0x335c, N, N, N),
1960*4882a593Smuzhiyun PINGROUP(dap2_dout_pa5, I2S1, HDA, GMI, RSVD4, 0x3360, N, N, N),
1961*4882a593Smuzhiyun PINGROUP(dap2_sclk_pa3, I2S1, HDA, GMI, RSVD4, 0x3364, N, N, N),
1962*4882a593Smuzhiyun PINGROUP(dvfs_pwm_px0, SPI6, CLDVFS, GMI, RSVD4, 0x3368, N, N, N),
1963*4882a593Smuzhiyun PINGROUP(gpio_x1_aud_px1, SPI6, RSVD2, GMI, RSVD4, 0x336c, N, N, N),
1964*4882a593Smuzhiyun PINGROUP(gpio_x3_aud_px3, SPI6, SPI1, GMI, RSVD4, 0x3370, N, N, N),
1965*4882a593Smuzhiyun PINGROUP(dvfs_clk_px2, SPI6, CLDVFS, GMI, RSVD4, 0x3374, N, N, N),
1966*4882a593Smuzhiyun PINGROUP(gpio_x4_aud_px4, GMI, SPI1, SPI2, DAP2, 0x3378, N, N, N),
1967*4882a593Smuzhiyun PINGROUP(gpio_x5_aud_px5, GMI, SPI1, SPI2, RSVD4, 0x337c, N, N, N),
1968*4882a593Smuzhiyun PINGROUP(gpio_x6_aud_px6, SPI6, SPI1, SPI2, GMI, 0x3380, N, N, N),
1969*4882a593Smuzhiyun PINGROUP(gpio_x7_aud_px7, RSVD1, SPI1, SPI2, RSVD4, 0x3384, N, N, N),
1970*4882a593Smuzhiyun PINGROUP(sdmmc3_clk_pa6, SDMMC3, RSVD2, RSVD3, SPI3, 0x3390, N, N, N),
1971*4882a593Smuzhiyun PINGROUP(sdmmc3_cmd_pa7, SDMMC3, PWM3, UARTA, SPI3, 0x3394, N, N, N),
1972*4882a593Smuzhiyun PINGROUP(sdmmc3_dat0_pb7, SDMMC3, RSVD2, RSVD3, SPI3, 0x3398, N, N, N),
1973*4882a593Smuzhiyun PINGROUP(sdmmc3_dat1_pb6, SDMMC3, PWM2, UARTA, SPI3, 0x339c, N, N, N),
1974*4882a593Smuzhiyun PINGROUP(sdmmc3_dat2_pb5, SDMMC3, PWM1, DISPLAYA, SPI3, 0x33a0, N, N, N),
1975*4882a593Smuzhiyun PINGROUP(sdmmc3_dat3_pb4, SDMMC3, PWM0, DISPLAYB, SPI3, 0x33a4, N, N, N),
1976*4882a593Smuzhiyun PINGROUP(pex_l0_rst_n_pdd1, PE0, RSVD2, RSVD3, RSVD4, 0x33bc, N, N, N),
1977*4882a593Smuzhiyun PINGROUP(pex_l0_clkreq_n_pdd2, PE0, RSVD2, RSVD3, RSVD4, 0x33c0, N, N, N),
1978*4882a593Smuzhiyun PINGROUP(pex_wake_n_pdd3, PE, RSVD2, RSVD3, RSVD4, 0x33c4, N, N, N),
1979*4882a593Smuzhiyun PINGROUP(pex_l1_rst_n_pdd5, PE1, RSVD2, RSVD3, RSVD4, 0x33cc, N, N, N),
1980*4882a593Smuzhiyun PINGROUP(pex_l1_clkreq_n_pdd6, PE1, RSVD2, RSVD3, RSVD4, 0x33d0, N, N, N),
1981*4882a593Smuzhiyun PINGROUP(hdmi_cec_pee3, CEC, RSVD2, RSVD3, RSVD4, 0x33e0, Y, N, N),
1982*4882a593Smuzhiyun PINGROUP(sdmmc1_wp_n_pv3, SDMMC1, CLK12, SPI4, UARTA, 0x33e4, N, N, N),
1983*4882a593Smuzhiyun PINGROUP(sdmmc3_cd_n_pv2, SDMMC3, OWR, RSVD3, RSVD4, 0x33e8, N, N, N),
1984*4882a593Smuzhiyun PINGROUP(gpio_w2_aud_pw2, SPI6, RSVD2, SPI2, I2C1, 0x33ec, N, N, N),
1985*4882a593Smuzhiyun PINGROUP(gpio_w3_aud_pw3, SPI6, SPI1, SPI2, I2C1, 0x33f0, N, N, N),
1986*4882a593Smuzhiyun PINGROUP(usb_vbus_en0_pn4, USB, RSVD2, RSVD3, RSVD4, 0x33f4, Y, N, N),
1987*4882a593Smuzhiyun PINGROUP(usb_vbus_en1_pn5, USB, RSVD2, RSVD3, RSVD4, 0x33f8, Y, N, N),
1988*4882a593Smuzhiyun PINGROUP(sdmmc3_clk_lb_in_pee5, SDMMC3, RSVD2, RSVD3, RSVD4, 0x33fc, N, N, N),
1989*4882a593Smuzhiyun PINGROUP(sdmmc3_clk_lb_out_pee4, SDMMC3, RSVD2, RSVD3, RSVD4, 0x3400, N, N, N),
1990*4882a593Smuzhiyun PINGROUP(gmi_clk_lb, SDMMC2, RSVD2, GMI, RSVD4, 0x3404, N, N, N),
1991*4882a593Smuzhiyun PINGROUP(reset_out_n, RSVD1, RSVD2, RSVD3, RESET_OUT_N, 0x3408, N, N, N),
1992*4882a593Smuzhiyun PINGROUP(kb_row16_pt0, KBC, RSVD2, RSVD3, UARTC, 0x340c, N, N, N),
1993*4882a593Smuzhiyun PINGROUP(kb_row17_pt1, KBC, RSVD2, RSVD3, UARTC, 0x3410, N, N, N),
1994*4882a593Smuzhiyun PINGROUP(usb_vbus_en2_pff1, USB, RSVD2, RSVD3, RSVD4, 0x3414, Y, N, N),
1995*4882a593Smuzhiyun PINGROUP(pff2, SATA, RSVD2, RSVD3, RSVD4, 0x3418, Y, N, N),
1996*4882a593Smuzhiyun PINGROUP(dp_hpd_pff0, DP, RSVD2, RSVD3, RSVD4, 0x3430, N, N, N),
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun /* pg_name, r, hsm_b, schmitt_b, lpmd_b, drvdn_b, drvdn_w, drvup_b, drvup_w, slwr_b, slwr_w, slwf_b, slwf_w, drvtype */
1999*4882a593Smuzhiyun DRV_PINGROUP(ao1, 0x868, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2000*4882a593Smuzhiyun DRV_PINGROUP(ao2, 0x86c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2001*4882a593Smuzhiyun DRV_PINGROUP(at1, 0x870, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2002*4882a593Smuzhiyun DRV_PINGROUP(at2, 0x874, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2003*4882a593Smuzhiyun DRV_PINGROUP(at3, 0x878, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2004*4882a593Smuzhiyun DRV_PINGROUP(at4, 0x87c, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2005*4882a593Smuzhiyun DRV_PINGROUP(at5, 0x880, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
2006*4882a593Smuzhiyun DRV_PINGROUP(cdev1, 0x884, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2007*4882a593Smuzhiyun DRV_PINGROUP(cdev2, 0x888, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2008*4882a593Smuzhiyun DRV_PINGROUP(dap1, 0x890, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2009*4882a593Smuzhiyun DRV_PINGROUP(dap2, 0x894, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2010*4882a593Smuzhiyun DRV_PINGROUP(dap3, 0x898, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2011*4882a593Smuzhiyun DRV_PINGROUP(dap4, 0x89c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2012*4882a593Smuzhiyun DRV_PINGROUP(dbg, 0x8a0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2013*4882a593Smuzhiyun DRV_PINGROUP(sdio3, 0x8b0, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2, N),
2014*4882a593Smuzhiyun DRV_PINGROUP(spi, 0x8b4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2015*4882a593Smuzhiyun DRV_PINGROUP(uaa, 0x8b8, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2016*4882a593Smuzhiyun DRV_PINGROUP(uab, 0x8bc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2017*4882a593Smuzhiyun DRV_PINGROUP(uart2, 0x8c0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2018*4882a593Smuzhiyun DRV_PINGROUP(uart3, 0x8c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2019*4882a593Smuzhiyun DRV_PINGROUP(sdio1, 0x8ec, 2, 3, -1, 12, 7, 20, 7, 28, 2, 30, 2, N),
2020*4882a593Smuzhiyun DRV_PINGROUP(ddc, 0x8fc, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2021*4882a593Smuzhiyun DRV_PINGROUP(gma, 0x900, 2, 3, 4, 14, 5, 20, 5, 28, 2, 30, 2, Y),
2022*4882a593Smuzhiyun DRV_PINGROUP(gme, 0x910, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
2023*4882a593Smuzhiyun DRV_PINGROUP(gmf, 0x914, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
2024*4882a593Smuzhiyun DRV_PINGROUP(gmg, 0x918, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
2025*4882a593Smuzhiyun DRV_PINGROUP(gmh, 0x91c, 2, 3, 4, 14, 5, 19, 5, 28, 2, 30, 2, N),
2026*4882a593Smuzhiyun DRV_PINGROUP(owr, 0x920, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2027*4882a593Smuzhiyun DRV_PINGROUP(uda, 0x924, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2028*4882a593Smuzhiyun DRV_PINGROUP(gpv, 0x928, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2029*4882a593Smuzhiyun DRV_PINGROUP(dev3, 0x92c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2030*4882a593Smuzhiyun DRV_PINGROUP(cec, 0x938, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2031*4882a593Smuzhiyun DRV_PINGROUP(at6, 0x994, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2032*4882a593Smuzhiyun DRV_PINGROUP(dap5, 0x998, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2033*4882a593Smuzhiyun DRV_PINGROUP(usb_vbus_en, 0x99c, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2034*4882a593Smuzhiyun DRV_PINGROUP(ao3, 0x9a8, 2, 3, 4, 12, 5, -1, -1, 28, 2, -1, -1, N),
2035*4882a593Smuzhiyun DRV_PINGROUP(ao0, 0x9b0, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2036*4882a593Smuzhiyun DRV_PINGROUP(hv0, 0x9b4, 2, 3, 4, 12, 5, -1, -1, 28, 2, -1, -1, N),
2037*4882a593Smuzhiyun DRV_PINGROUP(sdio4, 0x9c4, 2, 3, 4, 12, 5, 20, 5, 28, 2, 30, 2, N),
2038*4882a593Smuzhiyun DRV_PINGROUP(ao4, 0x9c8, 2, 3, 4, 12, 7, 20, 7, 28, 2, 30, 2, Y),
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun /* pg_name, r, b, f0, f1 */
2041*4882a593Smuzhiyun MIPI_PAD_CTRL_PINGROUP(dsi_b, 0x820, 1, CSI, DSI_B),
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun static const struct tegra_pinctrl_soc_data tegra124_pinctrl = {
2045*4882a593Smuzhiyun .ngpios = NUM_GPIOS,
2046*4882a593Smuzhiyun .gpio_compatible = "nvidia,tegra124-gpio",
2047*4882a593Smuzhiyun .pins = tegra124_pins,
2048*4882a593Smuzhiyun .npins = ARRAY_SIZE(tegra124_pins),
2049*4882a593Smuzhiyun .functions = tegra124_functions,
2050*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(tegra124_functions),
2051*4882a593Smuzhiyun .groups = tegra124_groups,
2052*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(tegra124_groups),
2053*4882a593Smuzhiyun .hsm_in_mux = false,
2054*4882a593Smuzhiyun .schmitt_in_mux = false,
2055*4882a593Smuzhiyun .drvtype_in_mux = false,
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun
tegra124_pinctrl_probe(struct platform_device * pdev)2058*4882a593Smuzhiyun static int tegra124_pinctrl_probe(struct platform_device *pdev)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun return tegra_pinctrl_probe(pdev, &tegra124_pinctrl);
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun static const struct of_device_id tegra124_pinctrl_of_match[] = {
2064*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-pinmux", },
2065*4882a593Smuzhiyun { },
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun static struct platform_driver tegra124_pinctrl_driver = {
2069*4882a593Smuzhiyun .driver = {
2070*4882a593Smuzhiyun .name = "tegra124-pinctrl",
2071*4882a593Smuzhiyun .of_match_table = tegra124_pinctrl_of_match,
2072*4882a593Smuzhiyun },
2073*4882a593Smuzhiyun .probe = tegra124_pinctrl_probe,
2074*4882a593Smuzhiyun };
2075*4882a593Smuzhiyun
tegra124_pinctrl_init(void)2076*4882a593Smuzhiyun static int __init tegra124_pinctrl_init(void)
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun return platform_driver_register(&tegra124_pinctrl_driver);
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun arch_initcall(tegra124_pinctrl_init);
2081