1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Driver for the NVIDIA Tegra pinmux 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2011, NVIDIA CORPORATION. All rights reserved. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __PINMUX_TEGRA_H__ 9*4882a593Smuzhiyun #define __PINMUX_TEGRA_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun struct tegra_pmx { 12*4882a593Smuzhiyun struct device *dev; 13*4882a593Smuzhiyun struct pinctrl_dev *pctl; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun const struct tegra_pinctrl_soc_data *soc; 16*4882a593Smuzhiyun const char **group_pins; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun int nbanks; 19*4882a593Smuzhiyun void __iomem **regs; 20*4882a593Smuzhiyun u32 *backup_regs; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun enum tegra_pinconf_param { 24*4882a593Smuzhiyun /* argument: tegra_pinconf_pull */ 25*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_PULL, 26*4882a593Smuzhiyun /* argument: tegra_pinconf_tristate */ 27*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_TRISTATE, 28*4882a593Smuzhiyun /* argument: Boolean */ 29*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_ENABLE_INPUT, 30*4882a593Smuzhiyun /* argument: Boolean */ 31*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_OPEN_DRAIN, 32*4882a593Smuzhiyun /* argument: Boolean */ 33*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_LOCK, 34*4882a593Smuzhiyun /* argument: Boolean */ 35*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_IORESET, 36*4882a593Smuzhiyun /* argument: Boolean */ 37*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_RCV_SEL, 38*4882a593Smuzhiyun /* argument: Boolean */ 39*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE, 40*4882a593Smuzhiyun /* argument: Boolean */ 41*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_SCHMITT, 42*4882a593Smuzhiyun /* argument: Boolean */ 43*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_LOW_POWER_MODE, 44*4882a593Smuzhiyun /* argument: Integer, range is HW-dependant */ 45*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH, 46*4882a593Smuzhiyun /* argument: Integer, range is HW-dependant */ 47*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH, 48*4882a593Smuzhiyun /* argument: Integer, range is HW-dependant */ 49*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING, 50*4882a593Smuzhiyun /* argument: Integer, range is HW-dependant */ 51*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_SLEW_RATE_RISING, 52*4882a593Smuzhiyun /* argument: Integer, range is HW-dependant */ 53*4882a593Smuzhiyun TEGRA_PINCONF_PARAM_DRIVE_TYPE, 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun enum tegra_pinconf_pull { 57*4882a593Smuzhiyun TEGRA_PINCONFIG_PULL_NONE, 58*4882a593Smuzhiyun TEGRA_PINCONFIG_PULL_DOWN, 59*4882a593Smuzhiyun TEGRA_PINCONFIG_PULL_UP, 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun enum tegra_pinconf_tristate { 63*4882a593Smuzhiyun TEGRA_PINCONFIG_DRIVEN, 64*4882a593Smuzhiyun TEGRA_PINCONFIG_TRISTATE, 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define TEGRA_PINCONF_PACK(_param_, _arg_) ((_param_) << 16 | (_arg_)) 68*4882a593Smuzhiyun #define TEGRA_PINCONF_UNPACK_PARAM(_conf_) ((_conf_) >> 16) 69*4882a593Smuzhiyun #define TEGRA_PINCONF_UNPACK_ARG(_conf_) ((_conf_) & 0xffff) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /** 72*4882a593Smuzhiyun * struct tegra_function - Tegra pinctrl mux function 73*4882a593Smuzhiyun * @name: The name of the function, exported to pinctrl core. 74*4882a593Smuzhiyun * @groups: An array of pin groups that may select this function. 75*4882a593Smuzhiyun * @ngroups: The number of entries in @groups. 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun struct tegra_function { 78*4882a593Smuzhiyun const char *name; 79*4882a593Smuzhiyun const char **groups; 80*4882a593Smuzhiyun unsigned ngroups; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /** 84*4882a593Smuzhiyun * struct tegra_pingroup - Tegra pin group 85*4882a593Smuzhiyun * @name The name of the pin group. 86*4882a593Smuzhiyun * @pins An array of pin IDs included in this pin group. 87*4882a593Smuzhiyun * @npins The number of entries in @pins. 88*4882a593Smuzhiyun * @funcs The mux functions which can be muxed onto this group. 89*4882a593Smuzhiyun * @mux_reg: Mux register offset. 90*4882a593Smuzhiyun * This register contains the mux, einput, odrain, lock, 91*4882a593Smuzhiyun * ioreset, rcv_sel parameters. 92*4882a593Smuzhiyun * @mux_bank: Mux register bank. 93*4882a593Smuzhiyun * @mux_bit: Mux register bit. 94*4882a593Smuzhiyun * @pupd_reg: Pull-up/down register offset. 95*4882a593Smuzhiyun * @pupd_bank: Pull-up/down register bank. 96*4882a593Smuzhiyun * @pupd_bit: Pull-up/down register bit. 97*4882a593Smuzhiyun * @tri_reg: Tri-state register offset. 98*4882a593Smuzhiyun * @tri_bank: Tri-state register bank. 99*4882a593Smuzhiyun * @tri_bit: Tri-state register bit. 100*4882a593Smuzhiyun * @einput_bit: Enable-input register bit. 101*4882a593Smuzhiyun * @odrain_bit: Open-drain register bit. 102*4882a593Smuzhiyun * @lock_bit: Lock register bit. 103*4882a593Smuzhiyun * @ioreset_bit: IO reset register bit. 104*4882a593Smuzhiyun * @rcv_sel_bit: Receiver select bit. 105*4882a593Smuzhiyun * @drv_reg: Drive fields register offset. 106*4882a593Smuzhiyun * This register contains hsm, schmitt, lpmd, drvdn, 107*4882a593Smuzhiyun * drvup, slwr, slwf, and drvtype parameters. 108*4882a593Smuzhiyun * @drv_bank: Drive fields register bank. 109*4882a593Smuzhiyun * @hsm_bit: High Speed Mode register bit. 110*4882a593Smuzhiyun * @sfsel_bit: GPIO/SFIO selection register bit. 111*4882a593Smuzhiyun * @schmitt_bit: Schmitt register bit. 112*4882a593Smuzhiyun * @lpmd_bit: Low Power Mode register bit. 113*4882a593Smuzhiyun * @drvdn_bit: Drive Down register bit. 114*4882a593Smuzhiyun * @drvdn_width: Drive Down field width. 115*4882a593Smuzhiyun * @drvup_bit: Drive Up register bit. 116*4882a593Smuzhiyun * @drvup_width: Drive Up field width. 117*4882a593Smuzhiyun * @slwr_bit: Slew Rising register bit. 118*4882a593Smuzhiyun * @slwr_width: Slew Rising field width. 119*4882a593Smuzhiyun * @slwf_bit: Slew Falling register bit. 120*4882a593Smuzhiyun * @slwf_width: Slew Falling field width. 121*4882a593Smuzhiyun * @drvtype_bit: Drive type register bit. 122*4882a593Smuzhiyun * @parked_bitmask: Parked register mask. 0 if unsupported. 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * -1 in a *_reg field means that feature is unsupported for this group. 125*4882a593Smuzhiyun * *_bank and *_reg values are irrelevant when *_reg is -1. 126*4882a593Smuzhiyun * When *_reg is valid, *_bit may be -1 to indicate an unsupported feature. 127*4882a593Smuzhiyun * 128*4882a593Smuzhiyun * A representation of a group of pins (possibly just one pin) in the Tegra 129*4882a593Smuzhiyun * pin controller. Each group allows some parameter or parameters to be 130*4882a593Smuzhiyun * configured. The most common is mux function selection. Many others exist 131*4882a593Smuzhiyun * such as pull-up/down, tri-state, etc. Tegra's pin controller is complex; 132*4882a593Smuzhiyun * certain groups may only support configuring certain parameters, hence 133*4882a593Smuzhiyun * each parameter is optional. 134*4882a593Smuzhiyun */ 135*4882a593Smuzhiyun struct tegra_pingroup { 136*4882a593Smuzhiyun const char *name; 137*4882a593Smuzhiyun const unsigned *pins; 138*4882a593Smuzhiyun u8 npins; 139*4882a593Smuzhiyun u8 funcs[4]; 140*4882a593Smuzhiyun s32 mux_reg; 141*4882a593Smuzhiyun s32 pupd_reg; 142*4882a593Smuzhiyun s32 tri_reg; 143*4882a593Smuzhiyun s32 drv_reg; 144*4882a593Smuzhiyun u32 mux_bank:2; 145*4882a593Smuzhiyun u32 pupd_bank:2; 146*4882a593Smuzhiyun u32 tri_bank:2; 147*4882a593Smuzhiyun u32 drv_bank:2; 148*4882a593Smuzhiyun s32 mux_bit:6; 149*4882a593Smuzhiyun s32 pupd_bit:6; 150*4882a593Smuzhiyun s32 tri_bit:6; 151*4882a593Smuzhiyun s32 einput_bit:6; 152*4882a593Smuzhiyun s32 odrain_bit:6; 153*4882a593Smuzhiyun s32 lock_bit:6; 154*4882a593Smuzhiyun s32 ioreset_bit:6; 155*4882a593Smuzhiyun s32 rcv_sel_bit:6; 156*4882a593Smuzhiyun s32 hsm_bit:6; 157*4882a593Smuzhiyun s32 sfsel_bit:6; 158*4882a593Smuzhiyun s32 schmitt_bit:6; 159*4882a593Smuzhiyun s32 lpmd_bit:6; 160*4882a593Smuzhiyun s32 drvdn_bit:6; 161*4882a593Smuzhiyun s32 drvup_bit:6; 162*4882a593Smuzhiyun s32 slwr_bit:6; 163*4882a593Smuzhiyun s32 slwf_bit:6; 164*4882a593Smuzhiyun s32 drvtype_bit:6; 165*4882a593Smuzhiyun s32 drvdn_width:6; 166*4882a593Smuzhiyun s32 drvup_width:6; 167*4882a593Smuzhiyun s32 slwr_width:6; 168*4882a593Smuzhiyun s32 slwf_width:6; 169*4882a593Smuzhiyun u32 parked_bitmask; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /** 173*4882a593Smuzhiyun * struct tegra_pinctrl_soc_data - Tegra pin controller driver configuration 174*4882a593Smuzhiyun * @ngpios: The number of GPIO pins the pin controller HW affects. 175*4882a593Smuzhiyun * @pins: An array describing all pins the pin controller affects. 176*4882a593Smuzhiyun * All pins which are also GPIOs must be listed first within the 177*4882a593Smuzhiyun * array, and be numbered identically to the GPIO controller's 178*4882a593Smuzhiyun * numbering. 179*4882a593Smuzhiyun * @npins: The numbmer of entries in @pins. 180*4882a593Smuzhiyun * @functions: An array describing all mux functions the SoC supports. 181*4882a593Smuzhiyun * @nfunctions: The numbmer of entries in @functions. 182*4882a593Smuzhiyun * @groups: An array describing all pin groups the pin SoC supports. 183*4882a593Smuzhiyun * @ngroups: The numbmer of entries in @groups. 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun struct tegra_pinctrl_soc_data { 186*4882a593Smuzhiyun unsigned ngpios; 187*4882a593Smuzhiyun const char *gpio_compatible; 188*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins; 189*4882a593Smuzhiyun unsigned npins; 190*4882a593Smuzhiyun struct tegra_function *functions; 191*4882a593Smuzhiyun unsigned nfunctions; 192*4882a593Smuzhiyun const struct tegra_pingroup *groups; 193*4882a593Smuzhiyun unsigned ngroups; 194*4882a593Smuzhiyun bool hsm_in_mux; 195*4882a593Smuzhiyun bool schmitt_in_mux; 196*4882a593Smuzhiyun bool drvtype_in_mux; 197*4882a593Smuzhiyun bool sfsel_in_mux; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun extern const struct dev_pm_ops tegra_pinctrl_pm; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun int tegra_pinctrl_probe(struct platform_device *pdev, 203*4882a593Smuzhiyun const struct tegra_pinctrl_soc_data *soc_data); 204*4882a593Smuzhiyun #endif 205