xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/tegra/pinctrl-tegra.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for the NVIDIA Tegra pinmux
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Derived from code:
8*4882a593Smuzhiyun  * Copyright (C) 2010 Google, Inc.
9*4882a593Smuzhiyun  * Copyright (C) 2010 NVIDIA Corporation
10*4882a593Smuzhiyun  * Copyright (C) 2009-2011 ST-Ericsson AB
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "../core.h"
25*4882a593Smuzhiyun #include "../pinctrl-utils.h"
26*4882a593Smuzhiyun #include "pinctrl-tegra.h"
27*4882a593Smuzhiyun 
pmx_readl(struct tegra_pmx * pmx,u32 bank,u32 reg)28*4882a593Smuzhiyun static inline u32 pmx_readl(struct tegra_pmx *pmx, u32 bank, u32 reg)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	return readl(pmx->regs[bank] + reg);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
pmx_writel(struct tegra_pmx * pmx,u32 val,u32 bank,u32 reg)33*4882a593Smuzhiyun static inline void pmx_writel(struct tegra_pmx *pmx, u32 val, u32 bank, u32 reg)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	writel_relaxed(val, pmx->regs[bank] + reg);
36*4882a593Smuzhiyun 	/* make sure pinmux register write completed */
37*4882a593Smuzhiyun 	pmx_readl(pmx, bank, reg);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
tegra_pinctrl_get_groups_count(struct pinctrl_dev * pctldev)40*4882a593Smuzhiyun static int tegra_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	return pmx->soc->ngroups;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
tegra_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)47*4882a593Smuzhiyun static const char *tegra_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
48*4882a593Smuzhiyun 						unsigned group)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return pmx->soc->groups[group].name;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
tegra_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)55*4882a593Smuzhiyun static int tegra_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
56*4882a593Smuzhiyun 					unsigned group,
57*4882a593Smuzhiyun 					const unsigned **pins,
58*4882a593Smuzhiyun 					unsigned *num_pins)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	*pins = pmx->soc->groups[group].pins;
63*4882a593Smuzhiyun 	*num_pins = pmx->soc->groups[group].npins;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
tegra_pinctrl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)69*4882a593Smuzhiyun static void tegra_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
70*4882a593Smuzhiyun 				       struct seq_file *s,
71*4882a593Smuzhiyun 				       unsigned offset)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	seq_printf(s, " %s", dev_name(pctldev->dev));
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct cfg_param {
78*4882a593Smuzhiyun 	const char *property;
79*4882a593Smuzhiyun 	enum tegra_pinconf_param param;
80*4882a593Smuzhiyun } cfg_params[] = {
81*4882a593Smuzhiyun 	{"nvidia,pull",			TEGRA_PINCONF_PARAM_PULL},
82*4882a593Smuzhiyun 	{"nvidia,tristate",		TEGRA_PINCONF_PARAM_TRISTATE},
83*4882a593Smuzhiyun 	{"nvidia,enable-input",		TEGRA_PINCONF_PARAM_ENABLE_INPUT},
84*4882a593Smuzhiyun 	{"nvidia,open-drain",		TEGRA_PINCONF_PARAM_OPEN_DRAIN},
85*4882a593Smuzhiyun 	{"nvidia,lock",			TEGRA_PINCONF_PARAM_LOCK},
86*4882a593Smuzhiyun 	{"nvidia,io-reset",		TEGRA_PINCONF_PARAM_IORESET},
87*4882a593Smuzhiyun 	{"nvidia,rcv-sel",		TEGRA_PINCONF_PARAM_RCV_SEL},
88*4882a593Smuzhiyun 	{"nvidia,io-hv",		TEGRA_PINCONF_PARAM_RCV_SEL},
89*4882a593Smuzhiyun 	{"nvidia,high-speed-mode",	TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE},
90*4882a593Smuzhiyun 	{"nvidia,schmitt",		TEGRA_PINCONF_PARAM_SCHMITT},
91*4882a593Smuzhiyun 	{"nvidia,low-power-mode",	TEGRA_PINCONF_PARAM_LOW_POWER_MODE},
92*4882a593Smuzhiyun 	{"nvidia,pull-down-strength",	TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH},
93*4882a593Smuzhiyun 	{"nvidia,pull-up-strength",	TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH},
94*4882a593Smuzhiyun 	{"nvidia,slew-rate-falling",	TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING},
95*4882a593Smuzhiyun 	{"nvidia,slew-rate-rising",	TEGRA_PINCONF_PARAM_SLEW_RATE_RISING},
96*4882a593Smuzhiyun 	{"nvidia,drive-type",		TEGRA_PINCONF_PARAM_DRIVE_TYPE},
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * reserved_maps,unsigned * num_maps)99*4882a593Smuzhiyun static int tegra_pinctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
100*4882a593Smuzhiyun 					   struct device_node *np,
101*4882a593Smuzhiyun 					   struct pinctrl_map **map,
102*4882a593Smuzhiyun 					   unsigned *reserved_maps,
103*4882a593Smuzhiyun 					   unsigned *num_maps)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct device *dev = pctldev->dev;
106*4882a593Smuzhiyun 	int ret, i;
107*4882a593Smuzhiyun 	const char *function;
108*4882a593Smuzhiyun 	u32 val;
109*4882a593Smuzhiyun 	unsigned long config;
110*4882a593Smuzhiyun 	unsigned long *configs = NULL;
111*4882a593Smuzhiyun 	unsigned num_configs = 0;
112*4882a593Smuzhiyun 	unsigned reserve;
113*4882a593Smuzhiyun 	struct property *prop;
114*4882a593Smuzhiyun 	const char *group;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	ret = of_property_read_string(np, "nvidia,function", &function);
117*4882a593Smuzhiyun 	if (ret < 0) {
118*4882a593Smuzhiyun 		/* EINVAL=missing, which is fine since it's optional */
119*4882a593Smuzhiyun 		if (ret != -EINVAL)
120*4882a593Smuzhiyun 			dev_err(dev,
121*4882a593Smuzhiyun 				"could not parse property nvidia,function\n");
122*4882a593Smuzhiyun 		function = NULL;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
126*4882a593Smuzhiyun 		ret = of_property_read_u32(np, cfg_params[i].property, &val);
127*4882a593Smuzhiyun 		if (!ret) {
128*4882a593Smuzhiyun 			config = TEGRA_PINCONF_PACK(cfg_params[i].param, val);
129*4882a593Smuzhiyun 			ret = pinctrl_utils_add_config(pctldev, &configs,
130*4882a593Smuzhiyun 					&num_configs, config);
131*4882a593Smuzhiyun 			if (ret < 0)
132*4882a593Smuzhiyun 				goto exit;
133*4882a593Smuzhiyun 		/* EINVAL=missing, which is fine since it's optional */
134*4882a593Smuzhiyun 		} else if (ret != -EINVAL) {
135*4882a593Smuzhiyun 			dev_err(dev, "could not parse property %s\n",
136*4882a593Smuzhiyun 				cfg_params[i].property);
137*4882a593Smuzhiyun 		}
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	reserve = 0;
141*4882a593Smuzhiyun 	if (function != NULL)
142*4882a593Smuzhiyun 		reserve++;
143*4882a593Smuzhiyun 	if (num_configs)
144*4882a593Smuzhiyun 		reserve++;
145*4882a593Smuzhiyun 	ret = of_property_count_strings(np, "nvidia,pins");
146*4882a593Smuzhiyun 	if (ret < 0) {
147*4882a593Smuzhiyun 		dev_err(dev, "could not parse property nvidia,pins\n");
148*4882a593Smuzhiyun 		goto exit;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 	reserve *= ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	ret = pinctrl_utils_reserve_map(pctldev, map, reserved_maps,
153*4882a593Smuzhiyun 					num_maps, reserve);
154*4882a593Smuzhiyun 	if (ret < 0)
155*4882a593Smuzhiyun 		goto exit;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	of_property_for_each_string(np, "nvidia,pins", prop, group) {
158*4882a593Smuzhiyun 		if (function) {
159*4882a593Smuzhiyun 			ret = pinctrl_utils_add_map_mux(pctldev, map,
160*4882a593Smuzhiyun 					reserved_maps, num_maps, group,
161*4882a593Smuzhiyun 					function);
162*4882a593Smuzhiyun 			if (ret < 0)
163*4882a593Smuzhiyun 				goto exit;
164*4882a593Smuzhiyun 		}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		if (num_configs) {
167*4882a593Smuzhiyun 			ret = pinctrl_utils_add_map_configs(pctldev, map,
168*4882a593Smuzhiyun 					reserved_maps, num_maps, group,
169*4882a593Smuzhiyun 					configs, num_configs,
170*4882a593Smuzhiyun 					PIN_MAP_TYPE_CONFIGS_GROUP);
171*4882a593Smuzhiyun 			if (ret < 0)
172*4882a593Smuzhiyun 				goto exit;
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	ret = 0;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun exit:
179*4882a593Smuzhiyun 	kfree(configs);
180*4882a593Smuzhiyun 	return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
tegra_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)183*4882a593Smuzhiyun static int tegra_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
184*4882a593Smuzhiyun 					struct device_node *np_config,
185*4882a593Smuzhiyun 					struct pinctrl_map **map,
186*4882a593Smuzhiyun 					unsigned *num_maps)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	unsigned reserved_maps;
189*4882a593Smuzhiyun 	struct device_node *np;
190*4882a593Smuzhiyun 	int ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	reserved_maps = 0;
193*4882a593Smuzhiyun 	*map = NULL;
194*4882a593Smuzhiyun 	*num_maps = 0;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	for_each_child_of_node(np_config, np) {
197*4882a593Smuzhiyun 		ret = tegra_pinctrl_dt_subnode_to_map(pctldev, np, map,
198*4882a593Smuzhiyun 						      &reserved_maps, num_maps);
199*4882a593Smuzhiyun 		if (ret < 0) {
200*4882a593Smuzhiyun 			pinctrl_utils_free_map(pctldev, *map,
201*4882a593Smuzhiyun 				*num_maps);
202*4882a593Smuzhiyun 			of_node_put(np);
203*4882a593Smuzhiyun 			return ret;
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const struct pinctrl_ops tegra_pinctrl_ops = {
211*4882a593Smuzhiyun 	.get_groups_count = tegra_pinctrl_get_groups_count,
212*4882a593Smuzhiyun 	.get_group_name = tegra_pinctrl_get_group_name,
213*4882a593Smuzhiyun 	.get_group_pins = tegra_pinctrl_get_group_pins,
214*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
215*4882a593Smuzhiyun 	.pin_dbg_show = tegra_pinctrl_pin_dbg_show,
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun 	.dt_node_to_map = tegra_pinctrl_dt_node_to_map,
218*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
tegra_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)221*4882a593Smuzhiyun static int tegra_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return pmx->soc->nfunctions;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
tegra_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)228*4882a593Smuzhiyun static const char *tegra_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
229*4882a593Smuzhiyun 					       unsigned function)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return pmx->soc->functions[function].name;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
tegra_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const num_groups)236*4882a593Smuzhiyun static int tegra_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
237*4882a593Smuzhiyun 					 unsigned function,
238*4882a593Smuzhiyun 					 const char * const **groups,
239*4882a593Smuzhiyun 					 unsigned * const num_groups)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	*groups = pmx->soc->functions[function].groups;
244*4882a593Smuzhiyun 	*num_groups = pmx->soc->functions[function].ngroups;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
tegra_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)249*4882a593Smuzhiyun static int tegra_pinctrl_set_mux(struct pinctrl_dev *pctldev,
250*4882a593Smuzhiyun 				 unsigned function,
251*4882a593Smuzhiyun 				 unsigned group)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
254*4882a593Smuzhiyun 	const struct tegra_pingroup *g;
255*4882a593Smuzhiyun 	int i;
256*4882a593Smuzhiyun 	u32 val;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	g = &pmx->soc->groups[group];
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (WARN_ON(g->mux_reg < 0))
261*4882a593Smuzhiyun 		return -EINVAL;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(g->funcs); i++) {
264*4882a593Smuzhiyun 		if (g->funcs[i] == function)
265*4882a593Smuzhiyun 			break;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	if (WARN_ON(i == ARRAY_SIZE(g->funcs)))
268*4882a593Smuzhiyun 		return -EINVAL;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
271*4882a593Smuzhiyun 	val &= ~(0x3 << g->mux_bit);
272*4882a593Smuzhiyun 	val |= i << g->mux_bit;
273*4882a593Smuzhiyun 	pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
tegra_pinctrl_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)278*4882a593Smuzhiyun static int tegra_pinctrl_gpio_request_enable(struct pinctrl_dev *pctldev,
279*4882a593Smuzhiyun 					     struct pinctrl_gpio_range *range,
280*4882a593Smuzhiyun 					     unsigned int offset)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
283*4882a593Smuzhiyun 	const struct tegra_pingroup *group;
284*4882a593Smuzhiyun 	u32 value;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (!pmx->soc->sfsel_in_mux)
287*4882a593Smuzhiyun 		return 0;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	group = &pmx->soc->groups[offset];
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (group->mux_reg < 0 || group->sfsel_bit < 0)
292*4882a593Smuzhiyun 		return -EINVAL;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
295*4882a593Smuzhiyun 	value &= ~BIT(group->sfsel_bit);
296*4882a593Smuzhiyun 	pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
tegra_pinctrl_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned int offset)301*4882a593Smuzhiyun static void tegra_pinctrl_gpio_disable_free(struct pinctrl_dev *pctldev,
302*4882a593Smuzhiyun 					    struct pinctrl_gpio_range *range,
303*4882a593Smuzhiyun 					    unsigned int offset)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
306*4882a593Smuzhiyun 	const struct tegra_pingroup *group;
307*4882a593Smuzhiyun 	u32 value;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	if (!pmx->soc->sfsel_in_mux)
310*4882a593Smuzhiyun 		return;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	group = &pmx->soc->groups[offset];
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (group->mux_reg < 0 || group->sfsel_bit < 0)
315*4882a593Smuzhiyun 		return;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	value = pmx_readl(pmx, group->mux_bank, group->mux_reg);
318*4882a593Smuzhiyun 	value |= BIT(group->sfsel_bit);
319*4882a593Smuzhiyun 	pmx_writel(pmx, value, group->mux_bank, group->mux_reg);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static const struct pinmux_ops tegra_pinmux_ops = {
323*4882a593Smuzhiyun 	.get_functions_count = tegra_pinctrl_get_funcs_count,
324*4882a593Smuzhiyun 	.get_function_name = tegra_pinctrl_get_func_name,
325*4882a593Smuzhiyun 	.get_function_groups = tegra_pinctrl_get_func_groups,
326*4882a593Smuzhiyun 	.set_mux = tegra_pinctrl_set_mux,
327*4882a593Smuzhiyun 	.gpio_request_enable = tegra_pinctrl_gpio_request_enable,
328*4882a593Smuzhiyun 	.gpio_disable_free = tegra_pinctrl_gpio_disable_free,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
tegra_pinconf_reg(struct tegra_pmx * pmx,const struct tegra_pingroup * g,enum tegra_pinconf_param param,bool report_err,s8 * bank,s32 * reg,s8 * bit,s8 * width)331*4882a593Smuzhiyun static int tegra_pinconf_reg(struct tegra_pmx *pmx,
332*4882a593Smuzhiyun 			     const struct tegra_pingroup *g,
333*4882a593Smuzhiyun 			     enum tegra_pinconf_param param,
334*4882a593Smuzhiyun 			     bool report_err,
335*4882a593Smuzhiyun 			     s8 *bank, s32 *reg, s8 *bit, s8 *width)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	switch (param) {
338*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_PULL:
339*4882a593Smuzhiyun 		*bank = g->pupd_bank;
340*4882a593Smuzhiyun 		*reg = g->pupd_reg;
341*4882a593Smuzhiyun 		*bit = g->pupd_bit;
342*4882a593Smuzhiyun 		*width = 2;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_TRISTATE:
345*4882a593Smuzhiyun 		*bank = g->tri_bank;
346*4882a593Smuzhiyun 		*reg = g->tri_reg;
347*4882a593Smuzhiyun 		*bit = g->tri_bit;
348*4882a593Smuzhiyun 		*width = 1;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_ENABLE_INPUT:
351*4882a593Smuzhiyun 		*bank = g->mux_bank;
352*4882a593Smuzhiyun 		*reg = g->mux_reg;
353*4882a593Smuzhiyun 		*bit = g->einput_bit;
354*4882a593Smuzhiyun 		*width = 1;
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_OPEN_DRAIN:
357*4882a593Smuzhiyun 		*bank = g->mux_bank;
358*4882a593Smuzhiyun 		*reg = g->mux_reg;
359*4882a593Smuzhiyun 		*bit = g->odrain_bit;
360*4882a593Smuzhiyun 		*width = 1;
361*4882a593Smuzhiyun 		break;
362*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_LOCK:
363*4882a593Smuzhiyun 		*bank = g->mux_bank;
364*4882a593Smuzhiyun 		*reg = g->mux_reg;
365*4882a593Smuzhiyun 		*bit = g->lock_bit;
366*4882a593Smuzhiyun 		*width = 1;
367*4882a593Smuzhiyun 		break;
368*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_IORESET:
369*4882a593Smuzhiyun 		*bank = g->mux_bank;
370*4882a593Smuzhiyun 		*reg = g->mux_reg;
371*4882a593Smuzhiyun 		*bit = g->ioreset_bit;
372*4882a593Smuzhiyun 		*width = 1;
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_RCV_SEL:
375*4882a593Smuzhiyun 		*bank = g->mux_bank;
376*4882a593Smuzhiyun 		*reg = g->mux_reg;
377*4882a593Smuzhiyun 		*bit = g->rcv_sel_bit;
378*4882a593Smuzhiyun 		*width = 1;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE:
381*4882a593Smuzhiyun 		if (pmx->soc->hsm_in_mux) {
382*4882a593Smuzhiyun 			*bank = g->mux_bank;
383*4882a593Smuzhiyun 			*reg = g->mux_reg;
384*4882a593Smuzhiyun 		} else {
385*4882a593Smuzhiyun 			*bank = g->drv_bank;
386*4882a593Smuzhiyun 			*reg = g->drv_reg;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 		*bit = g->hsm_bit;
389*4882a593Smuzhiyun 		*width = 1;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_SCHMITT:
392*4882a593Smuzhiyun 		if (pmx->soc->schmitt_in_mux) {
393*4882a593Smuzhiyun 			*bank = g->mux_bank;
394*4882a593Smuzhiyun 			*reg = g->mux_reg;
395*4882a593Smuzhiyun 		} else {
396*4882a593Smuzhiyun 			*bank = g->drv_bank;
397*4882a593Smuzhiyun 			*reg = g->drv_reg;
398*4882a593Smuzhiyun 		}
399*4882a593Smuzhiyun 		*bit = g->schmitt_bit;
400*4882a593Smuzhiyun 		*width = 1;
401*4882a593Smuzhiyun 		break;
402*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_LOW_POWER_MODE:
403*4882a593Smuzhiyun 		*bank = g->drv_bank;
404*4882a593Smuzhiyun 		*reg = g->drv_reg;
405*4882a593Smuzhiyun 		*bit = g->lpmd_bit;
406*4882a593Smuzhiyun 		*width = 2;
407*4882a593Smuzhiyun 		break;
408*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH:
409*4882a593Smuzhiyun 		*bank = g->drv_bank;
410*4882a593Smuzhiyun 		*reg = g->drv_reg;
411*4882a593Smuzhiyun 		*bit = g->drvdn_bit;
412*4882a593Smuzhiyun 		*width = g->drvdn_width;
413*4882a593Smuzhiyun 		break;
414*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH:
415*4882a593Smuzhiyun 		*bank = g->drv_bank;
416*4882a593Smuzhiyun 		*reg = g->drv_reg;
417*4882a593Smuzhiyun 		*bit = g->drvup_bit;
418*4882a593Smuzhiyun 		*width = g->drvup_width;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING:
421*4882a593Smuzhiyun 		*bank = g->drv_bank;
422*4882a593Smuzhiyun 		*reg = g->drv_reg;
423*4882a593Smuzhiyun 		*bit = g->slwf_bit;
424*4882a593Smuzhiyun 		*width = g->slwf_width;
425*4882a593Smuzhiyun 		break;
426*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_SLEW_RATE_RISING:
427*4882a593Smuzhiyun 		*bank = g->drv_bank;
428*4882a593Smuzhiyun 		*reg = g->drv_reg;
429*4882a593Smuzhiyun 		*bit = g->slwr_bit;
430*4882a593Smuzhiyun 		*width = g->slwr_width;
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	case TEGRA_PINCONF_PARAM_DRIVE_TYPE:
433*4882a593Smuzhiyun 		if (pmx->soc->drvtype_in_mux) {
434*4882a593Smuzhiyun 			*bank = g->mux_bank;
435*4882a593Smuzhiyun 			*reg = g->mux_reg;
436*4882a593Smuzhiyun 		} else {
437*4882a593Smuzhiyun 			*bank = g->drv_bank;
438*4882a593Smuzhiyun 			*reg = g->drv_reg;
439*4882a593Smuzhiyun 		}
440*4882a593Smuzhiyun 		*bit = g->drvtype_bit;
441*4882a593Smuzhiyun 		*width = 2;
442*4882a593Smuzhiyun 		break;
443*4882a593Smuzhiyun 	default:
444*4882a593Smuzhiyun 		dev_err(pmx->dev, "Invalid config param %04x\n", param);
445*4882a593Smuzhiyun 		return -ENOTSUPP;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (*reg < 0 || *bit < 0)  {
449*4882a593Smuzhiyun 		if (report_err) {
450*4882a593Smuzhiyun 			const char *prop = "unknown";
451*4882a593Smuzhiyun 			int i;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 			for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
454*4882a593Smuzhiyun 				if (cfg_params[i].param == param) {
455*4882a593Smuzhiyun 					prop = cfg_params[i].property;
456*4882a593Smuzhiyun 					break;
457*4882a593Smuzhiyun 				}
458*4882a593Smuzhiyun 			}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 			dev_err(pmx->dev,
461*4882a593Smuzhiyun 				"Config param %04x (%s) not supported on group %s\n",
462*4882a593Smuzhiyun 				param, prop, g->name);
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 		return -ENOTSUPP;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
tegra_pinconf_get(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * config)470*4882a593Smuzhiyun static int tegra_pinconf_get(struct pinctrl_dev *pctldev,
471*4882a593Smuzhiyun 			     unsigned pin, unsigned long *config)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	dev_err(pctldev->dev, "pin_config_get op not supported\n");
474*4882a593Smuzhiyun 	return -ENOTSUPP;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
tegra_pinconf_set(struct pinctrl_dev * pctldev,unsigned pin,unsigned long * configs,unsigned num_configs)477*4882a593Smuzhiyun static int tegra_pinconf_set(struct pinctrl_dev *pctldev,
478*4882a593Smuzhiyun 			     unsigned pin, unsigned long *configs,
479*4882a593Smuzhiyun 			     unsigned num_configs)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	dev_err(pctldev->dev, "pin_config_set op not supported\n");
482*4882a593Smuzhiyun 	return -ENOTSUPP;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
tegra_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned group,unsigned long * config)485*4882a593Smuzhiyun static int tegra_pinconf_group_get(struct pinctrl_dev *pctldev,
486*4882a593Smuzhiyun 				   unsigned group, unsigned long *config)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
489*4882a593Smuzhiyun 	enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(*config);
490*4882a593Smuzhiyun 	u16 arg;
491*4882a593Smuzhiyun 	const struct tegra_pingroup *g;
492*4882a593Smuzhiyun 	int ret;
493*4882a593Smuzhiyun 	s8 bank, bit, width;
494*4882a593Smuzhiyun 	s32 reg;
495*4882a593Smuzhiyun 	u32 val, mask;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	g = &pmx->soc->groups[group];
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
500*4882a593Smuzhiyun 				&width);
501*4882a593Smuzhiyun 	if (ret < 0)
502*4882a593Smuzhiyun 		return ret;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	val = pmx_readl(pmx, bank, reg);
505*4882a593Smuzhiyun 	mask = (1 << width) - 1;
506*4882a593Smuzhiyun 	arg = (val >> bit) & mask;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	*config = TEGRA_PINCONF_PACK(param, arg);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
tegra_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)513*4882a593Smuzhiyun static int tegra_pinconf_group_set(struct pinctrl_dev *pctldev,
514*4882a593Smuzhiyun 				   unsigned group, unsigned long *configs,
515*4882a593Smuzhiyun 				   unsigned num_configs)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
518*4882a593Smuzhiyun 	enum tegra_pinconf_param param;
519*4882a593Smuzhiyun 	u16 arg;
520*4882a593Smuzhiyun 	const struct tegra_pingroup *g;
521*4882a593Smuzhiyun 	int ret, i;
522*4882a593Smuzhiyun 	s8 bank, bit, width;
523*4882a593Smuzhiyun 	s32 reg;
524*4882a593Smuzhiyun 	u32 val, mask;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	g = &pmx->soc->groups[group];
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
529*4882a593Smuzhiyun 		param = TEGRA_PINCONF_UNPACK_PARAM(configs[i]);
530*4882a593Smuzhiyun 		arg = TEGRA_PINCONF_UNPACK_ARG(configs[i]);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
533*4882a593Smuzhiyun 					&width);
534*4882a593Smuzhiyun 		if (ret < 0)
535*4882a593Smuzhiyun 			return ret;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 		val = pmx_readl(pmx, bank, reg);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 		/* LOCK can't be cleared */
540*4882a593Smuzhiyun 		if (param == TEGRA_PINCONF_PARAM_LOCK) {
541*4882a593Smuzhiyun 			if ((val & BIT(bit)) && !arg) {
542*4882a593Smuzhiyun 				dev_err(pctldev->dev, "LOCK bit cannot be cleared\n");
543*4882a593Smuzhiyun 				return -EINVAL;
544*4882a593Smuzhiyun 			}
545*4882a593Smuzhiyun 		}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		/* Special-case Boolean values; allow any non-zero as true */
548*4882a593Smuzhiyun 		if (width == 1)
549*4882a593Smuzhiyun 			arg = !!arg;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		/* Range-check user-supplied value */
552*4882a593Smuzhiyun 		mask = (1 << width) - 1;
553*4882a593Smuzhiyun 		if (arg & ~mask) {
554*4882a593Smuzhiyun 			dev_err(pctldev->dev,
555*4882a593Smuzhiyun 				"config %lx: %x too big for %d bit register\n",
556*4882a593Smuzhiyun 				configs[i], arg, width);
557*4882a593Smuzhiyun 			return -EINVAL;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		/* Update register */
561*4882a593Smuzhiyun 		val &= ~(mask << bit);
562*4882a593Smuzhiyun 		val |= arg << bit;
563*4882a593Smuzhiyun 		pmx_writel(pmx, val, bank, reg);
564*4882a593Smuzhiyun 	} /* for each config */
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
tegra_pinconf_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)570*4882a593Smuzhiyun static void tegra_pinconf_dbg_show(struct pinctrl_dev *pctldev,
571*4882a593Smuzhiyun 				   struct seq_file *s, unsigned offset)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
strip_prefix(const char * s)575*4882a593Smuzhiyun static const char *strip_prefix(const char *s)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	const char *comma = strchr(s, ',');
578*4882a593Smuzhiyun 	if (!comma)
579*4882a593Smuzhiyun 		return s;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return comma + 1;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
tegra_pinconf_group_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned group)584*4882a593Smuzhiyun static void tegra_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
585*4882a593Smuzhiyun 					 struct seq_file *s, unsigned group)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
588*4882a593Smuzhiyun 	const struct tegra_pingroup *g;
589*4882a593Smuzhiyun 	int i, ret;
590*4882a593Smuzhiyun 	s8 bank, bit, width;
591*4882a593Smuzhiyun 	s32 reg;
592*4882a593Smuzhiyun 	u32 val;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	g = &pmx->soc->groups[group];
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
597*4882a593Smuzhiyun 		ret = tegra_pinconf_reg(pmx, g, cfg_params[i].param, false,
598*4882a593Smuzhiyun 					&bank, &reg, &bit, &width);
599*4882a593Smuzhiyun 		if (ret < 0)
600*4882a593Smuzhiyun 			continue;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		val = pmx_readl(pmx, bank, reg);
603*4882a593Smuzhiyun 		val >>= bit;
604*4882a593Smuzhiyun 		val &= (1 << width) - 1;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		seq_printf(s, "\n\t%s=%u",
607*4882a593Smuzhiyun 			   strip_prefix(cfg_params[i].property), val);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
tegra_pinconf_config_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned long config)611*4882a593Smuzhiyun static void tegra_pinconf_config_dbg_show(struct pinctrl_dev *pctldev,
612*4882a593Smuzhiyun 					  struct seq_file *s,
613*4882a593Smuzhiyun 					  unsigned long config)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
616*4882a593Smuzhiyun 	u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
617*4882a593Smuzhiyun 	const char *pname = "unknown";
618*4882a593Smuzhiyun 	int i;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
621*4882a593Smuzhiyun 		if (cfg_params[i].param == param) {
622*4882a593Smuzhiyun 			pname = cfg_params[i].property;
623*4882a593Smuzhiyun 			break;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	seq_printf(s, "%s=%d", strip_prefix(pname), arg);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun #endif
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun static const struct pinconf_ops tegra_pinconf_ops = {
632*4882a593Smuzhiyun 	.pin_config_get = tegra_pinconf_get,
633*4882a593Smuzhiyun 	.pin_config_set = tegra_pinconf_set,
634*4882a593Smuzhiyun 	.pin_config_group_get = tegra_pinconf_group_get,
635*4882a593Smuzhiyun 	.pin_config_group_set = tegra_pinconf_group_set,
636*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
637*4882a593Smuzhiyun 	.pin_config_dbg_show = tegra_pinconf_dbg_show,
638*4882a593Smuzhiyun 	.pin_config_group_dbg_show = tegra_pinconf_group_dbg_show,
639*4882a593Smuzhiyun 	.pin_config_config_dbg_show = tegra_pinconf_config_dbg_show,
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static struct pinctrl_gpio_range tegra_pinctrl_gpio_range = {
644*4882a593Smuzhiyun 	.name = "Tegra GPIOs",
645*4882a593Smuzhiyun 	.id = 0,
646*4882a593Smuzhiyun 	.base = 0,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static struct pinctrl_desc tegra_pinctrl_desc = {
650*4882a593Smuzhiyun 	.pctlops = &tegra_pinctrl_ops,
651*4882a593Smuzhiyun 	.pmxops = &tegra_pinmux_ops,
652*4882a593Smuzhiyun 	.confops = &tegra_pinconf_ops,
653*4882a593Smuzhiyun 	.owner = THIS_MODULE,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
tegra_pinctrl_clear_parked_bits(struct tegra_pmx * pmx)656*4882a593Smuzhiyun static void tegra_pinctrl_clear_parked_bits(struct tegra_pmx *pmx)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	int i = 0;
659*4882a593Smuzhiyun 	const struct tegra_pingroup *g;
660*4882a593Smuzhiyun 	u32 val;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	for (i = 0; i < pmx->soc->ngroups; ++i) {
663*4882a593Smuzhiyun 		g = &pmx->soc->groups[i];
664*4882a593Smuzhiyun 		if (g->parked_bitmask > 0) {
665*4882a593Smuzhiyun 			unsigned int bank, reg;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 			if (g->mux_reg != -1) {
668*4882a593Smuzhiyun 				bank = g->mux_bank;
669*4882a593Smuzhiyun 				reg = g->mux_reg;
670*4882a593Smuzhiyun 			} else {
671*4882a593Smuzhiyun 				bank = g->drv_bank;
672*4882a593Smuzhiyun 				reg = g->drv_reg;
673*4882a593Smuzhiyun 			}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 			val = pmx_readl(pmx, bank, reg);
676*4882a593Smuzhiyun 			val &= ~g->parked_bitmask;
677*4882a593Smuzhiyun 			pmx_writel(pmx, val, bank, reg);
678*4882a593Smuzhiyun 		}
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
tegra_pinctrl_get_bank_size(struct device * dev,unsigned int bank_id)682*4882a593Smuzhiyun static size_t tegra_pinctrl_get_bank_size(struct device *dev,
683*4882a593Smuzhiyun 					  unsigned int bank_id)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
686*4882a593Smuzhiyun 	struct resource *res;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, bank_id);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return resource_size(res) / 4;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
tegra_pinctrl_suspend(struct device * dev)693*4882a593Smuzhiyun static int tegra_pinctrl_suspend(struct device *dev)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct tegra_pmx *pmx = dev_get_drvdata(dev);
696*4882a593Smuzhiyun 	u32 *backup_regs = pmx->backup_regs;
697*4882a593Smuzhiyun 	u32 __iomem *regs;
698*4882a593Smuzhiyun 	size_t bank_size;
699*4882a593Smuzhiyun 	unsigned int i, k;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	for (i = 0; i < pmx->nbanks; i++) {
702*4882a593Smuzhiyun 		bank_size = tegra_pinctrl_get_bank_size(dev, i);
703*4882a593Smuzhiyun 		regs = pmx->regs[i];
704*4882a593Smuzhiyun 		for (k = 0; k < bank_size; k++)
705*4882a593Smuzhiyun 			*backup_regs++ = readl_relaxed(regs++);
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return pinctrl_force_sleep(pmx->pctl);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
tegra_pinctrl_resume(struct device * dev)711*4882a593Smuzhiyun static int tegra_pinctrl_resume(struct device *dev)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct tegra_pmx *pmx = dev_get_drvdata(dev);
714*4882a593Smuzhiyun 	u32 *backup_regs = pmx->backup_regs;
715*4882a593Smuzhiyun 	u32 __iomem *regs;
716*4882a593Smuzhiyun 	size_t bank_size;
717*4882a593Smuzhiyun 	unsigned int i, k;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	for (i = 0; i < pmx->nbanks; i++) {
720*4882a593Smuzhiyun 		bank_size = tegra_pinctrl_get_bank_size(dev, i);
721*4882a593Smuzhiyun 		regs = pmx->regs[i];
722*4882a593Smuzhiyun 		for (k = 0; k < bank_size; k++)
723*4882a593Smuzhiyun 			writel_relaxed(*backup_regs++, regs++);
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	/* flush all the prior writes */
727*4882a593Smuzhiyun 	readl_relaxed(pmx->regs[0]);
728*4882a593Smuzhiyun 	/* wait for pinctrl register read to complete */
729*4882a593Smuzhiyun 	rmb();
730*4882a593Smuzhiyun 	return 0;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun const struct dev_pm_ops tegra_pinctrl_pm = {
734*4882a593Smuzhiyun 	.suspend_noirq = &tegra_pinctrl_suspend,
735*4882a593Smuzhiyun 	.resume_noirq = &tegra_pinctrl_resume
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
tegra_pinctrl_gpio_node_has_range(struct tegra_pmx * pmx)738*4882a593Smuzhiyun static bool tegra_pinctrl_gpio_node_has_range(struct tegra_pmx *pmx)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct device_node *np;
741*4882a593Smuzhiyun 	bool has_prop = false;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, pmx->soc->gpio_compatible);
744*4882a593Smuzhiyun 	if (!np)
745*4882a593Smuzhiyun 		return has_prop;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	has_prop = of_find_property(np, "gpio-ranges", NULL);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	of_node_put(np);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return has_prop;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
tegra_pinctrl_probe(struct platform_device * pdev,const struct tegra_pinctrl_soc_data * soc_data)754*4882a593Smuzhiyun int tegra_pinctrl_probe(struct platform_device *pdev,
755*4882a593Smuzhiyun 			const struct tegra_pinctrl_soc_data *soc_data)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct tegra_pmx *pmx;
758*4882a593Smuzhiyun 	struct resource *res;
759*4882a593Smuzhiyun 	int i;
760*4882a593Smuzhiyun 	const char **group_pins;
761*4882a593Smuzhiyun 	int fn, gn, gfn;
762*4882a593Smuzhiyun 	unsigned long backup_regs_size = 0;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
765*4882a593Smuzhiyun 	if (!pmx)
766*4882a593Smuzhiyun 		return -ENOMEM;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	pmx->dev = &pdev->dev;
769*4882a593Smuzhiyun 	pmx->soc = soc_data;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/*
772*4882a593Smuzhiyun 	 * Each mux group will appear in 4 functions' list of groups.
773*4882a593Smuzhiyun 	 * This over-allocates slightly, since not all groups are mux groups.
774*4882a593Smuzhiyun 	 */
775*4882a593Smuzhiyun 	pmx->group_pins = devm_kcalloc(&pdev->dev,
776*4882a593Smuzhiyun 		soc_data->ngroups * 4, sizeof(*pmx->group_pins),
777*4882a593Smuzhiyun 		GFP_KERNEL);
778*4882a593Smuzhiyun 	if (!pmx->group_pins)
779*4882a593Smuzhiyun 		return -ENOMEM;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	group_pins = pmx->group_pins;
782*4882a593Smuzhiyun 	for (fn = 0; fn < soc_data->nfunctions; fn++) {
783*4882a593Smuzhiyun 		struct tegra_function *func = &soc_data->functions[fn];
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		func->groups = group_pins;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		for (gn = 0; gn < soc_data->ngroups; gn++) {
788*4882a593Smuzhiyun 			const struct tegra_pingroup *g = &soc_data->groups[gn];
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 			if (g->mux_reg == -1)
791*4882a593Smuzhiyun 				continue;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 			for (gfn = 0; gfn < 4; gfn++)
794*4882a593Smuzhiyun 				if (g->funcs[gfn] == fn)
795*4882a593Smuzhiyun 					break;
796*4882a593Smuzhiyun 			if (gfn == 4)
797*4882a593Smuzhiyun 				continue;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 			BUG_ON(group_pins - pmx->group_pins >=
800*4882a593Smuzhiyun 				soc_data->ngroups * 4);
801*4882a593Smuzhiyun 			*group_pins++ = g->name;
802*4882a593Smuzhiyun 			func->ngroups++;
803*4882a593Smuzhiyun 		}
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	tegra_pinctrl_gpio_range.npins = pmx->soc->ngpios;
807*4882a593Smuzhiyun 	tegra_pinctrl_desc.name = dev_name(&pdev->dev);
808*4882a593Smuzhiyun 	tegra_pinctrl_desc.pins = pmx->soc->pins;
809*4882a593Smuzhiyun 	tegra_pinctrl_desc.npins = pmx->soc->npins;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	for (i = 0; ; i++) {
812*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, i);
813*4882a593Smuzhiyun 		if (!res)
814*4882a593Smuzhiyun 			break;
815*4882a593Smuzhiyun 		backup_regs_size += resource_size(res);
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 	pmx->nbanks = i;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	pmx->regs = devm_kcalloc(&pdev->dev, pmx->nbanks, sizeof(*pmx->regs),
820*4882a593Smuzhiyun 				 GFP_KERNEL);
821*4882a593Smuzhiyun 	if (!pmx->regs)
822*4882a593Smuzhiyun 		return -ENOMEM;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	pmx->backup_regs = devm_kzalloc(&pdev->dev, backup_regs_size,
825*4882a593Smuzhiyun 					GFP_KERNEL);
826*4882a593Smuzhiyun 	if (!pmx->backup_regs)
827*4882a593Smuzhiyun 		return -ENOMEM;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	for (i = 0; i < pmx->nbanks; i++) {
830*4882a593Smuzhiyun 		pmx->regs[i] = devm_platform_ioremap_resource(pdev, i);
831*4882a593Smuzhiyun 		if (IS_ERR(pmx->regs[i]))
832*4882a593Smuzhiyun 			return PTR_ERR(pmx->regs[i]);
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	pmx->pctl = devm_pinctrl_register(&pdev->dev, &tegra_pinctrl_desc, pmx);
836*4882a593Smuzhiyun 	if (IS_ERR(pmx->pctl)) {
837*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
838*4882a593Smuzhiyun 		return PTR_ERR(pmx->pctl);
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	tegra_pinctrl_clear_parked_bits(pmx);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (pmx->soc->ngpios > 0 && !tegra_pinctrl_gpio_node_has_range(pmx))
844*4882a593Smuzhiyun 		pinctrl_add_gpio_range(pmx->pctl, &tegra_pinctrl_gpio_range);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pmx);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Probed Tegra pinctrl driver\n");
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	return 0;
851*4882a593Smuzhiyun }
852