1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Allwinner new F-series F1C100s SoC (suniv) pinctrl driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2018 Icenowy Zheng
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Icenowy Zheng <icenowy@aosc.io>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2014 Jackie Hwang
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Jackie Hwang <huangshr@allwinnertech.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright (C) 2014 Chen-Yu Tsai
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Copyright (C) 2014 Maxime Ripard
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
21*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
22*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun #include <linux/platform_device.h>
27*4882a593Smuzhiyun #include <linux/of.h>
28*4882a593Smuzhiyun #include <linux/of_device.h>
29*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "pinctrl-sunxi.h"
32*4882a593Smuzhiyun static const struct sunxi_desc_pin suniv_f1c100s_pins[] = {
33*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
34*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
35*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
36*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "rtp"), /* X1 */
37*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* BCLK */
38*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* RTS */
39*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* CS */
40*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
41*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
42*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
43*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "rtp"), /* X2 */
44*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* LRCK */
45*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* CTS */
46*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* MOSI */
47*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
48*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
49*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
50*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "rtp"), /* Y1 */
51*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "pwm0"), /* PWM0 */
52*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* IN */
53*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* RX */
54*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* MOSI */
55*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
56*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
57*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
58*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "rtp"), /* Y2 */
59*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "ir0"), /* RX */
60*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* OUT */
61*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* TX */
62*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* MISO */
63*4882a593Smuzhiyun /* Hole */
64*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
65*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
66*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
67*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "dram"), /* DQS0 */
68*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c1"), /* SCK */
69*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* BCLK */
70*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* RTS */
71*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* CS */
72*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
73*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
74*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
75*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "dram"), /* DQS1 */
76*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c1"), /* SDA */
77*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* LRCK */
78*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* CTS */
79*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* MOSI */
80*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
81*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
82*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
83*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "dram"), /* CKE */
84*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "pwm0"), /* PWM0 */
85*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* IN */
86*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* RX */
87*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* CLK */
88*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
89*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
90*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
91*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "dram"), /* DDR_REF_D */
92*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "ir0"), /* RX */
93*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* OUT */
94*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart1"), /* TX */
95*4882a593Smuzhiyun SUNXI_FUNCTION(0x6, "spi1")), /* MISO */
96*4882a593Smuzhiyun /* Hole */
97*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
98*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
99*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "spi0"), /* CLK */
100*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "mmc1")), /* CLK */
101*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
102*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
103*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
104*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "spi0"), /* CS */
105*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "mmc1")), /* CMD */
106*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
107*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
108*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
109*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "spi0"), /* MISO */
110*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "mmc1")), /* D0 */
111*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
112*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
113*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
114*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "spi0"), /* MOSI */
115*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart0")), /* TX */
116*4882a593Smuzhiyun /* Hole */
117*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
118*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
119*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
120*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D2 */
121*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c0"), /* SDA */
122*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "rsb"), /* SDA */
123*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)),
124*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
125*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
126*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
127*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D3 */
128*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart1"), /* RTS */
129*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)),
130*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
131*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
132*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
133*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D4*/
134*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart1"), /* CTS */
135*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)),
136*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
137*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
138*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
139*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D5 */
140*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart1"), /* RX */
141*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)),
142*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
143*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
144*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
145*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D6 */
146*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart1"), /* TX */
147*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)),
148*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
149*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
150*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
151*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D7 */
152*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c1"), /* SCK */
153*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)),
154*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
155*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
156*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
157*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D10 */
158*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c1"), /* SDA */
159*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)),
160*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
161*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
162*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
163*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D11 */
164*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2s"), /* MCLK */
165*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)),
166*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
167*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
168*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
169*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D12 */
170*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2s"), /* BCLK */
171*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)),
172*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
173*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
174*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
175*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D13 */
176*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2s"), /* LRCK */
177*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)),
178*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
179*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
180*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
181*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D14 */
182*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2s"), /* IN */
183*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)),
184*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
185*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
186*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
187*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D15 */
188*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2s"), /* OUT */
189*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)),
190*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
191*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
192*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
193*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D18 */
194*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c0"), /* SCK */
195*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "rsb"), /* SCK */
196*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)),
197*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
198*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
199*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
200*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D19 */
201*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* TX */
202*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)),
203*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
204*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
205*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
206*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D20 */
207*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* RX */
208*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)),
209*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
210*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
211*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
212*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D21 */
213*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* RTS */
214*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2c2"), /* SCK */
215*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)),
216*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
217*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
218*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
219*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D22 */
220*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* CTS */
221*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2c2"), /* SDA */
222*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)),
223*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
224*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
225*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
226*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* D23 */
227*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "spdif"), /* OUT */
228*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)),
229*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
230*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
231*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
232*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* CLK */
233*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "spi0"), /* CS */
234*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)),
235*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
236*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
237*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
238*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* DE */
239*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "spi0"), /* MOSI */
240*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)),
241*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
242*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
243*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
244*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* HYSNC */
245*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "spi0"), /* CLK */
246*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)),
247*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
248*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
249*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
250*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "lcd"), /* VSYNC */
251*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "spi0"), /* MISO */
252*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 21)),
253*4882a593Smuzhiyun /* Hole */
254*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
255*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
256*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
257*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* HSYNC */
258*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D0 */
259*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2c2"), /* SCK */
260*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart0"), /* RX */
261*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)),
262*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
263*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
264*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
265*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* VSYNC */
266*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D1 */
267*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2c2"), /* SDA */
268*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "uart0"), /* TX */
269*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)),
270*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
271*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
272*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
273*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* PCLK */
274*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D8 */
275*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "clk"), /* OUT */
276*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)),
277*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
278*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
279*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
280*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D0 */
281*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D9 */
282*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* BCLK */
283*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "rsb"), /* SCK */
284*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)),
285*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
286*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
287*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
288*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D1 */
289*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D16 */
290*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* LRCK */
291*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "rsb"), /* SDA */
292*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)),
293*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
294*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
295*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
296*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D2 */
297*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "lcd"), /* D17 */
298*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* IN */
299*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)),
300*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
301*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
302*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
303*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D3 */
304*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "pwm1"), /* PWM1 */
305*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "i2s"), /* OUT */
306*4882a593Smuzhiyun SUNXI_FUNCTION(0x5, "spdif"), /* OUT */
307*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)),
308*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
309*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
310*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
311*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D4 */
312*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* TX */
313*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "spi1"), /* CS */
314*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 7)),
315*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
316*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
317*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
318*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D5 */
319*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* RX */
320*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "spi1"), /* MOSI */
321*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 8)),
322*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
323*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
324*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
325*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D6 */
326*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* RTS */
327*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "spi1"), /* CLK */
328*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 9)),
329*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
330*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
331*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
332*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "csi"), /* D7 */
333*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart2"), /* CTS */
334*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "spi1"), /* MISO */
335*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 10)),
336*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
337*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
338*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
339*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "clk0"), /* OUT */
340*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c0"), /* SCK */
341*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "ir"), /* RX */
342*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 11)),
343*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
344*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
345*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
346*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "i2s"), /* MCLK */
347*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "i2c0"), /* SDA */
348*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "pwm0"), /* PWM0 */
349*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 12)),
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Hole */
352*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
353*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
354*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
355*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
356*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "jtag"), /* MS */
357*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "ir0"), /* MS */
358*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)),
359*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
360*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
361*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
362*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
363*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "dgb0"), /* DI */
364*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)),
365*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
366*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
367*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
368*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
369*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart0"), /* TX */
370*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)),
371*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
372*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
373*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
374*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
375*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "jtag"), /* DO */
376*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)),
377*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
378*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
379*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
380*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
381*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "uart0"), /* TX */
382*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)),
383*4882a593Smuzhiyun SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
384*4882a593Smuzhiyun SUNXI_FUNCTION(0x0, "gpio_in"),
385*4882a593Smuzhiyun SUNXI_FUNCTION(0x1, "gpio_out"),
386*4882a593Smuzhiyun SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
387*4882a593Smuzhiyun SUNXI_FUNCTION(0x3, "jtag"), /* CK */
388*4882a593Smuzhiyun SUNXI_FUNCTION(0x4, "pwm1"), /* PWM1 */
389*4882a593Smuzhiyun SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)),
390*4882a593Smuzhiyun };
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static const struct sunxi_pinctrl_desc suniv_f1c100s_pinctrl_data = {
393*4882a593Smuzhiyun .pins = suniv_f1c100s_pins,
394*4882a593Smuzhiyun .npins = ARRAY_SIZE(suniv_f1c100s_pins),
395*4882a593Smuzhiyun .irq_banks = 3,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
suniv_pinctrl_probe(struct platform_device * pdev)398*4882a593Smuzhiyun static int suniv_pinctrl_probe(struct platform_device *pdev)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun return sunxi_pinctrl_init(pdev,
401*4882a593Smuzhiyun &suniv_f1c100s_pinctrl_data);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct of_device_id suniv_f1c100s_pinctrl_match[] = {
405*4882a593Smuzhiyun { .compatible = "allwinner,suniv-f1c100s-pinctrl", },
406*4882a593Smuzhiyun {}
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct platform_driver suniv_f1c100s_pinctrl_driver = {
410*4882a593Smuzhiyun .probe = suniv_pinctrl_probe,
411*4882a593Smuzhiyun .driver = {
412*4882a593Smuzhiyun .name = "suniv-f1c100s-pinctrl",
413*4882a593Smuzhiyun .of_match_table = suniv_f1c100s_pinctrl_match,
414*4882a593Smuzhiyun },
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun builtin_platform_driver(suniv_f1c100s_pinctrl_driver);
417