xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/sunxi/pinctrl-sun50i-h6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Allwinner H6 SoC pinctrl driver.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 Icenowy Zheng <icenowy@aosc.io>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "pinctrl-sunxi.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun static const struct sunxi_desc_pin h6_pins[] = {
17*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
18*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXD1 */
19*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
20*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXD0 */
21*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
22*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ECRS_DV */
23*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
24*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ERXERR */
25*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
26*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXD1 */
27*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
28*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXD0 */
29*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
30*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXCK */
31*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
32*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* ETXEN */
33*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
34*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* EMDC */
35*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
36*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "emac")),		/* EMDIO */
37*4882a593Smuzhiyun 	/* Hole */
38*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
39*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* CLK */
40*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)),
41*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
42*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DE */
43*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)),
44*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
45*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* HSYNC */
46*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)),
47*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
48*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* VSYNC */
49*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)),
50*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
51*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO0 */
52*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)),
53*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
54*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO1 */
55*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)),
56*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
57*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO2 */
58*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)),
59*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
60*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO3 */
61*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)),
62*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
63*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO4 */
64*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)),
65*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
66*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO5 */
67*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)),
68*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
69*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO6 */
70*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)),
71*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 11),
72*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ccir"),		/* DO7 */
73*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)),
74*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 12),
75*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* SYNC */
76*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* SYNC */
77*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)),
78*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 13),
79*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* CLK */
80*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* CLK */
81*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)),
82*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 14),
83*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* DOUT */
84*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* DOUT */
85*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)),
86*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 15),
87*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* DIN */
88*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* DIN */
89*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)),
90*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 16),
91*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s3"),		/* MCLK */
92*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s3"),	/* MCLK */
93*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)),
94*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 17),
95*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c3"),		/* SCK */
96*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)),
97*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 18),
98*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c3"),		/* SDA */
99*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)),
100*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 19),
101*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "pwm1"),
102*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)),
103*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 20),
104*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
105*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)),
106*4882a593Smuzhiyun 	/* Hole */
107*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
108*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
109*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
110*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* WE */
111*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* CLK */
112*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
113*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
114*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
115*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* ALE */
116*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* DS */
117*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
118*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
119*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
120*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* CLE */
121*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* MOSI */
122*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
123*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
124*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
125*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* CE0 */
126*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* MISO */
127*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
128*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
129*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
130*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* RE */
131*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* CLK */
132*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
133*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
134*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
135*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* RB0 */
136*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* CMD */
137*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* CS */
138*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
139*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
140*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
141*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ0 */
142*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* D0 */
143*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* HOLD */
144*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
145*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
146*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
147*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ1 */
148*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2"),		/* D1 */
149*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "spi0")),		/* WP */
150*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
151*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
152*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
153*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ2 */
154*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D2 */
155*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
156*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
157*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
158*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ3 */
159*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D3 */
160*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
161*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
162*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
163*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ4 */
164*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D4 */
165*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
166*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
167*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
168*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ5 */
169*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D5 */
170*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
171*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
172*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
173*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ6 */
174*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D6 */
175*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
176*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
177*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
178*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQ7 */
179*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* D7 */
180*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
181*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
182*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
183*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0"),		/* DQS */
184*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "mmc2")),		/* RST */
185*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
186*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
187*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
188*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0")),	/* CE1 */
189*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
190*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
191*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
192*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "nand0")),	/* RB1 */
193*4882a593Smuzhiyun 	/* Hole */
194*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
195*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
196*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
197*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D2 */
198*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* CLK */
199*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* PCLK */
200*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD3 */
201*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
202*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
203*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
204*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D3 */
205*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* ERR */
206*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* MCLK */
207*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD2 */
208*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
209*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
210*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
211*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D4 */
212*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* SYNC */
213*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* HSYNC */
214*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD1 */
215*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
216*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
217*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
218*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D5 */
219*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* DVLD */
220*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* VSYNC */
221*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXD0 */
222*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
223*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
224*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
225*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D6 */
226*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D0 */
227*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D0 */
228*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXCK */
229*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
230*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
231*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
232*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D7 */
233*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D1 */
234*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D1 */
235*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ERXCTL */
236*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
237*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
238*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
239*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D10 */
240*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D2 */
241*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D2 */
242*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ENULL */
243*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
244*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
245*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
246*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D11 */
247*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D3 */
248*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D3 */
249*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD3 */
250*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
251*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
252*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
253*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D12 */
254*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D4 */
255*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D4 */
256*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD2 */
257*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
258*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
259*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
260*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D13 */
261*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D5 */
262*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D5 */
263*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD1 */
264*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
265*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
266*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
267*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D14 */
268*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D6 */
269*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D6 */
270*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXD0 */
271*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
272*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
273*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
274*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D15 */
275*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts0"),		/* D7 */
276*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* D7 */
277*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXCK */
278*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
279*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
280*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
281*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D18 */
282*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts1"),		/* CLK */
283*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* SCK */
284*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ETXCTL */
285*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
286*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
287*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
288*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D19 */
289*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts1"),		/* ERR */
290*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "csi"),		/* SDA */
291*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* ECLKIN */
292*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
293*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
294*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
295*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D20 */
296*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts1"),		/* SYNC */
297*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "dmic"),		/* CLK */
298*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "csi")),		/* D8 */
299*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
300*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
301*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
302*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D21 */
303*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts1"),		/* DVLD */
304*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "dmic"),		/* DATA0 */
305*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "csi")),		/* D9 */
306*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
307*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
308*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
309*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D22 */
310*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts1"),		/* D0 */
311*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA1 */
312*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
313*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
314*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
315*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* D23 */
316*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts2"),		/* CLK */
317*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA2 */
318*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
319*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
320*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
321*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* CLK */
322*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts2"),		/* ERR */
323*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "dmic")),		/* DATA3 */
324*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
325*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
326*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
327*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* DE */
328*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts2"),		/* SYNC */
329*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart2"),		/* TX */
330*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* EMDC */
331*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
332*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
333*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
334*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* HSYNC */
335*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts2"),		/* DVLD */
336*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart2"),		/* RX */
337*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "emac")),		/* EMDIO */
338*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
339*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
340*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
341*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "lcd0"),		/* VSYNC */
342*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts2"),		/* D0 */
343*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart2")),	/* RTS */
344*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
345*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
346*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
347*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "pwm"),		/* PWM0 */
348*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts3"),		/* CLK */
349*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart2")),	/* CTS */
350*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
351*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
352*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
353*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c2"),		/* SCK */
354*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts3"),		/* ERR */
355*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart3"),		/* TX */
356*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "jtag")),		/* MS */
357*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 24),
358*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
359*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
360*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c2"),		/* SDA */
361*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts3"),		/* SYNC */
362*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart3"),		/* RX */
363*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "jtag")),		/* CK */
364*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 25),
365*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
366*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
367*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c0"),		/* SCK */
368*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts3"),		/* DVLD */
369*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart3"),		/* RTS */
370*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "jtag")),		/* DO */
371*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 26),
372*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
373*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
374*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2c0"),		/* SDA */
375*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "ts3"),		/* D0 */
376*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "uart3"),		/* CTS */
377*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "jtag")),		/* DI */
378*4882a593Smuzhiyun 	/* Hole */
379*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
380*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
381*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
382*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D1 */
383*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "jtag"),		/* MS */
384*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)),	/* PF_EINT0 */
385*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
386*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
387*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
388*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D0 */
389*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "jtag"),		/* DI */
390*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)),	/* PF_EINT1 */
391*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
392*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
393*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
394*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* CLK */
395*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "uart0"),		/* TX */
396*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)),	/* PF_EINT2 */
397*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
398*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
399*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
400*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* CMD */
401*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "jtag"),		/* DO */
402*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)),	/* PF_EINT3 */
403*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
404*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
405*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
406*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D3 */
407*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "uart0"),		/* RX */
408*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)),	/* PF_EINT4 */
409*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
410*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
411*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
412*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc0"),		/* D2 */
413*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "jtag"),		/* CK */
414*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)),	/* PF_EINT5 */
415*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
416*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
417*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
418*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)),	/* PF_EINT6 */
419*4882a593Smuzhiyun 	/* Hole */
420*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
421*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
422*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
423*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* CLK */
424*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)),	/* PG_EINT0 */
425*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
426*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
427*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
428*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* CMD */
429*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)),	/* PG_EINT1 */
430*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
431*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
432*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
433*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D0 */
434*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)),	/* PG_EINT2 */
435*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
436*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
437*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
438*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D1 */
439*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)),	/* PG_EINT3 */
440*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
441*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
442*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
443*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D2 */
444*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)),	/* PG_EINT4 */
445*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
446*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
447*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
448*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "mmc1"),		/* D3 */
449*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)),	/* PG_EINT5 */
450*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
451*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
452*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
453*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart1"),		/* TX */
454*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)),	/* PG_EINT6 */
455*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
456*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
457*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
458*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart1"),		/* RX */
459*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)),	/* PG_EINT7 */
460*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
461*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
462*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
463*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart1"),		/* RTS */
464*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* VPPEN */
465*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)),	/* PG_EINT8 */
466*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
467*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
468*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
469*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart1"),		/* CTS */
470*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* VPPPP */
471*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)),	/* PG_EINT9 */
472*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
473*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
474*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
475*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* SYNC */
476*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* SYNC */
477*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* PWREN */
478*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)),	/* PG_EINT10 */
479*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
480*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
481*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
482*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* CLK */
483*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* CLK */
484*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* CLK */
485*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)),	/* PG_EINT11 */
486*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
487*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
488*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
489*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* DOUT */
490*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* DOUT */
491*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* DATA */
492*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)),	/* PG_EINT12 */
493*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
494*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
495*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
496*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* DIN */
497*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* DIN */
498*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* RST */
499*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)),	/* PG_EINT13 */
500*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 14),
501*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
502*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
503*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "i2s2"),		/* MCLK */
504*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "h_i2s2"),	/* MCLK */
505*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "sim0"),		/* DET */
506*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 14)),	/* PG_EINT14 */
507*4882a593Smuzhiyun 	/* Hole */
508*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 0),
509*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
510*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
511*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart0"),		/* TX */
512*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* SYNC */
513*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* SYNC */
514*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* VPPEN */
515*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 0)),	/* PH_EINT0 */
516*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 1),
517*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
518*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
519*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "uart0"),		/* RX */
520*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* CLK */
521*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* CLK */
522*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* VPPPP */
523*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 1)),	/* PH_EINT1 */
524*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 2),
525*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
526*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
527*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "ir_tx"),
528*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* DOUT */
529*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* DOUT */
530*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* PWREN */
531*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 2)),	/* PH_EINT2 */
532*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 3),
533*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
534*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
535*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "spi1"),		/* CS */
536*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* DIN */
537*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* DIN */
538*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* CLK */
539*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 3)),	/* PH_EINT3 */
540*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 4),
541*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
542*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
543*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "spi1"),		/* CLK */
544*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "i2s0"),		/* MCLK */
545*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "h_i2s0"),	/* MCLK */
546*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* DATA */
547*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 4)),	/* PH_EINT4 */
548*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 5),
549*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
550*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
551*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "spi1"),		/* MOSI */
552*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "spdif"),		/* MCLK */
553*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "i2c1"),		/* SCK */
554*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* RST */
555*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 5)),	/* PH_EINT5 */
556*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 6),
557*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
558*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
559*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "spi1"),		/* MISO */
560*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "spdif"),		/* IN */
561*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x4, "i2c1"),		/* SDA */
562*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x5, "sim1"),		/* DET */
563*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 6)),	/* PH_EINT6 */
564*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 7),
565*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
566*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
567*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x3, "spdif"),		/* OUT */
568*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 7)),	/* PH_EINT7 */
569*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 8),
570*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
571*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
572*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HSCL */
573*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 8)),	/* PH_EINT8 */
574*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 9),
575*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
576*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
577*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HSDA */
578*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 9)),	/* PH_EINT9 */
579*4882a593Smuzhiyun 	SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 10),
580*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x0, "gpio_in"),
581*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x1, "gpio_out"),
582*4882a593Smuzhiyun 		  SUNXI_FUNCTION(0x2, "hdmi"),		/* HCEC */
583*4882a593Smuzhiyun 		  SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 10)),	/* PH_EINT10 */
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static const unsigned int h6_irq_bank_map[] = { 1, 5, 6, 7 };
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const struct sunxi_pinctrl_desc h6_pinctrl_data = {
589*4882a593Smuzhiyun 	.pins = h6_pins,
590*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(h6_pins),
591*4882a593Smuzhiyun 	.irq_banks = 4,
592*4882a593Smuzhiyun 	.irq_bank_map = h6_irq_bank_map,
593*4882a593Smuzhiyun 	.irq_read_needs_mux = true,
594*4882a593Smuzhiyun 	.io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_SEL,
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
h6_pinctrl_probe(struct platform_device * pdev)597*4882a593Smuzhiyun static int h6_pinctrl_probe(struct platform_device *pdev)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	return sunxi_pinctrl_init(pdev,
600*4882a593Smuzhiyun 				  &h6_pinctrl_data);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun static const struct of_device_id h6_pinctrl_match[] = {
604*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-h6-pinctrl", },
605*4882a593Smuzhiyun 	{}
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static struct platform_driver h6_pinctrl_driver = {
609*4882a593Smuzhiyun 	.probe	= h6_pinctrl_probe,
610*4882a593Smuzhiyun 	.driver	= {
611*4882a593Smuzhiyun 		.name		= "sun50i-h6-pinctrl",
612*4882a593Smuzhiyun 		.of_match_table	= h6_pinctrl_match,
613*4882a593Smuzhiyun 	},
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun builtin_platform_driver(h6_pinctrl_driver);
616