1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for the ST Microelectronics SPEAr320 pinmux
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include "pinctrl-spear3xx.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DRIVER_NAME "spear320-pinmux"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* addresses */
21*4882a593Smuzhiyun #define PMX_CONFIG_REG 0x0C
22*4882a593Smuzhiyun #define MODE_CONFIG_REG 0x10
23*4882a593Smuzhiyun #define MODE_EXT_CONFIG_REG 0x18
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* modes */
26*4882a593Smuzhiyun #define AUTO_NET_SMII_MODE (1 << 0)
27*4882a593Smuzhiyun #define AUTO_NET_MII_MODE (1 << 1)
28*4882a593Smuzhiyun #define AUTO_EXP_MODE (1 << 2)
29*4882a593Smuzhiyun #define SMALL_PRINTERS_MODE (1 << 3)
30*4882a593Smuzhiyun #define EXTENDED_MODE (1 << 4)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static struct spear_pmx_mode pmx_mode_auto_net_smii = {
33*4882a593Smuzhiyun .name = "Automation Networking SMII mode",
34*4882a593Smuzhiyun .mode = AUTO_NET_SMII_MODE,
35*4882a593Smuzhiyun .reg = MODE_CONFIG_REG,
36*4882a593Smuzhiyun .mask = 0x00000007,
37*4882a593Smuzhiyun .val = 0x0,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct spear_pmx_mode pmx_mode_auto_net_mii = {
41*4882a593Smuzhiyun .name = "Automation Networking MII mode",
42*4882a593Smuzhiyun .mode = AUTO_NET_MII_MODE,
43*4882a593Smuzhiyun .reg = MODE_CONFIG_REG,
44*4882a593Smuzhiyun .mask = 0x00000007,
45*4882a593Smuzhiyun .val = 0x1,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct spear_pmx_mode pmx_mode_auto_exp = {
49*4882a593Smuzhiyun .name = "Automation Expanded mode",
50*4882a593Smuzhiyun .mode = AUTO_EXP_MODE,
51*4882a593Smuzhiyun .reg = MODE_CONFIG_REG,
52*4882a593Smuzhiyun .mask = 0x00000007,
53*4882a593Smuzhiyun .val = 0x2,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct spear_pmx_mode pmx_mode_small_printers = {
57*4882a593Smuzhiyun .name = "Small Printers mode",
58*4882a593Smuzhiyun .mode = SMALL_PRINTERS_MODE,
59*4882a593Smuzhiyun .reg = MODE_CONFIG_REG,
60*4882a593Smuzhiyun .mask = 0x00000007,
61*4882a593Smuzhiyun .val = 0x3,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct spear_pmx_mode pmx_mode_extended = {
65*4882a593Smuzhiyun .name = "extended mode",
66*4882a593Smuzhiyun .mode = EXTENDED_MODE,
67*4882a593Smuzhiyun .reg = MODE_EXT_CONFIG_REG,
68*4882a593Smuzhiyun .mask = 0x00000001,
69*4882a593Smuzhiyun .val = 0x1,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct spear_pmx_mode *spear320_pmx_modes[] = {
73*4882a593Smuzhiyun &pmx_mode_auto_net_smii,
74*4882a593Smuzhiyun &pmx_mode_auto_net_mii,
75*4882a593Smuzhiyun &pmx_mode_auto_exp,
76*4882a593Smuzhiyun &pmx_mode_small_printers,
77*4882a593Smuzhiyun &pmx_mode_extended,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Extended mode registers and their offsets */
81*4882a593Smuzhiyun #define EXT_CTRL_REG 0x0018
82*4882a593Smuzhiyun #define MII_MDIO_MASK (1 << 4)
83*4882a593Smuzhiyun #define MII_MDIO_10_11_VAL 0
84*4882a593Smuzhiyun #define MII_MDIO_81_VAL (1 << 4)
85*4882a593Smuzhiyun #define EMI_FSMC_DYNAMIC_MUX_MASK (1 << 5)
86*4882a593Smuzhiyun #define MAC_MODE_MII 0
87*4882a593Smuzhiyun #define MAC_MODE_RMII 1
88*4882a593Smuzhiyun #define MAC_MODE_SMII 2
89*4882a593Smuzhiyun #define MAC_MODE_SS_SMII 3
90*4882a593Smuzhiyun #define MAC_MODE_MASK 0x3
91*4882a593Smuzhiyun #define MAC1_MODE_SHIFT 16
92*4882a593Smuzhiyun #define MAC2_MODE_SHIFT 18
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #define IP_SEL_PAD_0_9_REG 0x00A4
95*4882a593Smuzhiyun #define PMX_PL_0_1_MASK (0x3F << 0)
96*4882a593Smuzhiyun #define PMX_UART2_PL_0_1_VAL 0x0
97*4882a593Smuzhiyun #define PMX_I2C2_PL_0_1_VAL (0x4 | (0x4 << 3))
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define PMX_PL_2_3_MASK (0x3F << 6)
100*4882a593Smuzhiyun #define PMX_I2C2_PL_2_3_VAL 0x0
101*4882a593Smuzhiyun #define PMX_UART6_PL_2_3_VAL ((0x1 << 6) | (0x1 << 9))
102*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_2_3_VAL ((0x4 << 6) | (0x4 << 9))
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define PMX_PL_4_5_MASK (0x3F << 12)
105*4882a593Smuzhiyun #define PMX_UART5_PL_4_5_VAL ((0x1 << 12) | (0x1 << 15))
106*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_4_5_VAL ((0x4 << 12) | (0x4 << 15))
107*4882a593Smuzhiyun #define PMX_PL_5_MASK (0x7 << 15)
108*4882a593Smuzhiyun #define PMX_TOUCH_Y_PL_5_VAL 0x0
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define PMX_PL_6_7_MASK (0x3F << 18)
111*4882a593Smuzhiyun #define PMX_PL_6_MASK (0x7 << 18)
112*4882a593Smuzhiyun #define PMX_PL_7_MASK (0x7 << 21)
113*4882a593Smuzhiyun #define PMX_UART4_PL_6_7_VAL ((0x1 << 18) | (0x1 << 21))
114*4882a593Smuzhiyun #define PMX_PWM_3_PL_6_VAL (0x2 << 18)
115*4882a593Smuzhiyun #define PMX_PWM_2_PL_7_VAL (0x2 << 21)
116*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_6_7_VAL ((0x4 << 18) | (0x4 << 21))
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define PMX_PL_8_9_MASK (0x3F << 24)
119*4882a593Smuzhiyun #define PMX_UART3_PL_8_9_VAL ((0x1 << 24) | (0x1 << 27))
120*4882a593Smuzhiyun #define PMX_PWM_0_1_PL_8_9_VAL ((0x2 << 24) | (0x2 << 27))
121*4882a593Smuzhiyun #define PMX_I2C1_PL_8_9_VAL ((0x4 << 24) | (0x4 << 27))
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define IP_SEL_PAD_10_19_REG 0x00A8
124*4882a593Smuzhiyun #define PMX_PL_10_11_MASK (0x3F << 0)
125*4882a593Smuzhiyun #define PMX_SMII_PL_10_11_VAL 0
126*4882a593Smuzhiyun #define PMX_RMII_PL_10_11_VAL ((0x4 << 0) | (0x4 << 3))
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define PMX_PL_12_MASK (0x7 << 6)
129*4882a593Smuzhiyun #define PMX_PWM3_PL_12_VAL 0
130*4882a593Smuzhiyun #define PMX_SDHCI_CD_PL_12_VAL (0x4 << 6)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define PMX_PL_13_14_MASK (0x3F << 9)
133*4882a593Smuzhiyun #define PMX_PL_13_MASK (0x7 << 9)
134*4882a593Smuzhiyun #define PMX_PL_14_MASK (0x7 << 12)
135*4882a593Smuzhiyun #define PMX_SSP2_PL_13_14_15_16_VAL 0
136*4882a593Smuzhiyun #define PMX_UART4_PL_13_14_VAL ((0x1 << 9) | (0x1 << 12))
137*4882a593Smuzhiyun #define PMX_RMII_PL_13_14_VAL ((0x4 << 9) | (0x4 << 12))
138*4882a593Smuzhiyun #define PMX_PWM2_PL_13_VAL (0x2 << 9)
139*4882a593Smuzhiyun #define PMX_PWM1_PL_14_VAL (0x2 << 12)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define PMX_PL_15_MASK (0x7 << 15)
142*4882a593Smuzhiyun #define PMX_PWM0_PL_15_VAL (0x2 << 15)
143*4882a593Smuzhiyun #define PMX_PL_15_16_MASK (0x3F << 15)
144*4882a593Smuzhiyun #define PMX_UART3_PL_15_16_VAL ((0x1 << 15) | (0x1 << 18))
145*4882a593Smuzhiyun #define PMX_RMII_PL_15_16_VAL ((0x4 << 15) | (0x4 << 18))
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define PMX_PL_17_18_MASK (0x3F << 21)
148*4882a593Smuzhiyun #define PMX_SSP1_PL_17_18_19_20_VAL 0
149*4882a593Smuzhiyun #define PMX_RMII_PL_17_18_VAL ((0x4 << 21) | (0x4 << 24))
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define PMX_PL_19_MASK (0x7 << 27)
152*4882a593Smuzhiyun #define PMX_I2C2_PL_19_VAL (0x1 << 27)
153*4882a593Smuzhiyun #define PMX_RMII_PL_19_VAL (0x4 << 27)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define IP_SEL_PAD_20_29_REG 0x00AC
156*4882a593Smuzhiyun #define PMX_PL_20_MASK (0x7 << 0)
157*4882a593Smuzhiyun #define PMX_I2C2_PL_20_VAL (0x1 << 0)
158*4882a593Smuzhiyun #define PMX_RMII_PL_20_VAL (0x4 << 0)
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define PMX_PL_21_TO_27_MASK (0x1FFFFF << 3)
161*4882a593Smuzhiyun #define PMX_SMII_PL_21_TO_27_VAL 0
162*4882a593Smuzhiyun #define PMX_RMII_PL_21_TO_27_VAL ((0x4 << 3) | (0x4 << 6) | (0x4 << 9) | (0x4 << 12) | (0x4 << 15) | (0x4 << 18) | (0x4 << 21))
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define PMX_PL_28_29_MASK (0x3F << 24)
165*4882a593Smuzhiyun #define PMX_PL_28_MASK (0x7 << 24)
166*4882a593Smuzhiyun #define PMX_PL_29_MASK (0x7 << 27)
167*4882a593Smuzhiyun #define PMX_UART1_PL_28_29_VAL 0
168*4882a593Smuzhiyun #define PMX_PWM_3_PL_28_VAL (0x4 << 24)
169*4882a593Smuzhiyun #define PMX_PWM_2_PL_29_VAL (0x4 << 27)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define IP_SEL_PAD_30_39_REG 0x00B0
172*4882a593Smuzhiyun #define PMX_PL_30_31_MASK (0x3F << 0)
173*4882a593Smuzhiyun #define PMX_CAN1_PL_30_31_VAL (0)
174*4882a593Smuzhiyun #define PMX_PL_30_MASK (0x7 << 0)
175*4882a593Smuzhiyun #define PMX_PL_31_MASK (0x7 << 3)
176*4882a593Smuzhiyun #define PMX_PWM1_EXT_PL_30_VAL (0x4 << 0)
177*4882a593Smuzhiyun #define PMX_PWM0_EXT_PL_31_VAL (0x4 << 3)
178*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_31_VAL (0x3 << 3)
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #define PMX_PL_32_33_MASK (0x3F << 6)
181*4882a593Smuzhiyun #define PMX_CAN0_PL_32_33_VAL 0
182*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_32_33_VAL ((0x3 << 6) | (0x3 << 9))
183*4882a593Smuzhiyun #define PMX_SSP2_PL_32_33_VAL ((0x4 << 6) | (0x4 << 9))
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define PMX_PL_34_MASK (0x7 << 12)
186*4882a593Smuzhiyun #define PMX_PWM2_PL_34_VAL 0
187*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_34_VAL (0x2 << 12)
188*4882a593Smuzhiyun #define PMX_SSP2_PL_34_VAL (0x4 << 12)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define PMX_PL_35_MASK (0x7 << 15)
191*4882a593Smuzhiyun #define PMX_I2S_REF_CLK_PL_35_VAL 0
192*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_35_VAL (0x2 << 15)
193*4882a593Smuzhiyun #define PMX_SSP2_PL_35_VAL (0x4 << 15)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define PMX_PL_36_MASK (0x7 << 18)
196*4882a593Smuzhiyun #define PMX_TOUCH_X_PL_36_VAL 0
197*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_36_VAL (0x2 << 18)
198*4882a593Smuzhiyun #define PMX_SSP1_PL_36_VAL (0x4 << 18)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define PMX_PL_37_38_MASK (0x3F << 21)
201*4882a593Smuzhiyun #define PMX_PWM0_1_PL_37_38_VAL 0
202*4882a593Smuzhiyun #define PMX_UART5_PL_37_38_VAL ((0x2 << 21) | (0x2 << 24))
203*4882a593Smuzhiyun #define PMX_SSP1_PL_37_38_VAL ((0x4 << 21) | (0x4 << 24))
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define PMX_PL_39_MASK (0x7 << 27)
206*4882a593Smuzhiyun #define PMX_I2S_PL_39_VAL 0
207*4882a593Smuzhiyun #define PMX_UART4_PL_39_VAL (0x2 << 27)
208*4882a593Smuzhiyun #define PMX_SSP1_PL_39_VAL (0x4 << 27)
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define IP_SEL_PAD_40_49_REG 0x00B4
211*4882a593Smuzhiyun #define PMX_PL_40_MASK (0x7 << 0)
212*4882a593Smuzhiyun #define PMX_I2S_PL_40_VAL 0
213*4882a593Smuzhiyun #define PMX_UART4_PL_40_VAL (0x2 << 0)
214*4882a593Smuzhiyun #define PMX_PWM3_PL_40_VAL (0x4 << 0)
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define PMX_PL_41_42_MASK (0x3F << 3)
217*4882a593Smuzhiyun #define PMX_PL_41_MASK (0x7 << 3)
218*4882a593Smuzhiyun #define PMX_PL_42_MASK (0x7 << 6)
219*4882a593Smuzhiyun #define PMX_I2S_PL_41_42_VAL 0
220*4882a593Smuzhiyun #define PMX_UART3_PL_41_42_VAL ((0x2 << 3) | (0x2 << 6))
221*4882a593Smuzhiyun #define PMX_PWM2_PL_41_VAL (0x4 << 3)
222*4882a593Smuzhiyun #define PMX_PWM1_PL_42_VAL (0x4 << 6)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define PMX_PL_43_MASK (0x7 << 9)
225*4882a593Smuzhiyun #define PMX_SDHCI_PL_43_VAL 0
226*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_43_VAL (0x2 << 9)
227*4882a593Smuzhiyun #define PMX_PWM0_PL_43_VAL (0x4 << 9)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define PMX_PL_44_45_MASK (0x3F << 12)
230*4882a593Smuzhiyun #define PMX_SDHCI_PL_44_45_VAL 0
231*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_44_45_VAL ((0x2 << 12) | (0x2 << 15))
232*4882a593Smuzhiyun #define PMX_SSP2_PL_44_45_VAL ((0x4 << 12) | (0x4 << 15))
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define PMX_PL_46_47_MASK (0x3F << 18)
235*4882a593Smuzhiyun #define PMX_SDHCI_PL_46_47_VAL 0
236*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_46_47_VAL ((0x2 << 18) | (0x2 << 21))
237*4882a593Smuzhiyun #define PMX_SSP2_PL_46_47_VAL ((0x4 << 18) | (0x4 << 21))
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define PMX_PL_48_49_MASK (0x3F << 24)
240*4882a593Smuzhiyun #define PMX_SDHCI_PL_48_49_VAL 0
241*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_48_49_VAL ((0x2 << 24) | (0x2 << 27))
242*4882a593Smuzhiyun #define PMX_SSP1_PL_48_49_VAL ((0x4 << 24) | (0x4 << 27))
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #define IP_SEL_PAD_50_59_REG 0x00B8
245*4882a593Smuzhiyun #define PMX_PL_50_51_MASK (0x3F << 0)
246*4882a593Smuzhiyun #define PMX_EMI_PL_50_51_VAL ((0x2 << 0) | (0x2 << 3))
247*4882a593Smuzhiyun #define PMX_SSP1_PL_50_51_VAL ((0x4 << 0) | (0x4 << 3))
248*4882a593Smuzhiyun #define PMX_PL_50_MASK (0x7 << 0)
249*4882a593Smuzhiyun #define PMX_PL_51_MASK (0x7 << 3)
250*4882a593Smuzhiyun #define PMX_SDHCI_PL_50_VAL 0
251*4882a593Smuzhiyun #define PMX_SDHCI_CD_PL_51_VAL 0
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #define PMX_PL_52_53_MASK (0x3F << 6)
254*4882a593Smuzhiyun #define PMX_FSMC_PL_52_53_VAL 0
255*4882a593Smuzhiyun #define PMX_EMI_PL_52_53_VAL ((0x2 << 6) | (0x2 << 9))
256*4882a593Smuzhiyun #define PMX_UART3_PL_52_53_VAL ((0x4 << 6) | (0x4 << 9))
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define PMX_PL_54_55_56_MASK (0x1FF << 12)
259*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_54_55_56_VAL ((0x2 << 12) | (0x2 << 15) | (0x2 << 18))
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #define PMX_PL_57_MASK (0x7 << 21)
262*4882a593Smuzhiyun #define PMX_FSMC_PL_57_VAL 0
263*4882a593Smuzhiyun #define PMX_PWM3_PL_57_VAL (0x4 << 21)
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define PMX_PL_58_59_MASK (0x3F << 24)
266*4882a593Smuzhiyun #define PMX_PL_58_MASK (0x7 << 24)
267*4882a593Smuzhiyun #define PMX_PL_59_MASK (0x7 << 27)
268*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_58_59_VAL ((0x2 << 24) | (0x2 << 27))
269*4882a593Smuzhiyun #define PMX_PWM2_PL_58_VAL (0x4 << 24)
270*4882a593Smuzhiyun #define PMX_PWM1_PL_59_VAL (0x4 << 27)
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #define IP_SEL_PAD_60_69_REG 0x00BC
273*4882a593Smuzhiyun #define PMX_PL_60_MASK (0x7 << 0)
274*4882a593Smuzhiyun #define PMX_FSMC_PL_60_VAL 0
275*4882a593Smuzhiyun #define PMX_PWM0_PL_60_VAL (0x4 << 0)
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define PMX_PL_61_TO_64_MASK (0xFFF << 3)
278*4882a593Smuzhiyun #define PMX_FSMC_PL_61_TO_64_VAL ((0x2 << 3) | (0x2 << 6) | (0x2 << 9) | (0x2 << 12))
279*4882a593Smuzhiyun #define PMX_SSP2_PL_61_TO_64_VAL ((0x4 << 3) | (0x4 << 6) | (0x4 << 9) | (0x4 << 12))
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define PMX_PL_65_TO_68_MASK (0xFFF << 15)
282*4882a593Smuzhiyun #define PMX_FSMC_PL_65_TO_68_VAL ((0x2 << 15) | (0x2 << 18) | (0x2 << 21) | (0x2 << 24))
283*4882a593Smuzhiyun #define PMX_SSP1_PL_65_TO_68_VAL ((0x4 << 15) | (0x4 << 18) | (0x4 << 21) | (0x4 << 24))
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define PMX_PL_69_MASK (0x7 << 27)
286*4882a593Smuzhiyun #define PMX_CLCD_PL_69_VAL (0)
287*4882a593Smuzhiyun #define PMX_EMI_PL_69_VAL (0x2 << 27)
288*4882a593Smuzhiyun #define PMX_SPP_PL_69_VAL (0x3 << 27)
289*4882a593Smuzhiyun #define PMX_UART5_PL_69_VAL (0x4 << 27)
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define IP_SEL_PAD_70_79_REG 0x00C0
292*4882a593Smuzhiyun #define PMX_PL_70_MASK (0x7 << 0)
293*4882a593Smuzhiyun #define PMX_CLCD_PL_70_VAL (0)
294*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_70_VAL (0x2 << 0)
295*4882a593Smuzhiyun #define PMX_SPP_PL_70_VAL (0x3 << 0)
296*4882a593Smuzhiyun #define PMX_UART5_PL_70_VAL (0x4 << 0)
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #define PMX_PL_71_72_MASK (0x3F << 3)
299*4882a593Smuzhiyun #define PMX_CLCD_PL_71_72_VAL (0)
300*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_71_72_VAL ((0x2 << 3) | (0x2 << 6))
301*4882a593Smuzhiyun #define PMX_SPP_PL_71_72_VAL ((0x3 << 3) | (0x3 << 6))
302*4882a593Smuzhiyun #define PMX_UART4_PL_71_72_VAL ((0x4 << 3) | (0x4 << 6))
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define PMX_PL_73_MASK (0x7 << 9)
305*4882a593Smuzhiyun #define PMX_CLCD_PL_73_VAL (0)
306*4882a593Smuzhiyun #define PMX_FSMC_EMI_PL_73_VAL (0x2 << 9)
307*4882a593Smuzhiyun #define PMX_SPP_PL_73_VAL (0x3 << 9)
308*4882a593Smuzhiyun #define PMX_UART3_PL_73_VAL (0x4 << 9)
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #define PMX_PL_74_MASK (0x7 << 12)
311*4882a593Smuzhiyun #define PMX_CLCD_PL_74_VAL (0)
312*4882a593Smuzhiyun #define PMX_EMI_PL_74_VAL (0x2 << 12)
313*4882a593Smuzhiyun #define PMX_SPP_PL_74_VAL (0x3 << 12)
314*4882a593Smuzhiyun #define PMX_UART3_PL_74_VAL (0x4 << 12)
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define PMX_PL_75_76_MASK (0x3F << 15)
317*4882a593Smuzhiyun #define PMX_CLCD_PL_75_76_VAL (0)
318*4882a593Smuzhiyun #define PMX_EMI_PL_75_76_VAL ((0x2 << 15) | (0x2 << 18))
319*4882a593Smuzhiyun #define PMX_SPP_PL_75_76_VAL ((0x3 << 15) | (0x3 << 18))
320*4882a593Smuzhiyun #define PMX_I2C2_PL_75_76_VAL ((0x4 << 15) | (0x4 << 18))
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define PMX_PL_77_78_79_MASK (0x1FF << 21)
323*4882a593Smuzhiyun #define PMX_CLCD_PL_77_78_79_VAL (0)
324*4882a593Smuzhiyun #define PMX_EMI_PL_77_78_79_VAL ((0x2 << 21) | (0x2 << 24) | (0x2 << 27))
325*4882a593Smuzhiyun #define PMX_SPP_PL_77_78_79_VAL ((0x3 << 21) | (0x3 << 24) | (0x3 << 27))
326*4882a593Smuzhiyun #define PMX_RS485_PL_77_78_79_VAL ((0x4 << 21) | (0x4 << 24) | (0x4 << 27))
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define IP_SEL_PAD_80_89_REG 0x00C4
329*4882a593Smuzhiyun #define PMX_PL_80_TO_85_MASK (0x3FFFF << 0)
330*4882a593Smuzhiyun #define PMX_CLCD_PL_80_TO_85_VAL 0
331*4882a593Smuzhiyun #define PMX_MII2_PL_80_TO_85_VAL ((0x1 << 0) | (0x1 << 3) | (0x1 << 6) | (0x1 << 9) | (0x1 << 12) | (0x1 << 15))
332*4882a593Smuzhiyun #define PMX_EMI_PL_80_TO_85_VAL ((0x2 << 0) | (0x2 << 3) | (0x2 << 6) | (0x2 << 9) | (0x2 << 12) | (0x2 << 15))
333*4882a593Smuzhiyun #define PMX_SPP_PL_80_TO_85_VAL ((0x3 << 0) | (0x3 << 3) | (0x3 << 6) | (0x3 << 9) | (0x3 << 12) | (0x3 << 15))
334*4882a593Smuzhiyun #define PMX_UART1_ENH_PL_80_TO_85_VAL ((0x4 << 0) | (0x4 << 3) | (0x4 << 6) | (0x4 << 9) | (0x4 << 12) | (0x4 << 15))
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun #define PMX_PL_86_87_MASK (0x3F << 18)
337*4882a593Smuzhiyun #define PMX_PL_86_MASK (0x7 << 18)
338*4882a593Smuzhiyun #define PMX_PL_87_MASK (0x7 << 21)
339*4882a593Smuzhiyun #define PMX_CLCD_PL_86_87_VAL 0
340*4882a593Smuzhiyun #define PMX_MII2_PL_86_87_VAL ((0x1 << 18) | (0x1 << 21))
341*4882a593Smuzhiyun #define PMX_EMI_PL_86_87_VAL ((0x2 << 18) | (0x2 << 21))
342*4882a593Smuzhiyun #define PMX_PWM3_PL_86_VAL (0x4 << 18)
343*4882a593Smuzhiyun #define PMX_PWM2_PL_87_VAL (0x4 << 21)
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun #define PMX_PL_88_89_MASK (0x3F << 24)
346*4882a593Smuzhiyun #define PMX_CLCD_PL_88_89_VAL 0
347*4882a593Smuzhiyun #define PMX_MII2_PL_88_89_VAL ((0x1 << 24) | (0x1 << 27))
348*4882a593Smuzhiyun #define PMX_EMI_PL_88_89_VAL ((0x2 << 24) | (0x2 << 27))
349*4882a593Smuzhiyun #define PMX_UART6_PL_88_89_VAL ((0x3 << 24) | (0x3 << 27))
350*4882a593Smuzhiyun #define PMX_PWM0_1_PL_88_89_VAL ((0x4 << 24) | (0x4 << 27))
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define IP_SEL_PAD_90_99_REG 0x00C8
353*4882a593Smuzhiyun #define PMX_PL_90_91_MASK (0x3F << 0)
354*4882a593Smuzhiyun #define PMX_CLCD_PL_90_91_VAL 0
355*4882a593Smuzhiyun #define PMX_MII2_PL_90_91_VAL ((0x1 << 0) | (0x1 << 3))
356*4882a593Smuzhiyun #define PMX_EMI1_PL_90_91_VAL ((0x2 << 0) | (0x2 << 3))
357*4882a593Smuzhiyun #define PMX_UART5_PL_90_91_VAL ((0x3 << 0) | (0x3 << 3))
358*4882a593Smuzhiyun #define PMX_SSP2_PL_90_91_VAL ((0x4 << 0) | (0x4 << 3))
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define PMX_PL_92_93_MASK (0x3F << 6)
361*4882a593Smuzhiyun #define PMX_CLCD_PL_92_93_VAL 0
362*4882a593Smuzhiyun #define PMX_MII2_PL_92_93_VAL ((0x1 << 6) | (0x1 << 9))
363*4882a593Smuzhiyun #define PMX_EMI1_PL_92_93_VAL ((0x2 << 6) | (0x2 << 9))
364*4882a593Smuzhiyun #define PMX_UART4_PL_92_93_VAL ((0x3 << 6) | (0x3 << 9))
365*4882a593Smuzhiyun #define PMX_SSP2_PL_92_93_VAL ((0x4 << 6) | (0x4 << 9))
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define PMX_PL_94_95_MASK (0x3F << 12)
368*4882a593Smuzhiyun #define PMX_CLCD_PL_94_95_VAL 0
369*4882a593Smuzhiyun #define PMX_MII2_PL_94_95_VAL ((0x1 << 12) | (0x1 << 15))
370*4882a593Smuzhiyun #define PMX_EMI1_PL_94_95_VAL ((0x2 << 12) | (0x2 << 15))
371*4882a593Smuzhiyun #define PMX_UART3_PL_94_95_VAL ((0x3 << 12) | (0x3 << 15))
372*4882a593Smuzhiyun #define PMX_SSP1_PL_94_95_VAL ((0x4 << 12) | (0x4 << 15))
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun #define PMX_PL_96_97_MASK (0x3F << 18)
375*4882a593Smuzhiyun #define PMX_CLCD_PL_96_97_VAL 0
376*4882a593Smuzhiyun #define PMX_MII2_PL_96_97_VAL ((0x1 << 18) | (0x1 << 21))
377*4882a593Smuzhiyun #define PMX_EMI1_PL_96_97_VAL ((0x2 << 18) | (0x2 << 21))
378*4882a593Smuzhiyun #define PMX_I2C2_PL_96_97_VAL ((0x3 << 18) | (0x3 << 21))
379*4882a593Smuzhiyun #define PMX_SSP1_PL_96_97_VAL ((0x4 << 18) | (0x4 << 21))
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun #define PMX_PL_98_MASK (0x7 << 24)
382*4882a593Smuzhiyun #define PMX_CLCD_PL_98_VAL 0
383*4882a593Smuzhiyun #define PMX_I2C1_PL_98_VAL (0x2 << 24)
384*4882a593Smuzhiyun #define PMX_UART3_PL_98_VAL (0x4 << 24)
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #define PMX_PL_99_MASK (0x7 << 27)
387*4882a593Smuzhiyun #define PMX_SDHCI_PL_99_VAL 0
388*4882a593Smuzhiyun #define PMX_I2C1_PL_99_VAL (0x2 << 27)
389*4882a593Smuzhiyun #define PMX_UART3_PL_99_VAL (0x4 << 27)
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define IP_SEL_MIX_PAD_REG 0x00CC
392*4882a593Smuzhiyun #define PMX_PL_100_101_MASK (0x3F << 0)
393*4882a593Smuzhiyun #define PMX_SDHCI_PL_100_101_VAL 0
394*4882a593Smuzhiyun #define PMX_UART4_PL_100_101_VAL ((0x4 << 0) | (0x4 << 3))
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun #define PMX_SSP1_PORT_SEL_MASK (0x7 << 8)
397*4882a593Smuzhiyun #define PMX_SSP1_PORT_94_TO_97_VAL 0
398*4882a593Smuzhiyun #define PMX_SSP1_PORT_65_TO_68_VAL (0x1 << 8)
399*4882a593Smuzhiyun #define PMX_SSP1_PORT_48_TO_51_VAL (0x2 << 8)
400*4882a593Smuzhiyun #define PMX_SSP1_PORT_36_TO_39_VAL (0x3 << 8)
401*4882a593Smuzhiyun #define PMX_SSP1_PORT_17_TO_20_VAL (0x4 << 8)
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #define PMX_SSP2_PORT_SEL_MASK (0x7 << 11)
404*4882a593Smuzhiyun #define PMX_SSP2_PORT_90_TO_93_VAL 0
405*4882a593Smuzhiyun #define PMX_SSP2_PORT_61_TO_64_VAL (0x1 << 11)
406*4882a593Smuzhiyun #define PMX_SSP2_PORT_44_TO_47_VAL (0x2 << 11)
407*4882a593Smuzhiyun #define PMX_SSP2_PORT_32_TO_35_VAL (0x3 << 11)
408*4882a593Smuzhiyun #define PMX_SSP2_PORT_13_TO_16_VAL (0x4 << 11)
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define PMX_UART1_ENH_PORT_SEL_MASK (0x3 << 14)
411*4882a593Smuzhiyun #define PMX_UART1_ENH_PORT_81_TO_85_VAL 0
412*4882a593Smuzhiyun #define PMX_UART1_ENH_PORT_44_45_34_36_VAL (0x1 << 14)
413*4882a593Smuzhiyun #define PMX_UART1_ENH_PORT_32_TO_34_36_VAL (0x2 << 14)
414*4882a593Smuzhiyun #define PMX_UART1_ENH_PORT_3_TO_5_7_VAL (0x3 << 14)
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #define PMX_UART3_PORT_SEL_MASK (0x7 << 16)
417*4882a593Smuzhiyun #define PMX_UART3_PORT_94_VAL 0
418*4882a593Smuzhiyun #define PMX_UART3_PORT_73_VAL (0x1 << 16)
419*4882a593Smuzhiyun #define PMX_UART3_PORT_52_VAL (0x2 << 16)
420*4882a593Smuzhiyun #define PMX_UART3_PORT_41_VAL (0x3 << 16)
421*4882a593Smuzhiyun #define PMX_UART3_PORT_15_VAL (0x4 << 16)
422*4882a593Smuzhiyun #define PMX_UART3_PORT_8_VAL (0x5 << 16)
423*4882a593Smuzhiyun #define PMX_UART3_PORT_99_VAL (0x6 << 16)
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun #define PMX_UART4_PORT_SEL_MASK (0x7 << 19)
426*4882a593Smuzhiyun #define PMX_UART4_PORT_92_VAL 0
427*4882a593Smuzhiyun #define PMX_UART4_PORT_71_VAL (0x1 << 19)
428*4882a593Smuzhiyun #define PMX_UART4_PORT_39_VAL (0x2 << 19)
429*4882a593Smuzhiyun #define PMX_UART4_PORT_13_VAL (0x3 << 19)
430*4882a593Smuzhiyun #define PMX_UART4_PORT_6_VAL (0x4 << 19)
431*4882a593Smuzhiyun #define PMX_UART4_PORT_101_VAL (0x5 << 19)
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define PMX_UART5_PORT_SEL_MASK (0x3 << 22)
434*4882a593Smuzhiyun #define PMX_UART5_PORT_90_VAL 0
435*4882a593Smuzhiyun #define PMX_UART5_PORT_69_VAL (0x1 << 22)
436*4882a593Smuzhiyun #define PMX_UART5_PORT_37_VAL (0x2 << 22)
437*4882a593Smuzhiyun #define PMX_UART5_PORT_4_VAL (0x3 << 22)
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #define PMX_UART6_PORT_SEL_MASK (0x1 << 24)
440*4882a593Smuzhiyun #define PMX_UART6_PORT_88_VAL 0
441*4882a593Smuzhiyun #define PMX_UART6_PORT_2_VAL (0x1 << 24)
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #define PMX_I2C1_PORT_SEL_MASK (0x1 << 25)
444*4882a593Smuzhiyun #define PMX_I2C1_PORT_8_9_VAL 0
445*4882a593Smuzhiyun #define PMX_I2C1_PORT_98_99_VAL (0x1 << 25)
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun #define PMX_I2C2_PORT_SEL_MASK (0x3 << 26)
448*4882a593Smuzhiyun #define PMX_I2C2_PORT_96_97_VAL 0
449*4882a593Smuzhiyun #define PMX_I2C2_PORT_75_76_VAL (0x1 << 26)
450*4882a593Smuzhiyun #define PMX_I2C2_PORT_19_20_VAL (0x2 << 26)
451*4882a593Smuzhiyun #define PMX_I2C2_PORT_2_3_VAL (0x3 << 26)
452*4882a593Smuzhiyun #define PMX_I2C2_PORT_0_1_VAL (0x4 << 26)
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun #define PMX_SDHCI_CD_PORT_SEL_MASK (0x1 << 29)
455*4882a593Smuzhiyun #define PMX_SDHCI_CD_PORT_12_VAL 0
456*4882a593Smuzhiyun #define PMX_SDHCI_CD_PORT_51_VAL (0x1 << 29)
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* Pad multiplexing for CLCD device */
459*4882a593Smuzhiyun static const unsigned clcd_pins[] = { 69, 70, 71, 72, 73, 74, 75, 76, 77, 78,
460*4882a593Smuzhiyun 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, 96,
461*4882a593Smuzhiyun 97 };
462*4882a593Smuzhiyun static struct spear_muxreg clcd_muxreg[] = {
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
465*4882a593Smuzhiyun .mask = PMX_PL_69_MASK,
466*4882a593Smuzhiyun .val = PMX_CLCD_PL_69_VAL,
467*4882a593Smuzhiyun }, {
468*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
469*4882a593Smuzhiyun .mask = PMX_PL_70_MASK | PMX_PL_71_72_MASK | PMX_PL_73_MASK |
470*4882a593Smuzhiyun PMX_PL_74_MASK | PMX_PL_75_76_MASK |
471*4882a593Smuzhiyun PMX_PL_77_78_79_MASK,
472*4882a593Smuzhiyun .val = PMX_CLCD_PL_70_VAL | PMX_CLCD_PL_71_72_VAL |
473*4882a593Smuzhiyun PMX_CLCD_PL_73_VAL | PMX_CLCD_PL_74_VAL |
474*4882a593Smuzhiyun PMX_CLCD_PL_75_76_VAL | PMX_CLCD_PL_77_78_79_VAL,
475*4882a593Smuzhiyun }, {
476*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
477*4882a593Smuzhiyun .mask = PMX_PL_80_TO_85_MASK | PMX_PL_86_87_MASK |
478*4882a593Smuzhiyun PMX_PL_88_89_MASK,
479*4882a593Smuzhiyun .val = PMX_CLCD_PL_80_TO_85_VAL | PMX_CLCD_PL_86_87_VAL |
480*4882a593Smuzhiyun PMX_CLCD_PL_88_89_VAL,
481*4882a593Smuzhiyun }, {
482*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
483*4882a593Smuzhiyun .mask = PMX_PL_90_91_MASK | PMX_PL_92_93_MASK |
484*4882a593Smuzhiyun PMX_PL_94_95_MASK | PMX_PL_96_97_MASK | PMX_PL_98_MASK,
485*4882a593Smuzhiyun .val = PMX_CLCD_PL_90_91_VAL | PMX_CLCD_PL_92_93_VAL |
486*4882a593Smuzhiyun PMX_CLCD_PL_94_95_VAL | PMX_CLCD_PL_96_97_VAL |
487*4882a593Smuzhiyun PMX_CLCD_PL_98_VAL,
488*4882a593Smuzhiyun },
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun static struct spear_modemux clcd_modemux[] = {
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun .modes = EXTENDED_MODE,
494*4882a593Smuzhiyun .muxregs = clcd_muxreg,
495*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(clcd_muxreg),
496*4882a593Smuzhiyun },
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static struct spear_pingroup clcd_pingroup = {
500*4882a593Smuzhiyun .name = "clcd_grp",
501*4882a593Smuzhiyun .pins = clcd_pins,
502*4882a593Smuzhiyun .npins = ARRAY_SIZE(clcd_pins),
503*4882a593Smuzhiyun .modemuxs = clcd_modemux,
504*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(clcd_modemux),
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static const char *const clcd_grps[] = { "clcd_grp" };
508*4882a593Smuzhiyun static struct spear_function clcd_function = {
509*4882a593Smuzhiyun .name = "clcd",
510*4882a593Smuzhiyun .groups = clcd_grps,
511*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(clcd_grps),
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Pad multiplexing for EMI (Parallel NOR flash) device */
515*4882a593Smuzhiyun static const unsigned emi_pins[] = { 46, 47, 48, 49, 50, 51, 52, 53, 54, 55, 56,
516*4882a593Smuzhiyun 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74,
517*4882a593Smuzhiyun 75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89, 90, 91, 92,
518*4882a593Smuzhiyun 93, 94, 95, 96, 97 };
519*4882a593Smuzhiyun static struct spear_muxreg emi_muxreg[] = {
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
522*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK,
523*4882a593Smuzhiyun .val = 0,
524*4882a593Smuzhiyun },
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static struct spear_muxreg emi_ext_muxreg[] = {
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
530*4882a593Smuzhiyun .mask = PMX_PL_46_47_MASK | PMX_PL_48_49_MASK,
531*4882a593Smuzhiyun .val = PMX_FSMC_EMI_PL_46_47_VAL | PMX_FSMC_EMI_PL_48_49_VAL,
532*4882a593Smuzhiyun }, {
533*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
534*4882a593Smuzhiyun .mask = PMX_PL_50_51_MASK | PMX_PL_52_53_MASK |
535*4882a593Smuzhiyun PMX_PL_54_55_56_MASK | PMX_PL_58_59_MASK,
536*4882a593Smuzhiyun .val = PMX_EMI_PL_50_51_VAL | PMX_EMI_PL_52_53_VAL |
537*4882a593Smuzhiyun PMX_FSMC_EMI_PL_54_55_56_VAL |
538*4882a593Smuzhiyun PMX_FSMC_EMI_PL_58_59_VAL,
539*4882a593Smuzhiyun }, {
540*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
541*4882a593Smuzhiyun .mask = PMX_PL_69_MASK,
542*4882a593Smuzhiyun .val = PMX_EMI_PL_69_VAL,
543*4882a593Smuzhiyun }, {
544*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
545*4882a593Smuzhiyun .mask = PMX_PL_70_MASK | PMX_PL_71_72_MASK | PMX_PL_73_MASK |
546*4882a593Smuzhiyun PMX_PL_74_MASK | PMX_PL_75_76_MASK |
547*4882a593Smuzhiyun PMX_PL_77_78_79_MASK,
548*4882a593Smuzhiyun .val = PMX_FSMC_EMI_PL_70_VAL | PMX_FSMC_EMI_PL_71_72_VAL |
549*4882a593Smuzhiyun PMX_FSMC_EMI_PL_73_VAL | PMX_EMI_PL_74_VAL |
550*4882a593Smuzhiyun PMX_EMI_PL_75_76_VAL | PMX_EMI_PL_77_78_79_VAL,
551*4882a593Smuzhiyun }, {
552*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
553*4882a593Smuzhiyun .mask = PMX_PL_80_TO_85_MASK | PMX_PL_86_87_MASK |
554*4882a593Smuzhiyun PMX_PL_88_89_MASK,
555*4882a593Smuzhiyun .val = PMX_EMI_PL_80_TO_85_VAL | PMX_EMI_PL_86_87_VAL |
556*4882a593Smuzhiyun PMX_EMI_PL_88_89_VAL,
557*4882a593Smuzhiyun }, {
558*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
559*4882a593Smuzhiyun .mask = PMX_PL_90_91_MASK | PMX_PL_92_93_MASK |
560*4882a593Smuzhiyun PMX_PL_94_95_MASK | PMX_PL_96_97_MASK,
561*4882a593Smuzhiyun .val = PMX_EMI1_PL_90_91_VAL | PMX_EMI1_PL_92_93_VAL |
562*4882a593Smuzhiyun PMX_EMI1_PL_94_95_VAL | PMX_EMI1_PL_96_97_VAL,
563*4882a593Smuzhiyun }, {
564*4882a593Smuzhiyun .reg = EXT_CTRL_REG,
565*4882a593Smuzhiyun .mask = EMI_FSMC_DYNAMIC_MUX_MASK,
566*4882a593Smuzhiyun .val = EMI_FSMC_DYNAMIC_MUX_MASK,
567*4882a593Smuzhiyun },
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static struct spear_modemux emi_modemux[] = {
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | EXTENDED_MODE,
573*4882a593Smuzhiyun .muxregs = emi_muxreg,
574*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(emi_muxreg),
575*4882a593Smuzhiyun }, {
576*4882a593Smuzhiyun .modes = EXTENDED_MODE,
577*4882a593Smuzhiyun .muxregs = emi_ext_muxreg,
578*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(emi_ext_muxreg),
579*4882a593Smuzhiyun },
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun static struct spear_pingroup emi_pingroup = {
583*4882a593Smuzhiyun .name = "emi_grp",
584*4882a593Smuzhiyun .pins = emi_pins,
585*4882a593Smuzhiyun .npins = ARRAY_SIZE(emi_pins),
586*4882a593Smuzhiyun .modemuxs = emi_modemux,
587*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(emi_modemux),
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun static const char *const emi_grps[] = { "emi_grp" };
591*4882a593Smuzhiyun static struct spear_function emi_function = {
592*4882a593Smuzhiyun .name = "emi",
593*4882a593Smuzhiyun .groups = emi_grps,
594*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(emi_grps),
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /* Pad multiplexing for FSMC (NAND flash) device */
598*4882a593Smuzhiyun static const unsigned fsmc_8bit_pins[] = { 52, 53, 54, 55, 56, 57, 58, 59, 60,
599*4882a593Smuzhiyun 61, 62, 63, 64, 65, 66, 67, 68 };
600*4882a593Smuzhiyun static struct spear_muxreg fsmc_8bit_muxreg[] = {
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
603*4882a593Smuzhiyun .mask = PMX_PL_52_53_MASK | PMX_PL_54_55_56_MASK |
604*4882a593Smuzhiyun PMX_PL_57_MASK | PMX_PL_58_59_MASK,
605*4882a593Smuzhiyun .val = PMX_FSMC_PL_52_53_VAL | PMX_FSMC_EMI_PL_54_55_56_VAL |
606*4882a593Smuzhiyun PMX_FSMC_PL_57_VAL | PMX_FSMC_EMI_PL_58_59_VAL,
607*4882a593Smuzhiyun }, {
608*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
609*4882a593Smuzhiyun .mask = PMX_PL_60_MASK | PMX_PL_61_TO_64_MASK |
610*4882a593Smuzhiyun PMX_PL_65_TO_68_MASK,
611*4882a593Smuzhiyun .val = PMX_FSMC_PL_60_VAL | PMX_FSMC_PL_61_TO_64_VAL |
612*4882a593Smuzhiyun PMX_FSMC_PL_65_TO_68_VAL,
613*4882a593Smuzhiyun }, {
614*4882a593Smuzhiyun .reg = EXT_CTRL_REG,
615*4882a593Smuzhiyun .mask = EMI_FSMC_DYNAMIC_MUX_MASK,
616*4882a593Smuzhiyun .val = EMI_FSMC_DYNAMIC_MUX_MASK,
617*4882a593Smuzhiyun },
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static struct spear_modemux fsmc_8bit_modemux[] = {
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun .modes = EXTENDED_MODE,
623*4882a593Smuzhiyun .muxregs = fsmc_8bit_muxreg,
624*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_8bit_muxreg),
625*4882a593Smuzhiyun },
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static struct spear_pingroup fsmc_8bit_pingroup = {
629*4882a593Smuzhiyun .name = "fsmc_8bit_grp",
630*4882a593Smuzhiyun .pins = fsmc_8bit_pins,
631*4882a593Smuzhiyun .npins = ARRAY_SIZE(fsmc_8bit_pins),
632*4882a593Smuzhiyun .modemuxs = fsmc_8bit_modemux,
633*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(fsmc_8bit_modemux),
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const unsigned fsmc_16bit_pins[] = { 46, 47, 48, 49, 52, 53, 54, 55, 56,
637*4882a593Smuzhiyun 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 68, 70, 71, 72, 73 };
638*4882a593Smuzhiyun static struct spear_muxreg fsmc_16bit_autoexp_muxreg[] = {
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
641*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK,
642*4882a593Smuzhiyun .val = 0,
643*4882a593Smuzhiyun },
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun static struct spear_muxreg fsmc_16bit_muxreg[] = {
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
649*4882a593Smuzhiyun .mask = PMX_PL_46_47_MASK | PMX_PL_48_49_MASK,
650*4882a593Smuzhiyun .val = PMX_FSMC_EMI_PL_46_47_VAL | PMX_FSMC_EMI_PL_48_49_VAL,
651*4882a593Smuzhiyun }, {
652*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
653*4882a593Smuzhiyun .mask = PMX_PL_70_MASK | PMX_PL_71_72_MASK | PMX_PL_73_MASK,
654*4882a593Smuzhiyun .val = PMX_FSMC_EMI_PL_70_VAL | PMX_FSMC_EMI_PL_71_72_VAL |
655*4882a593Smuzhiyun PMX_FSMC_EMI_PL_73_VAL,
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static struct spear_modemux fsmc_16bit_modemux[] = {
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun .modes = EXTENDED_MODE,
662*4882a593Smuzhiyun .muxregs = fsmc_8bit_muxreg,
663*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_8bit_muxreg),
664*4882a593Smuzhiyun }, {
665*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | EXTENDED_MODE,
666*4882a593Smuzhiyun .muxregs = fsmc_16bit_autoexp_muxreg,
667*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_16bit_autoexp_muxreg),
668*4882a593Smuzhiyun }, {
669*4882a593Smuzhiyun .modes = EXTENDED_MODE,
670*4882a593Smuzhiyun .muxregs = fsmc_16bit_muxreg,
671*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_16bit_muxreg),
672*4882a593Smuzhiyun },
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static struct spear_pingroup fsmc_16bit_pingroup = {
676*4882a593Smuzhiyun .name = "fsmc_16bit_grp",
677*4882a593Smuzhiyun .pins = fsmc_16bit_pins,
678*4882a593Smuzhiyun .npins = ARRAY_SIZE(fsmc_16bit_pins),
679*4882a593Smuzhiyun .modemuxs = fsmc_16bit_modemux,
680*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(fsmc_16bit_modemux),
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static const char *const fsmc_grps[] = { "fsmc_8bit_grp", "fsmc_16bit_grp" };
684*4882a593Smuzhiyun static struct spear_function fsmc_function = {
685*4882a593Smuzhiyun .name = "fsmc",
686*4882a593Smuzhiyun .groups = fsmc_grps,
687*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fsmc_grps),
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* Pad multiplexing for SPP device */
691*4882a593Smuzhiyun static const unsigned spp_pins[] = { 69, 70, 71, 72, 73, 74, 75, 76, 77, 78, 79,
692*4882a593Smuzhiyun 80, 81, 82, 83, 84, 85 };
693*4882a593Smuzhiyun static struct spear_muxreg spp_muxreg[] = {
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
696*4882a593Smuzhiyun .mask = PMX_PL_69_MASK,
697*4882a593Smuzhiyun .val = PMX_SPP_PL_69_VAL,
698*4882a593Smuzhiyun }, {
699*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
700*4882a593Smuzhiyun .mask = PMX_PL_70_MASK | PMX_PL_71_72_MASK | PMX_PL_73_MASK |
701*4882a593Smuzhiyun PMX_PL_74_MASK | PMX_PL_75_76_MASK |
702*4882a593Smuzhiyun PMX_PL_77_78_79_MASK,
703*4882a593Smuzhiyun .val = PMX_SPP_PL_70_VAL | PMX_SPP_PL_71_72_VAL |
704*4882a593Smuzhiyun PMX_SPP_PL_73_VAL | PMX_SPP_PL_74_VAL |
705*4882a593Smuzhiyun PMX_SPP_PL_75_76_VAL | PMX_SPP_PL_77_78_79_VAL,
706*4882a593Smuzhiyun }, {
707*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
708*4882a593Smuzhiyun .mask = PMX_PL_80_TO_85_MASK,
709*4882a593Smuzhiyun .val = PMX_SPP_PL_80_TO_85_VAL,
710*4882a593Smuzhiyun },
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun static struct spear_modemux spp_modemux[] = {
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun .modes = EXTENDED_MODE,
716*4882a593Smuzhiyun .muxregs = spp_muxreg,
717*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(spp_muxreg),
718*4882a593Smuzhiyun },
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun static struct spear_pingroup spp_pingroup = {
722*4882a593Smuzhiyun .name = "spp_grp",
723*4882a593Smuzhiyun .pins = spp_pins,
724*4882a593Smuzhiyun .npins = ARRAY_SIZE(spp_pins),
725*4882a593Smuzhiyun .modemuxs = spp_modemux,
726*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(spp_modemux),
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun static const char *const spp_grps[] = { "spp_grp" };
730*4882a593Smuzhiyun static struct spear_function spp_function = {
731*4882a593Smuzhiyun .name = "spp",
732*4882a593Smuzhiyun .groups = spp_grps,
733*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(spp_grps),
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Pad multiplexing for SDHCI device */
737*4882a593Smuzhiyun static const unsigned sdhci_led_pins[] = { 34 };
738*4882a593Smuzhiyun static struct spear_muxreg sdhci_led_muxreg[] = {
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
741*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK,
742*4882a593Smuzhiyun .val = 0,
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static struct spear_muxreg sdhci_led_ext_muxreg[] = {
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
749*4882a593Smuzhiyun .mask = PMX_PL_34_MASK,
750*4882a593Smuzhiyun .val = PMX_PWM2_PL_34_VAL,
751*4882a593Smuzhiyun },
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun static struct spear_modemux sdhci_led_modemux[] = {
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | EXTENDED_MODE,
757*4882a593Smuzhiyun .muxregs = sdhci_led_muxreg,
758*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_led_muxreg),
759*4882a593Smuzhiyun }, {
760*4882a593Smuzhiyun .modes = EXTENDED_MODE,
761*4882a593Smuzhiyun .muxregs = sdhci_led_ext_muxreg,
762*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_led_ext_muxreg),
763*4882a593Smuzhiyun },
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static struct spear_pingroup sdhci_led_pingroup = {
767*4882a593Smuzhiyun .name = "sdhci_led_grp",
768*4882a593Smuzhiyun .pins = sdhci_led_pins,
769*4882a593Smuzhiyun .npins = ARRAY_SIZE(sdhci_led_pins),
770*4882a593Smuzhiyun .modemuxs = sdhci_led_modemux,
771*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sdhci_led_modemux),
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const unsigned sdhci_cd_12_pins[] = { 12, 43, 44, 45, 46, 47, 48, 49,
775*4882a593Smuzhiyun 50};
776*4882a593Smuzhiyun static const unsigned sdhci_cd_51_pins[] = { 43, 44, 45, 46, 47, 48, 49, 50, 51
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun static struct spear_muxreg sdhci_muxreg[] = {
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
781*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK,
782*4882a593Smuzhiyun .val = 0,
783*4882a593Smuzhiyun },
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static struct spear_muxreg sdhci_ext_muxreg[] = {
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
789*4882a593Smuzhiyun .mask = PMX_PL_43_MASK | PMX_PL_44_45_MASK | PMX_PL_46_47_MASK |
790*4882a593Smuzhiyun PMX_PL_48_49_MASK,
791*4882a593Smuzhiyun .val = PMX_SDHCI_PL_43_VAL | PMX_SDHCI_PL_44_45_VAL |
792*4882a593Smuzhiyun PMX_SDHCI_PL_46_47_VAL | PMX_SDHCI_PL_48_49_VAL,
793*4882a593Smuzhiyun }, {
794*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
795*4882a593Smuzhiyun .mask = PMX_PL_50_MASK,
796*4882a593Smuzhiyun .val = PMX_SDHCI_PL_50_VAL,
797*4882a593Smuzhiyun }, {
798*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
799*4882a593Smuzhiyun .mask = PMX_PL_99_MASK,
800*4882a593Smuzhiyun .val = PMX_SDHCI_PL_99_VAL,
801*4882a593Smuzhiyun }, {
802*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
803*4882a593Smuzhiyun .mask = PMX_PL_100_101_MASK,
804*4882a593Smuzhiyun .val = PMX_SDHCI_PL_100_101_VAL,
805*4882a593Smuzhiyun },
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static struct spear_muxreg sdhci_cd_12_muxreg[] = {
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
811*4882a593Smuzhiyun .mask = PMX_MII_MASK,
812*4882a593Smuzhiyun .val = 0,
813*4882a593Smuzhiyun }, {
814*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
815*4882a593Smuzhiyun .mask = PMX_PL_12_MASK,
816*4882a593Smuzhiyun .val = PMX_SDHCI_CD_PL_12_VAL,
817*4882a593Smuzhiyun }, {
818*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
819*4882a593Smuzhiyun .mask = PMX_SDHCI_CD_PORT_SEL_MASK,
820*4882a593Smuzhiyun .val = PMX_SDHCI_CD_PORT_12_VAL,
821*4882a593Smuzhiyun },
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun static struct spear_muxreg sdhci_cd_51_muxreg[] = {
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
827*4882a593Smuzhiyun .mask = PMX_PL_51_MASK,
828*4882a593Smuzhiyun .val = PMX_SDHCI_CD_PL_51_VAL,
829*4882a593Smuzhiyun }, {
830*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
831*4882a593Smuzhiyun .mask = PMX_SDHCI_CD_PORT_SEL_MASK,
832*4882a593Smuzhiyun .val = PMX_SDHCI_CD_PORT_51_VAL,
833*4882a593Smuzhiyun },
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #define pmx_sdhci_common_modemux \
837*4882a593Smuzhiyun { \
838*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | \
839*4882a593Smuzhiyun SMALL_PRINTERS_MODE | EXTENDED_MODE, \
840*4882a593Smuzhiyun .muxregs = sdhci_muxreg, \
841*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_muxreg), \
842*4882a593Smuzhiyun }, { \
843*4882a593Smuzhiyun .modes = EXTENDED_MODE, \
844*4882a593Smuzhiyun .muxregs = sdhci_ext_muxreg, \
845*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_ext_muxreg), \
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun static struct spear_modemux sdhci_modemux[][3] = {
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun /* select pin 12 for cd */
851*4882a593Smuzhiyun pmx_sdhci_common_modemux,
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun .modes = EXTENDED_MODE,
854*4882a593Smuzhiyun .muxregs = sdhci_cd_12_muxreg,
855*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_cd_12_muxreg),
856*4882a593Smuzhiyun },
857*4882a593Smuzhiyun }, {
858*4882a593Smuzhiyun /* select pin 51 for cd */
859*4882a593Smuzhiyun pmx_sdhci_common_modemux,
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun .modes = EXTENDED_MODE,
862*4882a593Smuzhiyun .muxregs = sdhci_cd_51_muxreg,
863*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_cd_51_muxreg),
864*4882a593Smuzhiyun },
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun static struct spear_pingroup sdhci_pingroup[] = {
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun .name = "sdhci_cd_12_grp",
871*4882a593Smuzhiyun .pins = sdhci_cd_12_pins,
872*4882a593Smuzhiyun .npins = ARRAY_SIZE(sdhci_cd_12_pins),
873*4882a593Smuzhiyun .modemuxs = sdhci_modemux[0],
874*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sdhci_modemux[0]),
875*4882a593Smuzhiyun }, {
876*4882a593Smuzhiyun .name = "sdhci_cd_51_grp",
877*4882a593Smuzhiyun .pins = sdhci_cd_51_pins,
878*4882a593Smuzhiyun .npins = ARRAY_SIZE(sdhci_cd_51_pins),
879*4882a593Smuzhiyun .modemuxs = sdhci_modemux[1],
880*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sdhci_modemux[1]),
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static const char *const sdhci_grps[] = { "sdhci_cd_12_grp", "sdhci_cd_51_grp",
885*4882a593Smuzhiyun "sdhci_led_grp" };
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun static struct spear_function sdhci_function = {
888*4882a593Smuzhiyun .name = "sdhci",
889*4882a593Smuzhiyun .groups = sdhci_grps,
890*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(sdhci_grps),
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /* Pad multiplexing for I2S device */
894*4882a593Smuzhiyun static const unsigned i2s_pins[] = { 35, 39, 40, 41, 42 };
895*4882a593Smuzhiyun static struct spear_muxreg i2s_muxreg[] = {
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
898*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK,
899*4882a593Smuzhiyun .val = 0,
900*4882a593Smuzhiyun }, {
901*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
902*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
903*4882a593Smuzhiyun .val = 0,
904*4882a593Smuzhiyun },
905*4882a593Smuzhiyun };
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun static struct spear_muxreg i2s_ext_muxreg[] = {
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
910*4882a593Smuzhiyun .mask = PMX_PL_35_MASK | PMX_PL_39_MASK,
911*4882a593Smuzhiyun .val = PMX_I2S_REF_CLK_PL_35_VAL | PMX_I2S_PL_39_VAL,
912*4882a593Smuzhiyun }, {
913*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
914*4882a593Smuzhiyun .mask = PMX_PL_40_MASK | PMX_PL_41_42_MASK,
915*4882a593Smuzhiyun .val = PMX_I2S_PL_40_VAL | PMX_I2S_PL_41_42_VAL,
916*4882a593Smuzhiyun },
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun static struct spear_modemux i2s_modemux[] = {
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | EXTENDED_MODE,
922*4882a593Smuzhiyun .muxregs = i2s_muxreg,
923*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2s_muxreg),
924*4882a593Smuzhiyun }, {
925*4882a593Smuzhiyun .modes = EXTENDED_MODE,
926*4882a593Smuzhiyun .muxregs = i2s_ext_muxreg,
927*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2s_ext_muxreg),
928*4882a593Smuzhiyun },
929*4882a593Smuzhiyun };
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun static struct spear_pingroup i2s_pingroup = {
932*4882a593Smuzhiyun .name = "i2s_grp",
933*4882a593Smuzhiyun .pins = i2s_pins,
934*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2s_pins),
935*4882a593Smuzhiyun .modemuxs = i2s_modemux,
936*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2s_modemux),
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun static const char *const i2s_grps[] = { "i2s_grp" };
940*4882a593Smuzhiyun static struct spear_function i2s_function = {
941*4882a593Smuzhiyun .name = "i2s",
942*4882a593Smuzhiyun .groups = i2s_grps,
943*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2s_grps),
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Pad multiplexing for UART1 device */
947*4882a593Smuzhiyun static const unsigned uart1_pins[] = { 28, 29 };
948*4882a593Smuzhiyun static struct spear_muxreg uart1_muxreg[] = {
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
951*4882a593Smuzhiyun .mask = PMX_GPIO_PIN0_MASK | PMX_GPIO_PIN1_MASK,
952*4882a593Smuzhiyun .val = 0,
953*4882a593Smuzhiyun },
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static struct spear_muxreg uart1_ext_muxreg[] = {
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
959*4882a593Smuzhiyun .mask = PMX_PL_28_29_MASK,
960*4882a593Smuzhiyun .val = PMX_UART1_PL_28_29_VAL,
961*4882a593Smuzhiyun },
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static struct spear_modemux uart1_modemux[] = {
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE
967*4882a593Smuzhiyun | SMALL_PRINTERS_MODE | EXTENDED_MODE,
968*4882a593Smuzhiyun .muxregs = uart1_muxreg,
969*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_muxreg),
970*4882a593Smuzhiyun }, {
971*4882a593Smuzhiyun .modes = EXTENDED_MODE,
972*4882a593Smuzhiyun .muxregs = uart1_ext_muxreg,
973*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_ext_muxreg),
974*4882a593Smuzhiyun },
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static struct spear_pingroup uart1_pingroup = {
978*4882a593Smuzhiyun .name = "uart1_grp",
979*4882a593Smuzhiyun .pins = uart1_pins,
980*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_pins),
981*4882a593Smuzhiyun .modemuxs = uart1_modemux,
982*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modemux),
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static const char *const uart1_grps[] = { "uart1_grp" };
986*4882a593Smuzhiyun static struct spear_function uart1_function = {
987*4882a593Smuzhiyun .name = "uart1",
988*4882a593Smuzhiyun .groups = uart1_grps,
989*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart1_grps),
990*4882a593Smuzhiyun };
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Pad multiplexing for UART1 Modem device */
993*4882a593Smuzhiyun static const unsigned uart1_modem_2_to_7_pins[] = { 2, 3, 4, 5, 6, 7 };
994*4882a593Smuzhiyun static const unsigned uart1_modem_31_to_36_pins[] = { 31, 32, 33, 34, 35, 36 };
995*4882a593Smuzhiyun static const unsigned uart1_modem_34_to_45_pins[] = { 34, 35, 36, 43, 44, 45 };
996*4882a593Smuzhiyun static const unsigned uart1_modem_80_to_85_pins[] = { 80, 81, 82, 83, 84, 85 };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_ext_2_to_7_muxreg[] = {
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1001*4882a593Smuzhiyun .mask = PMX_UART0_MASK | PMX_I2C_MASK | PMX_SSP_MASK,
1002*4882a593Smuzhiyun .val = 0,
1003*4882a593Smuzhiyun }, {
1004*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1005*4882a593Smuzhiyun .mask = PMX_PL_2_3_MASK | PMX_PL_6_7_MASK,
1006*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_2_3_VAL | PMX_UART1_ENH_PL_4_5_VAL |
1007*4882a593Smuzhiyun PMX_UART1_ENH_PL_6_7_VAL,
1008*4882a593Smuzhiyun }, {
1009*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1010*4882a593Smuzhiyun .mask = PMX_UART1_ENH_PORT_SEL_MASK,
1011*4882a593Smuzhiyun .val = PMX_UART1_ENH_PORT_3_TO_5_7_VAL,
1012*4882a593Smuzhiyun },
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_31_to_36_muxreg[] = {
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1018*4882a593Smuzhiyun .mask = PMX_GPIO_PIN3_MASK | PMX_GPIO_PIN4_MASK |
1019*4882a593Smuzhiyun PMX_GPIO_PIN5_MASK | PMX_SSP_CS_MASK,
1020*4882a593Smuzhiyun .val = 0,
1021*4882a593Smuzhiyun },
1022*4882a593Smuzhiyun };
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_ext_31_to_36_muxreg[] = {
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1027*4882a593Smuzhiyun .mask = PMX_PL_31_MASK | PMX_PL_32_33_MASK | PMX_PL_34_MASK |
1028*4882a593Smuzhiyun PMX_PL_35_MASK | PMX_PL_36_MASK,
1029*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_31_VAL | PMX_UART1_ENH_PL_32_33_VAL |
1030*4882a593Smuzhiyun PMX_UART1_ENH_PL_34_VAL | PMX_UART1_ENH_PL_35_VAL |
1031*4882a593Smuzhiyun PMX_UART1_ENH_PL_36_VAL,
1032*4882a593Smuzhiyun }, {
1033*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1034*4882a593Smuzhiyun .mask = PMX_UART1_ENH_PORT_SEL_MASK,
1035*4882a593Smuzhiyun .val = PMX_UART1_ENH_PORT_32_TO_34_36_VAL,
1036*4882a593Smuzhiyun },
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_34_to_45_muxreg[] = {
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1042*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK |
1043*4882a593Smuzhiyun PMX_SSP_CS_MASK,
1044*4882a593Smuzhiyun .val = 0,
1045*4882a593Smuzhiyun },
1046*4882a593Smuzhiyun };
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_ext_34_to_45_muxreg[] = {
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1051*4882a593Smuzhiyun .mask = PMX_PL_34_MASK | PMX_PL_35_MASK | PMX_PL_36_MASK,
1052*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_34_VAL | PMX_UART1_ENH_PL_35_VAL |
1053*4882a593Smuzhiyun PMX_UART1_ENH_PL_36_VAL,
1054*4882a593Smuzhiyun }, {
1055*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
1056*4882a593Smuzhiyun .mask = PMX_PL_43_MASK | PMX_PL_44_45_MASK,
1057*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_43_VAL | PMX_UART1_ENH_PL_44_45_VAL,
1058*4882a593Smuzhiyun }, {
1059*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1060*4882a593Smuzhiyun .mask = PMX_UART1_ENH_PORT_SEL_MASK,
1061*4882a593Smuzhiyun .val = PMX_UART1_ENH_PORT_44_45_34_36_VAL,
1062*4882a593Smuzhiyun },
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun static struct spear_muxreg uart1_modem_ext_80_to_85_muxreg[] = {
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
1068*4882a593Smuzhiyun .mask = PMX_PL_80_TO_85_MASK,
1069*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_80_TO_85_VAL,
1070*4882a593Smuzhiyun }, {
1071*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
1072*4882a593Smuzhiyun .mask = PMX_PL_43_MASK | PMX_PL_44_45_MASK,
1073*4882a593Smuzhiyun .val = PMX_UART1_ENH_PL_43_VAL | PMX_UART1_ENH_PL_44_45_VAL,
1074*4882a593Smuzhiyun }, {
1075*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1076*4882a593Smuzhiyun .mask = PMX_UART1_ENH_PORT_SEL_MASK,
1077*4882a593Smuzhiyun .val = PMX_UART1_ENH_PORT_81_TO_85_VAL,
1078*4882a593Smuzhiyun },
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static struct spear_modemux uart1_modem_2_to_7_modemux[] = {
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1084*4882a593Smuzhiyun .muxregs = uart1_modem_ext_2_to_7_muxreg,
1085*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_ext_2_to_7_muxreg),
1086*4882a593Smuzhiyun },
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun static struct spear_modemux uart1_modem_31_to_36_modemux[] = {
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun .modes = SMALL_PRINTERS_MODE | EXTENDED_MODE,
1092*4882a593Smuzhiyun .muxregs = uart1_modem_31_to_36_muxreg,
1093*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_31_to_36_muxreg),
1094*4882a593Smuzhiyun }, {
1095*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1096*4882a593Smuzhiyun .muxregs = uart1_modem_ext_31_to_36_muxreg,
1097*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_ext_31_to_36_muxreg),
1098*4882a593Smuzhiyun },
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun static struct spear_modemux uart1_modem_34_to_45_modemux[] = {
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | EXTENDED_MODE,
1104*4882a593Smuzhiyun .muxregs = uart1_modem_34_to_45_muxreg,
1105*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_34_to_45_muxreg),
1106*4882a593Smuzhiyun }, {
1107*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1108*4882a593Smuzhiyun .muxregs = uart1_modem_ext_34_to_45_muxreg,
1109*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_ext_34_to_45_muxreg),
1110*4882a593Smuzhiyun },
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static struct spear_modemux uart1_modem_80_to_85_modemux[] = {
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1116*4882a593Smuzhiyun .muxregs = uart1_modem_ext_80_to_85_muxreg,
1117*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_modem_ext_80_to_85_muxreg),
1118*4882a593Smuzhiyun },
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun static struct spear_pingroup uart1_modem_pingroup[] = {
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun .name = "uart1_modem_2_to_7_grp",
1124*4882a593Smuzhiyun .pins = uart1_modem_2_to_7_pins,
1125*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_modem_2_to_7_pins),
1126*4882a593Smuzhiyun .modemuxs = uart1_modem_2_to_7_modemux,
1127*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modem_2_to_7_modemux),
1128*4882a593Smuzhiyun }, {
1129*4882a593Smuzhiyun .name = "uart1_modem_31_to_36_grp",
1130*4882a593Smuzhiyun .pins = uart1_modem_31_to_36_pins,
1131*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_modem_31_to_36_pins),
1132*4882a593Smuzhiyun .modemuxs = uart1_modem_31_to_36_modemux,
1133*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modem_31_to_36_modemux),
1134*4882a593Smuzhiyun }, {
1135*4882a593Smuzhiyun .name = "uart1_modem_34_to_45_grp",
1136*4882a593Smuzhiyun .pins = uart1_modem_34_to_45_pins,
1137*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_modem_34_to_45_pins),
1138*4882a593Smuzhiyun .modemuxs = uart1_modem_34_to_45_modemux,
1139*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modem_34_to_45_modemux),
1140*4882a593Smuzhiyun }, {
1141*4882a593Smuzhiyun .name = "uart1_modem_80_to_85_grp",
1142*4882a593Smuzhiyun .pins = uart1_modem_80_to_85_pins,
1143*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_modem_80_to_85_pins),
1144*4882a593Smuzhiyun .modemuxs = uart1_modem_80_to_85_modemux,
1145*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modem_80_to_85_modemux),
1146*4882a593Smuzhiyun },
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static const char *const uart1_modem_grps[] = { "uart1_modem_2_to_7_grp",
1150*4882a593Smuzhiyun "uart1_modem_31_to_36_grp", "uart1_modem_34_to_45_grp",
1151*4882a593Smuzhiyun "uart1_modem_80_to_85_grp" };
1152*4882a593Smuzhiyun static struct spear_function uart1_modem_function = {
1153*4882a593Smuzhiyun .name = "uart1_modem",
1154*4882a593Smuzhiyun .groups = uart1_modem_grps,
1155*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart1_modem_grps),
1156*4882a593Smuzhiyun };
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* Pad multiplexing for UART2 device */
1159*4882a593Smuzhiyun static const unsigned uart2_pins[] = { 0, 1 };
1160*4882a593Smuzhiyun static struct spear_muxreg uart2_muxreg[] = {
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1163*4882a593Smuzhiyun .mask = PMX_FIRDA_MASK,
1164*4882a593Smuzhiyun .val = 0,
1165*4882a593Smuzhiyun },
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun static struct spear_muxreg uart2_ext_muxreg[] = {
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1171*4882a593Smuzhiyun .mask = PMX_PL_0_1_MASK,
1172*4882a593Smuzhiyun .val = PMX_UART2_PL_0_1_VAL,
1173*4882a593Smuzhiyun },
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static struct spear_modemux uart2_modemux[] = {
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE
1179*4882a593Smuzhiyun | SMALL_PRINTERS_MODE | EXTENDED_MODE,
1180*4882a593Smuzhiyun .muxregs = uart2_muxreg,
1181*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart2_muxreg),
1182*4882a593Smuzhiyun }, {
1183*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1184*4882a593Smuzhiyun .muxregs = uart2_ext_muxreg,
1185*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart2_ext_muxreg),
1186*4882a593Smuzhiyun },
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static struct spear_pingroup uart2_pingroup = {
1190*4882a593Smuzhiyun .name = "uart2_grp",
1191*4882a593Smuzhiyun .pins = uart2_pins,
1192*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart2_pins),
1193*4882a593Smuzhiyun .modemuxs = uart2_modemux,
1194*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart2_modemux),
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun static const char *const uart2_grps[] = { "uart2_grp" };
1198*4882a593Smuzhiyun static struct spear_function uart2_function = {
1199*4882a593Smuzhiyun .name = "uart2",
1200*4882a593Smuzhiyun .groups = uart2_grps,
1201*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart2_grps),
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* Pad multiplexing for uart3 device */
1205*4882a593Smuzhiyun static const unsigned uart3_pins[][2] = { { 8, 9 }, { 15, 16 }, { 41, 42 },
1206*4882a593Smuzhiyun { 52, 53 }, { 73, 74 }, { 94, 95 }, { 98, 99 } };
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_8_9_muxreg[] = {
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1211*4882a593Smuzhiyun .mask = PMX_SSP_MASK,
1212*4882a593Smuzhiyun .val = 0,
1213*4882a593Smuzhiyun }, {
1214*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1215*4882a593Smuzhiyun .mask = PMX_PL_8_9_MASK,
1216*4882a593Smuzhiyun .val = PMX_UART3_PL_8_9_VAL,
1217*4882a593Smuzhiyun }, {
1218*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1219*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1220*4882a593Smuzhiyun .val = PMX_UART3_PORT_8_VAL,
1221*4882a593Smuzhiyun },
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_15_16_muxreg[] = {
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1227*4882a593Smuzhiyun .mask = PMX_MII_MASK,
1228*4882a593Smuzhiyun .val = 0,
1229*4882a593Smuzhiyun }, {
1230*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
1231*4882a593Smuzhiyun .mask = PMX_PL_15_16_MASK,
1232*4882a593Smuzhiyun .val = PMX_UART3_PL_15_16_VAL,
1233*4882a593Smuzhiyun }, {
1234*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1235*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1236*4882a593Smuzhiyun .val = PMX_UART3_PORT_15_VAL,
1237*4882a593Smuzhiyun },
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_41_42_muxreg[] = {
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1243*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
1244*4882a593Smuzhiyun .val = 0,
1245*4882a593Smuzhiyun }, {
1246*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
1247*4882a593Smuzhiyun .mask = PMX_PL_41_42_MASK,
1248*4882a593Smuzhiyun .val = PMX_UART3_PL_41_42_VAL,
1249*4882a593Smuzhiyun }, {
1250*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1251*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1252*4882a593Smuzhiyun .val = PMX_UART3_PORT_41_VAL,
1253*4882a593Smuzhiyun },
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_52_53_muxreg[] = {
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
1259*4882a593Smuzhiyun .mask = PMX_PL_52_53_MASK,
1260*4882a593Smuzhiyun .val = PMX_UART3_PL_52_53_VAL,
1261*4882a593Smuzhiyun }, {
1262*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1263*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1264*4882a593Smuzhiyun .val = PMX_UART3_PORT_52_VAL,
1265*4882a593Smuzhiyun },
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_73_74_muxreg[] = {
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
1271*4882a593Smuzhiyun .mask = PMX_PL_73_MASK | PMX_PL_74_MASK,
1272*4882a593Smuzhiyun .val = PMX_UART3_PL_73_VAL | PMX_UART3_PL_74_VAL,
1273*4882a593Smuzhiyun }, {
1274*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1275*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1276*4882a593Smuzhiyun .val = PMX_UART3_PORT_73_VAL,
1277*4882a593Smuzhiyun },
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_94_95_muxreg[] = {
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
1283*4882a593Smuzhiyun .mask = PMX_PL_94_95_MASK,
1284*4882a593Smuzhiyun .val = PMX_UART3_PL_94_95_VAL,
1285*4882a593Smuzhiyun }, {
1286*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1287*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1288*4882a593Smuzhiyun .val = PMX_UART3_PORT_94_VAL,
1289*4882a593Smuzhiyun },
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun static struct spear_muxreg uart3_ext_98_99_muxreg[] = {
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
1295*4882a593Smuzhiyun .mask = PMX_PL_98_MASK | PMX_PL_99_MASK,
1296*4882a593Smuzhiyun .val = PMX_UART3_PL_98_VAL | PMX_UART3_PL_99_VAL,
1297*4882a593Smuzhiyun }, {
1298*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1299*4882a593Smuzhiyun .mask = PMX_UART3_PORT_SEL_MASK,
1300*4882a593Smuzhiyun .val = PMX_UART3_PORT_99_VAL,
1301*4882a593Smuzhiyun },
1302*4882a593Smuzhiyun };
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun static struct spear_modemux uart3_modemux[][1] = {
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun /* Select signals on pins 8_9 */
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1309*4882a593Smuzhiyun .muxregs = uart3_ext_8_9_muxreg,
1310*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_8_9_muxreg),
1311*4882a593Smuzhiyun },
1312*4882a593Smuzhiyun }, {
1313*4882a593Smuzhiyun /* Select signals on pins 15_16 */
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1316*4882a593Smuzhiyun .muxregs = uart3_ext_15_16_muxreg,
1317*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_15_16_muxreg),
1318*4882a593Smuzhiyun },
1319*4882a593Smuzhiyun }, {
1320*4882a593Smuzhiyun /* Select signals on pins 41_42 */
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1323*4882a593Smuzhiyun .muxregs = uart3_ext_41_42_muxreg,
1324*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_41_42_muxreg),
1325*4882a593Smuzhiyun },
1326*4882a593Smuzhiyun }, {
1327*4882a593Smuzhiyun /* Select signals on pins 52_53 */
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1330*4882a593Smuzhiyun .muxregs = uart3_ext_52_53_muxreg,
1331*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_52_53_muxreg),
1332*4882a593Smuzhiyun },
1333*4882a593Smuzhiyun }, {
1334*4882a593Smuzhiyun /* Select signals on pins 73_74 */
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1337*4882a593Smuzhiyun .muxregs = uart3_ext_73_74_muxreg,
1338*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_73_74_muxreg),
1339*4882a593Smuzhiyun },
1340*4882a593Smuzhiyun }, {
1341*4882a593Smuzhiyun /* Select signals on pins 94_95 */
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1344*4882a593Smuzhiyun .muxregs = uart3_ext_94_95_muxreg,
1345*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_94_95_muxreg),
1346*4882a593Smuzhiyun },
1347*4882a593Smuzhiyun }, {
1348*4882a593Smuzhiyun /* Select signals on pins 98_99 */
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1351*4882a593Smuzhiyun .muxregs = uart3_ext_98_99_muxreg,
1352*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart3_ext_98_99_muxreg),
1353*4882a593Smuzhiyun },
1354*4882a593Smuzhiyun },
1355*4882a593Smuzhiyun };
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun static struct spear_pingroup uart3_pingroup[] = {
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun .name = "uart3_8_9_grp",
1360*4882a593Smuzhiyun .pins = uart3_pins[0],
1361*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[0]),
1362*4882a593Smuzhiyun .modemuxs = uart3_modemux[0],
1363*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[0]),
1364*4882a593Smuzhiyun }, {
1365*4882a593Smuzhiyun .name = "uart3_15_16_grp",
1366*4882a593Smuzhiyun .pins = uart3_pins[1],
1367*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[1]),
1368*4882a593Smuzhiyun .modemuxs = uart3_modemux[1],
1369*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[1]),
1370*4882a593Smuzhiyun }, {
1371*4882a593Smuzhiyun .name = "uart3_41_42_grp",
1372*4882a593Smuzhiyun .pins = uart3_pins[2],
1373*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[2]),
1374*4882a593Smuzhiyun .modemuxs = uart3_modemux[2],
1375*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[2]),
1376*4882a593Smuzhiyun }, {
1377*4882a593Smuzhiyun .name = "uart3_52_53_grp",
1378*4882a593Smuzhiyun .pins = uart3_pins[3],
1379*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[3]),
1380*4882a593Smuzhiyun .modemuxs = uart3_modemux[3],
1381*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[3]),
1382*4882a593Smuzhiyun }, {
1383*4882a593Smuzhiyun .name = "uart3_73_74_grp",
1384*4882a593Smuzhiyun .pins = uart3_pins[4],
1385*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[4]),
1386*4882a593Smuzhiyun .modemuxs = uart3_modemux[4],
1387*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[4]),
1388*4882a593Smuzhiyun }, {
1389*4882a593Smuzhiyun .name = "uart3_94_95_grp",
1390*4882a593Smuzhiyun .pins = uart3_pins[5],
1391*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[5]),
1392*4882a593Smuzhiyun .modemuxs = uart3_modemux[5],
1393*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[5]),
1394*4882a593Smuzhiyun }, {
1395*4882a593Smuzhiyun .name = "uart3_98_99_grp",
1396*4882a593Smuzhiyun .pins = uart3_pins[6],
1397*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart3_pins[6]),
1398*4882a593Smuzhiyun .modemuxs = uart3_modemux[6],
1399*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart3_modemux[6]),
1400*4882a593Smuzhiyun },
1401*4882a593Smuzhiyun };
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun static const char *const uart3_grps[] = { "uart3_8_9_grp", "uart3_15_16_grp",
1404*4882a593Smuzhiyun "uart3_41_42_grp", "uart3_52_53_grp", "uart3_73_74_grp",
1405*4882a593Smuzhiyun "uart3_94_95_grp", "uart3_98_99_grp" };
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun static struct spear_function uart3_function = {
1408*4882a593Smuzhiyun .name = "uart3",
1409*4882a593Smuzhiyun .groups = uart3_grps,
1410*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart3_grps),
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* Pad multiplexing for uart4 device */
1414*4882a593Smuzhiyun static const unsigned uart4_pins[][2] = { { 6, 7 }, { 13, 14 }, { 39, 40 },
1415*4882a593Smuzhiyun { 71, 72 }, { 92, 93 }, { 100, 101 } };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_6_7_muxreg[] = {
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1420*4882a593Smuzhiyun .mask = PMX_SSP_MASK,
1421*4882a593Smuzhiyun .val = 0,
1422*4882a593Smuzhiyun }, {
1423*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1424*4882a593Smuzhiyun .mask = PMX_PL_6_7_MASK,
1425*4882a593Smuzhiyun .val = PMX_UART4_PL_6_7_VAL,
1426*4882a593Smuzhiyun }, {
1427*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1428*4882a593Smuzhiyun .mask = PMX_UART4_PORT_SEL_MASK,
1429*4882a593Smuzhiyun .val = PMX_UART4_PORT_6_VAL,
1430*4882a593Smuzhiyun },
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_13_14_muxreg[] = {
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1436*4882a593Smuzhiyun .mask = PMX_MII_MASK,
1437*4882a593Smuzhiyun .val = 0,
1438*4882a593Smuzhiyun }, {
1439*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
1440*4882a593Smuzhiyun .mask = PMX_PL_13_14_MASK,
1441*4882a593Smuzhiyun .val = PMX_UART4_PL_13_14_VAL,
1442*4882a593Smuzhiyun }, {
1443*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1444*4882a593Smuzhiyun .mask = PMX_UART4_PORT_SEL_MASK,
1445*4882a593Smuzhiyun .val = PMX_UART4_PORT_13_VAL,
1446*4882a593Smuzhiyun },
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_39_40_muxreg[] = {
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1452*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
1453*4882a593Smuzhiyun .val = 0,
1454*4882a593Smuzhiyun }, {
1455*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1456*4882a593Smuzhiyun .mask = PMX_PL_39_MASK,
1457*4882a593Smuzhiyun .val = PMX_UART4_PL_39_VAL,
1458*4882a593Smuzhiyun }, {
1459*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
1460*4882a593Smuzhiyun .mask = PMX_PL_40_MASK,
1461*4882a593Smuzhiyun .val = PMX_UART4_PL_40_VAL,
1462*4882a593Smuzhiyun }, {
1463*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1464*4882a593Smuzhiyun .mask = PMX_UART4_PORT_SEL_MASK,
1465*4882a593Smuzhiyun .val = PMX_UART4_PORT_39_VAL,
1466*4882a593Smuzhiyun },
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_71_72_muxreg[] = {
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
1472*4882a593Smuzhiyun .mask = PMX_PL_71_72_MASK,
1473*4882a593Smuzhiyun .val = PMX_UART4_PL_71_72_VAL,
1474*4882a593Smuzhiyun }, {
1475*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1476*4882a593Smuzhiyun .mask = PMX_UART4_PORT_SEL_MASK,
1477*4882a593Smuzhiyun .val = PMX_UART4_PORT_71_VAL,
1478*4882a593Smuzhiyun },
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_92_93_muxreg[] = {
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
1484*4882a593Smuzhiyun .mask = PMX_PL_92_93_MASK,
1485*4882a593Smuzhiyun .val = PMX_UART4_PL_92_93_VAL,
1486*4882a593Smuzhiyun }, {
1487*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1488*4882a593Smuzhiyun .mask = PMX_UART4_PORT_SEL_MASK,
1489*4882a593Smuzhiyun .val = PMX_UART4_PORT_92_VAL,
1490*4882a593Smuzhiyun },
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun static struct spear_muxreg uart4_ext_100_101_muxreg[] = {
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1496*4882a593Smuzhiyun .mask = PMX_PL_100_101_MASK |
1497*4882a593Smuzhiyun PMX_UART4_PORT_SEL_MASK,
1498*4882a593Smuzhiyun .val = PMX_UART4_PL_100_101_VAL |
1499*4882a593Smuzhiyun PMX_UART4_PORT_101_VAL,
1500*4882a593Smuzhiyun },
1501*4882a593Smuzhiyun };
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun static struct spear_modemux uart4_modemux[][1] = {
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun /* Select signals on pins 6_7 */
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1508*4882a593Smuzhiyun .muxregs = uart4_ext_6_7_muxreg,
1509*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_6_7_muxreg),
1510*4882a593Smuzhiyun },
1511*4882a593Smuzhiyun }, {
1512*4882a593Smuzhiyun /* Select signals on pins 13_14 */
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1515*4882a593Smuzhiyun .muxregs = uart4_ext_13_14_muxreg,
1516*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_13_14_muxreg),
1517*4882a593Smuzhiyun },
1518*4882a593Smuzhiyun }, {
1519*4882a593Smuzhiyun /* Select signals on pins 39_40 */
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1522*4882a593Smuzhiyun .muxregs = uart4_ext_39_40_muxreg,
1523*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_39_40_muxreg),
1524*4882a593Smuzhiyun },
1525*4882a593Smuzhiyun }, {
1526*4882a593Smuzhiyun /* Select signals on pins 71_72 */
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1529*4882a593Smuzhiyun .muxregs = uart4_ext_71_72_muxreg,
1530*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_71_72_muxreg),
1531*4882a593Smuzhiyun },
1532*4882a593Smuzhiyun }, {
1533*4882a593Smuzhiyun /* Select signals on pins 92_93 */
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1536*4882a593Smuzhiyun .muxregs = uart4_ext_92_93_muxreg,
1537*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_92_93_muxreg),
1538*4882a593Smuzhiyun },
1539*4882a593Smuzhiyun }, {
1540*4882a593Smuzhiyun /* Select signals on pins 100_101_ */
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1543*4882a593Smuzhiyun .muxregs = uart4_ext_100_101_muxreg,
1544*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart4_ext_100_101_muxreg),
1545*4882a593Smuzhiyun },
1546*4882a593Smuzhiyun },
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static struct spear_pingroup uart4_pingroup[] = {
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun .name = "uart4_6_7_grp",
1552*4882a593Smuzhiyun .pins = uart4_pins[0],
1553*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[0]),
1554*4882a593Smuzhiyun .modemuxs = uart4_modemux[0],
1555*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[0]),
1556*4882a593Smuzhiyun }, {
1557*4882a593Smuzhiyun .name = "uart4_13_14_grp",
1558*4882a593Smuzhiyun .pins = uart4_pins[1],
1559*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[1]),
1560*4882a593Smuzhiyun .modemuxs = uart4_modemux[1],
1561*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[1]),
1562*4882a593Smuzhiyun }, {
1563*4882a593Smuzhiyun .name = "uart4_39_40_grp",
1564*4882a593Smuzhiyun .pins = uart4_pins[2],
1565*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[2]),
1566*4882a593Smuzhiyun .modemuxs = uart4_modemux[2],
1567*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[2]),
1568*4882a593Smuzhiyun }, {
1569*4882a593Smuzhiyun .name = "uart4_71_72_grp",
1570*4882a593Smuzhiyun .pins = uart4_pins[3],
1571*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[3]),
1572*4882a593Smuzhiyun .modemuxs = uart4_modemux[3],
1573*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[3]),
1574*4882a593Smuzhiyun }, {
1575*4882a593Smuzhiyun .name = "uart4_92_93_grp",
1576*4882a593Smuzhiyun .pins = uart4_pins[4],
1577*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[4]),
1578*4882a593Smuzhiyun .modemuxs = uart4_modemux[4],
1579*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[4]),
1580*4882a593Smuzhiyun }, {
1581*4882a593Smuzhiyun .name = "uart4_100_101_grp",
1582*4882a593Smuzhiyun .pins = uart4_pins[5],
1583*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart4_pins[5]),
1584*4882a593Smuzhiyun .modemuxs = uart4_modemux[5],
1585*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart4_modemux[5]),
1586*4882a593Smuzhiyun },
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun static const char *const uart4_grps[] = { "uart4_6_7_grp", "uart4_13_14_grp",
1590*4882a593Smuzhiyun "uart4_39_40_grp", "uart4_71_72_grp", "uart4_92_93_grp",
1591*4882a593Smuzhiyun "uart4_100_101_grp" };
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun static struct spear_function uart4_function = {
1594*4882a593Smuzhiyun .name = "uart4",
1595*4882a593Smuzhiyun .groups = uart4_grps,
1596*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart4_grps),
1597*4882a593Smuzhiyun };
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun /* Pad multiplexing for uart5 device */
1600*4882a593Smuzhiyun static const unsigned uart5_pins[][2] = { { 4, 5 }, { 37, 38 }, { 69, 70 },
1601*4882a593Smuzhiyun { 90, 91 } };
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun static struct spear_muxreg uart5_ext_4_5_muxreg[] = {
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1606*4882a593Smuzhiyun .mask = PMX_I2C_MASK,
1607*4882a593Smuzhiyun .val = 0,
1608*4882a593Smuzhiyun }, {
1609*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1610*4882a593Smuzhiyun .mask = PMX_PL_4_5_MASK,
1611*4882a593Smuzhiyun .val = PMX_UART5_PL_4_5_VAL,
1612*4882a593Smuzhiyun }, {
1613*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1614*4882a593Smuzhiyun .mask = PMX_UART5_PORT_SEL_MASK,
1615*4882a593Smuzhiyun .val = PMX_UART5_PORT_4_VAL,
1616*4882a593Smuzhiyun },
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun static struct spear_muxreg uart5_ext_37_38_muxreg[] = {
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1622*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
1623*4882a593Smuzhiyun .val = 0,
1624*4882a593Smuzhiyun }, {
1625*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1626*4882a593Smuzhiyun .mask = PMX_PL_37_38_MASK,
1627*4882a593Smuzhiyun .val = PMX_UART5_PL_37_38_VAL,
1628*4882a593Smuzhiyun }, {
1629*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1630*4882a593Smuzhiyun .mask = PMX_UART5_PORT_SEL_MASK,
1631*4882a593Smuzhiyun .val = PMX_UART5_PORT_37_VAL,
1632*4882a593Smuzhiyun },
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun static struct spear_muxreg uart5_ext_69_70_muxreg[] = {
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
1638*4882a593Smuzhiyun .mask = PMX_PL_69_MASK,
1639*4882a593Smuzhiyun .val = PMX_UART5_PL_69_VAL,
1640*4882a593Smuzhiyun }, {
1641*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
1642*4882a593Smuzhiyun .mask = PMX_PL_70_MASK,
1643*4882a593Smuzhiyun .val = PMX_UART5_PL_70_VAL,
1644*4882a593Smuzhiyun }, {
1645*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1646*4882a593Smuzhiyun .mask = PMX_UART5_PORT_SEL_MASK,
1647*4882a593Smuzhiyun .val = PMX_UART5_PORT_69_VAL,
1648*4882a593Smuzhiyun },
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun static struct spear_muxreg uart5_ext_90_91_muxreg[] = {
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
1654*4882a593Smuzhiyun .mask = PMX_PL_90_91_MASK,
1655*4882a593Smuzhiyun .val = PMX_UART5_PL_90_91_VAL,
1656*4882a593Smuzhiyun }, {
1657*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1658*4882a593Smuzhiyun .mask = PMX_UART5_PORT_SEL_MASK,
1659*4882a593Smuzhiyun .val = PMX_UART5_PORT_90_VAL,
1660*4882a593Smuzhiyun },
1661*4882a593Smuzhiyun };
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static struct spear_modemux uart5_modemux[][1] = {
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun /* Select signals on pins 4_5 */
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1668*4882a593Smuzhiyun .muxregs = uart5_ext_4_5_muxreg,
1669*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart5_ext_4_5_muxreg),
1670*4882a593Smuzhiyun },
1671*4882a593Smuzhiyun }, {
1672*4882a593Smuzhiyun /* Select signals on pins 37_38 */
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1675*4882a593Smuzhiyun .muxregs = uart5_ext_37_38_muxreg,
1676*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart5_ext_37_38_muxreg),
1677*4882a593Smuzhiyun },
1678*4882a593Smuzhiyun }, {
1679*4882a593Smuzhiyun /* Select signals on pins 69_70 */
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1682*4882a593Smuzhiyun .muxregs = uart5_ext_69_70_muxreg,
1683*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart5_ext_69_70_muxreg),
1684*4882a593Smuzhiyun },
1685*4882a593Smuzhiyun }, {
1686*4882a593Smuzhiyun /* Select signals on pins 90_91 */
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1689*4882a593Smuzhiyun .muxregs = uart5_ext_90_91_muxreg,
1690*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart5_ext_90_91_muxreg),
1691*4882a593Smuzhiyun },
1692*4882a593Smuzhiyun },
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun static struct spear_pingroup uart5_pingroup[] = {
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun .name = "uart5_4_5_grp",
1698*4882a593Smuzhiyun .pins = uart5_pins[0],
1699*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart5_pins[0]),
1700*4882a593Smuzhiyun .modemuxs = uart5_modemux[0],
1701*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart5_modemux[0]),
1702*4882a593Smuzhiyun }, {
1703*4882a593Smuzhiyun .name = "uart5_37_38_grp",
1704*4882a593Smuzhiyun .pins = uart5_pins[1],
1705*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart5_pins[1]),
1706*4882a593Smuzhiyun .modemuxs = uart5_modemux[1],
1707*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart5_modemux[1]),
1708*4882a593Smuzhiyun }, {
1709*4882a593Smuzhiyun .name = "uart5_69_70_grp",
1710*4882a593Smuzhiyun .pins = uart5_pins[2],
1711*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart5_pins[2]),
1712*4882a593Smuzhiyun .modemuxs = uart5_modemux[2],
1713*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart5_modemux[2]),
1714*4882a593Smuzhiyun }, {
1715*4882a593Smuzhiyun .name = "uart5_90_91_grp",
1716*4882a593Smuzhiyun .pins = uart5_pins[3],
1717*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart5_pins[3]),
1718*4882a593Smuzhiyun .modemuxs = uart5_modemux[3],
1719*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart5_modemux[3]),
1720*4882a593Smuzhiyun },
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static const char *const uart5_grps[] = { "uart5_4_5_grp", "uart5_37_38_grp",
1724*4882a593Smuzhiyun "uart5_69_70_grp", "uart5_90_91_grp" };
1725*4882a593Smuzhiyun static struct spear_function uart5_function = {
1726*4882a593Smuzhiyun .name = "uart5",
1727*4882a593Smuzhiyun .groups = uart5_grps,
1728*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart5_grps),
1729*4882a593Smuzhiyun };
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Pad multiplexing for uart6 device */
1732*4882a593Smuzhiyun static const unsigned uart6_pins[][2] = { { 2, 3 }, { 88, 89 } };
1733*4882a593Smuzhiyun static struct spear_muxreg uart6_ext_2_3_muxreg[] = {
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1736*4882a593Smuzhiyun .mask = PMX_UART0_MASK,
1737*4882a593Smuzhiyun .val = 0,
1738*4882a593Smuzhiyun }, {
1739*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1740*4882a593Smuzhiyun .mask = PMX_PL_2_3_MASK,
1741*4882a593Smuzhiyun .val = PMX_UART6_PL_2_3_VAL,
1742*4882a593Smuzhiyun }, {
1743*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1744*4882a593Smuzhiyun .mask = PMX_UART6_PORT_SEL_MASK,
1745*4882a593Smuzhiyun .val = PMX_UART6_PORT_2_VAL,
1746*4882a593Smuzhiyun },
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun static struct spear_muxreg uart6_ext_88_89_muxreg[] = {
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
1752*4882a593Smuzhiyun .mask = PMX_PL_88_89_MASK,
1753*4882a593Smuzhiyun .val = PMX_UART6_PL_88_89_VAL,
1754*4882a593Smuzhiyun }, {
1755*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
1756*4882a593Smuzhiyun .mask = PMX_UART6_PORT_SEL_MASK,
1757*4882a593Smuzhiyun .val = PMX_UART6_PORT_88_VAL,
1758*4882a593Smuzhiyun },
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun static struct spear_modemux uart6_modemux[][1] = {
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun /* Select signals on pins 2_3 */
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1766*4882a593Smuzhiyun .muxregs = uart6_ext_2_3_muxreg,
1767*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart6_ext_2_3_muxreg),
1768*4882a593Smuzhiyun },
1769*4882a593Smuzhiyun }, {
1770*4882a593Smuzhiyun /* Select signals on pins 88_89 */
1771*4882a593Smuzhiyun {
1772*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1773*4882a593Smuzhiyun .muxregs = uart6_ext_88_89_muxreg,
1774*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart6_ext_88_89_muxreg),
1775*4882a593Smuzhiyun },
1776*4882a593Smuzhiyun },
1777*4882a593Smuzhiyun };
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun static struct spear_pingroup uart6_pingroup[] = {
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun .name = "uart6_2_3_grp",
1782*4882a593Smuzhiyun .pins = uart6_pins[0],
1783*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart6_pins[0]),
1784*4882a593Smuzhiyun .modemuxs = uart6_modemux[0],
1785*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart6_modemux[0]),
1786*4882a593Smuzhiyun }, {
1787*4882a593Smuzhiyun .name = "uart6_88_89_grp",
1788*4882a593Smuzhiyun .pins = uart6_pins[1],
1789*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart6_pins[1]),
1790*4882a593Smuzhiyun .modemuxs = uart6_modemux[1],
1791*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart6_modemux[1]),
1792*4882a593Smuzhiyun },
1793*4882a593Smuzhiyun };
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun static const char *const uart6_grps[] = { "uart6_2_3_grp", "uart6_88_89_grp" };
1796*4882a593Smuzhiyun static struct spear_function uart6_function = {
1797*4882a593Smuzhiyun .name = "uart6",
1798*4882a593Smuzhiyun .groups = uart6_grps,
1799*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart6_grps),
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /* UART - RS485 pmx */
1803*4882a593Smuzhiyun static const unsigned rs485_pins[] = { 77, 78, 79 };
1804*4882a593Smuzhiyun static struct spear_muxreg rs485_muxreg[] = {
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
1807*4882a593Smuzhiyun .mask = PMX_PL_77_78_79_MASK,
1808*4882a593Smuzhiyun .val = PMX_RS485_PL_77_78_79_VAL,
1809*4882a593Smuzhiyun },
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun static struct spear_modemux rs485_modemux[] = {
1813*4882a593Smuzhiyun {
1814*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1815*4882a593Smuzhiyun .muxregs = rs485_muxreg,
1816*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(rs485_muxreg),
1817*4882a593Smuzhiyun },
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun static struct spear_pingroup rs485_pingroup = {
1821*4882a593Smuzhiyun .name = "rs485_grp",
1822*4882a593Smuzhiyun .pins = rs485_pins,
1823*4882a593Smuzhiyun .npins = ARRAY_SIZE(rs485_pins),
1824*4882a593Smuzhiyun .modemuxs = rs485_modemux,
1825*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(rs485_modemux),
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun static const char *const rs485_grps[] = { "rs485_grp" };
1829*4882a593Smuzhiyun static struct spear_function rs485_function = {
1830*4882a593Smuzhiyun .name = "rs485",
1831*4882a593Smuzhiyun .groups = rs485_grps,
1832*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(rs485_grps),
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /* Pad multiplexing for Touchscreen device */
1836*4882a593Smuzhiyun static const unsigned touchscreen_pins[] = { 5, 36 };
1837*4882a593Smuzhiyun static struct spear_muxreg touchscreen_muxreg[] = {
1838*4882a593Smuzhiyun {
1839*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1840*4882a593Smuzhiyun .mask = PMX_I2C_MASK | PMX_SSP_CS_MASK,
1841*4882a593Smuzhiyun .val = 0,
1842*4882a593Smuzhiyun },
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun static struct spear_muxreg touchscreen_ext_muxreg[] = {
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1848*4882a593Smuzhiyun .mask = PMX_PL_5_MASK,
1849*4882a593Smuzhiyun .val = PMX_TOUCH_Y_PL_5_VAL,
1850*4882a593Smuzhiyun }, {
1851*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1852*4882a593Smuzhiyun .mask = PMX_PL_36_MASK,
1853*4882a593Smuzhiyun .val = PMX_TOUCH_X_PL_36_VAL,
1854*4882a593Smuzhiyun },
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun static struct spear_modemux touchscreen_modemux[] = {
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | EXTENDED_MODE,
1860*4882a593Smuzhiyun .muxregs = touchscreen_muxreg,
1861*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(touchscreen_muxreg),
1862*4882a593Smuzhiyun }, {
1863*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1864*4882a593Smuzhiyun .muxregs = touchscreen_ext_muxreg,
1865*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(touchscreen_ext_muxreg),
1866*4882a593Smuzhiyun },
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun static struct spear_pingroup touchscreen_pingroup = {
1870*4882a593Smuzhiyun .name = "touchscreen_grp",
1871*4882a593Smuzhiyun .pins = touchscreen_pins,
1872*4882a593Smuzhiyun .npins = ARRAY_SIZE(touchscreen_pins),
1873*4882a593Smuzhiyun .modemuxs = touchscreen_modemux,
1874*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(touchscreen_modemux),
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun static const char *const touchscreen_grps[] = { "touchscreen_grp" };
1878*4882a593Smuzhiyun static struct spear_function touchscreen_function = {
1879*4882a593Smuzhiyun .name = "touchscreen",
1880*4882a593Smuzhiyun .groups = touchscreen_grps,
1881*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(touchscreen_grps),
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun /* Pad multiplexing for CAN device */
1885*4882a593Smuzhiyun static const unsigned can0_pins[] = { 32, 33 };
1886*4882a593Smuzhiyun static struct spear_muxreg can0_muxreg[] = {
1887*4882a593Smuzhiyun {
1888*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1889*4882a593Smuzhiyun .mask = PMX_GPIO_PIN4_MASK | PMX_GPIO_PIN5_MASK,
1890*4882a593Smuzhiyun .val = 0,
1891*4882a593Smuzhiyun },
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun static struct spear_muxreg can0_ext_muxreg[] = {
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1897*4882a593Smuzhiyun .mask = PMX_PL_32_33_MASK,
1898*4882a593Smuzhiyun .val = PMX_CAN0_PL_32_33_VAL,
1899*4882a593Smuzhiyun },
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun static struct spear_modemux can0_modemux[] = {
1903*4882a593Smuzhiyun {
1904*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE
1905*4882a593Smuzhiyun | EXTENDED_MODE,
1906*4882a593Smuzhiyun .muxregs = can0_muxreg,
1907*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(can0_muxreg),
1908*4882a593Smuzhiyun }, {
1909*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1910*4882a593Smuzhiyun .muxregs = can0_ext_muxreg,
1911*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(can0_ext_muxreg),
1912*4882a593Smuzhiyun },
1913*4882a593Smuzhiyun };
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun static struct spear_pingroup can0_pingroup = {
1916*4882a593Smuzhiyun .name = "can0_grp",
1917*4882a593Smuzhiyun .pins = can0_pins,
1918*4882a593Smuzhiyun .npins = ARRAY_SIZE(can0_pins),
1919*4882a593Smuzhiyun .modemuxs = can0_modemux,
1920*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(can0_modemux),
1921*4882a593Smuzhiyun };
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun static const char *const can0_grps[] = { "can0_grp" };
1924*4882a593Smuzhiyun static struct spear_function can0_function = {
1925*4882a593Smuzhiyun .name = "can0",
1926*4882a593Smuzhiyun .groups = can0_grps,
1927*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(can0_grps),
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun static const unsigned can1_pins[] = { 30, 31 };
1931*4882a593Smuzhiyun static struct spear_muxreg can1_muxreg[] = {
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1934*4882a593Smuzhiyun .mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK,
1935*4882a593Smuzhiyun .val = 0,
1936*4882a593Smuzhiyun },
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun static struct spear_muxreg can1_ext_muxreg[] = {
1940*4882a593Smuzhiyun {
1941*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
1942*4882a593Smuzhiyun .mask = PMX_PL_30_31_MASK,
1943*4882a593Smuzhiyun .val = PMX_CAN1_PL_30_31_VAL,
1944*4882a593Smuzhiyun },
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static struct spear_modemux can1_modemux[] = {
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | AUTO_EXP_MODE
1950*4882a593Smuzhiyun | EXTENDED_MODE,
1951*4882a593Smuzhiyun .muxregs = can1_muxreg,
1952*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(can1_muxreg),
1953*4882a593Smuzhiyun }, {
1954*4882a593Smuzhiyun .modes = EXTENDED_MODE,
1955*4882a593Smuzhiyun .muxregs = can1_ext_muxreg,
1956*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(can1_ext_muxreg),
1957*4882a593Smuzhiyun },
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun static struct spear_pingroup can1_pingroup = {
1961*4882a593Smuzhiyun .name = "can1_grp",
1962*4882a593Smuzhiyun .pins = can1_pins,
1963*4882a593Smuzhiyun .npins = ARRAY_SIZE(can1_pins),
1964*4882a593Smuzhiyun .modemuxs = can1_modemux,
1965*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(can1_modemux),
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun static const char *const can1_grps[] = { "can1_grp" };
1969*4882a593Smuzhiyun static struct spear_function can1_function = {
1970*4882a593Smuzhiyun .name = "can1",
1971*4882a593Smuzhiyun .groups = can1_grps,
1972*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(can1_grps),
1973*4882a593Smuzhiyun };
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun /* Pad multiplexing for PWM0_1 device */
1976*4882a593Smuzhiyun static const unsigned pwm0_1_pins[][2] = { { 37, 38 }, { 14, 15 }, { 8, 9 },
1977*4882a593Smuzhiyun { 30, 31 }, { 42, 43 }, { 59, 60 }, { 88, 89 } };
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_8_9_muxreg[] = {
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1982*4882a593Smuzhiyun .mask = PMX_SSP_MASK,
1983*4882a593Smuzhiyun .val = 0,
1984*4882a593Smuzhiyun }, {
1985*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
1986*4882a593Smuzhiyun .mask = PMX_PL_8_9_MASK,
1987*4882a593Smuzhiyun .val = PMX_PWM_0_1_PL_8_9_VAL,
1988*4882a593Smuzhiyun },
1989*4882a593Smuzhiyun };
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_autoexpsmallpri_muxreg[] = {
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
1994*4882a593Smuzhiyun .mask = PMX_MII_MASK,
1995*4882a593Smuzhiyun .val = 0,
1996*4882a593Smuzhiyun },
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_14_15_muxreg[] = {
2000*4882a593Smuzhiyun {
2001*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2002*4882a593Smuzhiyun .mask = PMX_PL_14_MASK | PMX_PL_15_MASK,
2003*4882a593Smuzhiyun .val = PMX_PWM1_PL_14_VAL | PMX_PWM0_PL_15_VAL,
2004*4882a593Smuzhiyun },
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_30_31_muxreg[] = {
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2010*4882a593Smuzhiyun .mask = PMX_GPIO_PIN2_MASK | PMX_GPIO_PIN3_MASK,
2011*4882a593Smuzhiyun .val = 0,
2012*4882a593Smuzhiyun }, {
2013*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
2014*4882a593Smuzhiyun .mask = PMX_PL_30_MASK | PMX_PL_31_MASK,
2015*4882a593Smuzhiyun .val = PMX_PWM1_EXT_PL_30_VAL | PMX_PWM0_EXT_PL_31_VAL,
2016*4882a593Smuzhiyun },
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_net_muxreg[] = {
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2022*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
2023*4882a593Smuzhiyun .val = 0,
2024*4882a593Smuzhiyun },
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_37_38_muxreg[] = {
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
2030*4882a593Smuzhiyun .mask = PMX_PL_37_38_MASK,
2031*4882a593Smuzhiyun .val = PMX_PWM0_1_PL_37_38_VAL,
2032*4882a593Smuzhiyun },
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_42_43_muxreg[] = {
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2038*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK | PMX_TIMER_0_1_MASK ,
2039*4882a593Smuzhiyun .val = 0,
2040*4882a593Smuzhiyun }, {
2041*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
2042*4882a593Smuzhiyun .mask = PMX_PL_42_MASK | PMX_PL_43_MASK,
2043*4882a593Smuzhiyun .val = PMX_PWM1_PL_42_VAL |
2044*4882a593Smuzhiyun PMX_PWM0_PL_43_VAL,
2045*4882a593Smuzhiyun },
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_59_60_muxreg[] = {
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
2051*4882a593Smuzhiyun .mask = PMX_PL_59_MASK,
2052*4882a593Smuzhiyun .val = PMX_PWM1_PL_59_VAL,
2053*4882a593Smuzhiyun }, {
2054*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
2055*4882a593Smuzhiyun .mask = PMX_PL_60_MASK,
2056*4882a593Smuzhiyun .val = PMX_PWM0_PL_60_VAL,
2057*4882a593Smuzhiyun },
2058*4882a593Smuzhiyun };
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun static struct spear_muxreg pwm0_1_pin_88_89_muxreg[] = {
2061*4882a593Smuzhiyun {
2062*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
2063*4882a593Smuzhiyun .mask = PMX_PL_88_89_MASK,
2064*4882a593Smuzhiyun .val = PMX_PWM0_1_PL_88_89_VAL,
2065*4882a593Smuzhiyun },
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_8_9_modemux[] = {
2069*4882a593Smuzhiyun {
2070*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2071*4882a593Smuzhiyun .muxregs = pwm0_1_pin_8_9_muxreg,
2072*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_8_9_muxreg),
2073*4882a593Smuzhiyun },
2074*4882a593Smuzhiyun };
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_14_15_modemux[] = {
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | EXTENDED_MODE,
2079*4882a593Smuzhiyun .muxregs = pwm0_1_autoexpsmallpri_muxreg,
2080*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_autoexpsmallpri_muxreg),
2081*4882a593Smuzhiyun }, {
2082*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2083*4882a593Smuzhiyun .muxregs = pwm0_1_pin_14_15_muxreg,
2084*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_14_15_muxreg),
2085*4882a593Smuzhiyun },
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_30_31_modemux[] = {
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2091*4882a593Smuzhiyun .muxregs = pwm0_1_pin_30_31_muxreg,
2092*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_30_31_muxreg),
2093*4882a593Smuzhiyun },
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_37_38_modemux[] = {
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | EXTENDED_MODE,
2099*4882a593Smuzhiyun .muxregs = pwm0_1_net_muxreg,
2100*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_net_muxreg),
2101*4882a593Smuzhiyun }, {
2102*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2103*4882a593Smuzhiyun .muxregs = pwm0_1_pin_37_38_muxreg,
2104*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_37_38_muxreg),
2105*4882a593Smuzhiyun },
2106*4882a593Smuzhiyun };
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_42_43_modemux[] = {
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2111*4882a593Smuzhiyun .muxregs = pwm0_1_pin_42_43_muxreg,
2112*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_42_43_muxreg),
2113*4882a593Smuzhiyun },
2114*4882a593Smuzhiyun };
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_59_60_modemux[] = {
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2119*4882a593Smuzhiyun .muxregs = pwm0_1_pin_59_60_muxreg,
2120*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_59_60_muxreg),
2121*4882a593Smuzhiyun },
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun static struct spear_modemux pwm0_1_pin_88_89_modemux[] = {
2125*4882a593Smuzhiyun {
2126*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2127*4882a593Smuzhiyun .muxregs = pwm0_1_pin_88_89_muxreg,
2128*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_1_pin_88_89_muxreg),
2129*4882a593Smuzhiyun },
2130*4882a593Smuzhiyun };
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun static struct spear_pingroup pwm0_1_pingroup[] = {
2133*4882a593Smuzhiyun {
2134*4882a593Smuzhiyun .name = "pwm0_1_pin_8_9_grp",
2135*4882a593Smuzhiyun .pins = pwm0_1_pins[0],
2136*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[0]),
2137*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_8_9_modemux,
2138*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_8_9_modemux),
2139*4882a593Smuzhiyun }, {
2140*4882a593Smuzhiyun .name = "pwm0_1_pin_14_15_grp",
2141*4882a593Smuzhiyun .pins = pwm0_1_pins[1],
2142*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[1]),
2143*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_14_15_modemux,
2144*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_14_15_modemux),
2145*4882a593Smuzhiyun }, {
2146*4882a593Smuzhiyun .name = "pwm0_1_pin_30_31_grp",
2147*4882a593Smuzhiyun .pins = pwm0_1_pins[2],
2148*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[2]),
2149*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_30_31_modemux,
2150*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_30_31_modemux),
2151*4882a593Smuzhiyun }, {
2152*4882a593Smuzhiyun .name = "pwm0_1_pin_37_38_grp",
2153*4882a593Smuzhiyun .pins = pwm0_1_pins[3],
2154*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[3]),
2155*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_37_38_modemux,
2156*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_37_38_modemux),
2157*4882a593Smuzhiyun }, {
2158*4882a593Smuzhiyun .name = "pwm0_1_pin_42_43_grp",
2159*4882a593Smuzhiyun .pins = pwm0_1_pins[4],
2160*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[4]),
2161*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_42_43_modemux,
2162*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_42_43_modemux),
2163*4882a593Smuzhiyun }, {
2164*4882a593Smuzhiyun .name = "pwm0_1_pin_59_60_grp",
2165*4882a593Smuzhiyun .pins = pwm0_1_pins[5],
2166*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[5]),
2167*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_59_60_modemux,
2168*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_59_60_modemux),
2169*4882a593Smuzhiyun }, {
2170*4882a593Smuzhiyun .name = "pwm0_1_pin_88_89_grp",
2171*4882a593Smuzhiyun .pins = pwm0_1_pins[6],
2172*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_1_pins[6]),
2173*4882a593Smuzhiyun .modemuxs = pwm0_1_pin_88_89_modemux,
2174*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_1_pin_88_89_modemux),
2175*4882a593Smuzhiyun },
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun static const char *const pwm0_1_grps[] = { "pwm0_1_pin_8_9_grp",
2179*4882a593Smuzhiyun "pwm0_1_pin_14_15_grp", "pwm0_1_pin_30_31_grp", "pwm0_1_pin_37_38_grp",
2180*4882a593Smuzhiyun "pwm0_1_pin_42_43_grp", "pwm0_1_pin_59_60_grp", "pwm0_1_pin_88_89_grp"
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun static struct spear_function pwm0_1_function = {
2184*4882a593Smuzhiyun .name = "pwm0_1",
2185*4882a593Smuzhiyun .groups = pwm0_1_grps,
2186*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pwm0_1_grps),
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /* Pad multiplexing for PWM2 device */
2190*4882a593Smuzhiyun static const unsigned pwm2_pins[][1] = { { 7 }, { 13 }, { 29 }, { 34 }, { 41 },
2191*4882a593Smuzhiyun { 58 }, { 87 } };
2192*4882a593Smuzhiyun static struct spear_muxreg pwm2_net_muxreg[] = {
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2195*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK,
2196*4882a593Smuzhiyun .val = 0,
2197*4882a593Smuzhiyun },
2198*4882a593Smuzhiyun };
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_7_muxreg[] = {
2201*4882a593Smuzhiyun {
2202*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
2203*4882a593Smuzhiyun .mask = PMX_PL_7_MASK,
2204*4882a593Smuzhiyun .val = PMX_PWM_2_PL_7_VAL,
2205*4882a593Smuzhiyun },
2206*4882a593Smuzhiyun };
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun static struct spear_muxreg pwm2_autoexpsmallpri_muxreg[] = {
2209*4882a593Smuzhiyun {
2210*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2211*4882a593Smuzhiyun .mask = PMX_MII_MASK,
2212*4882a593Smuzhiyun .val = 0,
2213*4882a593Smuzhiyun },
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_13_muxreg[] = {
2217*4882a593Smuzhiyun {
2218*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2219*4882a593Smuzhiyun .mask = PMX_PL_13_MASK,
2220*4882a593Smuzhiyun .val = PMX_PWM2_PL_13_VAL,
2221*4882a593Smuzhiyun },
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun
2224*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_29_muxreg[] = {
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2227*4882a593Smuzhiyun .mask = PMX_GPIO_PIN1_MASK,
2228*4882a593Smuzhiyun .val = 0,
2229*4882a593Smuzhiyun }, {
2230*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
2231*4882a593Smuzhiyun .mask = PMX_PL_29_MASK,
2232*4882a593Smuzhiyun .val = PMX_PWM_2_PL_29_VAL,
2233*4882a593Smuzhiyun },
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_34_muxreg[] = {
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2239*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK,
2240*4882a593Smuzhiyun .val = 0,
2241*4882a593Smuzhiyun }, {
2242*4882a593Smuzhiyun .reg = MODE_CONFIG_REG,
2243*4882a593Smuzhiyun .mask = PMX_PWM_MASK,
2244*4882a593Smuzhiyun .val = PMX_PWM_MASK,
2245*4882a593Smuzhiyun }, {
2246*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
2247*4882a593Smuzhiyun .mask = PMX_PL_34_MASK,
2248*4882a593Smuzhiyun .val = PMX_PWM2_PL_34_VAL,
2249*4882a593Smuzhiyun },
2250*4882a593Smuzhiyun };
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_41_muxreg[] = {
2253*4882a593Smuzhiyun {
2254*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2255*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
2256*4882a593Smuzhiyun .val = 0,
2257*4882a593Smuzhiyun }, {
2258*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
2259*4882a593Smuzhiyun .mask = PMX_PL_41_MASK,
2260*4882a593Smuzhiyun .val = PMX_PWM2_PL_41_VAL,
2261*4882a593Smuzhiyun },
2262*4882a593Smuzhiyun };
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_58_muxreg[] = {
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
2267*4882a593Smuzhiyun .mask = PMX_PL_58_MASK,
2268*4882a593Smuzhiyun .val = PMX_PWM2_PL_58_VAL,
2269*4882a593Smuzhiyun },
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun static struct spear_muxreg pwm2_pin_87_muxreg[] = {
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
2275*4882a593Smuzhiyun .mask = PMX_PL_87_MASK,
2276*4882a593Smuzhiyun .val = PMX_PWM2_PL_87_VAL,
2277*4882a593Smuzhiyun },
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_7_modemux[] = {
2281*4882a593Smuzhiyun {
2282*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_NET_MII_MODE | EXTENDED_MODE,
2283*4882a593Smuzhiyun .muxregs = pwm2_net_muxreg,
2284*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_net_muxreg),
2285*4882a593Smuzhiyun }, {
2286*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2287*4882a593Smuzhiyun .muxregs = pwm2_pin_7_muxreg,
2288*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_7_muxreg),
2289*4882a593Smuzhiyun },
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_13_modemux[] = {
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | SMALL_PRINTERS_MODE | EXTENDED_MODE,
2294*4882a593Smuzhiyun .muxregs = pwm2_autoexpsmallpri_muxreg,
2295*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_autoexpsmallpri_muxreg),
2296*4882a593Smuzhiyun }, {
2297*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2298*4882a593Smuzhiyun .muxregs = pwm2_pin_13_muxreg,
2299*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_13_muxreg),
2300*4882a593Smuzhiyun },
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_29_modemux[] = {
2303*4882a593Smuzhiyun {
2304*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2305*4882a593Smuzhiyun .muxregs = pwm2_pin_29_muxreg,
2306*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_29_muxreg),
2307*4882a593Smuzhiyun },
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_34_modemux[] = {
2310*4882a593Smuzhiyun {
2311*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2312*4882a593Smuzhiyun .muxregs = pwm2_pin_34_muxreg,
2313*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_34_muxreg),
2314*4882a593Smuzhiyun },
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun
2317*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_41_modemux[] = {
2318*4882a593Smuzhiyun {
2319*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2320*4882a593Smuzhiyun .muxregs = pwm2_pin_41_muxreg,
2321*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_41_muxreg),
2322*4882a593Smuzhiyun },
2323*4882a593Smuzhiyun };
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_58_modemux[] = {
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2328*4882a593Smuzhiyun .muxregs = pwm2_pin_58_muxreg,
2329*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_58_muxreg),
2330*4882a593Smuzhiyun },
2331*4882a593Smuzhiyun };
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun static struct spear_modemux pwm2_pin_87_modemux[] = {
2334*4882a593Smuzhiyun {
2335*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2336*4882a593Smuzhiyun .muxregs = pwm2_pin_87_muxreg,
2337*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_pin_87_muxreg),
2338*4882a593Smuzhiyun },
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun static struct spear_pingroup pwm2_pingroup[] = {
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun .name = "pwm2_pin_7_grp",
2344*4882a593Smuzhiyun .pins = pwm2_pins[0],
2345*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[0]),
2346*4882a593Smuzhiyun .modemuxs = pwm2_pin_7_modemux,
2347*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_7_modemux),
2348*4882a593Smuzhiyun }, {
2349*4882a593Smuzhiyun .name = "pwm2_pin_13_grp",
2350*4882a593Smuzhiyun .pins = pwm2_pins[1],
2351*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[1]),
2352*4882a593Smuzhiyun .modemuxs = pwm2_pin_13_modemux,
2353*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_13_modemux),
2354*4882a593Smuzhiyun }, {
2355*4882a593Smuzhiyun .name = "pwm2_pin_29_grp",
2356*4882a593Smuzhiyun .pins = pwm2_pins[2],
2357*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[2]),
2358*4882a593Smuzhiyun .modemuxs = pwm2_pin_29_modemux,
2359*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_29_modemux),
2360*4882a593Smuzhiyun }, {
2361*4882a593Smuzhiyun .name = "pwm2_pin_34_grp",
2362*4882a593Smuzhiyun .pins = pwm2_pins[3],
2363*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[3]),
2364*4882a593Smuzhiyun .modemuxs = pwm2_pin_34_modemux,
2365*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_34_modemux),
2366*4882a593Smuzhiyun }, {
2367*4882a593Smuzhiyun .name = "pwm2_pin_41_grp",
2368*4882a593Smuzhiyun .pins = pwm2_pins[4],
2369*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[4]),
2370*4882a593Smuzhiyun .modemuxs = pwm2_pin_41_modemux,
2371*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_41_modemux),
2372*4882a593Smuzhiyun }, {
2373*4882a593Smuzhiyun .name = "pwm2_pin_58_grp",
2374*4882a593Smuzhiyun .pins = pwm2_pins[5],
2375*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[5]),
2376*4882a593Smuzhiyun .modemuxs = pwm2_pin_58_modemux,
2377*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_58_modemux),
2378*4882a593Smuzhiyun }, {
2379*4882a593Smuzhiyun .name = "pwm2_pin_87_grp",
2380*4882a593Smuzhiyun .pins = pwm2_pins[6],
2381*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins[6]),
2382*4882a593Smuzhiyun .modemuxs = pwm2_pin_87_modemux,
2383*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_pin_87_modemux),
2384*4882a593Smuzhiyun },
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun static const char *const pwm2_grps[] = { "pwm2_pin_7_grp", "pwm2_pin_13_grp",
2388*4882a593Smuzhiyun "pwm2_pin_29_grp", "pwm2_pin_34_grp", "pwm2_pin_41_grp",
2389*4882a593Smuzhiyun "pwm2_pin_58_grp", "pwm2_pin_87_grp" };
2390*4882a593Smuzhiyun static struct spear_function pwm2_function = {
2391*4882a593Smuzhiyun .name = "pwm2",
2392*4882a593Smuzhiyun .groups = pwm2_grps,
2393*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pwm2_grps),
2394*4882a593Smuzhiyun };
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun /* Pad multiplexing for PWM3 device */
2397*4882a593Smuzhiyun static const unsigned pwm3_pins[][1] = { { 6 }, { 12 }, { 28 }, { 40 }, { 57 },
2398*4882a593Smuzhiyun { 86 } };
2399*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_6_muxreg[] = {
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2402*4882a593Smuzhiyun .mask = PMX_SSP_MASK,
2403*4882a593Smuzhiyun .val = 0,
2404*4882a593Smuzhiyun }, {
2405*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
2406*4882a593Smuzhiyun .mask = PMX_PL_6_MASK,
2407*4882a593Smuzhiyun .val = PMX_PWM_3_PL_6_VAL,
2408*4882a593Smuzhiyun },
2409*4882a593Smuzhiyun };
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun static struct spear_muxreg pwm3_muxreg[] = {
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2414*4882a593Smuzhiyun .mask = PMX_MII_MASK,
2415*4882a593Smuzhiyun .val = 0,
2416*4882a593Smuzhiyun },
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_12_muxreg[] = {
2420*4882a593Smuzhiyun {
2421*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2422*4882a593Smuzhiyun .mask = PMX_PL_12_MASK,
2423*4882a593Smuzhiyun .val = PMX_PWM3_PL_12_VAL,
2424*4882a593Smuzhiyun },
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_28_muxreg[] = {
2428*4882a593Smuzhiyun {
2429*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2430*4882a593Smuzhiyun .mask = PMX_GPIO_PIN0_MASK,
2431*4882a593Smuzhiyun .val = 0,
2432*4882a593Smuzhiyun }, {
2433*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
2434*4882a593Smuzhiyun .mask = PMX_PL_28_MASK,
2435*4882a593Smuzhiyun .val = PMX_PWM_3_PL_28_VAL,
2436*4882a593Smuzhiyun },
2437*4882a593Smuzhiyun };
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_40_muxreg[] = {
2440*4882a593Smuzhiyun {
2441*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2442*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK,
2443*4882a593Smuzhiyun .val = 0,
2444*4882a593Smuzhiyun }, {
2445*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
2446*4882a593Smuzhiyun .mask = PMX_PL_40_MASK,
2447*4882a593Smuzhiyun .val = PMX_PWM3_PL_40_VAL,
2448*4882a593Smuzhiyun },
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_57_muxreg[] = {
2452*4882a593Smuzhiyun {
2453*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
2454*4882a593Smuzhiyun .mask = PMX_PL_57_MASK,
2455*4882a593Smuzhiyun .val = PMX_PWM3_PL_57_VAL,
2456*4882a593Smuzhiyun },
2457*4882a593Smuzhiyun };
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun static struct spear_muxreg pwm3_pin_86_muxreg[] = {
2460*4882a593Smuzhiyun {
2461*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
2462*4882a593Smuzhiyun .mask = PMX_PL_86_MASK,
2463*4882a593Smuzhiyun .val = PMX_PWM3_PL_86_VAL,
2464*4882a593Smuzhiyun },
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_6_modemux[] = {
2468*4882a593Smuzhiyun {
2469*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2470*4882a593Smuzhiyun .muxregs = pwm3_pin_6_muxreg,
2471*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_6_muxreg),
2472*4882a593Smuzhiyun },
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_12_modemux[] = {
2476*4882a593Smuzhiyun {
2477*4882a593Smuzhiyun .modes = AUTO_EXP_MODE | SMALL_PRINTERS_MODE |
2478*4882a593Smuzhiyun AUTO_NET_SMII_MODE | EXTENDED_MODE,
2479*4882a593Smuzhiyun .muxregs = pwm3_muxreg,
2480*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_muxreg),
2481*4882a593Smuzhiyun }, {
2482*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2483*4882a593Smuzhiyun .muxregs = pwm3_pin_12_muxreg,
2484*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_12_muxreg),
2485*4882a593Smuzhiyun },
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_28_modemux[] = {
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2491*4882a593Smuzhiyun .muxregs = pwm3_pin_28_muxreg,
2492*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_28_muxreg),
2493*4882a593Smuzhiyun },
2494*4882a593Smuzhiyun };
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_40_modemux[] = {
2497*4882a593Smuzhiyun {
2498*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2499*4882a593Smuzhiyun .muxregs = pwm3_pin_40_muxreg,
2500*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_40_muxreg),
2501*4882a593Smuzhiyun },
2502*4882a593Smuzhiyun };
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_57_modemux[] = {
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2507*4882a593Smuzhiyun .muxregs = pwm3_pin_57_muxreg,
2508*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_57_muxreg),
2509*4882a593Smuzhiyun },
2510*4882a593Smuzhiyun };
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun static struct spear_modemux pwm3_pin_86_modemux[] = {
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2515*4882a593Smuzhiyun .muxregs = pwm3_pin_86_muxreg,
2516*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_pin_86_muxreg),
2517*4882a593Smuzhiyun },
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun static struct spear_pingroup pwm3_pingroup[] = {
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun .name = "pwm3_pin_6_grp",
2523*4882a593Smuzhiyun .pins = pwm3_pins[0],
2524*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[0]),
2525*4882a593Smuzhiyun .modemuxs = pwm3_pin_6_modemux,
2526*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_6_modemux),
2527*4882a593Smuzhiyun }, {
2528*4882a593Smuzhiyun .name = "pwm3_pin_12_grp",
2529*4882a593Smuzhiyun .pins = pwm3_pins[1],
2530*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[1]),
2531*4882a593Smuzhiyun .modemuxs = pwm3_pin_12_modemux,
2532*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_12_modemux),
2533*4882a593Smuzhiyun }, {
2534*4882a593Smuzhiyun .name = "pwm3_pin_28_grp",
2535*4882a593Smuzhiyun .pins = pwm3_pins[2],
2536*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[2]),
2537*4882a593Smuzhiyun .modemuxs = pwm3_pin_28_modemux,
2538*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_28_modemux),
2539*4882a593Smuzhiyun }, {
2540*4882a593Smuzhiyun .name = "pwm3_pin_40_grp",
2541*4882a593Smuzhiyun .pins = pwm3_pins[3],
2542*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[3]),
2543*4882a593Smuzhiyun .modemuxs = pwm3_pin_40_modemux,
2544*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_40_modemux),
2545*4882a593Smuzhiyun }, {
2546*4882a593Smuzhiyun .name = "pwm3_pin_57_grp",
2547*4882a593Smuzhiyun .pins = pwm3_pins[4],
2548*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[4]),
2549*4882a593Smuzhiyun .modemuxs = pwm3_pin_57_modemux,
2550*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_57_modemux),
2551*4882a593Smuzhiyun }, {
2552*4882a593Smuzhiyun .name = "pwm3_pin_86_grp",
2553*4882a593Smuzhiyun .pins = pwm3_pins[5],
2554*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins[5]),
2555*4882a593Smuzhiyun .modemuxs = pwm3_pin_86_modemux,
2556*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_pin_86_modemux),
2557*4882a593Smuzhiyun },
2558*4882a593Smuzhiyun };
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun static const char *const pwm3_grps[] = { "pwm3_pin_6_grp", "pwm3_pin_12_grp",
2561*4882a593Smuzhiyun "pwm3_pin_28_grp", "pwm3_pin_40_grp", "pwm3_pin_57_grp",
2562*4882a593Smuzhiyun "pwm3_pin_86_grp" };
2563*4882a593Smuzhiyun static struct spear_function pwm3_function = {
2564*4882a593Smuzhiyun .name = "pwm3",
2565*4882a593Smuzhiyun .groups = pwm3_grps,
2566*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pwm3_grps),
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun /* Pad multiplexing for SSP1 device */
2570*4882a593Smuzhiyun static const unsigned ssp1_pins[][2] = { { 17, 20 }, { 36, 39 }, { 48, 51 },
2571*4882a593Smuzhiyun { 65, 68 }, { 94, 97 } };
2572*4882a593Smuzhiyun static struct spear_muxreg ssp1_muxreg[] = {
2573*4882a593Smuzhiyun {
2574*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2575*4882a593Smuzhiyun .mask = PMX_MII_MASK,
2576*4882a593Smuzhiyun .val = 0,
2577*4882a593Smuzhiyun },
2578*4882a593Smuzhiyun };
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun static struct spear_muxreg ssp1_ext_17_20_muxreg[] = {
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2583*4882a593Smuzhiyun .mask = PMX_PL_17_18_MASK | PMX_PL_19_MASK,
2584*4882a593Smuzhiyun .val = PMX_SSP1_PL_17_18_19_20_VAL,
2585*4882a593Smuzhiyun }, {
2586*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
2587*4882a593Smuzhiyun .mask = PMX_PL_20_MASK,
2588*4882a593Smuzhiyun .val = PMX_SSP1_PL_17_18_19_20_VAL,
2589*4882a593Smuzhiyun }, {
2590*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2591*4882a593Smuzhiyun .mask = PMX_SSP1_PORT_SEL_MASK,
2592*4882a593Smuzhiyun .val = PMX_SSP1_PORT_17_TO_20_VAL,
2593*4882a593Smuzhiyun },
2594*4882a593Smuzhiyun };
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun static struct spear_muxreg ssp1_ext_36_39_muxreg[] = {
2597*4882a593Smuzhiyun {
2598*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2599*4882a593Smuzhiyun .mask = PMX_UART0_MODEM_MASK | PMX_SSP_CS_MASK,
2600*4882a593Smuzhiyun .val = 0,
2601*4882a593Smuzhiyun }, {
2602*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
2603*4882a593Smuzhiyun .mask = PMX_PL_36_MASK | PMX_PL_37_38_MASK | PMX_PL_39_MASK,
2604*4882a593Smuzhiyun .val = PMX_SSP1_PL_36_VAL | PMX_SSP1_PL_37_38_VAL |
2605*4882a593Smuzhiyun PMX_SSP1_PL_39_VAL,
2606*4882a593Smuzhiyun }, {
2607*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2608*4882a593Smuzhiyun .mask = PMX_SSP1_PORT_SEL_MASK,
2609*4882a593Smuzhiyun .val = PMX_SSP1_PORT_36_TO_39_VAL,
2610*4882a593Smuzhiyun },
2611*4882a593Smuzhiyun };
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun static struct spear_muxreg ssp1_ext_48_51_muxreg[] = {
2614*4882a593Smuzhiyun {
2615*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2616*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK,
2617*4882a593Smuzhiyun .val = 0,
2618*4882a593Smuzhiyun }, {
2619*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
2620*4882a593Smuzhiyun .mask = PMX_PL_48_49_MASK,
2621*4882a593Smuzhiyun .val = PMX_SSP1_PL_48_49_VAL,
2622*4882a593Smuzhiyun }, {
2623*4882a593Smuzhiyun .reg = IP_SEL_PAD_50_59_REG,
2624*4882a593Smuzhiyun .mask = PMX_PL_50_51_MASK,
2625*4882a593Smuzhiyun .val = PMX_SSP1_PL_50_51_VAL,
2626*4882a593Smuzhiyun }, {
2627*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2628*4882a593Smuzhiyun .mask = PMX_SSP1_PORT_SEL_MASK,
2629*4882a593Smuzhiyun .val = PMX_SSP1_PORT_48_TO_51_VAL,
2630*4882a593Smuzhiyun },
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun static struct spear_muxreg ssp1_ext_65_68_muxreg[] = {
2634*4882a593Smuzhiyun {
2635*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
2636*4882a593Smuzhiyun .mask = PMX_PL_65_TO_68_MASK,
2637*4882a593Smuzhiyun .val = PMX_SSP1_PL_65_TO_68_VAL,
2638*4882a593Smuzhiyun }, {
2639*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2640*4882a593Smuzhiyun .mask = PMX_SSP1_PORT_SEL_MASK,
2641*4882a593Smuzhiyun .val = PMX_SSP1_PORT_65_TO_68_VAL,
2642*4882a593Smuzhiyun },
2643*4882a593Smuzhiyun };
2644*4882a593Smuzhiyun
2645*4882a593Smuzhiyun static struct spear_muxreg ssp1_ext_94_97_muxreg[] = {
2646*4882a593Smuzhiyun {
2647*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
2648*4882a593Smuzhiyun .mask = PMX_PL_94_95_MASK | PMX_PL_96_97_MASK,
2649*4882a593Smuzhiyun .val = PMX_SSP1_PL_94_95_VAL | PMX_SSP1_PL_96_97_VAL,
2650*4882a593Smuzhiyun }, {
2651*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2652*4882a593Smuzhiyun .mask = PMX_SSP1_PORT_SEL_MASK,
2653*4882a593Smuzhiyun .val = PMX_SSP1_PORT_94_TO_97_VAL,
2654*4882a593Smuzhiyun },
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun static struct spear_modemux ssp1_17_20_modemux[] = {
2658*4882a593Smuzhiyun {
2659*4882a593Smuzhiyun .modes = SMALL_PRINTERS_MODE | AUTO_NET_SMII_MODE |
2660*4882a593Smuzhiyun EXTENDED_MODE,
2661*4882a593Smuzhiyun .muxregs = ssp1_muxreg,
2662*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_muxreg),
2663*4882a593Smuzhiyun }, {
2664*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2665*4882a593Smuzhiyun .muxregs = ssp1_ext_17_20_muxreg,
2666*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_ext_17_20_muxreg),
2667*4882a593Smuzhiyun },
2668*4882a593Smuzhiyun };
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun static struct spear_modemux ssp1_36_39_modemux[] = {
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2673*4882a593Smuzhiyun .muxregs = ssp1_ext_36_39_muxreg,
2674*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_ext_36_39_muxreg),
2675*4882a593Smuzhiyun },
2676*4882a593Smuzhiyun };
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun static struct spear_modemux ssp1_48_51_modemux[] = {
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2681*4882a593Smuzhiyun .muxregs = ssp1_ext_48_51_muxreg,
2682*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_ext_48_51_muxreg),
2683*4882a593Smuzhiyun },
2684*4882a593Smuzhiyun };
2685*4882a593Smuzhiyun static struct spear_modemux ssp1_65_68_modemux[] = {
2686*4882a593Smuzhiyun {
2687*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2688*4882a593Smuzhiyun .muxregs = ssp1_ext_65_68_muxreg,
2689*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_ext_65_68_muxreg),
2690*4882a593Smuzhiyun },
2691*4882a593Smuzhiyun };
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun static struct spear_modemux ssp1_94_97_modemux[] = {
2694*4882a593Smuzhiyun {
2695*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2696*4882a593Smuzhiyun .muxregs = ssp1_ext_94_97_muxreg,
2697*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp1_ext_94_97_muxreg),
2698*4882a593Smuzhiyun },
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun static struct spear_pingroup ssp1_pingroup[] = {
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun .name = "ssp1_17_20_grp",
2704*4882a593Smuzhiyun .pins = ssp1_pins[0],
2705*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp1_pins[0]),
2706*4882a593Smuzhiyun .modemuxs = ssp1_17_20_modemux,
2707*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp1_17_20_modemux),
2708*4882a593Smuzhiyun }, {
2709*4882a593Smuzhiyun .name = "ssp1_36_39_grp",
2710*4882a593Smuzhiyun .pins = ssp1_pins[1],
2711*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp1_pins[1]),
2712*4882a593Smuzhiyun .modemuxs = ssp1_36_39_modemux,
2713*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp1_36_39_modemux),
2714*4882a593Smuzhiyun }, {
2715*4882a593Smuzhiyun .name = "ssp1_48_51_grp",
2716*4882a593Smuzhiyun .pins = ssp1_pins[2],
2717*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp1_pins[2]),
2718*4882a593Smuzhiyun .modemuxs = ssp1_48_51_modemux,
2719*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp1_48_51_modemux),
2720*4882a593Smuzhiyun }, {
2721*4882a593Smuzhiyun .name = "ssp1_65_68_grp",
2722*4882a593Smuzhiyun .pins = ssp1_pins[3],
2723*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp1_pins[3]),
2724*4882a593Smuzhiyun .modemuxs = ssp1_65_68_modemux,
2725*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp1_65_68_modemux),
2726*4882a593Smuzhiyun }, {
2727*4882a593Smuzhiyun .name = "ssp1_94_97_grp",
2728*4882a593Smuzhiyun .pins = ssp1_pins[4],
2729*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp1_pins[4]),
2730*4882a593Smuzhiyun .modemuxs = ssp1_94_97_modemux,
2731*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp1_94_97_modemux),
2732*4882a593Smuzhiyun },
2733*4882a593Smuzhiyun };
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun static const char *const ssp1_grps[] = { "ssp1_17_20_grp", "ssp1_36_39_grp",
2736*4882a593Smuzhiyun "ssp1_48_51_grp", "ssp1_65_68_grp", "ssp1_94_97_grp"
2737*4882a593Smuzhiyun };
2738*4882a593Smuzhiyun static struct spear_function ssp1_function = {
2739*4882a593Smuzhiyun .name = "ssp1",
2740*4882a593Smuzhiyun .groups = ssp1_grps,
2741*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(ssp1_grps),
2742*4882a593Smuzhiyun };
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun /* Pad multiplexing for SSP2 device */
2745*4882a593Smuzhiyun static const unsigned ssp2_pins[][2] = { { 13, 16 }, { 32, 35 }, { 44, 47 },
2746*4882a593Smuzhiyun { 61, 64 }, { 90, 93 } };
2747*4882a593Smuzhiyun static struct spear_muxreg ssp2_muxreg[] = {
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2750*4882a593Smuzhiyun .mask = PMX_MII_MASK,
2751*4882a593Smuzhiyun .val = 0,
2752*4882a593Smuzhiyun },
2753*4882a593Smuzhiyun };
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun static struct spear_muxreg ssp2_ext_13_16_muxreg[] = {
2756*4882a593Smuzhiyun {
2757*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2758*4882a593Smuzhiyun .mask = PMX_PL_13_14_MASK | PMX_PL_15_16_MASK,
2759*4882a593Smuzhiyun .val = PMX_SSP2_PL_13_14_15_16_VAL,
2760*4882a593Smuzhiyun }, {
2761*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2762*4882a593Smuzhiyun .mask = PMX_SSP2_PORT_SEL_MASK,
2763*4882a593Smuzhiyun .val = PMX_SSP2_PORT_13_TO_16_VAL,
2764*4882a593Smuzhiyun },
2765*4882a593Smuzhiyun };
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun static struct spear_muxreg ssp2_ext_32_35_muxreg[] = {
2768*4882a593Smuzhiyun {
2769*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2770*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK | PMX_GPIO_PIN4_MASK |
2771*4882a593Smuzhiyun PMX_GPIO_PIN5_MASK,
2772*4882a593Smuzhiyun .val = 0,
2773*4882a593Smuzhiyun }, {
2774*4882a593Smuzhiyun .reg = IP_SEL_PAD_30_39_REG,
2775*4882a593Smuzhiyun .mask = PMX_PL_32_33_MASK | PMX_PL_34_MASK | PMX_PL_35_MASK,
2776*4882a593Smuzhiyun .val = PMX_SSP2_PL_32_33_VAL | PMX_SSP2_PL_34_VAL |
2777*4882a593Smuzhiyun PMX_SSP2_PL_35_VAL,
2778*4882a593Smuzhiyun }, {
2779*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2780*4882a593Smuzhiyun .mask = PMX_SSP2_PORT_SEL_MASK,
2781*4882a593Smuzhiyun .val = PMX_SSP2_PORT_32_TO_35_VAL,
2782*4882a593Smuzhiyun },
2783*4882a593Smuzhiyun };
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun static struct spear_muxreg ssp2_ext_44_47_muxreg[] = {
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2788*4882a593Smuzhiyun .mask = PMX_TIMER_0_1_MASK | PMX_TIMER_2_3_MASK,
2789*4882a593Smuzhiyun .val = 0,
2790*4882a593Smuzhiyun }, {
2791*4882a593Smuzhiyun .reg = IP_SEL_PAD_40_49_REG,
2792*4882a593Smuzhiyun .mask = PMX_PL_44_45_MASK | PMX_PL_46_47_MASK,
2793*4882a593Smuzhiyun .val = PMX_SSP2_PL_44_45_VAL | PMX_SSP2_PL_46_47_VAL,
2794*4882a593Smuzhiyun }, {
2795*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2796*4882a593Smuzhiyun .mask = PMX_SSP2_PORT_SEL_MASK,
2797*4882a593Smuzhiyun .val = PMX_SSP2_PORT_44_TO_47_VAL,
2798*4882a593Smuzhiyun },
2799*4882a593Smuzhiyun };
2800*4882a593Smuzhiyun
2801*4882a593Smuzhiyun static struct spear_muxreg ssp2_ext_61_64_muxreg[] = {
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun .reg = IP_SEL_PAD_60_69_REG,
2804*4882a593Smuzhiyun .mask = PMX_PL_61_TO_64_MASK,
2805*4882a593Smuzhiyun .val = PMX_SSP2_PL_61_TO_64_VAL,
2806*4882a593Smuzhiyun }, {
2807*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2808*4882a593Smuzhiyun .mask = PMX_SSP2_PORT_SEL_MASK,
2809*4882a593Smuzhiyun .val = PMX_SSP2_PORT_61_TO_64_VAL,
2810*4882a593Smuzhiyun },
2811*4882a593Smuzhiyun };
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun static struct spear_muxreg ssp2_ext_90_93_muxreg[] = {
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
2816*4882a593Smuzhiyun .mask = PMX_PL_90_91_MASK | PMX_PL_92_93_MASK,
2817*4882a593Smuzhiyun .val = PMX_SSP2_PL_90_91_VAL | PMX_SSP2_PL_92_93_VAL,
2818*4882a593Smuzhiyun }, {
2819*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
2820*4882a593Smuzhiyun .mask = PMX_SSP2_PORT_SEL_MASK,
2821*4882a593Smuzhiyun .val = PMX_SSP2_PORT_90_TO_93_VAL,
2822*4882a593Smuzhiyun },
2823*4882a593Smuzhiyun };
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun static struct spear_modemux ssp2_13_16_modemux[] = {
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | EXTENDED_MODE,
2828*4882a593Smuzhiyun .muxregs = ssp2_muxreg,
2829*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_muxreg),
2830*4882a593Smuzhiyun }, {
2831*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2832*4882a593Smuzhiyun .muxregs = ssp2_ext_13_16_muxreg,
2833*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_ext_13_16_muxreg),
2834*4882a593Smuzhiyun },
2835*4882a593Smuzhiyun };
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun static struct spear_modemux ssp2_32_35_modemux[] = {
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2840*4882a593Smuzhiyun .muxregs = ssp2_ext_32_35_muxreg,
2841*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_ext_32_35_muxreg),
2842*4882a593Smuzhiyun },
2843*4882a593Smuzhiyun };
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun static struct spear_modemux ssp2_44_47_modemux[] = {
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2848*4882a593Smuzhiyun .muxregs = ssp2_ext_44_47_muxreg,
2849*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_ext_44_47_muxreg),
2850*4882a593Smuzhiyun },
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun static struct spear_modemux ssp2_61_64_modemux[] = {
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2856*4882a593Smuzhiyun .muxregs = ssp2_ext_61_64_muxreg,
2857*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_ext_61_64_muxreg),
2858*4882a593Smuzhiyun },
2859*4882a593Smuzhiyun };
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun static struct spear_modemux ssp2_90_93_modemux[] = {
2862*4882a593Smuzhiyun {
2863*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2864*4882a593Smuzhiyun .muxregs = ssp2_ext_90_93_muxreg,
2865*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp2_ext_90_93_muxreg),
2866*4882a593Smuzhiyun },
2867*4882a593Smuzhiyun };
2868*4882a593Smuzhiyun
2869*4882a593Smuzhiyun static struct spear_pingroup ssp2_pingroup[] = {
2870*4882a593Smuzhiyun {
2871*4882a593Smuzhiyun .name = "ssp2_13_16_grp",
2872*4882a593Smuzhiyun .pins = ssp2_pins[0],
2873*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp2_pins[0]),
2874*4882a593Smuzhiyun .modemuxs = ssp2_13_16_modemux,
2875*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp2_13_16_modemux),
2876*4882a593Smuzhiyun }, {
2877*4882a593Smuzhiyun .name = "ssp2_32_35_grp",
2878*4882a593Smuzhiyun .pins = ssp2_pins[1],
2879*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp2_pins[1]),
2880*4882a593Smuzhiyun .modemuxs = ssp2_32_35_modemux,
2881*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp2_32_35_modemux),
2882*4882a593Smuzhiyun }, {
2883*4882a593Smuzhiyun .name = "ssp2_44_47_grp",
2884*4882a593Smuzhiyun .pins = ssp2_pins[2],
2885*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp2_pins[2]),
2886*4882a593Smuzhiyun .modemuxs = ssp2_44_47_modemux,
2887*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp2_44_47_modemux),
2888*4882a593Smuzhiyun }, {
2889*4882a593Smuzhiyun .name = "ssp2_61_64_grp",
2890*4882a593Smuzhiyun .pins = ssp2_pins[3],
2891*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp2_pins[3]),
2892*4882a593Smuzhiyun .modemuxs = ssp2_61_64_modemux,
2893*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp2_61_64_modemux),
2894*4882a593Smuzhiyun }, {
2895*4882a593Smuzhiyun .name = "ssp2_90_93_grp",
2896*4882a593Smuzhiyun .pins = ssp2_pins[4],
2897*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp2_pins[4]),
2898*4882a593Smuzhiyun .modemuxs = ssp2_90_93_modemux,
2899*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp2_90_93_modemux),
2900*4882a593Smuzhiyun },
2901*4882a593Smuzhiyun };
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun static const char *const ssp2_grps[] = { "ssp2_13_16_grp", "ssp2_32_35_grp",
2904*4882a593Smuzhiyun "ssp2_44_47_grp", "ssp2_61_64_grp", "ssp2_90_93_grp" };
2905*4882a593Smuzhiyun static struct spear_function ssp2_function = {
2906*4882a593Smuzhiyun .name = "ssp2",
2907*4882a593Smuzhiyun .groups = ssp2_grps,
2908*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(ssp2_grps),
2909*4882a593Smuzhiyun };
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun /* Pad multiplexing for cadence mii2 as mii device */
2912*4882a593Smuzhiyun static const unsigned mii2_pins[] = { 80, 81, 82, 83, 84, 85, 86, 87, 88, 89,
2913*4882a593Smuzhiyun 90, 91, 92, 93, 94, 95, 96, 97 };
2914*4882a593Smuzhiyun static struct spear_muxreg mii2_muxreg[] = {
2915*4882a593Smuzhiyun {
2916*4882a593Smuzhiyun .reg = IP_SEL_PAD_80_89_REG,
2917*4882a593Smuzhiyun .mask = PMX_PL_80_TO_85_MASK | PMX_PL_86_87_MASK |
2918*4882a593Smuzhiyun PMX_PL_88_89_MASK,
2919*4882a593Smuzhiyun .val = PMX_MII2_PL_80_TO_85_VAL | PMX_MII2_PL_86_87_VAL |
2920*4882a593Smuzhiyun PMX_MII2_PL_88_89_VAL,
2921*4882a593Smuzhiyun }, {
2922*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
2923*4882a593Smuzhiyun .mask = PMX_PL_90_91_MASK | PMX_PL_92_93_MASK |
2924*4882a593Smuzhiyun PMX_PL_94_95_MASK | PMX_PL_96_97_MASK,
2925*4882a593Smuzhiyun .val = PMX_MII2_PL_90_91_VAL | PMX_MII2_PL_92_93_VAL |
2926*4882a593Smuzhiyun PMX_MII2_PL_94_95_VAL | PMX_MII2_PL_96_97_VAL,
2927*4882a593Smuzhiyun }, {
2928*4882a593Smuzhiyun .reg = EXT_CTRL_REG,
2929*4882a593Smuzhiyun .mask = (MAC_MODE_MASK << MAC2_MODE_SHIFT) |
2930*4882a593Smuzhiyun (MAC_MODE_MASK << MAC1_MODE_SHIFT) |
2931*4882a593Smuzhiyun MII_MDIO_MASK,
2932*4882a593Smuzhiyun .val = (MAC_MODE_MII << MAC2_MODE_SHIFT) |
2933*4882a593Smuzhiyun (MAC_MODE_MII << MAC1_MODE_SHIFT) |
2934*4882a593Smuzhiyun MII_MDIO_81_VAL,
2935*4882a593Smuzhiyun },
2936*4882a593Smuzhiyun };
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun static struct spear_modemux mii2_modemux[] = {
2939*4882a593Smuzhiyun {
2940*4882a593Smuzhiyun .modes = EXTENDED_MODE,
2941*4882a593Smuzhiyun .muxregs = mii2_muxreg,
2942*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(mii2_muxreg),
2943*4882a593Smuzhiyun },
2944*4882a593Smuzhiyun };
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun static struct spear_pingroup mii2_pingroup = {
2947*4882a593Smuzhiyun .name = "mii2_grp",
2948*4882a593Smuzhiyun .pins = mii2_pins,
2949*4882a593Smuzhiyun .npins = ARRAY_SIZE(mii2_pins),
2950*4882a593Smuzhiyun .modemuxs = mii2_modemux,
2951*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(mii2_modemux),
2952*4882a593Smuzhiyun };
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun static const char *const mii2_grps[] = { "mii2_grp" };
2955*4882a593Smuzhiyun static struct spear_function mii2_function = {
2956*4882a593Smuzhiyun .name = "mii2",
2957*4882a593Smuzhiyun .groups = mii2_grps,
2958*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(mii2_grps),
2959*4882a593Smuzhiyun };
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun /* Pad multiplexing for cadence mii 1_2 as smii or rmii device */
2962*4882a593Smuzhiyun static const unsigned rmii0_1_pins[] = { 10, 11, 13, 14, 15, 16, 17, 18, 19, 20,
2963*4882a593Smuzhiyun 21, 22, 23, 24, 25, 26, 27 };
2964*4882a593Smuzhiyun static const unsigned smii0_1_pins[] = { 10, 11, 21, 22, 23, 24, 25, 26, 27 };
2965*4882a593Smuzhiyun static struct spear_muxreg mii0_1_muxreg[] = {
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
2968*4882a593Smuzhiyun .mask = PMX_MII_MASK,
2969*4882a593Smuzhiyun .val = 0,
2970*4882a593Smuzhiyun },
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun static struct spear_muxreg smii0_1_ext_muxreg[] = {
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2976*4882a593Smuzhiyun .mask = PMX_PL_10_11_MASK,
2977*4882a593Smuzhiyun .val = PMX_SMII_PL_10_11_VAL,
2978*4882a593Smuzhiyun }, {
2979*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
2980*4882a593Smuzhiyun .mask = PMX_PL_21_TO_27_MASK,
2981*4882a593Smuzhiyun .val = PMX_SMII_PL_21_TO_27_VAL,
2982*4882a593Smuzhiyun }, {
2983*4882a593Smuzhiyun .reg = EXT_CTRL_REG,
2984*4882a593Smuzhiyun .mask = (MAC_MODE_MASK << MAC2_MODE_SHIFT) |
2985*4882a593Smuzhiyun (MAC_MODE_MASK << MAC1_MODE_SHIFT) |
2986*4882a593Smuzhiyun MII_MDIO_MASK,
2987*4882a593Smuzhiyun .val = (MAC_MODE_SMII << MAC2_MODE_SHIFT)
2988*4882a593Smuzhiyun | (MAC_MODE_SMII << MAC1_MODE_SHIFT)
2989*4882a593Smuzhiyun | MII_MDIO_10_11_VAL,
2990*4882a593Smuzhiyun },
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun static struct spear_muxreg rmii0_1_ext_muxreg[] = {
2994*4882a593Smuzhiyun {
2995*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
2996*4882a593Smuzhiyun .mask = PMX_PL_10_11_MASK | PMX_PL_13_14_MASK |
2997*4882a593Smuzhiyun PMX_PL_15_16_MASK | PMX_PL_17_18_MASK | PMX_PL_19_MASK,
2998*4882a593Smuzhiyun .val = PMX_RMII_PL_10_11_VAL | PMX_RMII_PL_13_14_VAL |
2999*4882a593Smuzhiyun PMX_RMII_PL_15_16_VAL | PMX_RMII_PL_17_18_VAL |
3000*4882a593Smuzhiyun PMX_RMII_PL_19_VAL,
3001*4882a593Smuzhiyun }, {
3002*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
3003*4882a593Smuzhiyun .mask = PMX_PL_20_MASK | PMX_PL_21_TO_27_MASK,
3004*4882a593Smuzhiyun .val = PMX_RMII_PL_20_VAL | PMX_RMII_PL_21_TO_27_VAL,
3005*4882a593Smuzhiyun }, {
3006*4882a593Smuzhiyun .reg = EXT_CTRL_REG,
3007*4882a593Smuzhiyun .mask = (MAC_MODE_MASK << MAC2_MODE_SHIFT) |
3008*4882a593Smuzhiyun (MAC_MODE_MASK << MAC1_MODE_SHIFT) |
3009*4882a593Smuzhiyun MII_MDIO_MASK,
3010*4882a593Smuzhiyun .val = (MAC_MODE_RMII << MAC2_MODE_SHIFT)
3011*4882a593Smuzhiyun | (MAC_MODE_RMII << MAC1_MODE_SHIFT)
3012*4882a593Smuzhiyun | MII_MDIO_10_11_VAL,
3013*4882a593Smuzhiyun },
3014*4882a593Smuzhiyun };
3015*4882a593Smuzhiyun
3016*4882a593Smuzhiyun static struct spear_modemux mii0_1_modemux[][2] = {
3017*4882a593Smuzhiyun {
3018*4882a593Smuzhiyun /* configure as smii */
3019*4882a593Smuzhiyun {
3020*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_EXP_MODE |
3021*4882a593Smuzhiyun SMALL_PRINTERS_MODE | EXTENDED_MODE,
3022*4882a593Smuzhiyun .muxregs = mii0_1_muxreg,
3023*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(mii0_1_muxreg),
3024*4882a593Smuzhiyun }, {
3025*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3026*4882a593Smuzhiyun .muxregs = smii0_1_ext_muxreg,
3027*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(smii0_1_ext_muxreg),
3028*4882a593Smuzhiyun },
3029*4882a593Smuzhiyun }, {
3030*4882a593Smuzhiyun /* configure as rmii */
3031*4882a593Smuzhiyun {
3032*4882a593Smuzhiyun .modes = AUTO_NET_SMII_MODE | AUTO_EXP_MODE |
3033*4882a593Smuzhiyun SMALL_PRINTERS_MODE | EXTENDED_MODE,
3034*4882a593Smuzhiyun .muxregs = mii0_1_muxreg,
3035*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(mii0_1_muxreg),
3036*4882a593Smuzhiyun }, {
3037*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3038*4882a593Smuzhiyun .muxregs = rmii0_1_ext_muxreg,
3039*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(rmii0_1_ext_muxreg),
3040*4882a593Smuzhiyun },
3041*4882a593Smuzhiyun },
3042*4882a593Smuzhiyun };
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun static struct spear_pingroup mii0_1_pingroup[] = {
3045*4882a593Smuzhiyun {
3046*4882a593Smuzhiyun .name = "smii0_1_grp",
3047*4882a593Smuzhiyun .pins = smii0_1_pins,
3048*4882a593Smuzhiyun .npins = ARRAY_SIZE(smii0_1_pins),
3049*4882a593Smuzhiyun .modemuxs = mii0_1_modemux[0],
3050*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(mii0_1_modemux[0]),
3051*4882a593Smuzhiyun }, {
3052*4882a593Smuzhiyun .name = "rmii0_1_grp",
3053*4882a593Smuzhiyun .pins = rmii0_1_pins,
3054*4882a593Smuzhiyun .npins = ARRAY_SIZE(rmii0_1_pins),
3055*4882a593Smuzhiyun .modemuxs = mii0_1_modemux[1],
3056*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(mii0_1_modemux[1]),
3057*4882a593Smuzhiyun },
3058*4882a593Smuzhiyun };
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun static const char *const mii0_1_grps[] = { "smii0_1_grp", "rmii0_1_grp" };
3061*4882a593Smuzhiyun static struct spear_function mii0_1_function = {
3062*4882a593Smuzhiyun .name = "mii0_1",
3063*4882a593Smuzhiyun .groups = mii0_1_grps,
3064*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(mii0_1_grps),
3065*4882a593Smuzhiyun };
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun /* Pad multiplexing for i2c1 device */
3068*4882a593Smuzhiyun static const unsigned i2c1_pins[][2] = { { 8, 9 }, { 98, 99 } };
3069*4882a593Smuzhiyun static struct spear_muxreg i2c1_ext_8_9_muxreg[] = {
3070*4882a593Smuzhiyun {
3071*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
3072*4882a593Smuzhiyun .mask = PMX_SSP_CS_MASK,
3073*4882a593Smuzhiyun .val = 0,
3074*4882a593Smuzhiyun }, {
3075*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
3076*4882a593Smuzhiyun .mask = PMX_PL_8_9_MASK,
3077*4882a593Smuzhiyun .val = PMX_I2C1_PL_8_9_VAL,
3078*4882a593Smuzhiyun }, {
3079*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3080*4882a593Smuzhiyun .mask = PMX_I2C1_PORT_SEL_MASK,
3081*4882a593Smuzhiyun .val = PMX_I2C1_PORT_8_9_VAL,
3082*4882a593Smuzhiyun },
3083*4882a593Smuzhiyun };
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun static struct spear_muxreg i2c1_ext_98_99_muxreg[] = {
3086*4882a593Smuzhiyun {
3087*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
3088*4882a593Smuzhiyun .mask = PMX_PL_98_MASK | PMX_PL_99_MASK,
3089*4882a593Smuzhiyun .val = PMX_I2C1_PL_98_VAL | PMX_I2C1_PL_99_VAL,
3090*4882a593Smuzhiyun }, {
3091*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3092*4882a593Smuzhiyun .mask = PMX_I2C1_PORT_SEL_MASK,
3093*4882a593Smuzhiyun .val = PMX_I2C1_PORT_98_99_VAL,
3094*4882a593Smuzhiyun },
3095*4882a593Smuzhiyun };
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun static struct spear_modemux i2c1_modemux[][1] = {
3098*4882a593Smuzhiyun {
3099*4882a593Smuzhiyun /* Select signals on pins 8-9 */
3100*4882a593Smuzhiyun {
3101*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3102*4882a593Smuzhiyun .muxregs = i2c1_ext_8_9_muxreg,
3103*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c1_ext_8_9_muxreg),
3104*4882a593Smuzhiyun },
3105*4882a593Smuzhiyun }, {
3106*4882a593Smuzhiyun /* Select signals on pins 98-99 */
3107*4882a593Smuzhiyun {
3108*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3109*4882a593Smuzhiyun .muxregs = i2c1_ext_98_99_muxreg,
3110*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c1_ext_98_99_muxreg),
3111*4882a593Smuzhiyun },
3112*4882a593Smuzhiyun },
3113*4882a593Smuzhiyun };
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun static struct spear_pingroup i2c1_pingroup[] = {
3116*4882a593Smuzhiyun {
3117*4882a593Smuzhiyun .name = "i2c1_8_9_grp",
3118*4882a593Smuzhiyun .pins = i2c1_pins[0],
3119*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c1_pins[0]),
3120*4882a593Smuzhiyun .modemuxs = i2c1_modemux[0],
3121*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c1_modemux[0]),
3122*4882a593Smuzhiyun }, {
3123*4882a593Smuzhiyun .name = "i2c1_98_99_grp",
3124*4882a593Smuzhiyun .pins = i2c1_pins[1],
3125*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c1_pins[1]),
3126*4882a593Smuzhiyun .modemuxs = i2c1_modemux[1],
3127*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c1_modemux[1]),
3128*4882a593Smuzhiyun },
3129*4882a593Smuzhiyun };
3130*4882a593Smuzhiyun
3131*4882a593Smuzhiyun static const char *const i2c1_grps[] = { "i2c1_8_9_grp", "i2c1_98_99_grp" };
3132*4882a593Smuzhiyun static struct spear_function i2c1_function = {
3133*4882a593Smuzhiyun .name = "i2c1",
3134*4882a593Smuzhiyun .groups = i2c1_grps,
3135*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2c1_grps),
3136*4882a593Smuzhiyun };
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun /* Pad multiplexing for i2c2 device */
3139*4882a593Smuzhiyun static const unsigned i2c2_pins[][2] = { { 0, 1 }, { 2, 3 }, { 19, 20 },
3140*4882a593Smuzhiyun { 75, 76 }, { 96, 97 } };
3141*4882a593Smuzhiyun static struct spear_muxreg i2c2_ext_0_1_muxreg[] = {
3142*4882a593Smuzhiyun {
3143*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
3144*4882a593Smuzhiyun .mask = PMX_FIRDA_MASK,
3145*4882a593Smuzhiyun .val = 0,
3146*4882a593Smuzhiyun }, {
3147*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
3148*4882a593Smuzhiyun .mask = PMX_PL_0_1_MASK,
3149*4882a593Smuzhiyun .val = PMX_I2C2_PL_0_1_VAL,
3150*4882a593Smuzhiyun }, {
3151*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3152*4882a593Smuzhiyun .mask = PMX_I2C2_PORT_SEL_MASK,
3153*4882a593Smuzhiyun .val = PMX_I2C2_PORT_0_1_VAL,
3154*4882a593Smuzhiyun },
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun static struct spear_muxreg i2c2_ext_2_3_muxreg[] = {
3158*4882a593Smuzhiyun {
3159*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
3160*4882a593Smuzhiyun .mask = PMX_UART0_MASK,
3161*4882a593Smuzhiyun .val = 0,
3162*4882a593Smuzhiyun }, {
3163*4882a593Smuzhiyun .reg = IP_SEL_PAD_0_9_REG,
3164*4882a593Smuzhiyun .mask = PMX_PL_2_3_MASK,
3165*4882a593Smuzhiyun .val = PMX_I2C2_PL_2_3_VAL,
3166*4882a593Smuzhiyun }, {
3167*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3168*4882a593Smuzhiyun .mask = PMX_I2C2_PORT_SEL_MASK,
3169*4882a593Smuzhiyun .val = PMX_I2C2_PORT_2_3_VAL,
3170*4882a593Smuzhiyun },
3171*4882a593Smuzhiyun };
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun static struct spear_muxreg i2c2_ext_19_20_muxreg[] = {
3174*4882a593Smuzhiyun {
3175*4882a593Smuzhiyun .reg = PMX_CONFIG_REG,
3176*4882a593Smuzhiyun .mask = PMX_MII_MASK,
3177*4882a593Smuzhiyun .val = 0,
3178*4882a593Smuzhiyun }, {
3179*4882a593Smuzhiyun .reg = IP_SEL_PAD_10_19_REG,
3180*4882a593Smuzhiyun .mask = PMX_PL_19_MASK,
3181*4882a593Smuzhiyun .val = PMX_I2C2_PL_19_VAL,
3182*4882a593Smuzhiyun }, {
3183*4882a593Smuzhiyun .reg = IP_SEL_PAD_20_29_REG,
3184*4882a593Smuzhiyun .mask = PMX_PL_20_MASK,
3185*4882a593Smuzhiyun .val = PMX_I2C2_PL_20_VAL,
3186*4882a593Smuzhiyun }, {
3187*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3188*4882a593Smuzhiyun .mask = PMX_I2C2_PORT_SEL_MASK,
3189*4882a593Smuzhiyun .val = PMX_I2C2_PORT_19_20_VAL,
3190*4882a593Smuzhiyun },
3191*4882a593Smuzhiyun };
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun static struct spear_muxreg i2c2_ext_75_76_muxreg[] = {
3194*4882a593Smuzhiyun {
3195*4882a593Smuzhiyun .reg = IP_SEL_PAD_70_79_REG,
3196*4882a593Smuzhiyun .mask = PMX_PL_75_76_MASK,
3197*4882a593Smuzhiyun .val = PMX_I2C2_PL_75_76_VAL,
3198*4882a593Smuzhiyun }, {
3199*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3200*4882a593Smuzhiyun .mask = PMX_I2C2_PORT_SEL_MASK,
3201*4882a593Smuzhiyun .val = PMX_I2C2_PORT_75_76_VAL,
3202*4882a593Smuzhiyun },
3203*4882a593Smuzhiyun };
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun static struct spear_muxreg i2c2_ext_96_97_muxreg[] = {
3206*4882a593Smuzhiyun {
3207*4882a593Smuzhiyun .reg = IP_SEL_PAD_90_99_REG,
3208*4882a593Smuzhiyun .mask = PMX_PL_96_97_MASK,
3209*4882a593Smuzhiyun .val = PMX_I2C2_PL_96_97_VAL,
3210*4882a593Smuzhiyun }, {
3211*4882a593Smuzhiyun .reg = IP_SEL_MIX_PAD_REG,
3212*4882a593Smuzhiyun .mask = PMX_I2C2_PORT_SEL_MASK,
3213*4882a593Smuzhiyun .val = PMX_I2C2_PORT_96_97_VAL,
3214*4882a593Smuzhiyun },
3215*4882a593Smuzhiyun };
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun static struct spear_modemux i2c2_modemux[][1] = {
3218*4882a593Smuzhiyun {
3219*4882a593Smuzhiyun /* Select signals on pins 0_1 */
3220*4882a593Smuzhiyun {
3221*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3222*4882a593Smuzhiyun .muxregs = i2c2_ext_0_1_muxreg,
3223*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c2_ext_0_1_muxreg),
3224*4882a593Smuzhiyun },
3225*4882a593Smuzhiyun }, {
3226*4882a593Smuzhiyun /* Select signals on pins 2_3 */
3227*4882a593Smuzhiyun {
3228*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3229*4882a593Smuzhiyun .muxregs = i2c2_ext_2_3_muxreg,
3230*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c2_ext_2_3_muxreg),
3231*4882a593Smuzhiyun },
3232*4882a593Smuzhiyun }, {
3233*4882a593Smuzhiyun /* Select signals on pins 19_20 */
3234*4882a593Smuzhiyun {
3235*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3236*4882a593Smuzhiyun .muxregs = i2c2_ext_19_20_muxreg,
3237*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c2_ext_19_20_muxreg),
3238*4882a593Smuzhiyun },
3239*4882a593Smuzhiyun }, {
3240*4882a593Smuzhiyun /* Select signals on pins 75_76 */
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3243*4882a593Smuzhiyun .muxregs = i2c2_ext_75_76_muxreg,
3244*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c2_ext_75_76_muxreg),
3245*4882a593Smuzhiyun },
3246*4882a593Smuzhiyun }, {
3247*4882a593Smuzhiyun /* Select signals on pins 96_97 */
3248*4882a593Smuzhiyun {
3249*4882a593Smuzhiyun .modes = EXTENDED_MODE,
3250*4882a593Smuzhiyun .muxregs = i2c2_ext_96_97_muxreg,
3251*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c2_ext_96_97_muxreg),
3252*4882a593Smuzhiyun },
3253*4882a593Smuzhiyun },
3254*4882a593Smuzhiyun };
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun static struct spear_pingroup i2c2_pingroup[] = {
3257*4882a593Smuzhiyun {
3258*4882a593Smuzhiyun .name = "i2c2_0_1_grp",
3259*4882a593Smuzhiyun .pins = i2c2_pins[0],
3260*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c2_pins[0]),
3261*4882a593Smuzhiyun .modemuxs = i2c2_modemux[0],
3262*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c2_modemux[0]),
3263*4882a593Smuzhiyun }, {
3264*4882a593Smuzhiyun .name = "i2c2_2_3_grp",
3265*4882a593Smuzhiyun .pins = i2c2_pins[1],
3266*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c2_pins[1]),
3267*4882a593Smuzhiyun .modemuxs = i2c2_modemux[1],
3268*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c2_modemux[1]),
3269*4882a593Smuzhiyun }, {
3270*4882a593Smuzhiyun .name = "i2c2_19_20_grp",
3271*4882a593Smuzhiyun .pins = i2c2_pins[2],
3272*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c2_pins[2]),
3273*4882a593Smuzhiyun .modemuxs = i2c2_modemux[2],
3274*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c2_modemux[2]),
3275*4882a593Smuzhiyun }, {
3276*4882a593Smuzhiyun .name = "i2c2_75_76_grp",
3277*4882a593Smuzhiyun .pins = i2c2_pins[3],
3278*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c2_pins[3]),
3279*4882a593Smuzhiyun .modemuxs = i2c2_modemux[3],
3280*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c2_modemux[3]),
3281*4882a593Smuzhiyun }, {
3282*4882a593Smuzhiyun .name = "i2c2_96_97_grp",
3283*4882a593Smuzhiyun .pins = i2c2_pins[4],
3284*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c2_pins[4]),
3285*4882a593Smuzhiyun .modemuxs = i2c2_modemux[4],
3286*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c2_modemux[4]),
3287*4882a593Smuzhiyun },
3288*4882a593Smuzhiyun };
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun static const char *const i2c2_grps[] = { "i2c2_0_1_grp", "i2c2_2_3_grp",
3291*4882a593Smuzhiyun "i2c2_19_20_grp", "i2c2_75_76_grp", "i2c2_96_97_grp" };
3292*4882a593Smuzhiyun static struct spear_function i2c2_function = {
3293*4882a593Smuzhiyun .name = "i2c2",
3294*4882a593Smuzhiyun .groups = i2c2_grps,
3295*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2c2_grps),
3296*4882a593Smuzhiyun };
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun /* pingroups */
3299*4882a593Smuzhiyun static struct spear_pingroup *spear320_pingroups[] = {
3300*4882a593Smuzhiyun SPEAR3XX_COMMON_PINGROUPS,
3301*4882a593Smuzhiyun &clcd_pingroup,
3302*4882a593Smuzhiyun &emi_pingroup,
3303*4882a593Smuzhiyun &fsmc_8bit_pingroup,
3304*4882a593Smuzhiyun &fsmc_16bit_pingroup,
3305*4882a593Smuzhiyun &spp_pingroup,
3306*4882a593Smuzhiyun &sdhci_led_pingroup,
3307*4882a593Smuzhiyun &sdhci_pingroup[0],
3308*4882a593Smuzhiyun &sdhci_pingroup[1],
3309*4882a593Smuzhiyun &i2s_pingroup,
3310*4882a593Smuzhiyun &uart1_pingroup,
3311*4882a593Smuzhiyun &uart1_modem_pingroup[0],
3312*4882a593Smuzhiyun &uart1_modem_pingroup[1],
3313*4882a593Smuzhiyun &uart1_modem_pingroup[2],
3314*4882a593Smuzhiyun &uart1_modem_pingroup[3],
3315*4882a593Smuzhiyun &uart2_pingroup,
3316*4882a593Smuzhiyun &uart3_pingroup[0],
3317*4882a593Smuzhiyun &uart3_pingroup[1],
3318*4882a593Smuzhiyun &uart3_pingroup[2],
3319*4882a593Smuzhiyun &uart3_pingroup[3],
3320*4882a593Smuzhiyun &uart3_pingroup[4],
3321*4882a593Smuzhiyun &uart3_pingroup[5],
3322*4882a593Smuzhiyun &uart3_pingroup[6],
3323*4882a593Smuzhiyun &uart4_pingroup[0],
3324*4882a593Smuzhiyun &uart4_pingroup[1],
3325*4882a593Smuzhiyun &uart4_pingroup[2],
3326*4882a593Smuzhiyun &uart4_pingroup[3],
3327*4882a593Smuzhiyun &uart4_pingroup[4],
3328*4882a593Smuzhiyun &uart4_pingroup[5],
3329*4882a593Smuzhiyun &uart5_pingroup[0],
3330*4882a593Smuzhiyun &uart5_pingroup[1],
3331*4882a593Smuzhiyun &uart5_pingroup[2],
3332*4882a593Smuzhiyun &uart5_pingroup[3],
3333*4882a593Smuzhiyun &uart6_pingroup[0],
3334*4882a593Smuzhiyun &uart6_pingroup[1],
3335*4882a593Smuzhiyun &rs485_pingroup,
3336*4882a593Smuzhiyun &touchscreen_pingroup,
3337*4882a593Smuzhiyun &can0_pingroup,
3338*4882a593Smuzhiyun &can1_pingroup,
3339*4882a593Smuzhiyun &pwm0_1_pingroup[0],
3340*4882a593Smuzhiyun &pwm0_1_pingroup[1],
3341*4882a593Smuzhiyun &pwm0_1_pingroup[2],
3342*4882a593Smuzhiyun &pwm0_1_pingroup[3],
3343*4882a593Smuzhiyun &pwm0_1_pingroup[4],
3344*4882a593Smuzhiyun &pwm0_1_pingroup[5],
3345*4882a593Smuzhiyun &pwm0_1_pingroup[6],
3346*4882a593Smuzhiyun &pwm2_pingroup[0],
3347*4882a593Smuzhiyun &pwm2_pingroup[1],
3348*4882a593Smuzhiyun &pwm2_pingroup[2],
3349*4882a593Smuzhiyun &pwm2_pingroup[3],
3350*4882a593Smuzhiyun &pwm2_pingroup[4],
3351*4882a593Smuzhiyun &pwm2_pingroup[5],
3352*4882a593Smuzhiyun &pwm2_pingroup[6],
3353*4882a593Smuzhiyun &pwm3_pingroup[0],
3354*4882a593Smuzhiyun &pwm3_pingroup[1],
3355*4882a593Smuzhiyun &pwm3_pingroup[2],
3356*4882a593Smuzhiyun &pwm3_pingroup[3],
3357*4882a593Smuzhiyun &pwm3_pingroup[4],
3358*4882a593Smuzhiyun &pwm3_pingroup[5],
3359*4882a593Smuzhiyun &ssp1_pingroup[0],
3360*4882a593Smuzhiyun &ssp1_pingroup[1],
3361*4882a593Smuzhiyun &ssp1_pingroup[2],
3362*4882a593Smuzhiyun &ssp1_pingroup[3],
3363*4882a593Smuzhiyun &ssp1_pingroup[4],
3364*4882a593Smuzhiyun &ssp2_pingroup[0],
3365*4882a593Smuzhiyun &ssp2_pingroup[1],
3366*4882a593Smuzhiyun &ssp2_pingroup[2],
3367*4882a593Smuzhiyun &ssp2_pingroup[3],
3368*4882a593Smuzhiyun &ssp2_pingroup[4],
3369*4882a593Smuzhiyun &mii2_pingroup,
3370*4882a593Smuzhiyun &mii0_1_pingroup[0],
3371*4882a593Smuzhiyun &mii0_1_pingroup[1],
3372*4882a593Smuzhiyun &i2c1_pingroup[0],
3373*4882a593Smuzhiyun &i2c1_pingroup[1],
3374*4882a593Smuzhiyun &i2c2_pingroup[0],
3375*4882a593Smuzhiyun &i2c2_pingroup[1],
3376*4882a593Smuzhiyun &i2c2_pingroup[2],
3377*4882a593Smuzhiyun &i2c2_pingroup[3],
3378*4882a593Smuzhiyun &i2c2_pingroup[4],
3379*4882a593Smuzhiyun };
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun /* functions */
3382*4882a593Smuzhiyun static struct spear_function *spear320_functions[] = {
3383*4882a593Smuzhiyun SPEAR3XX_COMMON_FUNCTIONS,
3384*4882a593Smuzhiyun &clcd_function,
3385*4882a593Smuzhiyun &emi_function,
3386*4882a593Smuzhiyun &fsmc_function,
3387*4882a593Smuzhiyun &spp_function,
3388*4882a593Smuzhiyun &sdhci_function,
3389*4882a593Smuzhiyun &i2s_function,
3390*4882a593Smuzhiyun &uart1_function,
3391*4882a593Smuzhiyun &uart1_modem_function,
3392*4882a593Smuzhiyun &uart2_function,
3393*4882a593Smuzhiyun &uart3_function,
3394*4882a593Smuzhiyun &uart4_function,
3395*4882a593Smuzhiyun &uart5_function,
3396*4882a593Smuzhiyun &uart6_function,
3397*4882a593Smuzhiyun &rs485_function,
3398*4882a593Smuzhiyun &touchscreen_function,
3399*4882a593Smuzhiyun &can0_function,
3400*4882a593Smuzhiyun &can1_function,
3401*4882a593Smuzhiyun &pwm0_1_function,
3402*4882a593Smuzhiyun &pwm2_function,
3403*4882a593Smuzhiyun &pwm3_function,
3404*4882a593Smuzhiyun &ssp1_function,
3405*4882a593Smuzhiyun &ssp2_function,
3406*4882a593Smuzhiyun &mii2_function,
3407*4882a593Smuzhiyun &mii0_1_function,
3408*4882a593Smuzhiyun &i2c1_function,
3409*4882a593Smuzhiyun &i2c2_function,
3410*4882a593Smuzhiyun };
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun static const struct of_device_id spear320_pinctrl_of_match[] = {
3413*4882a593Smuzhiyun {
3414*4882a593Smuzhiyun .compatible = "st,spear320-pinmux",
3415*4882a593Smuzhiyun },
3416*4882a593Smuzhiyun {},
3417*4882a593Smuzhiyun };
3418*4882a593Smuzhiyun
spear320_pinctrl_probe(struct platform_device * pdev)3419*4882a593Smuzhiyun static int spear320_pinctrl_probe(struct platform_device *pdev)
3420*4882a593Smuzhiyun {
3421*4882a593Smuzhiyun spear3xx_machdata.groups = spear320_pingroups;
3422*4882a593Smuzhiyun spear3xx_machdata.ngroups = ARRAY_SIZE(spear320_pingroups);
3423*4882a593Smuzhiyun spear3xx_machdata.functions = spear320_functions;
3424*4882a593Smuzhiyun spear3xx_machdata.nfunctions = ARRAY_SIZE(spear320_functions);
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun spear3xx_machdata.modes_supported = true;
3427*4882a593Smuzhiyun spear3xx_machdata.pmx_modes = spear320_pmx_modes;
3428*4882a593Smuzhiyun spear3xx_machdata.npmx_modes = ARRAY_SIZE(spear320_pmx_modes);
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun pmx_init_addr(&spear3xx_machdata, PMX_CONFIG_REG);
3431*4882a593Smuzhiyun pmx_init_gpio_pingroup_addr(spear3xx_machdata.gpio_pingroups,
3432*4882a593Smuzhiyun spear3xx_machdata.ngpio_pingroups, PMX_CONFIG_REG);
3433*4882a593Smuzhiyun
3434*4882a593Smuzhiyun return spear_pinctrl_probe(pdev, &spear3xx_machdata);
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun static struct platform_driver spear320_pinctrl_driver = {
3438*4882a593Smuzhiyun .driver = {
3439*4882a593Smuzhiyun .name = DRIVER_NAME,
3440*4882a593Smuzhiyun .of_match_table = spear320_pinctrl_of_match,
3441*4882a593Smuzhiyun },
3442*4882a593Smuzhiyun .probe = spear320_pinctrl_probe,
3443*4882a593Smuzhiyun };
3444*4882a593Smuzhiyun
spear320_pinctrl_init(void)3445*4882a593Smuzhiyun static int __init spear320_pinctrl_init(void)
3446*4882a593Smuzhiyun {
3447*4882a593Smuzhiyun return platform_driver_register(&spear320_pinctrl_driver);
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun arch_initcall(spear320_pinctrl_init);
3450