1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver for the ST Microelectronics SPEAr1340 pinmux
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include "pinctrl-spear.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define DRIVER_NAME "spear1340-pinmux"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* pins */
21*4882a593Smuzhiyun static const struct pinctrl_pin_desc spear1340_pins[] = {
22*4882a593Smuzhiyun SPEAR_PIN_0_TO_101,
23*4882a593Smuzhiyun SPEAR_PIN_102_TO_245,
24*4882a593Smuzhiyun PINCTRL_PIN(246, "PLGPIO246"),
25*4882a593Smuzhiyun PINCTRL_PIN(247, "PLGPIO247"),
26*4882a593Smuzhiyun PINCTRL_PIN(248, "PLGPIO248"),
27*4882a593Smuzhiyun PINCTRL_PIN(249, "PLGPIO249"),
28*4882a593Smuzhiyun PINCTRL_PIN(250, "PLGPIO250"),
29*4882a593Smuzhiyun PINCTRL_PIN(251, "PLGPIO251"),
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* In SPEAr1340 there are two levels of pad muxing */
33*4882a593Smuzhiyun /* - pads as gpio OR peripherals */
34*4882a593Smuzhiyun #define PAD_FUNCTION_EN_1 0x668
35*4882a593Smuzhiyun #define PAD_FUNCTION_EN_2 0x66C
36*4882a593Smuzhiyun #define PAD_FUNCTION_EN_3 0x670
37*4882a593Smuzhiyun #define PAD_FUNCTION_EN_4 0x674
38*4882a593Smuzhiyun #define PAD_FUNCTION_EN_5 0x690
39*4882a593Smuzhiyun #define PAD_FUNCTION_EN_6 0x694
40*4882a593Smuzhiyun #define PAD_FUNCTION_EN_7 0x698
41*4882a593Smuzhiyun #define PAD_FUNCTION_EN_8 0x69C
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* - If peripherals, then primary OR alternate peripheral */
44*4882a593Smuzhiyun #define PAD_SHARED_IP_EN_1 0x6A0
45*4882a593Smuzhiyun #define PAD_SHARED_IP_EN_2 0x6A4
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * Macro's for first level of pmx - pads as gpio OR peripherals. There are 8
49*4882a593Smuzhiyun * registers with 32 bits each for handling gpio pads, register 8 has only 26
50*4882a593Smuzhiyun * relevant bits.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun /* macro's for making pads as gpio's */
53*4882a593Smuzhiyun #define PADS_AS_GPIO_REG0_MASK 0xFFFFFFFE
54*4882a593Smuzhiyun #define PADS_AS_GPIO_REGS_MASK 0xFFFFFFFF
55*4882a593Smuzhiyun #define PADS_AS_GPIO_REG7_MASK 0x07FFFFFF
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* macro's for making pads as peripherals */
58*4882a593Smuzhiyun #define FSMC_16_BIT_AND_KBD_ROW_COL_REG0_MASK 0x00000FFE
59*4882a593Smuzhiyun #define UART0_ENH_AND_GPT_REG0_MASK 0x0003F000
60*4882a593Smuzhiyun #define PWM1_AND_KBD_COL5_REG0_MASK 0x00040000
61*4882a593Smuzhiyun #define I2C1_REG0_MASK 0x01080000
62*4882a593Smuzhiyun #define SPDIF_IN_REG0_MASK 0x00100000
63*4882a593Smuzhiyun #define PWM2_AND_GPT0_TMR0_CPT_REG0_MASK 0x00400000
64*4882a593Smuzhiyun #define PWM3_AND_GPT0_TMR1_CLK_REG0_MASK 0x00800000
65*4882a593Smuzhiyun #define PWM0_AND_SSP0_CS1_REG0_MASK 0x02000000
66*4882a593Smuzhiyun #define VIP_AND_CAM3_REG0_MASK 0xFC200000
67*4882a593Smuzhiyun #define VIP_AND_CAM3_REG1_MASK 0x0000000F
68*4882a593Smuzhiyun #define VIP_REG1_MASK 0x00001EF0
69*4882a593Smuzhiyun #define VIP_AND_CAM2_REG1_MASK 0x007FE100
70*4882a593Smuzhiyun #define VIP_AND_CAM1_REG1_MASK 0xFF800000
71*4882a593Smuzhiyun #define VIP_AND_CAM1_REG2_MASK 0x00000003
72*4882a593Smuzhiyun #define VIP_AND_CAM0_REG2_MASK 0x00001FFC
73*4882a593Smuzhiyun #define SMI_REG2_MASK 0x0021E000
74*4882a593Smuzhiyun #define SSP0_REG2_MASK 0x001E0000
75*4882a593Smuzhiyun #define TS_AND_SSP0_CS2_REG2_MASK 0x00400000
76*4882a593Smuzhiyun #define UART0_REG2_MASK 0x01800000
77*4882a593Smuzhiyun #define UART1_REG2_MASK 0x06000000
78*4882a593Smuzhiyun #define I2S_IN_REG2_MASK 0xF8000000
79*4882a593Smuzhiyun #define DEVS_GRP_AND_MIPHY_DBG_REG3_MASK 0x000001FE
80*4882a593Smuzhiyun #define I2S_OUT_REG3_MASK 0x000001EF
81*4882a593Smuzhiyun #define I2S_IN_REG3_MASK 0x00000010
82*4882a593Smuzhiyun #define GMAC_REG3_MASK 0xFFFFFE00
83*4882a593Smuzhiyun #define GMAC_REG4_MASK 0x0000001F
84*4882a593Smuzhiyun #define DEVS_GRP_AND_MIPHY_DBG_REG4_MASK 0x7FFFFF20
85*4882a593Smuzhiyun #define SSP0_CS3_REG4_MASK 0x00000020
86*4882a593Smuzhiyun #define I2C0_REG4_MASK 0x000000C0
87*4882a593Smuzhiyun #define CEC0_REG4_MASK 0x00000100
88*4882a593Smuzhiyun #define CEC1_REG4_MASK 0x00000200
89*4882a593Smuzhiyun #define SPDIF_OUT_REG4_MASK 0x00000400
90*4882a593Smuzhiyun #define CLCD_REG4_MASK 0x7FFFF800
91*4882a593Smuzhiyun #define CLCD_AND_ARM_TRACE_REG4_MASK 0x80000000
92*4882a593Smuzhiyun #define CLCD_AND_ARM_TRACE_REG5_MASK 0xFFFFFFFF
93*4882a593Smuzhiyun #define CLCD_AND_ARM_TRACE_REG6_MASK 0x00000001
94*4882a593Smuzhiyun #define FSMC_PNOR_AND_MCIF_REG6_MASK 0x073FFFFE
95*4882a593Smuzhiyun #define MCIF_REG6_MASK 0xF8C00000
96*4882a593Smuzhiyun #define MCIF_REG7_MASK 0x000043FF
97*4882a593Smuzhiyun #define FSMC_8BIT_REG7_MASK 0x07FFBC00
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* other registers */
100*4882a593Smuzhiyun #define PERIP_CFG 0x42C
101*4882a593Smuzhiyun /* PERIP_CFG register masks */
102*4882a593Smuzhiyun #define SSP_CS_CTL_HW 0
103*4882a593Smuzhiyun #define SSP_CS_CTL_SW 1
104*4882a593Smuzhiyun #define SSP_CS_CTL_MASK 1
105*4882a593Smuzhiyun #define SSP_CS_CTL_SHIFT 21
106*4882a593Smuzhiyun #define SSP_CS_VAL_MASK 1
107*4882a593Smuzhiyun #define SSP_CS_VAL_SHIFT 20
108*4882a593Smuzhiyun #define SSP_CS_SEL_CS0 0
109*4882a593Smuzhiyun #define SSP_CS_SEL_CS1 1
110*4882a593Smuzhiyun #define SSP_CS_SEL_CS2 2
111*4882a593Smuzhiyun #define SSP_CS_SEL_MASK 3
112*4882a593Smuzhiyun #define SSP_CS_SEL_SHIFT 18
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define I2S_CHNL_2_0 (0)
115*4882a593Smuzhiyun #define I2S_CHNL_3_1 (1)
116*4882a593Smuzhiyun #define I2S_CHNL_5_1 (2)
117*4882a593Smuzhiyun #define I2S_CHNL_7_1 (3)
118*4882a593Smuzhiyun #define I2S_CHNL_PLAY_SHIFT (4)
119*4882a593Smuzhiyun #define I2S_CHNL_PLAY_MASK (3 << 4)
120*4882a593Smuzhiyun #define I2S_CHNL_REC_SHIFT (6)
121*4882a593Smuzhiyun #define I2S_CHNL_REC_MASK (3 << 6)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define SPDIF_OUT_ENB_MASK (1 << 2)
124*4882a593Smuzhiyun #define SPDIF_OUT_ENB_SHIFT 2
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define MCIF_SEL_SD 1
127*4882a593Smuzhiyun #define MCIF_SEL_CF 2
128*4882a593Smuzhiyun #define MCIF_SEL_XD 3
129*4882a593Smuzhiyun #define MCIF_SEL_MASK 3
130*4882a593Smuzhiyun #define MCIF_SEL_SHIFT 0
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define GMAC_CLK_CFG 0x248
133*4882a593Smuzhiyun #define GMAC_PHY_IF_GMII_VAL (0 << 3)
134*4882a593Smuzhiyun #define GMAC_PHY_IF_RGMII_VAL (1 << 3)
135*4882a593Smuzhiyun #define GMAC_PHY_IF_SGMII_VAL (2 << 3)
136*4882a593Smuzhiyun #define GMAC_PHY_IF_RMII_VAL (4 << 3)
137*4882a593Smuzhiyun #define GMAC_PHY_IF_SEL_MASK (7 << 3)
138*4882a593Smuzhiyun #define GMAC_PHY_INPUT_ENB_VAL 0
139*4882a593Smuzhiyun #define GMAC_PHY_SYNT_ENB_VAL 1
140*4882a593Smuzhiyun #define GMAC_PHY_CLK_MASK 1
141*4882a593Smuzhiyun #define GMAC_PHY_CLK_SHIFT 2
142*4882a593Smuzhiyun #define GMAC_PHY_125M_PAD_VAL 0
143*4882a593Smuzhiyun #define GMAC_PHY_PLL2_VAL 1
144*4882a593Smuzhiyun #define GMAC_PHY_OSC3_VAL 2
145*4882a593Smuzhiyun #define GMAC_PHY_INPUT_CLK_MASK 3
146*4882a593Smuzhiyun #define GMAC_PHY_INPUT_CLK_SHIFT 0
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define PCIE_SATA_CFG 0x424
149*4882a593Smuzhiyun /* PCIE CFG MASks */
150*4882a593Smuzhiyun #define PCIE_CFG_DEVICE_PRESENT (1 << 11)
151*4882a593Smuzhiyun #define PCIE_CFG_POWERUP_RESET (1 << 10)
152*4882a593Smuzhiyun #define PCIE_CFG_CORE_CLK_EN (1 << 9)
153*4882a593Smuzhiyun #define PCIE_CFG_AUX_CLK_EN (1 << 8)
154*4882a593Smuzhiyun #define SATA_CFG_TX_CLK_EN (1 << 4)
155*4882a593Smuzhiyun #define SATA_CFG_RX_CLK_EN (1 << 3)
156*4882a593Smuzhiyun #define SATA_CFG_POWERUP_RESET (1 << 2)
157*4882a593Smuzhiyun #define SATA_CFG_PM_CLK_EN (1 << 1)
158*4882a593Smuzhiyun #define PCIE_SATA_SEL_PCIE (0)
159*4882a593Smuzhiyun #define PCIE_SATA_SEL_SATA (1)
160*4882a593Smuzhiyun #define SATA_PCIE_CFG_MASK 0xF1F
161*4882a593Smuzhiyun #define PCIE_CFG_VAL (PCIE_SATA_SEL_PCIE | PCIE_CFG_AUX_CLK_EN | \
162*4882a593Smuzhiyun PCIE_CFG_CORE_CLK_EN | PCIE_CFG_POWERUP_RESET |\
163*4882a593Smuzhiyun PCIE_CFG_DEVICE_PRESENT)
164*4882a593Smuzhiyun #define SATA_CFG_VAL (PCIE_SATA_SEL_SATA | SATA_CFG_PM_CLK_EN | \
165*4882a593Smuzhiyun SATA_CFG_POWERUP_RESET | SATA_CFG_RX_CLK_EN | \
166*4882a593Smuzhiyun SATA_CFG_TX_CLK_EN)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Macro's for second level of pmx - pads as primary OR alternate peripheral */
169*4882a593Smuzhiyun /* Write 0 to enable FSMC_16_BIT */
170*4882a593Smuzhiyun #define KBD_ROW_COL_MASK (1 << 0)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Write 0 to enable UART0_ENH */
173*4882a593Smuzhiyun #define GPT_MASK (1 << 1) /* Only clk & cpt */
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Write 0 to enable PWM1 */
176*4882a593Smuzhiyun #define KBD_COL5_MASK (1 << 2)
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Write 0 to enable PWM2 */
179*4882a593Smuzhiyun #define GPT0_TMR0_CPT_MASK (1 << 3) /* Only clk & cpt */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Write 0 to enable PWM3 */
182*4882a593Smuzhiyun #define GPT0_TMR1_CLK_MASK (1 << 4) /* Only clk & cpt */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Write 0 to enable PWM0 */
185*4882a593Smuzhiyun #define SSP0_CS1_MASK (1 << 5)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* Write 0 to enable VIP */
188*4882a593Smuzhiyun #define CAM3_MASK (1 << 6)
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Write 0 to enable VIP */
191*4882a593Smuzhiyun #define CAM2_MASK (1 << 7)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Write 0 to enable VIP */
194*4882a593Smuzhiyun #define CAM1_MASK (1 << 8)
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Write 0 to enable VIP */
197*4882a593Smuzhiyun #define CAM0_MASK (1 << 9)
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Write 0 to enable TS */
200*4882a593Smuzhiyun #define SSP0_CS2_MASK (1 << 10)
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Write 0 to enable FSMC PNOR */
203*4882a593Smuzhiyun #define MCIF_MASK (1 << 11)
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Write 0 to enable CLCD */
206*4882a593Smuzhiyun #define ARM_TRACE_MASK (1 << 12)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Write 0 to enable I2S, SSP0_CS2, CEC0, 1, SPDIF out, CLCD */
209*4882a593Smuzhiyun #define MIPHY_DBG_MASK (1 << 13)
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Pad multiplexing for making all pads as gpio's. This is done to override the
213*4882a593Smuzhiyun * values passed from bootloader and start from scratch.
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun static const unsigned pads_as_gpio_pins[] = { 12, 88, 89, 251 };
216*4882a593Smuzhiyun static struct spear_muxreg pads_as_gpio_muxreg[] = {
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
219*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REG0_MASK,
220*4882a593Smuzhiyun .val = 0x0,
221*4882a593Smuzhiyun }, {
222*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
223*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
224*4882a593Smuzhiyun .val = 0x0,
225*4882a593Smuzhiyun }, {
226*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
227*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
228*4882a593Smuzhiyun .val = 0x0,
229*4882a593Smuzhiyun }, {
230*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_4,
231*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
232*4882a593Smuzhiyun .val = 0x0,
233*4882a593Smuzhiyun }, {
234*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
235*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
236*4882a593Smuzhiyun .val = 0x0,
237*4882a593Smuzhiyun }, {
238*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_6,
239*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
240*4882a593Smuzhiyun .val = 0x0,
241*4882a593Smuzhiyun }, {
242*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7,
243*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REGS_MASK,
244*4882a593Smuzhiyun .val = 0x0,
245*4882a593Smuzhiyun }, {
246*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_8,
247*4882a593Smuzhiyun .mask = PADS_AS_GPIO_REG7_MASK,
248*4882a593Smuzhiyun .val = 0x0,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static struct spear_modemux pads_as_gpio_modemux[] = {
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun .muxregs = pads_as_gpio_muxreg,
255*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pads_as_gpio_muxreg),
256*4882a593Smuzhiyun },
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun static struct spear_pingroup pads_as_gpio_pingroup = {
260*4882a593Smuzhiyun .name = "pads_as_gpio_grp",
261*4882a593Smuzhiyun .pins = pads_as_gpio_pins,
262*4882a593Smuzhiyun .npins = ARRAY_SIZE(pads_as_gpio_pins),
263*4882a593Smuzhiyun .modemuxs = pads_as_gpio_modemux,
264*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pads_as_gpio_modemux),
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static const char *const pads_as_gpio_grps[] = { "pads_as_gpio_grp" };
268*4882a593Smuzhiyun static struct spear_function pads_as_gpio_function = {
269*4882a593Smuzhiyun .name = "pads_as_gpio",
270*4882a593Smuzhiyun .groups = pads_as_gpio_grps,
271*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pads_as_gpio_grps),
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Pad multiplexing for fsmc_8bit device */
275*4882a593Smuzhiyun static const unsigned fsmc_8bit_pins[] = { 233, 234, 235, 236, 238, 239, 240,
276*4882a593Smuzhiyun 241, 242, 243, 244, 245, 246, 247, 248, 249 };
277*4882a593Smuzhiyun static struct spear_muxreg fsmc_8bit_muxreg[] = {
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_8,
280*4882a593Smuzhiyun .mask = FSMC_8BIT_REG7_MASK,
281*4882a593Smuzhiyun .val = FSMC_8BIT_REG7_MASK,
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static struct spear_modemux fsmc_8bit_modemux[] = {
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun .muxregs = fsmc_8bit_muxreg,
288*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_8bit_muxreg),
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static struct spear_pingroup fsmc_8bit_pingroup = {
293*4882a593Smuzhiyun .name = "fsmc_8bit_grp",
294*4882a593Smuzhiyun .pins = fsmc_8bit_pins,
295*4882a593Smuzhiyun .npins = ARRAY_SIZE(fsmc_8bit_pins),
296*4882a593Smuzhiyun .modemuxs = fsmc_8bit_modemux,
297*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(fsmc_8bit_modemux),
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Pad multiplexing for fsmc_16bit device */
301*4882a593Smuzhiyun static const unsigned fsmc_16bit_pins[] = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10 };
302*4882a593Smuzhiyun static struct spear_muxreg fsmc_16bit_muxreg[] = {
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
305*4882a593Smuzhiyun .mask = KBD_ROW_COL_MASK,
306*4882a593Smuzhiyun .val = 0,
307*4882a593Smuzhiyun }, {
308*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
309*4882a593Smuzhiyun .mask = FSMC_16_BIT_AND_KBD_ROW_COL_REG0_MASK,
310*4882a593Smuzhiyun .val = FSMC_16_BIT_AND_KBD_ROW_COL_REG0_MASK,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct spear_modemux fsmc_16bit_modemux[] = {
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun .muxregs = fsmc_16bit_muxreg,
317*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_16bit_muxreg),
318*4882a593Smuzhiyun },
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun static struct spear_pingroup fsmc_16bit_pingroup = {
322*4882a593Smuzhiyun .name = "fsmc_16bit_grp",
323*4882a593Smuzhiyun .pins = fsmc_16bit_pins,
324*4882a593Smuzhiyun .npins = ARRAY_SIZE(fsmc_16bit_pins),
325*4882a593Smuzhiyun .modemuxs = fsmc_16bit_modemux,
326*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(fsmc_16bit_modemux),
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* pad multiplexing for fsmc_pnor device */
330*4882a593Smuzhiyun static const unsigned fsmc_pnor_pins[] = { 192, 193, 194, 195, 196, 197, 198,
331*4882a593Smuzhiyun 199, 200, 201, 202, 203, 204, 205, 206, 207, 208, 209, 210, 211, 212,
332*4882a593Smuzhiyun 215, 216, 217 };
333*4882a593Smuzhiyun static struct spear_muxreg fsmc_pnor_muxreg[] = {
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
336*4882a593Smuzhiyun .mask = MCIF_MASK,
337*4882a593Smuzhiyun .val = 0,
338*4882a593Smuzhiyun }, {
339*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7,
340*4882a593Smuzhiyun .mask = FSMC_PNOR_AND_MCIF_REG6_MASK,
341*4882a593Smuzhiyun .val = FSMC_PNOR_AND_MCIF_REG6_MASK,
342*4882a593Smuzhiyun },
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static struct spear_modemux fsmc_pnor_modemux[] = {
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun .muxregs = fsmc_pnor_muxreg,
348*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(fsmc_pnor_muxreg),
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static struct spear_pingroup fsmc_pnor_pingroup = {
353*4882a593Smuzhiyun .name = "fsmc_pnor_grp",
354*4882a593Smuzhiyun .pins = fsmc_pnor_pins,
355*4882a593Smuzhiyun .npins = ARRAY_SIZE(fsmc_pnor_pins),
356*4882a593Smuzhiyun .modemuxs = fsmc_pnor_modemux,
357*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(fsmc_pnor_modemux),
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const char *const fsmc_grps[] = { "fsmc_8bit_grp", "fsmc_16bit_grp",
361*4882a593Smuzhiyun "fsmc_pnor_grp" };
362*4882a593Smuzhiyun static struct spear_function fsmc_function = {
363*4882a593Smuzhiyun .name = "fsmc",
364*4882a593Smuzhiyun .groups = fsmc_grps,
365*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(fsmc_grps),
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* pad multiplexing for keyboard rows-cols device */
369*4882a593Smuzhiyun static const unsigned keyboard_row_col_pins[] = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9,
370*4882a593Smuzhiyun 10 };
371*4882a593Smuzhiyun static struct spear_muxreg keyboard_row_col_muxreg[] = {
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
374*4882a593Smuzhiyun .mask = KBD_ROW_COL_MASK,
375*4882a593Smuzhiyun .val = KBD_ROW_COL_MASK,
376*4882a593Smuzhiyun }, {
377*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
378*4882a593Smuzhiyun .mask = FSMC_16_BIT_AND_KBD_ROW_COL_REG0_MASK,
379*4882a593Smuzhiyun .val = FSMC_16_BIT_AND_KBD_ROW_COL_REG0_MASK,
380*4882a593Smuzhiyun },
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static struct spear_modemux keyboard_row_col_modemux[] = {
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun .muxregs = keyboard_row_col_muxreg,
386*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(keyboard_row_col_muxreg),
387*4882a593Smuzhiyun },
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static struct spear_pingroup keyboard_row_col_pingroup = {
391*4882a593Smuzhiyun .name = "keyboard_row_col_grp",
392*4882a593Smuzhiyun .pins = keyboard_row_col_pins,
393*4882a593Smuzhiyun .npins = ARRAY_SIZE(keyboard_row_col_pins),
394*4882a593Smuzhiyun .modemuxs = keyboard_row_col_modemux,
395*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(keyboard_row_col_modemux),
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* pad multiplexing for keyboard col5 device */
399*4882a593Smuzhiyun static const unsigned keyboard_col5_pins[] = { 17 };
400*4882a593Smuzhiyun static struct spear_muxreg keyboard_col5_muxreg[] = {
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
403*4882a593Smuzhiyun .mask = KBD_COL5_MASK,
404*4882a593Smuzhiyun .val = KBD_COL5_MASK,
405*4882a593Smuzhiyun }, {
406*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
407*4882a593Smuzhiyun .mask = PWM1_AND_KBD_COL5_REG0_MASK,
408*4882a593Smuzhiyun .val = PWM1_AND_KBD_COL5_REG0_MASK,
409*4882a593Smuzhiyun },
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static struct spear_modemux keyboard_col5_modemux[] = {
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun .muxregs = keyboard_col5_muxreg,
415*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(keyboard_col5_muxreg),
416*4882a593Smuzhiyun },
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static struct spear_pingroup keyboard_col5_pingroup = {
420*4882a593Smuzhiyun .name = "keyboard_col5_grp",
421*4882a593Smuzhiyun .pins = keyboard_col5_pins,
422*4882a593Smuzhiyun .npins = ARRAY_SIZE(keyboard_col5_pins),
423*4882a593Smuzhiyun .modemuxs = keyboard_col5_modemux,
424*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(keyboard_col5_modemux),
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static const char *const keyboard_grps[] = { "keyboard_row_col_grp",
428*4882a593Smuzhiyun "keyboard_col5_grp" };
429*4882a593Smuzhiyun static struct spear_function keyboard_function = {
430*4882a593Smuzhiyun .name = "keyboard",
431*4882a593Smuzhiyun .groups = keyboard_grps,
432*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(keyboard_grps),
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* pad multiplexing for spdif_in device */
436*4882a593Smuzhiyun static const unsigned spdif_in_pins[] = { 19 };
437*4882a593Smuzhiyun static struct spear_muxreg spdif_in_muxreg[] = {
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
440*4882a593Smuzhiyun .mask = SPDIF_IN_REG0_MASK,
441*4882a593Smuzhiyun .val = SPDIF_IN_REG0_MASK,
442*4882a593Smuzhiyun },
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static struct spear_modemux spdif_in_modemux[] = {
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun .muxregs = spdif_in_muxreg,
448*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(spdif_in_muxreg),
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun static struct spear_pingroup spdif_in_pingroup = {
453*4882a593Smuzhiyun .name = "spdif_in_grp",
454*4882a593Smuzhiyun .pins = spdif_in_pins,
455*4882a593Smuzhiyun .npins = ARRAY_SIZE(spdif_in_pins),
456*4882a593Smuzhiyun .modemuxs = spdif_in_modemux,
457*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(spdif_in_modemux),
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static const char *const spdif_in_grps[] = { "spdif_in_grp" };
461*4882a593Smuzhiyun static struct spear_function spdif_in_function = {
462*4882a593Smuzhiyun .name = "spdif_in",
463*4882a593Smuzhiyun .groups = spdif_in_grps,
464*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(spdif_in_grps),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* pad multiplexing for spdif_out device */
468*4882a593Smuzhiyun static const unsigned spdif_out_pins[] = { 137 };
469*4882a593Smuzhiyun static struct spear_muxreg spdif_out_muxreg[] = {
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
472*4882a593Smuzhiyun .mask = SPDIF_OUT_REG4_MASK,
473*4882a593Smuzhiyun .val = SPDIF_OUT_REG4_MASK,
474*4882a593Smuzhiyun }, {
475*4882a593Smuzhiyun .reg = PERIP_CFG,
476*4882a593Smuzhiyun .mask = SPDIF_OUT_ENB_MASK,
477*4882a593Smuzhiyun .val = SPDIF_OUT_ENB_MASK,
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static struct spear_modemux spdif_out_modemux[] = {
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun .muxregs = spdif_out_muxreg,
484*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(spdif_out_muxreg),
485*4882a593Smuzhiyun },
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static struct spear_pingroup spdif_out_pingroup = {
489*4882a593Smuzhiyun .name = "spdif_out_grp",
490*4882a593Smuzhiyun .pins = spdif_out_pins,
491*4882a593Smuzhiyun .npins = ARRAY_SIZE(spdif_out_pins),
492*4882a593Smuzhiyun .modemuxs = spdif_out_modemux,
493*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(spdif_out_modemux),
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static const char *const spdif_out_grps[] = { "spdif_out_grp" };
497*4882a593Smuzhiyun static struct spear_function spdif_out_function = {
498*4882a593Smuzhiyun .name = "spdif_out",
499*4882a593Smuzhiyun .groups = spdif_out_grps,
500*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(spdif_out_grps),
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /* pad multiplexing for gpt_0_1 device */
504*4882a593Smuzhiyun static const unsigned gpt_0_1_pins[] = { 11, 12, 13, 14, 15, 16, 21, 22 };
505*4882a593Smuzhiyun static struct spear_muxreg gpt_0_1_muxreg[] = {
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
508*4882a593Smuzhiyun .mask = GPT_MASK | GPT0_TMR0_CPT_MASK | GPT0_TMR1_CLK_MASK,
509*4882a593Smuzhiyun .val = GPT_MASK | GPT0_TMR0_CPT_MASK | GPT0_TMR1_CLK_MASK,
510*4882a593Smuzhiyun }, {
511*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
512*4882a593Smuzhiyun .mask = UART0_ENH_AND_GPT_REG0_MASK |
513*4882a593Smuzhiyun PWM2_AND_GPT0_TMR0_CPT_REG0_MASK |
514*4882a593Smuzhiyun PWM3_AND_GPT0_TMR1_CLK_REG0_MASK,
515*4882a593Smuzhiyun .val = UART0_ENH_AND_GPT_REG0_MASK |
516*4882a593Smuzhiyun PWM2_AND_GPT0_TMR0_CPT_REG0_MASK |
517*4882a593Smuzhiyun PWM3_AND_GPT0_TMR1_CLK_REG0_MASK,
518*4882a593Smuzhiyun },
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static struct spear_modemux gpt_0_1_modemux[] = {
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun .muxregs = gpt_0_1_muxreg,
524*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(gpt_0_1_muxreg),
525*4882a593Smuzhiyun },
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static struct spear_pingroup gpt_0_1_pingroup = {
529*4882a593Smuzhiyun .name = "gpt_0_1_grp",
530*4882a593Smuzhiyun .pins = gpt_0_1_pins,
531*4882a593Smuzhiyun .npins = ARRAY_SIZE(gpt_0_1_pins),
532*4882a593Smuzhiyun .modemuxs = gpt_0_1_modemux,
533*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(gpt_0_1_modemux),
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static const char *const gpt_0_1_grps[] = { "gpt_0_1_grp" };
537*4882a593Smuzhiyun static struct spear_function gpt_0_1_function = {
538*4882a593Smuzhiyun .name = "gpt_0_1",
539*4882a593Smuzhiyun .groups = gpt_0_1_grps,
540*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(gpt_0_1_grps),
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /* pad multiplexing for pwm0 device */
544*4882a593Smuzhiyun static const unsigned pwm0_pins[] = { 24 };
545*4882a593Smuzhiyun static struct spear_muxreg pwm0_muxreg[] = {
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
548*4882a593Smuzhiyun .mask = SSP0_CS1_MASK,
549*4882a593Smuzhiyun .val = 0,
550*4882a593Smuzhiyun }, {
551*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
552*4882a593Smuzhiyun .mask = PWM0_AND_SSP0_CS1_REG0_MASK,
553*4882a593Smuzhiyun .val = PWM0_AND_SSP0_CS1_REG0_MASK,
554*4882a593Smuzhiyun },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun static struct spear_modemux pwm0_modemux[] = {
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun .muxregs = pwm0_muxreg,
560*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm0_muxreg),
561*4882a593Smuzhiyun },
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun static struct spear_pingroup pwm0_pingroup = {
565*4882a593Smuzhiyun .name = "pwm0_grp",
566*4882a593Smuzhiyun .pins = pwm0_pins,
567*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm0_pins),
568*4882a593Smuzhiyun .modemuxs = pwm0_modemux,
569*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm0_modemux),
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* pad multiplexing for pwm1 device */
573*4882a593Smuzhiyun static const unsigned pwm1_pins[] = { 17 };
574*4882a593Smuzhiyun static struct spear_muxreg pwm1_muxreg[] = {
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
577*4882a593Smuzhiyun .mask = KBD_COL5_MASK,
578*4882a593Smuzhiyun .val = 0,
579*4882a593Smuzhiyun }, {
580*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
581*4882a593Smuzhiyun .mask = PWM1_AND_KBD_COL5_REG0_MASK,
582*4882a593Smuzhiyun .val = PWM1_AND_KBD_COL5_REG0_MASK,
583*4882a593Smuzhiyun },
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static struct spear_modemux pwm1_modemux[] = {
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun .muxregs = pwm1_muxreg,
589*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm1_muxreg),
590*4882a593Smuzhiyun },
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun static struct spear_pingroup pwm1_pingroup = {
594*4882a593Smuzhiyun .name = "pwm1_grp",
595*4882a593Smuzhiyun .pins = pwm1_pins,
596*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm1_pins),
597*4882a593Smuzhiyun .modemuxs = pwm1_modemux,
598*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm1_modemux),
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* pad multiplexing for pwm2 device */
602*4882a593Smuzhiyun static const unsigned pwm2_pins[] = { 21 };
603*4882a593Smuzhiyun static struct spear_muxreg pwm2_muxreg[] = {
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
606*4882a593Smuzhiyun .mask = GPT0_TMR0_CPT_MASK,
607*4882a593Smuzhiyun .val = 0,
608*4882a593Smuzhiyun }, {
609*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
610*4882a593Smuzhiyun .mask = PWM2_AND_GPT0_TMR0_CPT_REG0_MASK,
611*4882a593Smuzhiyun .val = PWM2_AND_GPT0_TMR0_CPT_REG0_MASK,
612*4882a593Smuzhiyun },
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun static struct spear_modemux pwm2_modemux[] = {
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun .muxregs = pwm2_muxreg,
618*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm2_muxreg),
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static struct spear_pingroup pwm2_pingroup = {
623*4882a593Smuzhiyun .name = "pwm2_grp",
624*4882a593Smuzhiyun .pins = pwm2_pins,
625*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm2_pins),
626*4882a593Smuzhiyun .modemuxs = pwm2_modemux,
627*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm2_modemux),
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* pad multiplexing for pwm3 device */
631*4882a593Smuzhiyun static const unsigned pwm3_pins[] = { 22 };
632*4882a593Smuzhiyun static struct spear_muxreg pwm3_muxreg[] = {
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
635*4882a593Smuzhiyun .mask = GPT0_TMR1_CLK_MASK,
636*4882a593Smuzhiyun .val = 0,
637*4882a593Smuzhiyun }, {
638*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
639*4882a593Smuzhiyun .mask = PWM3_AND_GPT0_TMR1_CLK_REG0_MASK,
640*4882a593Smuzhiyun .val = PWM3_AND_GPT0_TMR1_CLK_REG0_MASK,
641*4882a593Smuzhiyun },
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static struct spear_modemux pwm3_modemux[] = {
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun .muxregs = pwm3_muxreg,
647*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pwm3_muxreg),
648*4882a593Smuzhiyun },
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun static struct spear_pingroup pwm3_pingroup = {
652*4882a593Smuzhiyun .name = "pwm3_grp",
653*4882a593Smuzhiyun .pins = pwm3_pins,
654*4882a593Smuzhiyun .npins = ARRAY_SIZE(pwm3_pins),
655*4882a593Smuzhiyun .modemuxs = pwm3_modemux,
656*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pwm3_modemux),
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static const char *const pwm_grps[] = { "pwm0_grp", "pwm1_grp", "pwm2_grp",
660*4882a593Smuzhiyun "pwm3_grp" };
661*4882a593Smuzhiyun static struct spear_function pwm_function = {
662*4882a593Smuzhiyun .name = "pwm",
663*4882a593Smuzhiyun .groups = pwm_grps,
664*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pwm_grps),
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* pad multiplexing for vip_mux device */
668*4882a593Smuzhiyun static const unsigned vip_mux_pins[] = { 35, 36, 37, 38, 40, 41, 42, 43 };
669*4882a593Smuzhiyun static struct spear_muxreg vip_mux_muxreg[] = {
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
672*4882a593Smuzhiyun .mask = VIP_REG1_MASK,
673*4882a593Smuzhiyun .val = VIP_REG1_MASK,
674*4882a593Smuzhiyun },
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static struct spear_modemux vip_mux_modemux[] = {
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun .muxregs = vip_mux_muxreg,
680*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(vip_mux_muxreg),
681*4882a593Smuzhiyun },
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static struct spear_pingroup vip_mux_pingroup = {
685*4882a593Smuzhiyun .name = "vip_mux_grp",
686*4882a593Smuzhiyun .pins = vip_mux_pins,
687*4882a593Smuzhiyun .npins = ARRAY_SIZE(vip_mux_pins),
688*4882a593Smuzhiyun .modemuxs = vip_mux_modemux,
689*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(vip_mux_modemux),
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* pad multiplexing for vip_mux_cam0 (disables cam0) device */
693*4882a593Smuzhiyun static const unsigned vip_mux_cam0_pins[] = { 65, 66, 67, 68, 69, 70, 71, 72,
694*4882a593Smuzhiyun 73, 74, 75 };
695*4882a593Smuzhiyun static struct spear_muxreg vip_mux_cam0_muxreg[] = {
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
698*4882a593Smuzhiyun .mask = CAM0_MASK,
699*4882a593Smuzhiyun .val = 0,
700*4882a593Smuzhiyun }, {
701*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
702*4882a593Smuzhiyun .mask = VIP_AND_CAM0_REG2_MASK,
703*4882a593Smuzhiyun .val = VIP_AND_CAM0_REG2_MASK,
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun static struct spear_modemux vip_mux_cam0_modemux[] = {
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun .muxregs = vip_mux_cam0_muxreg,
710*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(vip_mux_cam0_muxreg),
711*4882a593Smuzhiyun },
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static struct spear_pingroup vip_mux_cam0_pingroup = {
715*4882a593Smuzhiyun .name = "vip_mux_cam0_grp",
716*4882a593Smuzhiyun .pins = vip_mux_cam0_pins,
717*4882a593Smuzhiyun .npins = ARRAY_SIZE(vip_mux_cam0_pins),
718*4882a593Smuzhiyun .modemuxs = vip_mux_cam0_modemux,
719*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(vip_mux_cam0_modemux),
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* pad multiplexing for vip_mux_cam1 (disables cam1) device */
723*4882a593Smuzhiyun static const unsigned vip_mux_cam1_pins[] = { 54, 55, 56, 57, 58, 59, 60, 61,
724*4882a593Smuzhiyun 62, 63, 64 };
725*4882a593Smuzhiyun static struct spear_muxreg vip_mux_cam1_muxreg[] = {
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
728*4882a593Smuzhiyun .mask = CAM1_MASK,
729*4882a593Smuzhiyun .val = 0,
730*4882a593Smuzhiyun }, {
731*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
732*4882a593Smuzhiyun .mask = VIP_AND_CAM1_REG1_MASK,
733*4882a593Smuzhiyun .val = VIP_AND_CAM1_REG1_MASK,
734*4882a593Smuzhiyun }, {
735*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
736*4882a593Smuzhiyun .mask = VIP_AND_CAM1_REG2_MASK,
737*4882a593Smuzhiyun .val = VIP_AND_CAM1_REG2_MASK,
738*4882a593Smuzhiyun },
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun static struct spear_modemux vip_mux_cam1_modemux[] = {
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun .muxregs = vip_mux_cam1_muxreg,
744*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(vip_mux_cam1_muxreg),
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static struct spear_pingroup vip_mux_cam1_pingroup = {
749*4882a593Smuzhiyun .name = "vip_mux_cam1_grp",
750*4882a593Smuzhiyun .pins = vip_mux_cam1_pins,
751*4882a593Smuzhiyun .npins = ARRAY_SIZE(vip_mux_cam1_pins),
752*4882a593Smuzhiyun .modemuxs = vip_mux_cam1_modemux,
753*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(vip_mux_cam1_modemux),
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* pad multiplexing for vip_mux_cam2 (disables cam2) device */
757*4882a593Smuzhiyun static const unsigned vip_mux_cam2_pins[] = { 39, 44, 45, 46, 47, 48, 49, 50,
758*4882a593Smuzhiyun 51, 52, 53 };
759*4882a593Smuzhiyun static struct spear_muxreg vip_mux_cam2_muxreg[] = {
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
762*4882a593Smuzhiyun .mask = CAM2_MASK,
763*4882a593Smuzhiyun .val = 0,
764*4882a593Smuzhiyun }, {
765*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
766*4882a593Smuzhiyun .mask = VIP_AND_CAM2_REG1_MASK,
767*4882a593Smuzhiyun .val = VIP_AND_CAM2_REG1_MASK,
768*4882a593Smuzhiyun },
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun static struct spear_modemux vip_mux_cam2_modemux[] = {
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun .muxregs = vip_mux_cam2_muxreg,
774*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(vip_mux_cam2_muxreg),
775*4882a593Smuzhiyun },
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun static struct spear_pingroup vip_mux_cam2_pingroup = {
779*4882a593Smuzhiyun .name = "vip_mux_cam2_grp",
780*4882a593Smuzhiyun .pins = vip_mux_cam2_pins,
781*4882a593Smuzhiyun .npins = ARRAY_SIZE(vip_mux_cam2_pins),
782*4882a593Smuzhiyun .modemuxs = vip_mux_cam2_modemux,
783*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(vip_mux_cam2_modemux),
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* pad multiplexing for vip_mux_cam3 (disables cam3) device */
787*4882a593Smuzhiyun static const unsigned vip_mux_cam3_pins[] = { 20, 25, 26, 27, 28, 29, 30, 31,
788*4882a593Smuzhiyun 32, 33, 34 };
789*4882a593Smuzhiyun static struct spear_muxreg vip_mux_cam3_muxreg[] = {
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
792*4882a593Smuzhiyun .mask = CAM3_MASK,
793*4882a593Smuzhiyun .val = 0,
794*4882a593Smuzhiyun }, {
795*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
796*4882a593Smuzhiyun .mask = VIP_AND_CAM3_REG0_MASK,
797*4882a593Smuzhiyun .val = VIP_AND_CAM3_REG0_MASK,
798*4882a593Smuzhiyun }, {
799*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
800*4882a593Smuzhiyun .mask = VIP_AND_CAM3_REG1_MASK,
801*4882a593Smuzhiyun .val = VIP_AND_CAM3_REG1_MASK,
802*4882a593Smuzhiyun },
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun static struct spear_modemux vip_mux_cam3_modemux[] = {
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun .muxregs = vip_mux_cam3_muxreg,
808*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(vip_mux_cam3_muxreg),
809*4882a593Smuzhiyun },
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static struct spear_pingroup vip_mux_cam3_pingroup = {
813*4882a593Smuzhiyun .name = "vip_mux_cam3_grp",
814*4882a593Smuzhiyun .pins = vip_mux_cam3_pins,
815*4882a593Smuzhiyun .npins = ARRAY_SIZE(vip_mux_cam3_pins),
816*4882a593Smuzhiyun .modemuxs = vip_mux_cam3_modemux,
817*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(vip_mux_cam3_modemux),
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun static const char *const vip_grps[] = { "vip_mux_grp", "vip_mux_cam0_grp" ,
821*4882a593Smuzhiyun "vip_mux_cam1_grp" , "vip_mux_cam2_grp", "vip_mux_cam3_grp" };
822*4882a593Smuzhiyun static struct spear_function vip_function = {
823*4882a593Smuzhiyun .name = "vip",
824*4882a593Smuzhiyun .groups = vip_grps,
825*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(vip_grps),
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* pad multiplexing for cam0 device */
829*4882a593Smuzhiyun static const unsigned cam0_pins[] = { 65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun static struct spear_muxreg cam0_muxreg[] = {
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
834*4882a593Smuzhiyun .mask = CAM0_MASK,
835*4882a593Smuzhiyun .val = CAM0_MASK,
836*4882a593Smuzhiyun }, {
837*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
838*4882a593Smuzhiyun .mask = VIP_AND_CAM0_REG2_MASK,
839*4882a593Smuzhiyun .val = VIP_AND_CAM0_REG2_MASK,
840*4882a593Smuzhiyun },
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun static struct spear_modemux cam0_modemux[] = {
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun .muxregs = cam0_muxreg,
846*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cam0_muxreg),
847*4882a593Smuzhiyun },
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun static struct spear_pingroup cam0_pingroup = {
851*4882a593Smuzhiyun .name = "cam0_grp",
852*4882a593Smuzhiyun .pins = cam0_pins,
853*4882a593Smuzhiyun .npins = ARRAY_SIZE(cam0_pins),
854*4882a593Smuzhiyun .modemuxs = cam0_modemux,
855*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cam0_modemux),
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun static const char *const cam0_grps[] = { "cam0_grp" };
859*4882a593Smuzhiyun static struct spear_function cam0_function = {
860*4882a593Smuzhiyun .name = "cam0",
861*4882a593Smuzhiyun .groups = cam0_grps,
862*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cam0_grps),
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* pad multiplexing for cam1 device */
866*4882a593Smuzhiyun static const unsigned cam1_pins[] = { 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun static struct spear_muxreg cam1_muxreg[] = {
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
871*4882a593Smuzhiyun .mask = CAM1_MASK,
872*4882a593Smuzhiyun .val = CAM1_MASK,
873*4882a593Smuzhiyun }, {
874*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
875*4882a593Smuzhiyun .mask = VIP_AND_CAM1_REG1_MASK,
876*4882a593Smuzhiyun .val = VIP_AND_CAM1_REG1_MASK,
877*4882a593Smuzhiyun }, {
878*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
879*4882a593Smuzhiyun .mask = VIP_AND_CAM1_REG2_MASK,
880*4882a593Smuzhiyun .val = VIP_AND_CAM1_REG2_MASK,
881*4882a593Smuzhiyun },
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun static struct spear_modemux cam1_modemux[] = {
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun .muxregs = cam1_muxreg,
887*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cam1_muxreg),
888*4882a593Smuzhiyun },
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static struct spear_pingroup cam1_pingroup = {
892*4882a593Smuzhiyun .name = "cam1_grp",
893*4882a593Smuzhiyun .pins = cam1_pins,
894*4882a593Smuzhiyun .npins = ARRAY_SIZE(cam1_pins),
895*4882a593Smuzhiyun .modemuxs = cam1_modemux,
896*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cam1_modemux),
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun static const char *const cam1_grps[] = { "cam1_grp" };
900*4882a593Smuzhiyun static struct spear_function cam1_function = {
901*4882a593Smuzhiyun .name = "cam1",
902*4882a593Smuzhiyun .groups = cam1_grps,
903*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cam1_grps),
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* pad multiplexing for cam2 device */
907*4882a593Smuzhiyun static const unsigned cam2_pins[] = { 39, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun static struct spear_muxreg cam2_muxreg[] = {
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
912*4882a593Smuzhiyun .mask = CAM2_MASK,
913*4882a593Smuzhiyun .val = CAM2_MASK,
914*4882a593Smuzhiyun }, {
915*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
916*4882a593Smuzhiyun .mask = VIP_AND_CAM2_REG1_MASK,
917*4882a593Smuzhiyun .val = VIP_AND_CAM2_REG1_MASK,
918*4882a593Smuzhiyun },
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static struct spear_modemux cam2_modemux[] = {
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun .muxregs = cam2_muxreg,
924*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cam2_muxreg),
925*4882a593Smuzhiyun },
926*4882a593Smuzhiyun };
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun static struct spear_pingroup cam2_pingroup = {
929*4882a593Smuzhiyun .name = "cam2_grp",
930*4882a593Smuzhiyun .pins = cam2_pins,
931*4882a593Smuzhiyun .npins = ARRAY_SIZE(cam2_pins),
932*4882a593Smuzhiyun .modemuxs = cam2_modemux,
933*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cam2_modemux),
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static const char *const cam2_grps[] = { "cam2_grp" };
937*4882a593Smuzhiyun static struct spear_function cam2_function = {
938*4882a593Smuzhiyun .name = "cam2",
939*4882a593Smuzhiyun .groups = cam2_grps,
940*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cam2_grps),
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* pad multiplexing for cam3 device */
944*4882a593Smuzhiyun static const unsigned cam3_pins[] = { 20, 25, 26, 27, 28, 29, 30, 31, 32, 33, 34
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun static struct spear_muxreg cam3_muxreg[] = {
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
949*4882a593Smuzhiyun .mask = CAM3_MASK,
950*4882a593Smuzhiyun .val = CAM3_MASK,
951*4882a593Smuzhiyun }, {
952*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
953*4882a593Smuzhiyun .mask = VIP_AND_CAM3_REG0_MASK,
954*4882a593Smuzhiyun .val = VIP_AND_CAM3_REG0_MASK,
955*4882a593Smuzhiyun }, {
956*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_2,
957*4882a593Smuzhiyun .mask = VIP_AND_CAM3_REG1_MASK,
958*4882a593Smuzhiyun .val = VIP_AND_CAM3_REG1_MASK,
959*4882a593Smuzhiyun },
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun static struct spear_modemux cam3_modemux[] = {
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun .muxregs = cam3_muxreg,
965*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cam3_muxreg),
966*4882a593Smuzhiyun },
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static struct spear_pingroup cam3_pingroup = {
970*4882a593Smuzhiyun .name = "cam3_grp",
971*4882a593Smuzhiyun .pins = cam3_pins,
972*4882a593Smuzhiyun .npins = ARRAY_SIZE(cam3_pins),
973*4882a593Smuzhiyun .modemuxs = cam3_modemux,
974*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cam3_modemux),
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const char *const cam3_grps[] = { "cam3_grp" };
978*4882a593Smuzhiyun static struct spear_function cam3_function = {
979*4882a593Smuzhiyun .name = "cam3",
980*4882a593Smuzhiyun .groups = cam3_grps,
981*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cam3_grps),
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* pad multiplexing for smi device */
985*4882a593Smuzhiyun static const unsigned smi_pins[] = { 76, 77, 78, 79, 84 };
986*4882a593Smuzhiyun static struct spear_muxreg smi_muxreg[] = {
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
989*4882a593Smuzhiyun .mask = SMI_REG2_MASK,
990*4882a593Smuzhiyun .val = SMI_REG2_MASK,
991*4882a593Smuzhiyun },
992*4882a593Smuzhiyun };
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun static struct spear_modemux smi_modemux[] = {
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun .muxregs = smi_muxreg,
997*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(smi_muxreg),
998*4882a593Smuzhiyun },
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun static struct spear_pingroup smi_pingroup = {
1002*4882a593Smuzhiyun .name = "smi_grp",
1003*4882a593Smuzhiyun .pins = smi_pins,
1004*4882a593Smuzhiyun .npins = ARRAY_SIZE(smi_pins),
1005*4882a593Smuzhiyun .modemuxs = smi_modemux,
1006*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(smi_modemux),
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const char *const smi_grps[] = { "smi_grp" };
1010*4882a593Smuzhiyun static struct spear_function smi_function = {
1011*4882a593Smuzhiyun .name = "smi",
1012*4882a593Smuzhiyun .groups = smi_grps,
1013*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(smi_grps),
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* pad multiplexing for ssp0 device */
1017*4882a593Smuzhiyun static const unsigned ssp0_pins[] = { 80, 81, 82, 83 };
1018*4882a593Smuzhiyun static struct spear_muxreg ssp0_muxreg[] = {
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
1021*4882a593Smuzhiyun .mask = SSP0_REG2_MASK,
1022*4882a593Smuzhiyun .val = SSP0_REG2_MASK,
1023*4882a593Smuzhiyun },
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun static struct spear_modemux ssp0_modemux[] = {
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun .muxregs = ssp0_muxreg,
1029*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp0_muxreg),
1030*4882a593Smuzhiyun },
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun static struct spear_pingroup ssp0_pingroup = {
1034*4882a593Smuzhiyun .name = "ssp0_grp",
1035*4882a593Smuzhiyun .pins = ssp0_pins,
1036*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp0_pins),
1037*4882a593Smuzhiyun .modemuxs = ssp0_modemux,
1038*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp0_modemux),
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* pad multiplexing for ssp0_cs1 device */
1042*4882a593Smuzhiyun static const unsigned ssp0_cs1_pins[] = { 24 };
1043*4882a593Smuzhiyun static struct spear_muxreg ssp0_cs1_muxreg[] = {
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1046*4882a593Smuzhiyun .mask = SSP0_CS1_MASK,
1047*4882a593Smuzhiyun .val = SSP0_CS1_MASK,
1048*4882a593Smuzhiyun }, {
1049*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
1050*4882a593Smuzhiyun .mask = PWM0_AND_SSP0_CS1_REG0_MASK,
1051*4882a593Smuzhiyun .val = PWM0_AND_SSP0_CS1_REG0_MASK,
1052*4882a593Smuzhiyun },
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static struct spear_modemux ssp0_cs1_modemux[] = {
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun .muxregs = ssp0_cs1_muxreg,
1058*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp0_cs1_muxreg),
1059*4882a593Smuzhiyun },
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun static struct spear_pingroup ssp0_cs1_pingroup = {
1063*4882a593Smuzhiyun .name = "ssp0_cs1_grp",
1064*4882a593Smuzhiyun .pins = ssp0_cs1_pins,
1065*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp0_cs1_pins),
1066*4882a593Smuzhiyun .modemuxs = ssp0_cs1_modemux,
1067*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp0_cs1_modemux),
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* pad multiplexing for ssp0_cs2 device */
1071*4882a593Smuzhiyun static const unsigned ssp0_cs2_pins[] = { 85 };
1072*4882a593Smuzhiyun static struct spear_muxreg ssp0_cs2_muxreg[] = {
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1075*4882a593Smuzhiyun .mask = SSP0_CS2_MASK,
1076*4882a593Smuzhiyun .val = SSP0_CS2_MASK,
1077*4882a593Smuzhiyun }, {
1078*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
1079*4882a593Smuzhiyun .mask = TS_AND_SSP0_CS2_REG2_MASK,
1080*4882a593Smuzhiyun .val = TS_AND_SSP0_CS2_REG2_MASK,
1081*4882a593Smuzhiyun },
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static struct spear_modemux ssp0_cs2_modemux[] = {
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun .muxregs = ssp0_cs2_muxreg,
1087*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp0_cs2_muxreg),
1088*4882a593Smuzhiyun },
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun static struct spear_pingroup ssp0_cs2_pingroup = {
1092*4882a593Smuzhiyun .name = "ssp0_cs2_grp",
1093*4882a593Smuzhiyun .pins = ssp0_cs2_pins,
1094*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp0_cs2_pins),
1095*4882a593Smuzhiyun .modemuxs = ssp0_cs2_modemux,
1096*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp0_cs2_modemux),
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun /* pad multiplexing for ssp0_cs3 device */
1100*4882a593Smuzhiyun static const unsigned ssp0_cs3_pins[] = { 132 };
1101*4882a593Smuzhiyun static struct spear_muxreg ssp0_cs3_muxreg[] = {
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1104*4882a593Smuzhiyun .mask = SSP0_CS3_REG4_MASK,
1105*4882a593Smuzhiyun .val = SSP0_CS3_REG4_MASK,
1106*4882a593Smuzhiyun },
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun static struct spear_modemux ssp0_cs3_modemux[] = {
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun .muxregs = ssp0_cs3_muxreg,
1112*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(ssp0_cs3_muxreg),
1113*4882a593Smuzhiyun },
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun static struct spear_pingroup ssp0_cs3_pingroup = {
1117*4882a593Smuzhiyun .name = "ssp0_cs3_grp",
1118*4882a593Smuzhiyun .pins = ssp0_cs3_pins,
1119*4882a593Smuzhiyun .npins = ARRAY_SIZE(ssp0_cs3_pins),
1120*4882a593Smuzhiyun .modemuxs = ssp0_cs3_modemux,
1121*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(ssp0_cs3_modemux),
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun static const char *const ssp0_grps[] = { "ssp0_grp", "ssp0_cs1_grp",
1125*4882a593Smuzhiyun "ssp0_cs2_grp", "ssp0_cs3_grp" };
1126*4882a593Smuzhiyun static struct spear_function ssp0_function = {
1127*4882a593Smuzhiyun .name = "ssp0",
1128*4882a593Smuzhiyun .groups = ssp0_grps,
1129*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(ssp0_grps),
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* pad multiplexing for uart0 device */
1133*4882a593Smuzhiyun static const unsigned uart0_pins[] = { 86, 87 };
1134*4882a593Smuzhiyun static struct spear_muxreg uart0_muxreg[] = {
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
1137*4882a593Smuzhiyun .mask = UART0_REG2_MASK,
1138*4882a593Smuzhiyun .val = UART0_REG2_MASK,
1139*4882a593Smuzhiyun },
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static struct spear_modemux uart0_modemux[] = {
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun .muxregs = uart0_muxreg,
1145*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart0_muxreg),
1146*4882a593Smuzhiyun },
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun static struct spear_pingroup uart0_pingroup = {
1150*4882a593Smuzhiyun .name = "uart0_grp",
1151*4882a593Smuzhiyun .pins = uart0_pins,
1152*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart0_pins),
1153*4882a593Smuzhiyun .modemuxs = uart0_modemux,
1154*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart0_modemux),
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* pad multiplexing for uart0_enh device */
1158*4882a593Smuzhiyun static const unsigned uart0_enh_pins[] = { 11, 12, 13, 14, 15, 16 };
1159*4882a593Smuzhiyun static struct spear_muxreg uart0_enh_muxreg[] = {
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1162*4882a593Smuzhiyun .mask = GPT_MASK,
1163*4882a593Smuzhiyun .val = 0,
1164*4882a593Smuzhiyun }, {
1165*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
1166*4882a593Smuzhiyun .mask = UART0_ENH_AND_GPT_REG0_MASK,
1167*4882a593Smuzhiyun .val = UART0_ENH_AND_GPT_REG0_MASK,
1168*4882a593Smuzhiyun },
1169*4882a593Smuzhiyun };
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun static struct spear_modemux uart0_enh_modemux[] = {
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun .muxregs = uart0_enh_muxreg,
1174*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart0_enh_muxreg),
1175*4882a593Smuzhiyun },
1176*4882a593Smuzhiyun };
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun static struct spear_pingroup uart0_enh_pingroup = {
1179*4882a593Smuzhiyun .name = "uart0_enh_grp",
1180*4882a593Smuzhiyun .pins = uart0_enh_pins,
1181*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart0_enh_pins),
1182*4882a593Smuzhiyun .modemuxs = uart0_enh_modemux,
1183*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart0_enh_modemux),
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun static const char *const uart0_grps[] = { "uart0_grp", "uart0_enh_grp" };
1187*4882a593Smuzhiyun static struct spear_function uart0_function = {
1188*4882a593Smuzhiyun .name = "uart0",
1189*4882a593Smuzhiyun .groups = uart0_grps,
1190*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart0_grps),
1191*4882a593Smuzhiyun };
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* pad multiplexing for uart1 device */
1194*4882a593Smuzhiyun static const unsigned uart1_pins[] = { 88, 89 };
1195*4882a593Smuzhiyun static struct spear_muxreg uart1_muxreg[] = {
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
1198*4882a593Smuzhiyun .mask = UART1_REG2_MASK,
1199*4882a593Smuzhiyun .val = UART1_REG2_MASK,
1200*4882a593Smuzhiyun },
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun static struct spear_modemux uart1_modemux[] = {
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun .muxregs = uart1_muxreg,
1206*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(uart1_muxreg),
1207*4882a593Smuzhiyun },
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun static struct spear_pingroup uart1_pingroup = {
1211*4882a593Smuzhiyun .name = "uart1_grp",
1212*4882a593Smuzhiyun .pins = uart1_pins,
1213*4882a593Smuzhiyun .npins = ARRAY_SIZE(uart1_pins),
1214*4882a593Smuzhiyun .modemuxs = uart1_modemux,
1215*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(uart1_modemux),
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun static const char *const uart1_grps[] = { "uart1_grp" };
1219*4882a593Smuzhiyun static struct spear_function uart1_function = {
1220*4882a593Smuzhiyun .name = "uart1",
1221*4882a593Smuzhiyun .groups = uart1_grps,
1222*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(uart1_grps),
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /* pad multiplexing for i2s_in device */
1226*4882a593Smuzhiyun static const unsigned i2s_in_pins[] = { 90, 91, 92, 93, 94, 99 };
1227*4882a593Smuzhiyun static struct spear_muxreg i2s_in_muxreg[] = {
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_3,
1230*4882a593Smuzhiyun .mask = I2S_IN_REG2_MASK,
1231*4882a593Smuzhiyun .val = I2S_IN_REG2_MASK,
1232*4882a593Smuzhiyun }, {
1233*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_4,
1234*4882a593Smuzhiyun .mask = I2S_IN_REG3_MASK,
1235*4882a593Smuzhiyun .val = I2S_IN_REG3_MASK,
1236*4882a593Smuzhiyun },
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun static struct spear_modemux i2s_in_modemux[] = {
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun .muxregs = i2s_in_muxreg,
1242*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2s_in_muxreg),
1243*4882a593Smuzhiyun },
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun static struct spear_pingroup i2s_in_pingroup = {
1247*4882a593Smuzhiyun .name = "i2s_in_grp",
1248*4882a593Smuzhiyun .pins = i2s_in_pins,
1249*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2s_in_pins),
1250*4882a593Smuzhiyun .modemuxs = i2s_in_modemux,
1251*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2s_in_modemux),
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /* pad multiplexing for i2s_out device */
1255*4882a593Smuzhiyun static const unsigned i2s_out_pins[] = { 95, 96, 97, 98, 100, 101, 102, 103 };
1256*4882a593Smuzhiyun static struct spear_muxreg i2s_out_muxreg[] = {
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_4,
1259*4882a593Smuzhiyun .mask = I2S_OUT_REG3_MASK,
1260*4882a593Smuzhiyun .val = I2S_OUT_REG3_MASK,
1261*4882a593Smuzhiyun },
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun static struct spear_modemux i2s_out_modemux[] = {
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun .muxregs = i2s_out_muxreg,
1267*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2s_out_muxreg),
1268*4882a593Smuzhiyun },
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun static struct spear_pingroup i2s_out_pingroup = {
1272*4882a593Smuzhiyun .name = "i2s_out_grp",
1273*4882a593Smuzhiyun .pins = i2s_out_pins,
1274*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2s_out_pins),
1275*4882a593Smuzhiyun .modemuxs = i2s_out_modemux,
1276*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2s_out_modemux),
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun static const char *const i2s_grps[] = { "i2s_in_grp", "i2s_out_grp" };
1280*4882a593Smuzhiyun static struct spear_function i2s_function = {
1281*4882a593Smuzhiyun .name = "i2s",
1282*4882a593Smuzhiyun .groups = i2s_grps,
1283*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2s_grps),
1284*4882a593Smuzhiyun };
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* pad multiplexing for gmac device */
1287*4882a593Smuzhiyun static const unsigned gmac_pins[] = { 104, 105, 106, 107, 108, 109, 110, 111,
1288*4882a593Smuzhiyun 112, 113, 114, 115, 116, 117, 118, 119, 120, 121, 122, 123, 124, 125,
1289*4882a593Smuzhiyun 126, 127, 128, 129, 130, 131 };
1290*4882a593Smuzhiyun #define GMAC_MUXREG \
1291*4882a593Smuzhiyun { \
1292*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_4, \
1293*4882a593Smuzhiyun .mask = GMAC_REG3_MASK, \
1294*4882a593Smuzhiyun .val = GMAC_REG3_MASK, \
1295*4882a593Smuzhiyun }, { \
1296*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5, \
1297*4882a593Smuzhiyun .mask = GMAC_REG4_MASK, \
1298*4882a593Smuzhiyun .val = GMAC_REG4_MASK, \
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /* pad multiplexing for gmii device */
1302*4882a593Smuzhiyun static struct spear_muxreg gmii_muxreg[] = {
1303*4882a593Smuzhiyun GMAC_MUXREG,
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun .reg = GMAC_CLK_CFG,
1306*4882a593Smuzhiyun .mask = GMAC_PHY_IF_SEL_MASK,
1307*4882a593Smuzhiyun .val = GMAC_PHY_IF_GMII_VAL,
1308*4882a593Smuzhiyun },
1309*4882a593Smuzhiyun };
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun static struct spear_modemux gmii_modemux[] = {
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun .muxregs = gmii_muxreg,
1314*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(gmii_muxreg),
1315*4882a593Smuzhiyun },
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun static struct spear_pingroup gmii_pingroup = {
1319*4882a593Smuzhiyun .name = "gmii_grp",
1320*4882a593Smuzhiyun .pins = gmac_pins,
1321*4882a593Smuzhiyun .npins = ARRAY_SIZE(gmac_pins),
1322*4882a593Smuzhiyun .modemuxs = gmii_modemux,
1323*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(gmii_modemux),
1324*4882a593Smuzhiyun };
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* pad multiplexing for rgmii device */
1327*4882a593Smuzhiyun static struct spear_muxreg rgmii_muxreg[] = {
1328*4882a593Smuzhiyun GMAC_MUXREG,
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun .reg = GMAC_CLK_CFG,
1331*4882a593Smuzhiyun .mask = GMAC_PHY_IF_SEL_MASK,
1332*4882a593Smuzhiyun .val = GMAC_PHY_IF_RGMII_VAL,
1333*4882a593Smuzhiyun },
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun static struct spear_modemux rgmii_modemux[] = {
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun .muxregs = rgmii_muxreg,
1339*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(rgmii_muxreg),
1340*4882a593Smuzhiyun },
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun static struct spear_pingroup rgmii_pingroup = {
1344*4882a593Smuzhiyun .name = "rgmii_grp",
1345*4882a593Smuzhiyun .pins = gmac_pins,
1346*4882a593Smuzhiyun .npins = ARRAY_SIZE(gmac_pins),
1347*4882a593Smuzhiyun .modemuxs = rgmii_modemux,
1348*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(rgmii_modemux),
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* pad multiplexing for rmii device */
1352*4882a593Smuzhiyun static struct spear_muxreg rmii_muxreg[] = {
1353*4882a593Smuzhiyun GMAC_MUXREG,
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun .reg = GMAC_CLK_CFG,
1356*4882a593Smuzhiyun .mask = GMAC_PHY_IF_SEL_MASK,
1357*4882a593Smuzhiyun .val = GMAC_PHY_IF_RMII_VAL,
1358*4882a593Smuzhiyun },
1359*4882a593Smuzhiyun };
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun static struct spear_modemux rmii_modemux[] = {
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun .muxregs = rmii_muxreg,
1364*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(rmii_muxreg),
1365*4882a593Smuzhiyun },
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static struct spear_pingroup rmii_pingroup = {
1369*4882a593Smuzhiyun .name = "rmii_grp",
1370*4882a593Smuzhiyun .pins = gmac_pins,
1371*4882a593Smuzhiyun .npins = ARRAY_SIZE(gmac_pins),
1372*4882a593Smuzhiyun .modemuxs = rmii_modemux,
1373*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(rmii_modemux),
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun /* pad multiplexing for sgmii device */
1377*4882a593Smuzhiyun static struct spear_muxreg sgmii_muxreg[] = {
1378*4882a593Smuzhiyun GMAC_MUXREG,
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun .reg = GMAC_CLK_CFG,
1381*4882a593Smuzhiyun .mask = GMAC_PHY_IF_SEL_MASK,
1382*4882a593Smuzhiyun .val = GMAC_PHY_IF_SGMII_VAL,
1383*4882a593Smuzhiyun },
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun static struct spear_modemux sgmii_modemux[] = {
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun .muxregs = sgmii_muxreg,
1389*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sgmii_muxreg),
1390*4882a593Smuzhiyun },
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun static struct spear_pingroup sgmii_pingroup = {
1394*4882a593Smuzhiyun .name = "sgmii_grp",
1395*4882a593Smuzhiyun .pins = gmac_pins,
1396*4882a593Smuzhiyun .npins = ARRAY_SIZE(gmac_pins),
1397*4882a593Smuzhiyun .modemuxs = sgmii_modemux,
1398*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sgmii_modemux),
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun static const char *const gmac_grps[] = { "gmii_grp", "rgmii_grp", "rmii_grp",
1402*4882a593Smuzhiyun "sgmii_grp" };
1403*4882a593Smuzhiyun static struct spear_function gmac_function = {
1404*4882a593Smuzhiyun .name = "gmac",
1405*4882a593Smuzhiyun .groups = gmac_grps,
1406*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(gmac_grps),
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun /* pad multiplexing for i2c0 device */
1410*4882a593Smuzhiyun static const unsigned i2c0_pins[] = { 133, 134 };
1411*4882a593Smuzhiyun static struct spear_muxreg i2c0_muxreg[] = {
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1414*4882a593Smuzhiyun .mask = I2C0_REG4_MASK,
1415*4882a593Smuzhiyun .val = I2C0_REG4_MASK,
1416*4882a593Smuzhiyun },
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun static struct spear_modemux i2c0_modemux[] = {
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun .muxregs = i2c0_muxreg,
1422*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c0_muxreg),
1423*4882a593Smuzhiyun },
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun static struct spear_pingroup i2c0_pingroup = {
1427*4882a593Smuzhiyun .name = "i2c0_grp",
1428*4882a593Smuzhiyun .pins = i2c0_pins,
1429*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c0_pins),
1430*4882a593Smuzhiyun .modemuxs = i2c0_modemux,
1431*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c0_modemux),
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun static const char *const i2c0_grps[] = { "i2c0_grp" };
1435*4882a593Smuzhiyun static struct spear_function i2c0_function = {
1436*4882a593Smuzhiyun .name = "i2c0",
1437*4882a593Smuzhiyun .groups = i2c0_grps,
1438*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2c0_grps),
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* pad multiplexing for i2c1 device */
1442*4882a593Smuzhiyun static const unsigned i2c1_pins[] = { 18, 23 };
1443*4882a593Smuzhiyun static struct spear_muxreg i2c1_muxreg[] = {
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_1,
1446*4882a593Smuzhiyun .mask = I2C1_REG0_MASK,
1447*4882a593Smuzhiyun .val = I2C1_REG0_MASK,
1448*4882a593Smuzhiyun },
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun static struct spear_modemux i2c1_modemux[] = {
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun .muxregs = i2c1_muxreg,
1454*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(i2c1_muxreg),
1455*4882a593Smuzhiyun },
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun static struct spear_pingroup i2c1_pingroup = {
1459*4882a593Smuzhiyun .name = "i2c1_grp",
1460*4882a593Smuzhiyun .pins = i2c1_pins,
1461*4882a593Smuzhiyun .npins = ARRAY_SIZE(i2c1_pins),
1462*4882a593Smuzhiyun .modemuxs = i2c1_modemux,
1463*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(i2c1_modemux),
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static const char *const i2c1_grps[] = { "i2c1_grp" };
1467*4882a593Smuzhiyun static struct spear_function i2c1_function = {
1468*4882a593Smuzhiyun .name = "i2c1",
1469*4882a593Smuzhiyun .groups = i2c1_grps,
1470*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(i2c1_grps),
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* pad multiplexing for cec0 device */
1474*4882a593Smuzhiyun static const unsigned cec0_pins[] = { 135 };
1475*4882a593Smuzhiyun static struct spear_muxreg cec0_muxreg[] = {
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1478*4882a593Smuzhiyun .mask = CEC0_REG4_MASK,
1479*4882a593Smuzhiyun .val = CEC0_REG4_MASK,
1480*4882a593Smuzhiyun },
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun static struct spear_modemux cec0_modemux[] = {
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun .muxregs = cec0_muxreg,
1486*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cec0_muxreg),
1487*4882a593Smuzhiyun },
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static struct spear_pingroup cec0_pingroup = {
1491*4882a593Smuzhiyun .name = "cec0_grp",
1492*4882a593Smuzhiyun .pins = cec0_pins,
1493*4882a593Smuzhiyun .npins = ARRAY_SIZE(cec0_pins),
1494*4882a593Smuzhiyun .modemuxs = cec0_modemux,
1495*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cec0_modemux),
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static const char *const cec0_grps[] = { "cec0_grp" };
1499*4882a593Smuzhiyun static struct spear_function cec0_function = {
1500*4882a593Smuzhiyun .name = "cec0",
1501*4882a593Smuzhiyun .groups = cec0_grps,
1502*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cec0_grps),
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* pad multiplexing for cec1 device */
1506*4882a593Smuzhiyun static const unsigned cec1_pins[] = { 136 };
1507*4882a593Smuzhiyun static struct spear_muxreg cec1_muxreg[] = {
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1510*4882a593Smuzhiyun .mask = CEC1_REG4_MASK,
1511*4882a593Smuzhiyun .val = CEC1_REG4_MASK,
1512*4882a593Smuzhiyun },
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun static struct spear_modemux cec1_modemux[] = {
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun .muxregs = cec1_muxreg,
1518*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cec1_muxreg),
1519*4882a593Smuzhiyun },
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun static struct spear_pingroup cec1_pingroup = {
1523*4882a593Smuzhiyun .name = "cec1_grp",
1524*4882a593Smuzhiyun .pins = cec1_pins,
1525*4882a593Smuzhiyun .npins = ARRAY_SIZE(cec1_pins),
1526*4882a593Smuzhiyun .modemuxs = cec1_modemux,
1527*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cec1_modemux),
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun static const char *const cec1_grps[] = { "cec1_grp" };
1531*4882a593Smuzhiyun static struct spear_function cec1_function = {
1532*4882a593Smuzhiyun .name = "cec1",
1533*4882a593Smuzhiyun .groups = cec1_grps,
1534*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cec1_grps),
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /* pad multiplexing for mcif devices */
1538*4882a593Smuzhiyun static const unsigned mcif_pins[] = { 193, 194, 195, 196, 197, 198, 199, 200,
1539*4882a593Smuzhiyun 201, 202, 203, 204, 205, 206, 207, 208, 209, 210, 211, 212, 213, 214,
1540*4882a593Smuzhiyun 215, 216, 217, 218, 219, 220, 221, 222, 223, 224, 225, 226, 227, 228,
1541*4882a593Smuzhiyun 229, 230, 231, 232, 237 };
1542*4882a593Smuzhiyun #define MCIF_MUXREG \
1543*4882a593Smuzhiyun { \
1544*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1, \
1545*4882a593Smuzhiyun .mask = MCIF_MASK, \
1546*4882a593Smuzhiyun .val = MCIF_MASK, \
1547*4882a593Smuzhiyun }, { \
1548*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7, \
1549*4882a593Smuzhiyun .mask = FSMC_PNOR_AND_MCIF_REG6_MASK | MCIF_REG6_MASK, \
1550*4882a593Smuzhiyun .val = FSMC_PNOR_AND_MCIF_REG6_MASK | MCIF_REG6_MASK, \
1551*4882a593Smuzhiyun }, { \
1552*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_8, \
1553*4882a593Smuzhiyun .mask = MCIF_REG7_MASK, \
1554*4882a593Smuzhiyun .val = MCIF_REG7_MASK, \
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun /* Pad multiplexing for sdhci device */
1558*4882a593Smuzhiyun static struct spear_muxreg sdhci_muxreg[] = {
1559*4882a593Smuzhiyun MCIF_MUXREG,
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun .reg = PERIP_CFG,
1562*4882a593Smuzhiyun .mask = MCIF_SEL_MASK,
1563*4882a593Smuzhiyun .val = MCIF_SEL_SD,
1564*4882a593Smuzhiyun },
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun static struct spear_modemux sdhci_modemux[] = {
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun .muxregs = sdhci_muxreg,
1570*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sdhci_muxreg),
1571*4882a593Smuzhiyun },
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun static struct spear_pingroup sdhci_pingroup = {
1575*4882a593Smuzhiyun .name = "sdhci_grp",
1576*4882a593Smuzhiyun .pins = mcif_pins,
1577*4882a593Smuzhiyun .npins = ARRAY_SIZE(mcif_pins),
1578*4882a593Smuzhiyun .modemuxs = sdhci_modemux,
1579*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sdhci_modemux),
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun static const char *const sdhci_grps[] = { "sdhci_grp" };
1583*4882a593Smuzhiyun static struct spear_function sdhci_function = {
1584*4882a593Smuzhiyun .name = "sdhci",
1585*4882a593Smuzhiyun .groups = sdhci_grps,
1586*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(sdhci_grps),
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* Pad multiplexing for cf device */
1590*4882a593Smuzhiyun static struct spear_muxreg cf_muxreg[] = {
1591*4882a593Smuzhiyun MCIF_MUXREG,
1592*4882a593Smuzhiyun {
1593*4882a593Smuzhiyun .reg = PERIP_CFG,
1594*4882a593Smuzhiyun .mask = MCIF_SEL_MASK,
1595*4882a593Smuzhiyun .val = MCIF_SEL_CF,
1596*4882a593Smuzhiyun },
1597*4882a593Smuzhiyun };
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun static struct spear_modemux cf_modemux[] = {
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun .muxregs = cf_muxreg,
1602*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(cf_muxreg),
1603*4882a593Smuzhiyun },
1604*4882a593Smuzhiyun };
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun static struct spear_pingroup cf_pingroup = {
1607*4882a593Smuzhiyun .name = "cf_grp",
1608*4882a593Smuzhiyun .pins = mcif_pins,
1609*4882a593Smuzhiyun .npins = ARRAY_SIZE(mcif_pins),
1610*4882a593Smuzhiyun .modemuxs = cf_modemux,
1611*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(cf_modemux),
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun static const char *const cf_grps[] = { "cf_grp" };
1615*4882a593Smuzhiyun static struct spear_function cf_function = {
1616*4882a593Smuzhiyun .name = "cf",
1617*4882a593Smuzhiyun .groups = cf_grps,
1618*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(cf_grps),
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Pad multiplexing for xd device */
1622*4882a593Smuzhiyun static struct spear_muxreg xd_muxreg[] = {
1623*4882a593Smuzhiyun MCIF_MUXREG,
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun .reg = PERIP_CFG,
1626*4882a593Smuzhiyun .mask = MCIF_SEL_MASK,
1627*4882a593Smuzhiyun .val = MCIF_SEL_XD,
1628*4882a593Smuzhiyun },
1629*4882a593Smuzhiyun };
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun static struct spear_modemux xd_modemux[] = {
1632*4882a593Smuzhiyun {
1633*4882a593Smuzhiyun .muxregs = xd_muxreg,
1634*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(xd_muxreg),
1635*4882a593Smuzhiyun },
1636*4882a593Smuzhiyun };
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun static struct spear_pingroup xd_pingroup = {
1639*4882a593Smuzhiyun .name = "xd_grp",
1640*4882a593Smuzhiyun .pins = mcif_pins,
1641*4882a593Smuzhiyun .npins = ARRAY_SIZE(mcif_pins),
1642*4882a593Smuzhiyun .modemuxs = xd_modemux,
1643*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(xd_modemux),
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun static const char *const xd_grps[] = { "xd_grp" };
1647*4882a593Smuzhiyun static struct spear_function xd_function = {
1648*4882a593Smuzhiyun .name = "xd",
1649*4882a593Smuzhiyun .groups = xd_grps,
1650*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(xd_grps),
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun /* pad multiplexing for clcd device */
1654*4882a593Smuzhiyun static const unsigned clcd_pins[] = { 138, 139, 140, 141, 142, 143, 144, 145,
1655*4882a593Smuzhiyun 146, 147, 148, 149, 150, 151, 152, 153, 154, 155, 156, 157, 158, 159,
1656*4882a593Smuzhiyun 160, 161, 162, 163, 164, 165, 166, 167, 168, 169, 170, 171, 172, 173,
1657*4882a593Smuzhiyun 174, 175, 176, 177, 178, 179, 180, 181, 182, 183, 184, 185, 186, 187,
1658*4882a593Smuzhiyun 188, 189, 190, 191 };
1659*4882a593Smuzhiyun static struct spear_muxreg clcd_muxreg[] = {
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1662*4882a593Smuzhiyun .mask = ARM_TRACE_MASK | MIPHY_DBG_MASK,
1663*4882a593Smuzhiyun .val = 0,
1664*4882a593Smuzhiyun }, {
1665*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1666*4882a593Smuzhiyun .mask = CLCD_REG4_MASK | CLCD_AND_ARM_TRACE_REG4_MASK,
1667*4882a593Smuzhiyun .val = CLCD_REG4_MASK | CLCD_AND_ARM_TRACE_REG4_MASK,
1668*4882a593Smuzhiyun }, {
1669*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_6,
1670*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG5_MASK,
1671*4882a593Smuzhiyun .val = CLCD_AND_ARM_TRACE_REG5_MASK,
1672*4882a593Smuzhiyun }, {
1673*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7,
1674*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG6_MASK,
1675*4882a593Smuzhiyun .val = CLCD_AND_ARM_TRACE_REG6_MASK,
1676*4882a593Smuzhiyun },
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun static struct spear_modemux clcd_modemux[] = {
1680*4882a593Smuzhiyun {
1681*4882a593Smuzhiyun .muxregs = clcd_muxreg,
1682*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(clcd_muxreg),
1683*4882a593Smuzhiyun },
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun static struct spear_pingroup clcd_pingroup = {
1687*4882a593Smuzhiyun .name = "clcd_grp",
1688*4882a593Smuzhiyun .pins = clcd_pins,
1689*4882a593Smuzhiyun .npins = ARRAY_SIZE(clcd_pins),
1690*4882a593Smuzhiyun .modemuxs = clcd_modemux,
1691*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(clcd_modemux),
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /* Disable cld runtime to save panel damage */
1695*4882a593Smuzhiyun static struct spear_muxreg clcd_sleep_muxreg[] = {
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1698*4882a593Smuzhiyun .mask = ARM_TRACE_MASK | MIPHY_DBG_MASK,
1699*4882a593Smuzhiyun .val = 0,
1700*4882a593Smuzhiyun }, {
1701*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1702*4882a593Smuzhiyun .mask = CLCD_REG4_MASK | CLCD_AND_ARM_TRACE_REG4_MASK,
1703*4882a593Smuzhiyun .val = 0x0,
1704*4882a593Smuzhiyun }, {
1705*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_6,
1706*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG5_MASK,
1707*4882a593Smuzhiyun .val = 0x0,
1708*4882a593Smuzhiyun }, {
1709*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7,
1710*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG6_MASK,
1711*4882a593Smuzhiyun .val = 0x0,
1712*4882a593Smuzhiyun },
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun static struct spear_modemux clcd_sleep_modemux[] = {
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun .muxregs = clcd_sleep_muxreg,
1718*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(clcd_sleep_muxreg),
1719*4882a593Smuzhiyun },
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun static struct spear_pingroup clcd_sleep_pingroup = {
1723*4882a593Smuzhiyun .name = "clcd_sleep_grp",
1724*4882a593Smuzhiyun .pins = clcd_pins,
1725*4882a593Smuzhiyun .npins = ARRAY_SIZE(clcd_pins),
1726*4882a593Smuzhiyun .modemuxs = clcd_sleep_modemux,
1727*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(clcd_sleep_modemux),
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun static const char *const clcd_grps[] = { "clcd_grp", "clcd_sleep_grp" };
1731*4882a593Smuzhiyun static struct spear_function clcd_function = {
1732*4882a593Smuzhiyun .name = "clcd",
1733*4882a593Smuzhiyun .groups = clcd_grps,
1734*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(clcd_grps),
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun /* pad multiplexing for arm_trace device */
1738*4882a593Smuzhiyun static const unsigned arm_trace_pins[] = { 158, 159, 160, 161, 162, 163, 164,
1739*4882a593Smuzhiyun 165, 166, 167, 168, 169, 170, 171, 172, 173, 174, 175, 176, 177, 178,
1740*4882a593Smuzhiyun 179, 180, 181, 182, 183, 184, 185, 186, 187, 188, 189, 190, 191, 192,
1741*4882a593Smuzhiyun 193, 194, 195, 196, 197, 198, 199, 200 };
1742*4882a593Smuzhiyun static struct spear_muxreg arm_trace_muxreg[] = {
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1745*4882a593Smuzhiyun .mask = ARM_TRACE_MASK,
1746*4882a593Smuzhiyun .val = ARM_TRACE_MASK,
1747*4882a593Smuzhiyun }, {
1748*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1749*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG4_MASK,
1750*4882a593Smuzhiyun .val = CLCD_AND_ARM_TRACE_REG4_MASK,
1751*4882a593Smuzhiyun }, {
1752*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_6,
1753*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG5_MASK,
1754*4882a593Smuzhiyun .val = CLCD_AND_ARM_TRACE_REG5_MASK,
1755*4882a593Smuzhiyun }, {
1756*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_7,
1757*4882a593Smuzhiyun .mask = CLCD_AND_ARM_TRACE_REG6_MASK,
1758*4882a593Smuzhiyun .val = CLCD_AND_ARM_TRACE_REG6_MASK,
1759*4882a593Smuzhiyun },
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static struct spear_modemux arm_trace_modemux[] = {
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun .muxregs = arm_trace_muxreg,
1765*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(arm_trace_muxreg),
1766*4882a593Smuzhiyun },
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun static struct spear_pingroup arm_trace_pingroup = {
1770*4882a593Smuzhiyun .name = "arm_trace_grp",
1771*4882a593Smuzhiyun .pins = arm_trace_pins,
1772*4882a593Smuzhiyun .npins = ARRAY_SIZE(arm_trace_pins),
1773*4882a593Smuzhiyun .modemuxs = arm_trace_modemux,
1774*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(arm_trace_modemux),
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun static const char *const arm_trace_grps[] = { "arm_trace_grp" };
1778*4882a593Smuzhiyun static struct spear_function arm_trace_function = {
1779*4882a593Smuzhiyun .name = "arm_trace",
1780*4882a593Smuzhiyun .groups = arm_trace_grps,
1781*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(arm_trace_grps),
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun /* pad multiplexing for miphy_dbg device */
1785*4882a593Smuzhiyun static const unsigned miphy_dbg_pins[] = { 96, 97, 98, 99, 100, 101, 102, 103,
1786*4882a593Smuzhiyun 132, 135, 136, 137, 138, 139, 140, 141, 142, 143, 144, 145, 146, 147,
1787*4882a593Smuzhiyun 148, 149, 150, 151, 152, 153, 154, 155, 156, 157 };
1788*4882a593Smuzhiyun static struct spear_muxreg miphy_dbg_muxreg[] = {
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun .reg = PAD_SHARED_IP_EN_1,
1791*4882a593Smuzhiyun .mask = MIPHY_DBG_MASK,
1792*4882a593Smuzhiyun .val = MIPHY_DBG_MASK,
1793*4882a593Smuzhiyun }, {
1794*4882a593Smuzhiyun .reg = PAD_FUNCTION_EN_5,
1795*4882a593Smuzhiyun .mask = DEVS_GRP_AND_MIPHY_DBG_REG4_MASK,
1796*4882a593Smuzhiyun .val = DEVS_GRP_AND_MIPHY_DBG_REG4_MASK,
1797*4882a593Smuzhiyun },
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun static struct spear_modemux miphy_dbg_modemux[] = {
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun .muxregs = miphy_dbg_muxreg,
1803*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(miphy_dbg_muxreg),
1804*4882a593Smuzhiyun },
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun static struct spear_pingroup miphy_dbg_pingroup = {
1808*4882a593Smuzhiyun .name = "miphy_dbg_grp",
1809*4882a593Smuzhiyun .pins = miphy_dbg_pins,
1810*4882a593Smuzhiyun .npins = ARRAY_SIZE(miphy_dbg_pins),
1811*4882a593Smuzhiyun .modemuxs = miphy_dbg_modemux,
1812*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(miphy_dbg_modemux),
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun static const char *const miphy_dbg_grps[] = { "miphy_dbg_grp" };
1816*4882a593Smuzhiyun static struct spear_function miphy_dbg_function = {
1817*4882a593Smuzhiyun .name = "miphy_dbg",
1818*4882a593Smuzhiyun .groups = miphy_dbg_grps,
1819*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(miphy_dbg_grps),
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* pad multiplexing for pcie device */
1823*4882a593Smuzhiyun static const unsigned pcie_pins[] = { 250 };
1824*4882a593Smuzhiyun static struct spear_muxreg pcie_muxreg[] = {
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun .reg = PCIE_SATA_CFG,
1827*4882a593Smuzhiyun .mask = SATA_PCIE_CFG_MASK,
1828*4882a593Smuzhiyun .val = PCIE_CFG_VAL,
1829*4882a593Smuzhiyun },
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun static struct spear_modemux pcie_modemux[] = {
1833*4882a593Smuzhiyun {
1834*4882a593Smuzhiyun .muxregs = pcie_muxreg,
1835*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(pcie_muxreg),
1836*4882a593Smuzhiyun },
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun static struct spear_pingroup pcie_pingroup = {
1840*4882a593Smuzhiyun .name = "pcie_grp",
1841*4882a593Smuzhiyun .pins = pcie_pins,
1842*4882a593Smuzhiyun .npins = ARRAY_SIZE(pcie_pins),
1843*4882a593Smuzhiyun .modemuxs = pcie_modemux,
1844*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(pcie_modemux),
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun static const char *const pcie_grps[] = { "pcie_grp" };
1848*4882a593Smuzhiyun static struct spear_function pcie_function = {
1849*4882a593Smuzhiyun .name = "pcie",
1850*4882a593Smuzhiyun .groups = pcie_grps,
1851*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(pcie_grps),
1852*4882a593Smuzhiyun };
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun /* pad multiplexing for sata device */
1855*4882a593Smuzhiyun static const unsigned sata_pins[] = { 250 };
1856*4882a593Smuzhiyun static struct spear_muxreg sata_muxreg[] = {
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun .reg = PCIE_SATA_CFG,
1859*4882a593Smuzhiyun .mask = SATA_PCIE_CFG_MASK,
1860*4882a593Smuzhiyun .val = SATA_CFG_VAL,
1861*4882a593Smuzhiyun },
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun static struct spear_modemux sata_modemux[] = {
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun .muxregs = sata_muxreg,
1867*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(sata_muxreg),
1868*4882a593Smuzhiyun },
1869*4882a593Smuzhiyun };
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun static struct spear_pingroup sata_pingroup = {
1872*4882a593Smuzhiyun .name = "sata_grp",
1873*4882a593Smuzhiyun .pins = sata_pins,
1874*4882a593Smuzhiyun .npins = ARRAY_SIZE(sata_pins),
1875*4882a593Smuzhiyun .modemuxs = sata_modemux,
1876*4882a593Smuzhiyun .nmodemuxs = ARRAY_SIZE(sata_modemux),
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun static const char *const sata_grps[] = { "sata_grp" };
1880*4882a593Smuzhiyun static struct spear_function sata_function = {
1881*4882a593Smuzhiyun .name = "sata",
1882*4882a593Smuzhiyun .groups = sata_grps,
1883*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(sata_grps),
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* pingroups */
1887*4882a593Smuzhiyun static struct spear_pingroup *spear1340_pingroups[] = {
1888*4882a593Smuzhiyun &pads_as_gpio_pingroup,
1889*4882a593Smuzhiyun &fsmc_8bit_pingroup,
1890*4882a593Smuzhiyun &fsmc_16bit_pingroup,
1891*4882a593Smuzhiyun &fsmc_pnor_pingroup,
1892*4882a593Smuzhiyun &keyboard_row_col_pingroup,
1893*4882a593Smuzhiyun &keyboard_col5_pingroup,
1894*4882a593Smuzhiyun &spdif_in_pingroup,
1895*4882a593Smuzhiyun &spdif_out_pingroup,
1896*4882a593Smuzhiyun &gpt_0_1_pingroup,
1897*4882a593Smuzhiyun &pwm0_pingroup,
1898*4882a593Smuzhiyun &pwm1_pingroup,
1899*4882a593Smuzhiyun &pwm2_pingroup,
1900*4882a593Smuzhiyun &pwm3_pingroup,
1901*4882a593Smuzhiyun &vip_mux_pingroup,
1902*4882a593Smuzhiyun &vip_mux_cam0_pingroup,
1903*4882a593Smuzhiyun &vip_mux_cam1_pingroup,
1904*4882a593Smuzhiyun &vip_mux_cam2_pingroup,
1905*4882a593Smuzhiyun &vip_mux_cam3_pingroup,
1906*4882a593Smuzhiyun &cam0_pingroup,
1907*4882a593Smuzhiyun &cam1_pingroup,
1908*4882a593Smuzhiyun &cam2_pingroup,
1909*4882a593Smuzhiyun &cam3_pingroup,
1910*4882a593Smuzhiyun &smi_pingroup,
1911*4882a593Smuzhiyun &ssp0_pingroup,
1912*4882a593Smuzhiyun &ssp0_cs1_pingroup,
1913*4882a593Smuzhiyun &ssp0_cs2_pingroup,
1914*4882a593Smuzhiyun &ssp0_cs3_pingroup,
1915*4882a593Smuzhiyun &uart0_pingroup,
1916*4882a593Smuzhiyun &uart0_enh_pingroup,
1917*4882a593Smuzhiyun &uart1_pingroup,
1918*4882a593Smuzhiyun &i2s_in_pingroup,
1919*4882a593Smuzhiyun &i2s_out_pingroup,
1920*4882a593Smuzhiyun &gmii_pingroup,
1921*4882a593Smuzhiyun &rgmii_pingroup,
1922*4882a593Smuzhiyun &rmii_pingroup,
1923*4882a593Smuzhiyun &sgmii_pingroup,
1924*4882a593Smuzhiyun &i2c0_pingroup,
1925*4882a593Smuzhiyun &i2c1_pingroup,
1926*4882a593Smuzhiyun &cec0_pingroup,
1927*4882a593Smuzhiyun &cec1_pingroup,
1928*4882a593Smuzhiyun &sdhci_pingroup,
1929*4882a593Smuzhiyun &cf_pingroup,
1930*4882a593Smuzhiyun &xd_pingroup,
1931*4882a593Smuzhiyun &clcd_sleep_pingroup,
1932*4882a593Smuzhiyun &clcd_pingroup,
1933*4882a593Smuzhiyun &arm_trace_pingroup,
1934*4882a593Smuzhiyun &miphy_dbg_pingroup,
1935*4882a593Smuzhiyun &pcie_pingroup,
1936*4882a593Smuzhiyun &sata_pingroup,
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun /* functions */
1940*4882a593Smuzhiyun static struct spear_function *spear1340_functions[] = {
1941*4882a593Smuzhiyun &pads_as_gpio_function,
1942*4882a593Smuzhiyun &fsmc_function,
1943*4882a593Smuzhiyun &keyboard_function,
1944*4882a593Smuzhiyun &spdif_in_function,
1945*4882a593Smuzhiyun &spdif_out_function,
1946*4882a593Smuzhiyun &gpt_0_1_function,
1947*4882a593Smuzhiyun &pwm_function,
1948*4882a593Smuzhiyun &vip_function,
1949*4882a593Smuzhiyun &cam0_function,
1950*4882a593Smuzhiyun &cam1_function,
1951*4882a593Smuzhiyun &cam2_function,
1952*4882a593Smuzhiyun &cam3_function,
1953*4882a593Smuzhiyun &smi_function,
1954*4882a593Smuzhiyun &ssp0_function,
1955*4882a593Smuzhiyun &uart0_function,
1956*4882a593Smuzhiyun &uart1_function,
1957*4882a593Smuzhiyun &i2s_function,
1958*4882a593Smuzhiyun &gmac_function,
1959*4882a593Smuzhiyun &i2c0_function,
1960*4882a593Smuzhiyun &i2c1_function,
1961*4882a593Smuzhiyun &cec0_function,
1962*4882a593Smuzhiyun &cec1_function,
1963*4882a593Smuzhiyun &sdhci_function,
1964*4882a593Smuzhiyun &cf_function,
1965*4882a593Smuzhiyun &xd_function,
1966*4882a593Smuzhiyun &clcd_function,
1967*4882a593Smuzhiyun &arm_trace_function,
1968*4882a593Smuzhiyun &miphy_dbg_function,
1969*4882a593Smuzhiyun &pcie_function,
1970*4882a593Smuzhiyun &sata_function,
1971*4882a593Smuzhiyun };
1972*4882a593Smuzhiyun
gpio_request_endisable(struct spear_pmx * pmx,int pin,bool enable)1973*4882a593Smuzhiyun static void gpio_request_endisable(struct spear_pmx *pmx, int pin,
1974*4882a593Smuzhiyun bool enable)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun unsigned int regoffset, regindex, bitoffset;
1977*4882a593Smuzhiyun unsigned int val;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun /* pin++ as gpio configuration starts from 2nd bit of base register */
1980*4882a593Smuzhiyun pin++;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun regindex = pin / 32;
1983*4882a593Smuzhiyun bitoffset = pin % 32;
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun if (regindex <= 3)
1986*4882a593Smuzhiyun regoffset = PAD_FUNCTION_EN_1 + regindex * sizeof(int *);
1987*4882a593Smuzhiyun else
1988*4882a593Smuzhiyun regoffset = PAD_FUNCTION_EN_5 + (regindex - 4) * sizeof(int *);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun val = pmx_readl(pmx, regoffset);
1991*4882a593Smuzhiyun if (enable)
1992*4882a593Smuzhiyun val &= ~(0x1 << bitoffset);
1993*4882a593Smuzhiyun else
1994*4882a593Smuzhiyun val |= 0x1 << bitoffset;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun pmx_writel(pmx, val, regoffset);
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun static struct spear_pinctrl_machdata spear1340_machdata = {
2000*4882a593Smuzhiyun .pins = spear1340_pins,
2001*4882a593Smuzhiyun .npins = ARRAY_SIZE(spear1340_pins),
2002*4882a593Smuzhiyun .groups = spear1340_pingroups,
2003*4882a593Smuzhiyun .ngroups = ARRAY_SIZE(spear1340_pingroups),
2004*4882a593Smuzhiyun .functions = spear1340_functions,
2005*4882a593Smuzhiyun .nfunctions = ARRAY_SIZE(spear1340_functions),
2006*4882a593Smuzhiyun .gpio_request_endisable = gpio_request_endisable,
2007*4882a593Smuzhiyun .modes_supported = false,
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun static const struct of_device_id spear1340_pinctrl_of_match[] = {
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun .compatible = "st,spear1340-pinmux",
2013*4882a593Smuzhiyun },
2014*4882a593Smuzhiyun {},
2015*4882a593Smuzhiyun };
2016*4882a593Smuzhiyun
spear1340_pinctrl_probe(struct platform_device * pdev)2017*4882a593Smuzhiyun static int spear1340_pinctrl_probe(struct platform_device *pdev)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun return spear_pinctrl_probe(pdev, &spear1340_machdata);
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun static struct platform_driver spear1340_pinctrl_driver = {
2023*4882a593Smuzhiyun .driver = {
2024*4882a593Smuzhiyun .name = DRIVER_NAME,
2025*4882a593Smuzhiyun .of_match_table = spear1340_pinctrl_of_match,
2026*4882a593Smuzhiyun },
2027*4882a593Smuzhiyun .probe = spear1340_pinctrl_probe,
2028*4882a593Smuzhiyun };
2029*4882a593Smuzhiyun
spear1340_pinctrl_init(void)2030*4882a593Smuzhiyun static int __init spear1340_pinctrl_init(void)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun return platform_driver_register(&spear1340_pinctrl_driver);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun arch_initcall(spear1340_pinctrl_init);
2035