xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/spear/pinctrl-spear1310.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for the ST Microelectronics SPEAr1310 pinmux
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun  * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include "pinctrl-spear.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DRIVER_NAME "spear1310-pinmux"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* pins */
21*4882a593Smuzhiyun static const struct pinctrl_pin_desc spear1310_pins[] = {
22*4882a593Smuzhiyun 	SPEAR_PIN_0_TO_101,
23*4882a593Smuzhiyun 	SPEAR_PIN_102_TO_245,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* registers */
27*4882a593Smuzhiyun #define PERIP_CFG					0x3B0
28*4882a593Smuzhiyun 	#define MCIF_SEL_SHIFT				5
29*4882a593Smuzhiyun 	#define MCIF_SEL_SD				(0x1 << MCIF_SEL_SHIFT)
30*4882a593Smuzhiyun 	#define MCIF_SEL_CF				(0x2 << MCIF_SEL_SHIFT)
31*4882a593Smuzhiyun 	#define MCIF_SEL_XD				(0x3 << MCIF_SEL_SHIFT)
32*4882a593Smuzhiyun 	#define MCIF_SEL_MASK				(0x3 << MCIF_SEL_SHIFT)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define PCIE_SATA_CFG					0x3A4
35*4882a593Smuzhiyun 	#define PCIE_SATA2_SEL_PCIE			(0 << 31)
36*4882a593Smuzhiyun 	#define PCIE_SATA1_SEL_PCIE			(0 << 30)
37*4882a593Smuzhiyun 	#define PCIE_SATA0_SEL_PCIE			(0 << 29)
38*4882a593Smuzhiyun 	#define PCIE_SATA2_SEL_SATA			(1 << 31)
39*4882a593Smuzhiyun 	#define PCIE_SATA1_SEL_SATA			(1 << 30)
40*4882a593Smuzhiyun 	#define PCIE_SATA0_SEL_SATA			(1 << 29)
41*4882a593Smuzhiyun 	#define SATA2_CFG_TX_CLK_EN			(1 << 27)
42*4882a593Smuzhiyun 	#define SATA2_CFG_RX_CLK_EN			(1 << 26)
43*4882a593Smuzhiyun 	#define SATA2_CFG_POWERUP_RESET			(1 << 25)
44*4882a593Smuzhiyun 	#define SATA2_CFG_PM_CLK_EN			(1 << 24)
45*4882a593Smuzhiyun 	#define SATA1_CFG_TX_CLK_EN			(1 << 23)
46*4882a593Smuzhiyun 	#define SATA1_CFG_RX_CLK_EN			(1 << 22)
47*4882a593Smuzhiyun 	#define SATA1_CFG_POWERUP_RESET			(1 << 21)
48*4882a593Smuzhiyun 	#define SATA1_CFG_PM_CLK_EN			(1 << 20)
49*4882a593Smuzhiyun 	#define SATA0_CFG_TX_CLK_EN			(1 << 19)
50*4882a593Smuzhiyun 	#define SATA0_CFG_RX_CLK_EN			(1 << 18)
51*4882a593Smuzhiyun 	#define SATA0_CFG_POWERUP_RESET			(1 << 17)
52*4882a593Smuzhiyun 	#define SATA0_CFG_PM_CLK_EN			(1 << 16)
53*4882a593Smuzhiyun 	#define PCIE2_CFG_DEVICE_PRESENT		(1 << 11)
54*4882a593Smuzhiyun 	#define PCIE2_CFG_POWERUP_RESET			(1 << 10)
55*4882a593Smuzhiyun 	#define PCIE2_CFG_CORE_CLK_EN			(1 << 9)
56*4882a593Smuzhiyun 	#define PCIE2_CFG_AUX_CLK_EN			(1 << 8)
57*4882a593Smuzhiyun 	#define PCIE1_CFG_DEVICE_PRESENT		(1 << 7)
58*4882a593Smuzhiyun 	#define PCIE1_CFG_POWERUP_RESET			(1 << 6)
59*4882a593Smuzhiyun 	#define PCIE1_CFG_CORE_CLK_EN			(1 << 5)
60*4882a593Smuzhiyun 	#define PCIE1_CFG_AUX_CLK_EN			(1 << 4)
61*4882a593Smuzhiyun 	#define PCIE0_CFG_DEVICE_PRESENT		(1 << 3)
62*4882a593Smuzhiyun 	#define PCIE0_CFG_POWERUP_RESET			(1 << 2)
63*4882a593Smuzhiyun 	#define PCIE0_CFG_CORE_CLK_EN			(1 << 1)
64*4882a593Smuzhiyun 	#define PCIE0_CFG_AUX_CLK_EN			(1 << 0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define PAD_FUNCTION_EN_0				0x650
67*4882a593Smuzhiyun 	#define PMX_UART0_MASK				(1 << 1)
68*4882a593Smuzhiyun 	#define PMX_I2C0_MASK				(1 << 2)
69*4882a593Smuzhiyun 	#define PMX_I2S0_MASK				(1 << 3)
70*4882a593Smuzhiyun 	#define PMX_SSP0_MASK				(1 << 4)
71*4882a593Smuzhiyun 	#define PMX_CLCD1_MASK				(1 << 5)
72*4882a593Smuzhiyun 	#define PMX_EGPIO00_MASK			(1 << 6)
73*4882a593Smuzhiyun 	#define PMX_EGPIO01_MASK			(1 << 7)
74*4882a593Smuzhiyun 	#define PMX_EGPIO02_MASK			(1 << 8)
75*4882a593Smuzhiyun 	#define PMX_EGPIO03_MASK			(1 << 9)
76*4882a593Smuzhiyun 	#define PMX_EGPIO04_MASK			(1 << 10)
77*4882a593Smuzhiyun 	#define PMX_EGPIO05_MASK			(1 << 11)
78*4882a593Smuzhiyun 	#define PMX_EGPIO06_MASK			(1 << 12)
79*4882a593Smuzhiyun 	#define PMX_EGPIO07_MASK			(1 << 13)
80*4882a593Smuzhiyun 	#define PMX_EGPIO08_MASK			(1 << 14)
81*4882a593Smuzhiyun 	#define PMX_EGPIO09_MASK			(1 << 15)
82*4882a593Smuzhiyun 	#define PMX_SMI_MASK				(1 << 16)
83*4882a593Smuzhiyun 	#define PMX_NAND8_MASK				(1 << 17)
84*4882a593Smuzhiyun 	#define PMX_GMIICLK_MASK			(1 << 18)
85*4882a593Smuzhiyun 	#define PMX_GMIICOL_CRS_XFERER_MIITXCLK_MASK	(1 << 19)
86*4882a593Smuzhiyun 	#define PMX_RXCLK_RDV_TXEN_D03_MASK		(1 << 20)
87*4882a593Smuzhiyun 	#define PMX_GMIID47_MASK			(1 << 21)
88*4882a593Smuzhiyun 	#define PMX_MDC_MDIO_MASK			(1 << 22)
89*4882a593Smuzhiyun 	#define PMX_MCI_DATA8_15_MASK			(1 << 23)
90*4882a593Smuzhiyun 	#define PMX_NFAD23_MASK				(1 << 24)
91*4882a593Smuzhiyun 	#define PMX_NFAD24_MASK				(1 << 25)
92*4882a593Smuzhiyun 	#define PMX_NFAD25_MASK				(1 << 26)
93*4882a593Smuzhiyun 	#define PMX_NFCE3_MASK				(1 << 27)
94*4882a593Smuzhiyun 	#define PMX_NFWPRT3_MASK			(1 << 28)
95*4882a593Smuzhiyun 	#define PMX_NFRSTPWDWN0_MASK			(1 << 29)
96*4882a593Smuzhiyun 	#define PMX_NFRSTPWDWN1_MASK			(1 << 30)
97*4882a593Smuzhiyun 	#define PMX_NFRSTPWDWN2_MASK			(1 << 31)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define PAD_FUNCTION_EN_1				0x654
100*4882a593Smuzhiyun 	#define PMX_NFRSTPWDWN3_MASK			(1 << 0)
101*4882a593Smuzhiyun 	#define PMX_SMINCS2_MASK			(1 << 1)
102*4882a593Smuzhiyun 	#define PMX_SMINCS3_MASK			(1 << 2)
103*4882a593Smuzhiyun 	#define PMX_CLCD2_MASK				(1 << 3)
104*4882a593Smuzhiyun 	#define PMX_KBD_ROWCOL68_MASK			(1 << 4)
105*4882a593Smuzhiyun 	#define PMX_EGPIO10_MASK			(1 << 5)
106*4882a593Smuzhiyun 	#define PMX_EGPIO11_MASK			(1 << 6)
107*4882a593Smuzhiyun 	#define PMX_EGPIO12_MASK			(1 << 7)
108*4882a593Smuzhiyun 	#define PMX_EGPIO13_MASK			(1 << 8)
109*4882a593Smuzhiyun 	#define PMX_EGPIO14_MASK			(1 << 9)
110*4882a593Smuzhiyun 	#define PMX_EGPIO15_MASK			(1 << 10)
111*4882a593Smuzhiyun 	#define PMX_UART0_MODEM_MASK			(1 << 11)
112*4882a593Smuzhiyun 	#define PMX_GPT0_TMR0_MASK			(1 << 12)
113*4882a593Smuzhiyun 	#define PMX_GPT0_TMR1_MASK			(1 << 13)
114*4882a593Smuzhiyun 	#define PMX_GPT1_TMR0_MASK			(1 << 14)
115*4882a593Smuzhiyun 	#define PMX_GPT1_TMR1_MASK			(1 << 15)
116*4882a593Smuzhiyun 	#define PMX_I2S1_MASK				(1 << 16)
117*4882a593Smuzhiyun 	#define PMX_KBD_ROWCOL25_MASK			(1 << 17)
118*4882a593Smuzhiyun 	#define PMX_NFIO8_15_MASK			(1 << 18)
119*4882a593Smuzhiyun 	#define PMX_KBD_COL1_MASK			(1 << 19)
120*4882a593Smuzhiyun 	#define PMX_NFCE1_MASK				(1 << 20)
121*4882a593Smuzhiyun 	#define PMX_KBD_COL0_MASK			(1 << 21)
122*4882a593Smuzhiyun 	#define PMX_NFCE2_MASK				(1 << 22)
123*4882a593Smuzhiyun 	#define PMX_KBD_ROW1_MASK			(1 << 23)
124*4882a593Smuzhiyun 	#define PMX_NFWPRT1_MASK			(1 << 24)
125*4882a593Smuzhiyun 	#define PMX_KBD_ROW0_MASK			(1 << 25)
126*4882a593Smuzhiyun 	#define PMX_NFWPRT2_MASK			(1 << 26)
127*4882a593Smuzhiyun 	#define PMX_MCIDATA0_MASK			(1 << 27)
128*4882a593Smuzhiyun 	#define PMX_MCIDATA1_MASK			(1 << 28)
129*4882a593Smuzhiyun 	#define PMX_MCIDATA2_MASK			(1 << 29)
130*4882a593Smuzhiyun 	#define PMX_MCIDATA3_MASK			(1 << 30)
131*4882a593Smuzhiyun 	#define PMX_MCIDATA4_MASK			(1 << 31)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define PAD_FUNCTION_EN_2				0x658
134*4882a593Smuzhiyun 	#define PMX_MCIDATA5_MASK			(1 << 0)
135*4882a593Smuzhiyun 	#define PMX_MCIDATA6_MASK			(1 << 1)
136*4882a593Smuzhiyun 	#define PMX_MCIDATA7_MASK			(1 << 2)
137*4882a593Smuzhiyun 	#define PMX_MCIDATA1SD_MASK			(1 << 3)
138*4882a593Smuzhiyun 	#define PMX_MCIDATA2SD_MASK			(1 << 4)
139*4882a593Smuzhiyun 	#define PMX_MCIDATA3SD_MASK			(1 << 5)
140*4882a593Smuzhiyun 	#define PMX_MCIADDR0ALE_MASK			(1 << 6)
141*4882a593Smuzhiyun 	#define PMX_MCIADDR1CLECLK_MASK			(1 << 7)
142*4882a593Smuzhiyun 	#define PMX_MCIADDR2_MASK			(1 << 8)
143*4882a593Smuzhiyun 	#define PMX_MCICECF_MASK			(1 << 9)
144*4882a593Smuzhiyun 	#define PMX_MCICEXD_MASK			(1 << 10)
145*4882a593Smuzhiyun 	#define PMX_MCICESDMMC_MASK			(1 << 11)
146*4882a593Smuzhiyun 	#define PMX_MCICDCF1_MASK			(1 << 12)
147*4882a593Smuzhiyun 	#define PMX_MCICDCF2_MASK			(1 << 13)
148*4882a593Smuzhiyun 	#define PMX_MCICDXD_MASK			(1 << 14)
149*4882a593Smuzhiyun 	#define PMX_MCICDSDMMC_MASK			(1 << 15)
150*4882a593Smuzhiyun 	#define PMX_MCIDATADIR_MASK			(1 << 16)
151*4882a593Smuzhiyun 	#define PMX_MCIDMARQWP_MASK			(1 << 17)
152*4882a593Smuzhiyun 	#define PMX_MCIIORDRE_MASK			(1 << 18)
153*4882a593Smuzhiyun 	#define PMX_MCIIOWRWE_MASK			(1 << 19)
154*4882a593Smuzhiyun 	#define PMX_MCIRESETCF_MASK			(1 << 20)
155*4882a593Smuzhiyun 	#define PMX_MCICS0CE_MASK			(1 << 21)
156*4882a593Smuzhiyun 	#define PMX_MCICFINTR_MASK			(1 << 22)
157*4882a593Smuzhiyun 	#define PMX_MCIIORDY_MASK			(1 << 23)
158*4882a593Smuzhiyun 	#define PMX_MCICS1_MASK				(1 << 24)
159*4882a593Smuzhiyun 	#define PMX_MCIDMAACK_MASK			(1 << 25)
160*4882a593Smuzhiyun 	#define PMX_MCISDCMD_MASK			(1 << 26)
161*4882a593Smuzhiyun 	#define PMX_MCILEDS_MASK			(1 << 27)
162*4882a593Smuzhiyun 	#define PMX_TOUCH_XY_MASK			(1 << 28)
163*4882a593Smuzhiyun 	#define PMX_SSP0_CS0_MASK			(1 << 29)
164*4882a593Smuzhiyun 	#define PMX_SSP0_CS1_2_MASK			(1 << 30)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define PAD_DIRECTION_SEL_0				0x65C
167*4882a593Smuzhiyun #define PAD_DIRECTION_SEL_1				0x660
168*4882a593Smuzhiyun #define PAD_DIRECTION_SEL_2				0x664
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* combined macros */
171*4882a593Smuzhiyun #define PMX_GMII_MASK		(PMX_GMIICLK_MASK |			\
172*4882a593Smuzhiyun 				PMX_GMIICOL_CRS_XFERER_MIITXCLK_MASK |	\
173*4882a593Smuzhiyun 				PMX_RXCLK_RDV_TXEN_D03_MASK |		\
174*4882a593Smuzhiyun 				PMX_GMIID47_MASK | PMX_MDC_MDIO_MASK)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define PMX_EGPIO_0_GRP_MASK	(PMX_EGPIO00_MASK | PMX_EGPIO01_MASK |	\
177*4882a593Smuzhiyun 				PMX_EGPIO02_MASK |			\
178*4882a593Smuzhiyun 				PMX_EGPIO03_MASK | PMX_EGPIO04_MASK |	\
179*4882a593Smuzhiyun 				PMX_EGPIO05_MASK | PMX_EGPIO06_MASK |	\
180*4882a593Smuzhiyun 				PMX_EGPIO07_MASK | PMX_EGPIO08_MASK |	\
181*4882a593Smuzhiyun 				PMX_EGPIO09_MASK)
182*4882a593Smuzhiyun #define PMX_EGPIO_1_GRP_MASK	(PMX_EGPIO10_MASK | PMX_EGPIO11_MASK |	\
183*4882a593Smuzhiyun 				PMX_EGPIO12_MASK | PMX_EGPIO13_MASK |	\
184*4882a593Smuzhiyun 				PMX_EGPIO14_MASK | PMX_EGPIO15_MASK)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define PMX_KEYBOARD_6X6_MASK	(PMX_KBD_ROW0_MASK | PMX_KBD_ROW1_MASK | \
187*4882a593Smuzhiyun 				PMX_KBD_ROWCOL25_MASK | PMX_KBD_COL0_MASK | \
188*4882a593Smuzhiyun 				PMX_KBD_COL1_MASK)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define PMX_NAND8BIT_0_MASK	(PMX_NAND8_MASK | PMX_NFAD23_MASK |	\
191*4882a593Smuzhiyun 				PMX_NFAD24_MASK | PMX_NFAD25_MASK |	\
192*4882a593Smuzhiyun 				PMX_NFWPRT3_MASK | PMX_NFRSTPWDWN0_MASK | \
193*4882a593Smuzhiyun 				PMX_NFRSTPWDWN1_MASK | PMX_NFRSTPWDWN2_MASK | \
194*4882a593Smuzhiyun 				PMX_NFCE3_MASK)
195*4882a593Smuzhiyun #define PMX_NAND8BIT_1_MASK	PMX_NFRSTPWDWN3_MASK
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define PMX_NAND16BIT_1_MASK	(PMX_KBD_ROWCOL25_MASK | PMX_NFIO8_15_MASK)
198*4882a593Smuzhiyun #define PMX_NAND_4CHIPS_MASK	(PMX_NFCE1_MASK | PMX_NFCE2_MASK |	\
199*4882a593Smuzhiyun 				PMX_NFWPRT1_MASK | PMX_NFWPRT2_MASK |	\
200*4882a593Smuzhiyun 				PMX_KBD_ROW0_MASK | PMX_KBD_ROW1_MASK |	\
201*4882a593Smuzhiyun 				PMX_KBD_COL0_MASK | PMX_KBD_COL1_MASK)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define PMX_MCIFALL_1_MASK	0xF8000000
204*4882a593Smuzhiyun #define PMX_MCIFALL_2_MASK	0x0FFFFFFF
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define PMX_PCI_REG1_MASK	(PMX_SMINCS2_MASK | PMX_SMINCS3_MASK |	\
207*4882a593Smuzhiyun 				PMX_CLCD2_MASK | PMX_KBD_ROWCOL68_MASK | \
208*4882a593Smuzhiyun 				PMX_EGPIO_1_GRP_MASK | PMX_GPT0_TMR0_MASK | \
209*4882a593Smuzhiyun 				PMX_GPT0_TMR1_MASK | PMX_GPT1_TMR0_MASK | \
210*4882a593Smuzhiyun 				PMX_GPT1_TMR1_MASK | PMX_I2S1_MASK |	\
211*4882a593Smuzhiyun 				PMX_NFCE2_MASK)
212*4882a593Smuzhiyun #define PMX_PCI_REG2_MASK	(PMX_TOUCH_XY_MASK | PMX_SSP0_CS0_MASK | \
213*4882a593Smuzhiyun 				PMX_SSP0_CS1_2_MASK)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define PMX_SMII_0_1_2_MASK	(PMX_CLCD2_MASK | PMX_KBD_ROWCOL68_MASK)
216*4882a593Smuzhiyun #define PMX_RGMII_REG0_MASK	(PMX_MCI_DATA8_15_MASK |		\
217*4882a593Smuzhiyun 				PMX_GMIICOL_CRS_XFERER_MIITXCLK_MASK |	\
218*4882a593Smuzhiyun 				PMX_GMIID47_MASK)
219*4882a593Smuzhiyun #define PMX_RGMII_REG1_MASK	(PMX_KBD_ROWCOL68_MASK | PMX_EGPIO_1_GRP_MASK |\
220*4882a593Smuzhiyun 				PMX_KBD_ROW1_MASK | PMX_NFWPRT1_MASK |	\
221*4882a593Smuzhiyun 				PMX_KBD_ROW0_MASK | PMX_NFWPRT2_MASK)
222*4882a593Smuzhiyun #define PMX_RGMII_REG2_MASK	(PMX_TOUCH_XY_MASK | PMX_SSP0_CS0_MASK | \
223*4882a593Smuzhiyun 				PMX_SSP0_CS1_2_MASK)
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define PCIE_CFG_VAL(x)		(PCIE_SATA##x##_SEL_PCIE |	\
226*4882a593Smuzhiyun 				PCIE##x##_CFG_AUX_CLK_EN |	\
227*4882a593Smuzhiyun 				PCIE##x##_CFG_CORE_CLK_EN |	\
228*4882a593Smuzhiyun 				PCIE##x##_CFG_POWERUP_RESET |	\
229*4882a593Smuzhiyun 				PCIE##x##_CFG_DEVICE_PRESENT)
230*4882a593Smuzhiyun #define SATA_CFG_VAL(x)		(PCIE_SATA##x##_SEL_SATA |	\
231*4882a593Smuzhiyun 				SATA##x##_CFG_PM_CLK_EN |	\
232*4882a593Smuzhiyun 				SATA##x##_CFG_POWERUP_RESET |	\
233*4882a593Smuzhiyun 				SATA##x##_CFG_RX_CLK_EN |	\
234*4882a593Smuzhiyun 				SATA##x##_CFG_TX_CLK_EN)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Pad multiplexing for i2c0 device */
237*4882a593Smuzhiyun static const unsigned i2c0_pins[] = { 102, 103 };
238*4882a593Smuzhiyun static struct spear_muxreg i2c0_muxreg[] = {
239*4882a593Smuzhiyun 	{
240*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
241*4882a593Smuzhiyun 		.mask = PMX_I2C0_MASK,
242*4882a593Smuzhiyun 		.val = PMX_I2C0_MASK,
243*4882a593Smuzhiyun 	}, {
244*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
245*4882a593Smuzhiyun 		.mask = PMX_I2C0_MASK,
246*4882a593Smuzhiyun 		.val = PMX_I2C0_MASK,
247*4882a593Smuzhiyun 	},
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct spear_modemux i2c0_modemux[] = {
251*4882a593Smuzhiyun 	{
252*4882a593Smuzhiyun 		.muxregs = i2c0_muxreg,
253*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c0_muxreg),
254*4882a593Smuzhiyun 	},
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct spear_pingroup i2c0_pingroup = {
258*4882a593Smuzhiyun 	.name = "i2c0_grp",
259*4882a593Smuzhiyun 	.pins = i2c0_pins,
260*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c0_pins),
261*4882a593Smuzhiyun 	.modemuxs = i2c0_modemux,
262*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c0_modemux),
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const char *const i2c0_grps[] = { "i2c0_grp" };
266*4882a593Smuzhiyun static struct spear_function i2c0_function = {
267*4882a593Smuzhiyun 	.name = "i2c0",
268*4882a593Smuzhiyun 	.groups = i2c0_grps,
269*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2c0_grps),
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Pad multiplexing for ssp0 device */
273*4882a593Smuzhiyun static const unsigned ssp0_pins[] = { 109, 110, 111, 112 };
274*4882a593Smuzhiyun static struct spear_muxreg ssp0_muxreg[] = {
275*4882a593Smuzhiyun 	{
276*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
277*4882a593Smuzhiyun 		.mask = PMX_SSP0_MASK,
278*4882a593Smuzhiyun 		.val = PMX_SSP0_MASK,
279*4882a593Smuzhiyun 	}, {
280*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
281*4882a593Smuzhiyun 		.mask = PMX_SSP0_MASK,
282*4882a593Smuzhiyun 		.val = PMX_SSP0_MASK,
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct spear_modemux ssp0_modemux[] = {
287*4882a593Smuzhiyun 	{
288*4882a593Smuzhiyun 		.muxregs = ssp0_muxreg,
289*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ssp0_muxreg),
290*4882a593Smuzhiyun 	},
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct spear_pingroup ssp0_pingroup = {
294*4882a593Smuzhiyun 	.name = "ssp0_grp",
295*4882a593Smuzhiyun 	.pins = ssp0_pins,
296*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ssp0_pins),
297*4882a593Smuzhiyun 	.modemuxs = ssp0_modemux,
298*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ssp0_modemux),
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Pad multiplexing for ssp0_cs0 device */
302*4882a593Smuzhiyun static const unsigned ssp0_cs0_pins[] = { 96 };
303*4882a593Smuzhiyun static struct spear_muxreg ssp0_cs0_muxreg[] = {
304*4882a593Smuzhiyun 	{
305*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
306*4882a593Smuzhiyun 		.mask = PMX_SSP0_CS0_MASK,
307*4882a593Smuzhiyun 		.val = PMX_SSP0_CS0_MASK,
308*4882a593Smuzhiyun 	}, {
309*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
310*4882a593Smuzhiyun 		.mask = PMX_SSP0_CS0_MASK,
311*4882a593Smuzhiyun 		.val = PMX_SSP0_CS0_MASK,
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static struct spear_modemux ssp0_cs0_modemux[] = {
316*4882a593Smuzhiyun 	{
317*4882a593Smuzhiyun 		.muxregs = ssp0_cs0_muxreg,
318*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ssp0_cs0_muxreg),
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static struct spear_pingroup ssp0_cs0_pingroup = {
323*4882a593Smuzhiyun 	.name = "ssp0_cs0_grp",
324*4882a593Smuzhiyun 	.pins = ssp0_cs0_pins,
325*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ssp0_cs0_pins),
326*4882a593Smuzhiyun 	.modemuxs = ssp0_cs0_modemux,
327*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ssp0_cs0_modemux),
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* ssp0_cs1_2 device */
331*4882a593Smuzhiyun static const unsigned ssp0_cs1_2_pins[] = { 94, 95 };
332*4882a593Smuzhiyun static struct spear_muxreg ssp0_cs1_2_muxreg[] = {
333*4882a593Smuzhiyun 	{
334*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
335*4882a593Smuzhiyun 		.mask = PMX_SSP0_CS1_2_MASK,
336*4882a593Smuzhiyun 		.val = PMX_SSP0_CS1_2_MASK,
337*4882a593Smuzhiyun 	}, {
338*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
339*4882a593Smuzhiyun 		.mask = PMX_SSP0_CS1_2_MASK,
340*4882a593Smuzhiyun 		.val = PMX_SSP0_CS1_2_MASK,
341*4882a593Smuzhiyun 	},
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun static struct spear_modemux ssp0_cs1_2_modemux[] = {
345*4882a593Smuzhiyun 	{
346*4882a593Smuzhiyun 		.muxregs = ssp0_cs1_2_muxreg,
347*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ssp0_cs1_2_muxreg),
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static struct spear_pingroup ssp0_cs1_2_pingroup = {
352*4882a593Smuzhiyun 	.name = "ssp0_cs1_2_grp",
353*4882a593Smuzhiyun 	.pins = ssp0_cs1_2_pins,
354*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ssp0_cs1_2_pins),
355*4882a593Smuzhiyun 	.modemuxs = ssp0_cs1_2_modemux,
356*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ssp0_cs1_2_modemux),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static const char *const ssp0_grps[] = { "ssp0_grp", "ssp0_cs0_grp",
360*4882a593Smuzhiyun 	"ssp0_cs1_2_grp" };
361*4882a593Smuzhiyun static struct spear_function ssp0_function = {
362*4882a593Smuzhiyun 	.name = "ssp0",
363*4882a593Smuzhiyun 	.groups = ssp0_grps,
364*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(ssp0_grps),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /* Pad multiplexing for i2s0 device */
368*4882a593Smuzhiyun static const unsigned i2s0_pins[] = { 104, 105, 106, 107, 108 };
369*4882a593Smuzhiyun static struct spear_muxreg i2s0_muxreg[] = {
370*4882a593Smuzhiyun 	{
371*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
372*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK,
373*4882a593Smuzhiyun 		.val = PMX_I2S0_MASK,
374*4882a593Smuzhiyun 	}, {
375*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
376*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK,
377*4882a593Smuzhiyun 		.val = PMX_I2S0_MASK,
378*4882a593Smuzhiyun 	},
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static struct spear_modemux i2s0_modemux[] = {
382*4882a593Smuzhiyun 	{
383*4882a593Smuzhiyun 		.muxregs = i2s0_muxreg,
384*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2s0_muxreg),
385*4882a593Smuzhiyun 	},
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static struct spear_pingroup i2s0_pingroup = {
389*4882a593Smuzhiyun 	.name = "i2s0_grp",
390*4882a593Smuzhiyun 	.pins = i2s0_pins,
391*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2s0_pins),
392*4882a593Smuzhiyun 	.modemuxs = i2s0_modemux,
393*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2s0_modemux),
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const char *const i2s0_grps[] = { "i2s0_grp" };
397*4882a593Smuzhiyun static struct spear_function i2s0_function = {
398*4882a593Smuzhiyun 	.name = "i2s0",
399*4882a593Smuzhiyun 	.groups = i2s0_grps,
400*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2s0_grps),
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun /* Pad multiplexing for i2s1 device */
404*4882a593Smuzhiyun static const unsigned i2s1_pins[] = { 0, 1, 2, 3 };
405*4882a593Smuzhiyun static struct spear_muxreg i2s1_muxreg[] = {
406*4882a593Smuzhiyun 	{
407*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
408*4882a593Smuzhiyun 		.mask = PMX_I2S1_MASK,
409*4882a593Smuzhiyun 		.val = PMX_I2S1_MASK,
410*4882a593Smuzhiyun 	}, {
411*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
412*4882a593Smuzhiyun 		.mask = PMX_I2S1_MASK,
413*4882a593Smuzhiyun 		.val = PMX_I2S1_MASK,
414*4882a593Smuzhiyun 	},
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static struct spear_modemux i2s1_modemux[] = {
418*4882a593Smuzhiyun 	{
419*4882a593Smuzhiyun 		.muxregs = i2s1_muxreg,
420*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2s1_muxreg),
421*4882a593Smuzhiyun 	},
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static struct spear_pingroup i2s1_pingroup = {
425*4882a593Smuzhiyun 	.name = "i2s1_grp",
426*4882a593Smuzhiyun 	.pins = i2s1_pins,
427*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2s1_pins),
428*4882a593Smuzhiyun 	.modemuxs = i2s1_modemux,
429*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2s1_modemux),
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static const char *const i2s1_grps[] = { "i2s1_grp" };
433*4882a593Smuzhiyun static struct spear_function i2s1_function = {
434*4882a593Smuzhiyun 	.name = "i2s1",
435*4882a593Smuzhiyun 	.groups = i2s1_grps,
436*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2s1_grps),
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* Pad multiplexing for clcd device */
440*4882a593Smuzhiyun static const unsigned clcd_pins[] = { 113, 114, 115, 116, 117, 118, 119, 120,
441*4882a593Smuzhiyun 	121, 122, 123, 124, 125, 126, 127, 128, 129, 130, 131, 132, 133, 134,
442*4882a593Smuzhiyun 	135, 136, 137, 138, 139, 140, 141, 142 };
443*4882a593Smuzhiyun static struct spear_muxreg clcd_muxreg[] = {
444*4882a593Smuzhiyun 	{
445*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
446*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
447*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK,
448*4882a593Smuzhiyun 	}, {
449*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
450*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
451*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK,
452*4882a593Smuzhiyun 	},
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct spear_modemux clcd_modemux[] = {
456*4882a593Smuzhiyun 	{
457*4882a593Smuzhiyun 		.muxregs = clcd_muxreg,
458*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(clcd_muxreg),
459*4882a593Smuzhiyun 	},
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static struct spear_pingroup clcd_pingroup = {
463*4882a593Smuzhiyun 	.name = "clcd_grp",
464*4882a593Smuzhiyun 	.pins = clcd_pins,
465*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(clcd_pins),
466*4882a593Smuzhiyun 	.modemuxs = clcd_modemux,
467*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(clcd_modemux),
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static const unsigned clcd_high_res_pins[] = { 30, 31, 32, 33, 34, 35, 36, 37,
471*4882a593Smuzhiyun 	38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53 };
472*4882a593Smuzhiyun static struct spear_muxreg clcd_high_res_muxreg[] = {
473*4882a593Smuzhiyun 	{
474*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
475*4882a593Smuzhiyun 		.mask = PMX_CLCD2_MASK,
476*4882a593Smuzhiyun 		.val = PMX_CLCD2_MASK,
477*4882a593Smuzhiyun 	}, {
478*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
479*4882a593Smuzhiyun 		.mask = PMX_CLCD2_MASK,
480*4882a593Smuzhiyun 		.val = PMX_CLCD2_MASK,
481*4882a593Smuzhiyun 	},
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static struct spear_modemux clcd_high_res_modemux[] = {
485*4882a593Smuzhiyun 	{
486*4882a593Smuzhiyun 		.muxregs = clcd_high_res_muxreg,
487*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(clcd_high_res_muxreg),
488*4882a593Smuzhiyun 	},
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun static struct spear_pingroup clcd_high_res_pingroup = {
492*4882a593Smuzhiyun 	.name = "clcd_high_res_grp",
493*4882a593Smuzhiyun 	.pins = clcd_high_res_pins,
494*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(clcd_high_res_pins),
495*4882a593Smuzhiyun 	.modemuxs = clcd_high_res_modemux,
496*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(clcd_high_res_modemux),
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static const char *const clcd_grps[] = { "clcd_grp", "clcd_high_res_grp" };
500*4882a593Smuzhiyun static struct spear_function clcd_function = {
501*4882a593Smuzhiyun 	.name = "clcd",
502*4882a593Smuzhiyun 	.groups = clcd_grps,
503*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(clcd_grps),
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static const unsigned arm_gpio_pins[] = { 18, 19, 20, 21, 22, 23, 143, 144, 145,
507*4882a593Smuzhiyun 	146, 147, 148, 149, 150, 151, 152 };
508*4882a593Smuzhiyun static struct spear_muxreg arm_gpio_muxreg[] = {
509*4882a593Smuzhiyun 	{
510*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
511*4882a593Smuzhiyun 		.mask = PMX_EGPIO_0_GRP_MASK,
512*4882a593Smuzhiyun 		.val = PMX_EGPIO_0_GRP_MASK,
513*4882a593Smuzhiyun 	}, {
514*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
515*4882a593Smuzhiyun 		.mask = PMX_EGPIO_1_GRP_MASK,
516*4882a593Smuzhiyun 		.val = PMX_EGPIO_1_GRP_MASK,
517*4882a593Smuzhiyun 	}, {
518*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
519*4882a593Smuzhiyun 		.mask = PMX_EGPIO_0_GRP_MASK,
520*4882a593Smuzhiyun 		.val = PMX_EGPIO_0_GRP_MASK,
521*4882a593Smuzhiyun 	}, {
522*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
523*4882a593Smuzhiyun 		.mask = PMX_EGPIO_1_GRP_MASK,
524*4882a593Smuzhiyun 		.val = PMX_EGPIO_1_GRP_MASK,
525*4882a593Smuzhiyun 	},
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static struct spear_modemux arm_gpio_modemux[] = {
529*4882a593Smuzhiyun 	{
530*4882a593Smuzhiyun 		.muxregs = arm_gpio_muxreg,
531*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(arm_gpio_muxreg),
532*4882a593Smuzhiyun 	},
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct spear_pingroup arm_gpio_pingroup = {
536*4882a593Smuzhiyun 	.name = "arm_gpio_grp",
537*4882a593Smuzhiyun 	.pins = arm_gpio_pins,
538*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(arm_gpio_pins),
539*4882a593Smuzhiyun 	.modemuxs = arm_gpio_modemux,
540*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(arm_gpio_modemux),
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun static const char *const arm_gpio_grps[] = { "arm_gpio_grp" };
544*4882a593Smuzhiyun static struct spear_function arm_gpio_function = {
545*4882a593Smuzhiyun 	.name = "arm_gpio",
546*4882a593Smuzhiyun 	.groups = arm_gpio_grps,
547*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(arm_gpio_grps),
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* Pad multiplexing for smi 2 chips device */
551*4882a593Smuzhiyun static const unsigned smi_2_chips_pins[] = { 153, 154, 155, 156, 157 };
552*4882a593Smuzhiyun static struct spear_muxreg smi_2_chips_muxreg[] = {
553*4882a593Smuzhiyun 	{
554*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
555*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
556*4882a593Smuzhiyun 		.val = PMX_SMI_MASK,
557*4882a593Smuzhiyun 	}, {
558*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
559*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
560*4882a593Smuzhiyun 		.val = PMX_SMI_MASK,
561*4882a593Smuzhiyun 	},
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun static struct spear_modemux smi_2_chips_modemux[] = {
565*4882a593Smuzhiyun 	{
566*4882a593Smuzhiyun 		.muxregs = smi_2_chips_muxreg,
567*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(smi_2_chips_muxreg),
568*4882a593Smuzhiyun 	},
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static struct spear_pingroup smi_2_chips_pingroup = {
572*4882a593Smuzhiyun 	.name = "smi_2_chips_grp",
573*4882a593Smuzhiyun 	.pins = smi_2_chips_pins,
574*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(smi_2_chips_pins),
575*4882a593Smuzhiyun 	.modemuxs = smi_2_chips_modemux,
576*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(smi_2_chips_modemux),
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static const unsigned smi_4_chips_pins[] = { 54, 55 };
580*4882a593Smuzhiyun static struct spear_muxreg smi_4_chips_muxreg[] = {
581*4882a593Smuzhiyun 	{
582*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
583*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
584*4882a593Smuzhiyun 		.val = PMX_SMI_MASK,
585*4882a593Smuzhiyun 	}, {
586*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
587*4882a593Smuzhiyun 		.mask = PMX_SMINCS2_MASK | PMX_SMINCS3_MASK,
588*4882a593Smuzhiyun 		.val = PMX_SMINCS2_MASK | PMX_SMINCS3_MASK,
589*4882a593Smuzhiyun 	}, {
590*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
591*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
592*4882a593Smuzhiyun 		.val = PMX_SMI_MASK,
593*4882a593Smuzhiyun 	}, {
594*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
595*4882a593Smuzhiyun 		.mask = PMX_SMINCS2_MASK | PMX_SMINCS3_MASK,
596*4882a593Smuzhiyun 		.val = PMX_SMINCS2_MASK | PMX_SMINCS3_MASK,
597*4882a593Smuzhiyun 	},
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun static struct spear_modemux smi_4_chips_modemux[] = {
601*4882a593Smuzhiyun 	{
602*4882a593Smuzhiyun 		.muxregs = smi_4_chips_muxreg,
603*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(smi_4_chips_muxreg),
604*4882a593Smuzhiyun 	},
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static struct spear_pingroup smi_4_chips_pingroup = {
608*4882a593Smuzhiyun 	.name = "smi_4_chips_grp",
609*4882a593Smuzhiyun 	.pins = smi_4_chips_pins,
610*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(smi_4_chips_pins),
611*4882a593Smuzhiyun 	.modemuxs = smi_4_chips_modemux,
612*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(smi_4_chips_modemux),
613*4882a593Smuzhiyun };
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun static const char *const smi_grps[] = { "smi_2_chips_grp", "smi_4_chips_grp" };
616*4882a593Smuzhiyun static struct spear_function smi_function = {
617*4882a593Smuzhiyun 	.name = "smi",
618*4882a593Smuzhiyun 	.groups = smi_grps,
619*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(smi_grps),
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* Pad multiplexing for gmii device */
623*4882a593Smuzhiyun static const unsigned gmii_pins[] = { 173, 174, 175, 176, 177, 178, 179, 180,
624*4882a593Smuzhiyun 	181, 182, 183, 184, 185, 186, 187, 188, 189, 190, 191, 192, 193, 194,
625*4882a593Smuzhiyun 	195, 196, 197, 198, 199, 200 };
626*4882a593Smuzhiyun static struct spear_muxreg gmii_muxreg[] = {
627*4882a593Smuzhiyun 	{
628*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
629*4882a593Smuzhiyun 		.mask = PMX_GMII_MASK,
630*4882a593Smuzhiyun 		.val = PMX_GMII_MASK,
631*4882a593Smuzhiyun 	}, {
632*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
633*4882a593Smuzhiyun 		.mask = PMX_GMII_MASK,
634*4882a593Smuzhiyun 		.val = PMX_GMII_MASK,
635*4882a593Smuzhiyun 	},
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun static struct spear_modemux gmii_modemux[] = {
639*4882a593Smuzhiyun 	{
640*4882a593Smuzhiyun 		.muxregs = gmii_muxreg,
641*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gmii_muxreg),
642*4882a593Smuzhiyun 	},
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static struct spear_pingroup gmii_pingroup = {
646*4882a593Smuzhiyun 	.name = "gmii_grp",
647*4882a593Smuzhiyun 	.pins = gmii_pins,
648*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gmii_pins),
649*4882a593Smuzhiyun 	.modemuxs = gmii_modemux,
650*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gmii_modemux),
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static const char *const gmii_grps[] = { "gmii_grp" };
654*4882a593Smuzhiyun static struct spear_function gmii_function = {
655*4882a593Smuzhiyun 	.name = "gmii",
656*4882a593Smuzhiyun 	.groups = gmii_grps,
657*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(gmii_grps),
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /* Pad multiplexing for rgmii device */
661*4882a593Smuzhiyun static const unsigned rgmii_pins[] = { 18, 19, 20, 21, 22, 23, 24, 25, 26, 27,
662*4882a593Smuzhiyun 	28, 29, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, 96, 97, 98, 99, 175,
663*4882a593Smuzhiyun 	180, 181, 182, 183, 185, 188, 193, 194, 195, 196, 197, 198, 211, 212 };
664*4882a593Smuzhiyun static struct spear_muxreg rgmii_muxreg[] = {
665*4882a593Smuzhiyun 	{
666*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
667*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG0_MASK,
668*4882a593Smuzhiyun 		.val = 0,
669*4882a593Smuzhiyun 	}, {
670*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
671*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG1_MASK,
672*4882a593Smuzhiyun 		.val = 0,
673*4882a593Smuzhiyun 	}, {
674*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
675*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG2_MASK,
676*4882a593Smuzhiyun 		.val = 0,
677*4882a593Smuzhiyun 	}, {
678*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
679*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG0_MASK,
680*4882a593Smuzhiyun 		.val = PMX_RGMII_REG0_MASK,
681*4882a593Smuzhiyun 	}, {
682*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
683*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG1_MASK,
684*4882a593Smuzhiyun 		.val = PMX_RGMII_REG1_MASK,
685*4882a593Smuzhiyun 	}, {
686*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
687*4882a593Smuzhiyun 		.mask = PMX_RGMII_REG2_MASK,
688*4882a593Smuzhiyun 		.val = PMX_RGMII_REG2_MASK,
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static struct spear_modemux rgmii_modemux[] = {
693*4882a593Smuzhiyun 	{
694*4882a593Smuzhiyun 		.muxregs = rgmii_muxreg,
695*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(rgmii_muxreg),
696*4882a593Smuzhiyun 	},
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static struct spear_pingroup rgmii_pingroup = {
700*4882a593Smuzhiyun 	.name = "rgmii_grp",
701*4882a593Smuzhiyun 	.pins = rgmii_pins,
702*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(rgmii_pins),
703*4882a593Smuzhiyun 	.modemuxs = rgmii_modemux,
704*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(rgmii_modemux),
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static const char *const rgmii_grps[] = { "rgmii_grp" };
708*4882a593Smuzhiyun static struct spear_function rgmii_function = {
709*4882a593Smuzhiyun 	.name = "rgmii",
710*4882a593Smuzhiyun 	.groups = rgmii_grps,
711*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(rgmii_grps),
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun /* Pad multiplexing for smii_0_1_2 device */
715*4882a593Smuzhiyun static const unsigned smii_0_1_2_pins[] = { 24, 25, 26, 27, 28, 29, 30, 31, 32,
716*4882a593Smuzhiyun 	33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50,
717*4882a593Smuzhiyun 	51, 52, 53, 54, 55 };
718*4882a593Smuzhiyun static struct spear_muxreg smii_0_1_2_muxreg[] = {
719*4882a593Smuzhiyun 	{
720*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
721*4882a593Smuzhiyun 		.mask = PMX_SMII_0_1_2_MASK,
722*4882a593Smuzhiyun 		.val = 0,
723*4882a593Smuzhiyun 	}, {
724*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
725*4882a593Smuzhiyun 		.mask = PMX_SMII_0_1_2_MASK,
726*4882a593Smuzhiyun 		.val = PMX_SMII_0_1_2_MASK,
727*4882a593Smuzhiyun 	},
728*4882a593Smuzhiyun };
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun static struct spear_modemux smii_0_1_2_modemux[] = {
731*4882a593Smuzhiyun 	{
732*4882a593Smuzhiyun 		.muxregs = smii_0_1_2_muxreg,
733*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(smii_0_1_2_muxreg),
734*4882a593Smuzhiyun 	},
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static struct spear_pingroup smii_0_1_2_pingroup = {
738*4882a593Smuzhiyun 	.name = "smii_0_1_2_grp",
739*4882a593Smuzhiyun 	.pins = smii_0_1_2_pins,
740*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(smii_0_1_2_pins),
741*4882a593Smuzhiyun 	.modemuxs = smii_0_1_2_modemux,
742*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(smii_0_1_2_modemux),
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static const char *const smii_0_1_2_grps[] = { "smii_0_1_2_grp" };
746*4882a593Smuzhiyun static struct spear_function smii_0_1_2_function = {
747*4882a593Smuzhiyun 	.name = "smii_0_1_2",
748*4882a593Smuzhiyun 	.groups = smii_0_1_2_grps,
749*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(smii_0_1_2_grps),
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /* Pad multiplexing for ras_mii_txclk device */
753*4882a593Smuzhiyun static const unsigned ras_mii_txclk_pins[] = { 98, 99 };
754*4882a593Smuzhiyun static struct spear_muxreg ras_mii_txclk_muxreg[] = {
755*4882a593Smuzhiyun 	{
756*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
757*4882a593Smuzhiyun 		.mask = PMX_NFCE2_MASK,
758*4882a593Smuzhiyun 		.val = 0,
759*4882a593Smuzhiyun 	}, {
760*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
761*4882a593Smuzhiyun 		.mask = PMX_NFCE2_MASK,
762*4882a593Smuzhiyun 		.val = PMX_NFCE2_MASK,
763*4882a593Smuzhiyun 	},
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static struct spear_modemux ras_mii_txclk_modemux[] = {
767*4882a593Smuzhiyun 	{
768*4882a593Smuzhiyun 		.muxregs = ras_mii_txclk_muxreg,
769*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ras_mii_txclk_muxreg),
770*4882a593Smuzhiyun 	},
771*4882a593Smuzhiyun };
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun static struct spear_pingroup ras_mii_txclk_pingroup = {
774*4882a593Smuzhiyun 	.name = "ras_mii_txclk_grp",
775*4882a593Smuzhiyun 	.pins = ras_mii_txclk_pins,
776*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ras_mii_txclk_pins),
777*4882a593Smuzhiyun 	.modemuxs = ras_mii_txclk_modemux,
778*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ras_mii_txclk_modemux),
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun static const char *const ras_mii_txclk_grps[] = { "ras_mii_txclk_grp" };
782*4882a593Smuzhiyun static struct spear_function ras_mii_txclk_function = {
783*4882a593Smuzhiyun 	.name = "ras_mii_txclk",
784*4882a593Smuzhiyun 	.groups = ras_mii_txclk_grps,
785*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(ras_mii_txclk_grps),
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /* Pad multiplexing for nand 8bit device (cs0 only) */
789*4882a593Smuzhiyun static const unsigned nand_8bit_pins[] = { 56, 57, 58, 59, 60, 61, 62, 63, 64,
790*4882a593Smuzhiyun 	65, 66, 67, 68, 69, 70, 71, 72, 73, 74, 75, 76, 77, 78, 79, 80, 81, 82,
791*4882a593Smuzhiyun 	83, 84, 85, 158, 159, 160, 161, 162, 163, 164, 165, 166, 167, 168, 169,
792*4882a593Smuzhiyun 	170, 171, 172, 201, 202, 203, 204, 205, 206, 207, 208, 209, 210, 211,
793*4882a593Smuzhiyun 	212 };
794*4882a593Smuzhiyun static struct spear_muxreg nand_8bit_muxreg[] = {
795*4882a593Smuzhiyun 	{
796*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
797*4882a593Smuzhiyun 		.mask = PMX_NAND8BIT_0_MASK,
798*4882a593Smuzhiyun 		.val = PMX_NAND8BIT_0_MASK,
799*4882a593Smuzhiyun 	}, {
800*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
801*4882a593Smuzhiyun 		.mask = PMX_NAND8BIT_1_MASK,
802*4882a593Smuzhiyun 		.val = PMX_NAND8BIT_1_MASK,
803*4882a593Smuzhiyun 	}, {
804*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
805*4882a593Smuzhiyun 		.mask = PMX_NAND8BIT_0_MASK,
806*4882a593Smuzhiyun 		.val = PMX_NAND8BIT_0_MASK,
807*4882a593Smuzhiyun 	}, {
808*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
809*4882a593Smuzhiyun 		.mask = PMX_NAND8BIT_1_MASK,
810*4882a593Smuzhiyun 		.val = PMX_NAND8BIT_1_MASK,
811*4882a593Smuzhiyun 	},
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun static struct spear_modemux nand_8bit_modemux[] = {
815*4882a593Smuzhiyun 	{
816*4882a593Smuzhiyun 		.muxregs = nand_8bit_muxreg,
817*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(nand_8bit_muxreg),
818*4882a593Smuzhiyun 	},
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static struct spear_pingroup nand_8bit_pingroup = {
822*4882a593Smuzhiyun 	.name = "nand_8bit_grp",
823*4882a593Smuzhiyun 	.pins = nand_8bit_pins,
824*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(nand_8bit_pins),
825*4882a593Smuzhiyun 	.modemuxs = nand_8bit_modemux,
826*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(nand_8bit_modemux),
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /* Pad multiplexing for nand 16bit device */
830*4882a593Smuzhiyun static const unsigned nand_16bit_pins[] = { 201, 202, 203, 204, 207, 208, 209,
831*4882a593Smuzhiyun 	210 };
832*4882a593Smuzhiyun static struct spear_muxreg nand_16bit_muxreg[] = {
833*4882a593Smuzhiyun 	{
834*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
835*4882a593Smuzhiyun 		.mask = PMX_NAND16BIT_1_MASK,
836*4882a593Smuzhiyun 		.val = PMX_NAND16BIT_1_MASK,
837*4882a593Smuzhiyun 	}, {
838*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
839*4882a593Smuzhiyun 		.mask = PMX_NAND16BIT_1_MASK,
840*4882a593Smuzhiyun 		.val = PMX_NAND16BIT_1_MASK,
841*4882a593Smuzhiyun 	},
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun static struct spear_modemux nand_16bit_modemux[] = {
845*4882a593Smuzhiyun 	{
846*4882a593Smuzhiyun 		.muxregs = nand_16bit_muxreg,
847*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(nand_16bit_muxreg),
848*4882a593Smuzhiyun 	},
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static struct spear_pingroup nand_16bit_pingroup = {
852*4882a593Smuzhiyun 	.name = "nand_16bit_grp",
853*4882a593Smuzhiyun 	.pins = nand_16bit_pins,
854*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(nand_16bit_pins),
855*4882a593Smuzhiyun 	.modemuxs = nand_16bit_modemux,
856*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(nand_16bit_modemux),
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun /* Pad multiplexing for nand 4 chips */
860*4882a593Smuzhiyun static const unsigned nand_4_chips_pins[] = { 205, 206, 211, 212 };
861*4882a593Smuzhiyun static struct spear_muxreg nand_4_chips_muxreg[] = {
862*4882a593Smuzhiyun 	{
863*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
864*4882a593Smuzhiyun 		.mask = PMX_NAND_4CHIPS_MASK,
865*4882a593Smuzhiyun 		.val = PMX_NAND_4CHIPS_MASK,
866*4882a593Smuzhiyun 	}, {
867*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
868*4882a593Smuzhiyun 		.mask = PMX_NAND_4CHIPS_MASK,
869*4882a593Smuzhiyun 		.val = PMX_NAND_4CHIPS_MASK,
870*4882a593Smuzhiyun 	},
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static struct spear_modemux nand_4_chips_modemux[] = {
874*4882a593Smuzhiyun 	{
875*4882a593Smuzhiyun 		.muxregs = nand_4_chips_muxreg,
876*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(nand_4_chips_muxreg),
877*4882a593Smuzhiyun 	},
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun static struct spear_pingroup nand_4_chips_pingroup = {
881*4882a593Smuzhiyun 	.name = "nand_4_chips_grp",
882*4882a593Smuzhiyun 	.pins = nand_4_chips_pins,
883*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(nand_4_chips_pins),
884*4882a593Smuzhiyun 	.modemuxs = nand_4_chips_modemux,
885*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(nand_4_chips_modemux),
886*4882a593Smuzhiyun };
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun static const char *const nand_grps[] = { "nand_8bit_grp", "nand_16bit_grp",
889*4882a593Smuzhiyun 	"nand_4_chips_grp" };
890*4882a593Smuzhiyun static struct spear_function nand_function = {
891*4882a593Smuzhiyun 	.name = "nand",
892*4882a593Smuzhiyun 	.groups = nand_grps,
893*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(nand_grps),
894*4882a593Smuzhiyun };
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun /* Pad multiplexing for keyboard_6x6 device */
897*4882a593Smuzhiyun static const unsigned keyboard_6x6_pins[] = { 201, 202, 203, 204, 205, 206, 207,
898*4882a593Smuzhiyun 	208, 209, 210, 211, 212 };
899*4882a593Smuzhiyun static struct spear_muxreg keyboard_6x6_muxreg[] = {
900*4882a593Smuzhiyun 	{
901*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
902*4882a593Smuzhiyun 		.mask = PMX_KEYBOARD_6X6_MASK | PMX_NFIO8_15_MASK |
903*4882a593Smuzhiyun 			PMX_NFCE1_MASK | PMX_NFCE2_MASK | PMX_NFWPRT1_MASK |
904*4882a593Smuzhiyun 			PMX_NFWPRT2_MASK,
905*4882a593Smuzhiyun 		.val = PMX_KEYBOARD_6X6_MASK,
906*4882a593Smuzhiyun 	},
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun static struct spear_modemux keyboard_6x6_modemux[] = {
910*4882a593Smuzhiyun 	{
911*4882a593Smuzhiyun 		.muxregs = keyboard_6x6_muxreg,
912*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(keyboard_6x6_muxreg),
913*4882a593Smuzhiyun 	},
914*4882a593Smuzhiyun };
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun static struct spear_pingroup keyboard_6x6_pingroup = {
917*4882a593Smuzhiyun 	.name = "keyboard_6x6_grp",
918*4882a593Smuzhiyun 	.pins = keyboard_6x6_pins,
919*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(keyboard_6x6_pins),
920*4882a593Smuzhiyun 	.modemuxs = keyboard_6x6_modemux,
921*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(keyboard_6x6_modemux),
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun /* Pad multiplexing for keyboard_rowcol6_8 device */
925*4882a593Smuzhiyun static const unsigned keyboard_rowcol6_8_pins[] = { 24, 25, 26, 27, 28, 29 };
926*4882a593Smuzhiyun static struct spear_muxreg keyboard_rowcol6_8_muxreg[] = {
927*4882a593Smuzhiyun 	{
928*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
929*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL68_MASK,
930*4882a593Smuzhiyun 		.val = PMX_KBD_ROWCOL68_MASK,
931*4882a593Smuzhiyun 	}, {
932*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
933*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL68_MASK,
934*4882a593Smuzhiyun 		.val = PMX_KBD_ROWCOL68_MASK,
935*4882a593Smuzhiyun 	},
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static struct spear_modemux keyboard_rowcol6_8_modemux[] = {
939*4882a593Smuzhiyun 	{
940*4882a593Smuzhiyun 		.muxregs = keyboard_rowcol6_8_muxreg,
941*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(keyboard_rowcol6_8_muxreg),
942*4882a593Smuzhiyun 	},
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun static struct spear_pingroup keyboard_rowcol6_8_pingroup = {
946*4882a593Smuzhiyun 	.name = "keyboard_rowcol6_8_grp",
947*4882a593Smuzhiyun 	.pins = keyboard_rowcol6_8_pins,
948*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(keyboard_rowcol6_8_pins),
949*4882a593Smuzhiyun 	.modemuxs = keyboard_rowcol6_8_modemux,
950*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(keyboard_rowcol6_8_modemux),
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun static const char *const keyboard_grps[] = { "keyboard_6x6_grp",
954*4882a593Smuzhiyun 	"keyboard_rowcol6_8_grp" };
955*4882a593Smuzhiyun static struct spear_function keyboard_function = {
956*4882a593Smuzhiyun 	.name = "keyboard",
957*4882a593Smuzhiyun 	.groups = keyboard_grps,
958*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(keyboard_grps),
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun /* Pad multiplexing for uart0 device */
962*4882a593Smuzhiyun static const unsigned uart0_pins[] = { 100, 101 };
963*4882a593Smuzhiyun static struct spear_muxreg uart0_muxreg[] = {
964*4882a593Smuzhiyun 	{
965*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
966*4882a593Smuzhiyun 		.mask = PMX_UART0_MASK,
967*4882a593Smuzhiyun 		.val = PMX_UART0_MASK,
968*4882a593Smuzhiyun 	}, {
969*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
970*4882a593Smuzhiyun 		.mask = PMX_UART0_MASK,
971*4882a593Smuzhiyun 		.val = PMX_UART0_MASK,
972*4882a593Smuzhiyun 	},
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun static struct spear_modemux uart0_modemux[] = {
976*4882a593Smuzhiyun 	{
977*4882a593Smuzhiyun 		.muxregs = uart0_muxreg,
978*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart0_muxreg),
979*4882a593Smuzhiyun 	},
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static struct spear_pingroup uart0_pingroup = {
983*4882a593Smuzhiyun 	.name = "uart0_grp",
984*4882a593Smuzhiyun 	.pins = uart0_pins,
985*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart0_pins),
986*4882a593Smuzhiyun 	.modemuxs = uart0_modemux,
987*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart0_modemux),
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun /* Pad multiplexing for uart0_modem device */
991*4882a593Smuzhiyun static const unsigned uart0_modem_pins[] = { 12, 13, 14, 15, 16, 17 };
992*4882a593Smuzhiyun static struct spear_muxreg uart0_modem_muxreg[] = {
993*4882a593Smuzhiyun 	{
994*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
995*4882a593Smuzhiyun 		.mask = PMX_UART0_MODEM_MASK,
996*4882a593Smuzhiyun 		.val = PMX_UART0_MODEM_MASK,
997*4882a593Smuzhiyun 	}, {
998*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
999*4882a593Smuzhiyun 		.mask = PMX_UART0_MODEM_MASK,
1000*4882a593Smuzhiyun 		.val = PMX_UART0_MODEM_MASK,
1001*4882a593Smuzhiyun 	},
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static struct spear_modemux uart0_modem_modemux[] = {
1005*4882a593Smuzhiyun 	{
1006*4882a593Smuzhiyun 		.muxregs = uart0_modem_muxreg,
1007*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart0_modem_muxreg),
1008*4882a593Smuzhiyun 	},
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static struct spear_pingroup uart0_modem_pingroup = {
1012*4882a593Smuzhiyun 	.name = "uart0_modem_grp",
1013*4882a593Smuzhiyun 	.pins = uart0_modem_pins,
1014*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart0_modem_pins),
1015*4882a593Smuzhiyun 	.modemuxs = uart0_modem_modemux,
1016*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart0_modem_modemux),
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static const char *const uart0_grps[] = { "uart0_grp", "uart0_modem_grp" };
1020*4882a593Smuzhiyun static struct spear_function uart0_function = {
1021*4882a593Smuzhiyun 	.name = "uart0",
1022*4882a593Smuzhiyun 	.groups = uart0_grps,
1023*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(uart0_grps),
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun /* Pad multiplexing for gpt0_tmr0 device */
1027*4882a593Smuzhiyun static const unsigned gpt0_tmr0_pins[] = { 10, 11 };
1028*4882a593Smuzhiyun static struct spear_muxreg gpt0_tmr0_muxreg[] = {
1029*4882a593Smuzhiyun 	{
1030*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1031*4882a593Smuzhiyun 		.mask = PMX_GPT0_TMR0_MASK,
1032*4882a593Smuzhiyun 		.val = PMX_GPT0_TMR0_MASK,
1033*4882a593Smuzhiyun 	}, {
1034*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1035*4882a593Smuzhiyun 		.mask = PMX_GPT0_TMR0_MASK,
1036*4882a593Smuzhiyun 		.val = PMX_GPT0_TMR0_MASK,
1037*4882a593Smuzhiyun 	},
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct spear_modemux gpt0_tmr0_modemux[] = {
1041*4882a593Smuzhiyun 	{
1042*4882a593Smuzhiyun 		.muxregs = gpt0_tmr0_muxreg,
1043*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gpt0_tmr0_muxreg),
1044*4882a593Smuzhiyun 	},
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static struct spear_pingroup gpt0_tmr0_pingroup = {
1048*4882a593Smuzhiyun 	.name = "gpt0_tmr0_grp",
1049*4882a593Smuzhiyun 	.pins = gpt0_tmr0_pins,
1050*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gpt0_tmr0_pins),
1051*4882a593Smuzhiyun 	.modemuxs = gpt0_tmr0_modemux,
1052*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gpt0_tmr0_modemux),
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun /* Pad multiplexing for gpt0_tmr1 device */
1056*4882a593Smuzhiyun static const unsigned gpt0_tmr1_pins[] = { 8, 9 };
1057*4882a593Smuzhiyun static struct spear_muxreg gpt0_tmr1_muxreg[] = {
1058*4882a593Smuzhiyun 	{
1059*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1060*4882a593Smuzhiyun 		.mask = PMX_GPT0_TMR1_MASK,
1061*4882a593Smuzhiyun 		.val = PMX_GPT0_TMR1_MASK,
1062*4882a593Smuzhiyun 	}, {
1063*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1064*4882a593Smuzhiyun 		.mask = PMX_GPT0_TMR1_MASK,
1065*4882a593Smuzhiyun 		.val = PMX_GPT0_TMR1_MASK,
1066*4882a593Smuzhiyun 	},
1067*4882a593Smuzhiyun };
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun static struct spear_modemux gpt0_tmr1_modemux[] = {
1070*4882a593Smuzhiyun 	{
1071*4882a593Smuzhiyun 		.muxregs = gpt0_tmr1_muxreg,
1072*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gpt0_tmr1_muxreg),
1073*4882a593Smuzhiyun 	},
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun static struct spear_pingroup gpt0_tmr1_pingroup = {
1077*4882a593Smuzhiyun 	.name = "gpt0_tmr1_grp",
1078*4882a593Smuzhiyun 	.pins = gpt0_tmr1_pins,
1079*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gpt0_tmr1_pins),
1080*4882a593Smuzhiyun 	.modemuxs = gpt0_tmr1_modemux,
1081*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gpt0_tmr1_modemux),
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static const char *const gpt0_grps[] = { "gpt0_tmr0_grp", "gpt0_tmr1_grp" };
1085*4882a593Smuzhiyun static struct spear_function gpt0_function = {
1086*4882a593Smuzhiyun 	.name = "gpt0",
1087*4882a593Smuzhiyun 	.groups = gpt0_grps,
1088*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(gpt0_grps),
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun /* Pad multiplexing for gpt1_tmr0 device */
1092*4882a593Smuzhiyun static const unsigned gpt1_tmr0_pins[] = { 6, 7 };
1093*4882a593Smuzhiyun static struct spear_muxreg gpt1_tmr0_muxreg[] = {
1094*4882a593Smuzhiyun 	{
1095*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1096*4882a593Smuzhiyun 		.mask = PMX_GPT1_TMR0_MASK,
1097*4882a593Smuzhiyun 		.val = PMX_GPT1_TMR0_MASK,
1098*4882a593Smuzhiyun 	}, {
1099*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1100*4882a593Smuzhiyun 		.mask = PMX_GPT1_TMR0_MASK,
1101*4882a593Smuzhiyun 		.val = PMX_GPT1_TMR0_MASK,
1102*4882a593Smuzhiyun 	},
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun static struct spear_modemux gpt1_tmr0_modemux[] = {
1106*4882a593Smuzhiyun 	{
1107*4882a593Smuzhiyun 		.muxregs = gpt1_tmr0_muxreg,
1108*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gpt1_tmr0_muxreg),
1109*4882a593Smuzhiyun 	},
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static struct spear_pingroup gpt1_tmr0_pingroup = {
1113*4882a593Smuzhiyun 	.name = "gpt1_tmr0_grp",
1114*4882a593Smuzhiyun 	.pins = gpt1_tmr0_pins,
1115*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gpt1_tmr0_pins),
1116*4882a593Smuzhiyun 	.modemuxs = gpt1_tmr0_modemux,
1117*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gpt1_tmr0_modemux),
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun /* Pad multiplexing for gpt1_tmr1 device */
1121*4882a593Smuzhiyun static const unsigned gpt1_tmr1_pins[] = { 4, 5 };
1122*4882a593Smuzhiyun static struct spear_muxreg gpt1_tmr1_muxreg[] = {
1123*4882a593Smuzhiyun 	{
1124*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1125*4882a593Smuzhiyun 		.mask = PMX_GPT1_TMR1_MASK,
1126*4882a593Smuzhiyun 		.val = PMX_GPT1_TMR1_MASK,
1127*4882a593Smuzhiyun 	}, {
1128*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1129*4882a593Smuzhiyun 		.mask = PMX_GPT1_TMR1_MASK,
1130*4882a593Smuzhiyun 		.val = PMX_GPT1_TMR1_MASK,
1131*4882a593Smuzhiyun 	},
1132*4882a593Smuzhiyun };
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun static struct spear_modemux gpt1_tmr1_modemux[] = {
1135*4882a593Smuzhiyun 	{
1136*4882a593Smuzhiyun 		.muxregs = gpt1_tmr1_muxreg,
1137*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gpt1_tmr1_muxreg),
1138*4882a593Smuzhiyun 	},
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static struct spear_pingroup gpt1_tmr1_pingroup = {
1142*4882a593Smuzhiyun 	.name = "gpt1_tmr1_grp",
1143*4882a593Smuzhiyun 	.pins = gpt1_tmr1_pins,
1144*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gpt1_tmr1_pins),
1145*4882a593Smuzhiyun 	.modemuxs = gpt1_tmr1_modemux,
1146*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gpt1_tmr1_modemux),
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static const char *const gpt1_grps[] = { "gpt1_tmr1_grp", "gpt1_tmr0_grp" };
1150*4882a593Smuzhiyun static struct spear_function gpt1_function = {
1151*4882a593Smuzhiyun 	.name = "gpt1",
1152*4882a593Smuzhiyun 	.groups = gpt1_grps,
1153*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(gpt1_grps),
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun /* Pad multiplexing for mcif device */
1157*4882a593Smuzhiyun static const unsigned mcif_pins[] = { 86, 87, 88, 89, 90, 91, 92, 93, 213, 214,
1158*4882a593Smuzhiyun 	215, 216, 217, 218, 219, 220, 221, 222, 223, 224, 225, 226, 227, 228,
1159*4882a593Smuzhiyun 	229, 230, 231, 232, 233, 234, 235, 236, 237, 238, 239, 240, 241, 242,
1160*4882a593Smuzhiyun 	243, 244, 245 };
1161*4882a593Smuzhiyun #define MCIF_MUXREG						\
1162*4882a593Smuzhiyun 	{							\
1163*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,			\
1164*4882a593Smuzhiyun 		.mask = PMX_MCI_DATA8_15_MASK,			\
1165*4882a593Smuzhiyun 		.val = PMX_MCI_DATA8_15_MASK,			\
1166*4882a593Smuzhiyun 	}, {							\
1167*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,			\
1168*4882a593Smuzhiyun 		.mask = PMX_MCIFALL_1_MASK | PMX_NFWPRT1_MASK |	\
1169*4882a593Smuzhiyun 			PMX_NFWPRT2_MASK,			\
1170*4882a593Smuzhiyun 		.val = PMX_MCIFALL_1_MASK,			\
1171*4882a593Smuzhiyun 	}, {							\
1172*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,			\
1173*4882a593Smuzhiyun 		.mask = PMX_MCIFALL_2_MASK,			\
1174*4882a593Smuzhiyun 		.val = PMX_MCIFALL_2_MASK,			\
1175*4882a593Smuzhiyun 	}, {							\
1176*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,			\
1177*4882a593Smuzhiyun 		.mask = PMX_MCI_DATA8_15_MASK,			\
1178*4882a593Smuzhiyun 		.val = PMX_MCI_DATA8_15_MASK,			\
1179*4882a593Smuzhiyun 	}, {							\
1180*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,			\
1181*4882a593Smuzhiyun 		.mask = PMX_MCIFALL_1_MASK | PMX_NFWPRT1_MASK |	\
1182*4882a593Smuzhiyun 			PMX_NFWPRT2_MASK,			\
1183*4882a593Smuzhiyun 		.val = PMX_MCIFALL_1_MASK | PMX_NFWPRT1_MASK |  \
1184*4882a593Smuzhiyun 			PMX_NFWPRT2_MASK,			\
1185*4882a593Smuzhiyun 	}, {							\
1186*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,			\
1187*4882a593Smuzhiyun 		.mask = PMX_MCIFALL_2_MASK,			\
1188*4882a593Smuzhiyun 		.val = PMX_MCIFALL_2_MASK,			\
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun /* sdhci device */
1192*4882a593Smuzhiyun static struct spear_muxreg sdhci_muxreg[] = {
1193*4882a593Smuzhiyun 	MCIF_MUXREG,
1194*4882a593Smuzhiyun 	{
1195*4882a593Smuzhiyun 		.reg = PERIP_CFG,
1196*4882a593Smuzhiyun 		.mask = MCIF_SEL_MASK,
1197*4882a593Smuzhiyun 		.val = MCIF_SEL_SD,
1198*4882a593Smuzhiyun 	},
1199*4882a593Smuzhiyun };
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun static struct spear_modemux sdhci_modemux[] = {
1202*4882a593Smuzhiyun 	{
1203*4882a593Smuzhiyun 		.muxregs = sdhci_muxreg,
1204*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(sdhci_muxreg),
1205*4882a593Smuzhiyun 	},
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun static struct spear_pingroup sdhci_pingroup = {
1209*4882a593Smuzhiyun 	.name = "sdhci_grp",
1210*4882a593Smuzhiyun 	.pins = mcif_pins,
1211*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mcif_pins),
1212*4882a593Smuzhiyun 	.modemuxs = sdhci_modemux,
1213*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(sdhci_modemux),
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun static const char *const sdhci_grps[] = { "sdhci_grp" };
1217*4882a593Smuzhiyun static struct spear_function sdhci_function = {
1218*4882a593Smuzhiyun 	.name = "sdhci",
1219*4882a593Smuzhiyun 	.groups = sdhci_grps,
1220*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(sdhci_grps),
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun /* cf device */
1224*4882a593Smuzhiyun static struct spear_muxreg cf_muxreg[] = {
1225*4882a593Smuzhiyun 	MCIF_MUXREG,
1226*4882a593Smuzhiyun 	{
1227*4882a593Smuzhiyun 		.reg = PERIP_CFG,
1228*4882a593Smuzhiyun 		.mask = MCIF_SEL_MASK,
1229*4882a593Smuzhiyun 		.val = MCIF_SEL_CF,
1230*4882a593Smuzhiyun 	},
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun static struct spear_modemux cf_modemux[] = {
1234*4882a593Smuzhiyun 	{
1235*4882a593Smuzhiyun 		.muxregs = cf_muxreg,
1236*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(cf_muxreg),
1237*4882a593Smuzhiyun 	},
1238*4882a593Smuzhiyun };
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun static struct spear_pingroup cf_pingroup = {
1241*4882a593Smuzhiyun 	.name = "cf_grp",
1242*4882a593Smuzhiyun 	.pins = mcif_pins,
1243*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mcif_pins),
1244*4882a593Smuzhiyun 	.modemuxs = cf_modemux,
1245*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(cf_modemux),
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun static const char *const cf_grps[] = { "cf_grp" };
1249*4882a593Smuzhiyun static struct spear_function cf_function = {
1250*4882a593Smuzhiyun 	.name = "cf",
1251*4882a593Smuzhiyun 	.groups = cf_grps,
1252*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(cf_grps),
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun /* xd device */
1256*4882a593Smuzhiyun static struct spear_muxreg xd_muxreg[] = {
1257*4882a593Smuzhiyun 	MCIF_MUXREG,
1258*4882a593Smuzhiyun 	{
1259*4882a593Smuzhiyun 		.reg = PERIP_CFG,
1260*4882a593Smuzhiyun 		.mask = MCIF_SEL_MASK,
1261*4882a593Smuzhiyun 		.val = MCIF_SEL_XD,
1262*4882a593Smuzhiyun 	},
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun static struct spear_modemux xd_modemux[] = {
1266*4882a593Smuzhiyun 	{
1267*4882a593Smuzhiyun 		.muxregs = xd_muxreg,
1268*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(xd_muxreg),
1269*4882a593Smuzhiyun 	},
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun static struct spear_pingroup xd_pingroup = {
1273*4882a593Smuzhiyun 	.name = "xd_grp",
1274*4882a593Smuzhiyun 	.pins = mcif_pins,
1275*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(mcif_pins),
1276*4882a593Smuzhiyun 	.modemuxs = xd_modemux,
1277*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(xd_modemux),
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun static const char *const xd_grps[] = { "xd_grp" };
1281*4882a593Smuzhiyun static struct spear_function xd_function = {
1282*4882a593Smuzhiyun 	.name = "xd",
1283*4882a593Smuzhiyun 	.groups = xd_grps,
1284*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(xd_grps),
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun /* Pad multiplexing for touch_xy device */
1288*4882a593Smuzhiyun static const unsigned touch_xy_pins[] = { 97 };
1289*4882a593Smuzhiyun static struct spear_muxreg touch_xy_muxreg[] = {
1290*4882a593Smuzhiyun 	{
1291*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1292*4882a593Smuzhiyun 		.mask = PMX_TOUCH_XY_MASK,
1293*4882a593Smuzhiyun 		.val = PMX_TOUCH_XY_MASK,
1294*4882a593Smuzhiyun 	}, {
1295*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1296*4882a593Smuzhiyun 		.mask = PMX_TOUCH_XY_MASK,
1297*4882a593Smuzhiyun 		.val = PMX_TOUCH_XY_MASK,
1298*4882a593Smuzhiyun 	},
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun static struct spear_modemux touch_xy_modemux[] = {
1302*4882a593Smuzhiyun 	{
1303*4882a593Smuzhiyun 		.muxregs = touch_xy_muxreg,
1304*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(touch_xy_muxreg),
1305*4882a593Smuzhiyun 	},
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun static struct spear_pingroup touch_xy_pingroup = {
1309*4882a593Smuzhiyun 	.name = "touch_xy_grp",
1310*4882a593Smuzhiyun 	.pins = touch_xy_pins,
1311*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(touch_xy_pins),
1312*4882a593Smuzhiyun 	.modemuxs = touch_xy_modemux,
1313*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(touch_xy_modemux),
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun static const char *const touch_xy_grps[] = { "touch_xy_grp" };
1317*4882a593Smuzhiyun static struct spear_function touch_xy_function = {
1318*4882a593Smuzhiyun 	.name = "touchscreen",
1319*4882a593Smuzhiyun 	.groups = touch_xy_grps,
1320*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(touch_xy_grps),
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun /* Pad multiplexing for uart1 device */
1324*4882a593Smuzhiyun /* Muxed with I2C */
1325*4882a593Smuzhiyun static const unsigned uart1_dis_i2c_pins[] = { 102, 103 };
1326*4882a593Smuzhiyun static struct spear_muxreg uart1_dis_i2c_muxreg[] = {
1327*4882a593Smuzhiyun 	{
1328*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1329*4882a593Smuzhiyun 		.mask = PMX_I2C0_MASK,
1330*4882a593Smuzhiyun 		.val = 0,
1331*4882a593Smuzhiyun 	}, {
1332*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1333*4882a593Smuzhiyun 		.mask = PMX_I2C0_MASK,
1334*4882a593Smuzhiyun 		.val = PMX_I2C0_MASK,
1335*4882a593Smuzhiyun 	},
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun static struct spear_modemux uart1_dis_i2c_modemux[] = {
1339*4882a593Smuzhiyun 	{
1340*4882a593Smuzhiyun 		.muxregs = uart1_dis_i2c_muxreg,
1341*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart1_dis_i2c_muxreg),
1342*4882a593Smuzhiyun 	},
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun static struct spear_pingroup uart_1_dis_i2c_pingroup = {
1346*4882a593Smuzhiyun 	.name = "uart1_disable_i2c_grp",
1347*4882a593Smuzhiyun 	.pins = uart1_dis_i2c_pins,
1348*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart1_dis_i2c_pins),
1349*4882a593Smuzhiyun 	.modemuxs = uart1_dis_i2c_modemux,
1350*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart1_dis_i2c_modemux),
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun /* Muxed with SD/MMC */
1354*4882a593Smuzhiyun static const unsigned uart1_dis_sd_pins[] = { 214, 215 };
1355*4882a593Smuzhiyun static struct spear_muxreg uart1_dis_sd_muxreg[] = {
1356*4882a593Smuzhiyun 	{
1357*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1358*4882a593Smuzhiyun 		.mask = PMX_MCIDATA1_MASK |
1359*4882a593Smuzhiyun 			PMX_MCIDATA2_MASK,
1360*4882a593Smuzhiyun 		.val = 0,
1361*4882a593Smuzhiyun 	}, {
1362*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1363*4882a593Smuzhiyun 		.mask = PMX_MCIDATA1_MASK |
1364*4882a593Smuzhiyun 			PMX_MCIDATA2_MASK,
1365*4882a593Smuzhiyun 		.val = PMX_MCIDATA1_MASK |
1366*4882a593Smuzhiyun 			PMX_MCIDATA2_MASK,
1367*4882a593Smuzhiyun 	},
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun static struct spear_modemux uart1_dis_sd_modemux[] = {
1371*4882a593Smuzhiyun 	{
1372*4882a593Smuzhiyun 		.muxregs = uart1_dis_sd_muxreg,
1373*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart1_dis_sd_muxreg),
1374*4882a593Smuzhiyun 	},
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun static struct spear_pingroup uart_1_dis_sd_pingroup = {
1378*4882a593Smuzhiyun 	.name = "uart1_disable_sd_grp",
1379*4882a593Smuzhiyun 	.pins = uart1_dis_sd_pins,
1380*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart1_dis_sd_pins),
1381*4882a593Smuzhiyun 	.modemuxs = uart1_dis_sd_modemux,
1382*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart1_dis_sd_modemux),
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun static const char *const uart1_grps[] = { "uart1_disable_i2c_grp",
1386*4882a593Smuzhiyun 	"uart1_disable_sd_grp" };
1387*4882a593Smuzhiyun static struct spear_function uart1_function = {
1388*4882a593Smuzhiyun 	.name = "uart1",
1389*4882a593Smuzhiyun 	.groups = uart1_grps,
1390*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(uart1_grps),
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun /* Pad multiplexing for uart2_3 device */
1394*4882a593Smuzhiyun static const unsigned uart2_3_pins[] = { 104, 105, 106, 107 };
1395*4882a593Smuzhiyun static struct spear_muxreg uart2_3_muxreg[] = {
1396*4882a593Smuzhiyun 	{
1397*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1398*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK,
1399*4882a593Smuzhiyun 		.val = 0,
1400*4882a593Smuzhiyun 	}, {
1401*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1402*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK,
1403*4882a593Smuzhiyun 		.val = PMX_I2S0_MASK,
1404*4882a593Smuzhiyun 	},
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun static struct spear_modemux uart2_3_modemux[] = {
1408*4882a593Smuzhiyun 	{
1409*4882a593Smuzhiyun 		.muxregs = uart2_3_muxreg,
1410*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart2_3_muxreg),
1411*4882a593Smuzhiyun 	},
1412*4882a593Smuzhiyun };
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun static struct spear_pingroup uart_2_3_pingroup = {
1415*4882a593Smuzhiyun 	.name = "uart2_3_grp",
1416*4882a593Smuzhiyun 	.pins = uart2_3_pins,
1417*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart2_3_pins),
1418*4882a593Smuzhiyun 	.modemuxs = uart2_3_modemux,
1419*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart2_3_modemux),
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static const char *const uart2_3_grps[] = { "uart2_3_grp" };
1423*4882a593Smuzhiyun static struct spear_function uart2_3_function = {
1424*4882a593Smuzhiyun 	.name = "uart2_3",
1425*4882a593Smuzhiyun 	.groups = uart2_3_grps,
1426*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(uart2_3_grps),
1427*4882a593Smuzhiyun };
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /* Pad multiplexing for uart4 device */
1430*4882a593Smuzhiyun static const unsigned uart4_pins[] = { 108, 113 };
1431*4882a593Smuzhiyun static struct spear_muxreg uart4_muxreg[] = {
1432*4882a593Smuzhiyun 	{
1433*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1434*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK | PMX_CLCD1_MASK,
1435*4882a593Smuzhiyun 		.val = 0,
1436*4882a593Smuzhiyun 	}, {
1437*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1438*4882a593Smuzhiyun 		.mask = PMX_I2S0_MASK | PMX_CLCD1_MASK,
1439*4882a593Smuzhiyun 		.val = PMX_I2S0_MASK | PMX_CLCD1_MASK,
1440*4882a593Smuzhiyun 	},
1441*4882a593Smuzhiyun };
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun static struct spear_modemux uart4_modemux[] = {
1444*4882a593Smuzhiyun 	{
1445*4882a593Smuzhiyun 		.muxregs = uart4_muxreg,
1446*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart4_muxreg),
1447*4882a593Smuzhiyun 	},
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun static struct spear_pingroup uart_4_pingroup = {
1451*4882a593Smuzhiyun 	.name = "uart4_grp",
1452*4882a593Smuzhiyun 	.pins = uart4_pins,
1453*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart4_pins),
1454*4882a593Smuzhiyun 	.modemuxs = uart4_modemux,
1455*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart4_modemux),
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun static const char *const uart4_grps[] = { "uart4_grp" };
1459*4882a593Smuzhiyun static struct spear_function uart4_function = {
1460*4882a593Smuzhiyun 	.name = "uart4",
1461*4882a593Smuzhiyun 	.groups = uart4_grps,
1462*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(uart4_grps),
1463*4882a593Smuzhiyun };
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun /* Pad multiplexing for uart5 device */
1466*4882a593Smuzhiyun static const unsigned uart5_pins[] = { 114, 115 };
1467*4882a593Smuzhiyun static struct spear_muxreg uart5_muxreg[] = {
1468*4882a593Smuzhiyun 	{
1469*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1470*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1471*4882a593Smuzhiyun 		.val = 0,
1472*4882a593Smuzhiyun 	}, {
1473*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1474*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1475*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK,
1476*4882a593Smuzhiyun 	},
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun static struct spear_modemux uart5_modemux[] = {
1480*4882a593Smuzhiyun 	{
1481*4882a593Smuzhiyun 		.muxregs = uart5_muxreg,
1482*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(uart5_muxreg),
1483*4882a593Smuzhiyun 	},
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun static struct spear_pingroup uart_5_pingroup = {
1487*4882a593Smuzhiyun 	.name = "uart5_grp",
1488*4882a593Smuzhiyun 	.pins = uart5_pins,
1489*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(uart5_pins),
1490*4882a593Smuzhiyun 	.modemuxs = uart5_modemux,
1491*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(uart5_modemux),
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun static const char *const uart5_grps[] = { "uart5_grp" };
1495*4882a593Smuzhiyun static struct spear_function uart5_function = {
1496*4882a593Smuzhiyun 	.name = "uart5",
1497*4882a593Smuzhiyun 	.groups = uart5_grps,
1498*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(uart5_grps),
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun /* Pad multiplexing for rs485_0_1_tdm_0_1 device */
1502*4882a593Smuzhiyun static const unsigned rs485_0_1_tdm_0_1_pins[] = { 116, 117, 118, 119, 120, 121,
1503*4882a593Smuzhiyun 	122, 123, 124, 125, 126, 127, 128, 129, 130, 131, 132, 133, 134, 135,
1504*4882a593Smuzhiyun 	136, 137 };
1505*4882a593Smuzhiyun static struct spear_muxreg rs485_0_1_tdm_0_1_muxreg[] = {
1506*4882a593Smuzhiyun 	{
1507*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1508*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1509*4882a593Smuzhiyun 		.val = 0,
1510*4882a593Smuzhiyun 	}, {
1511*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1512*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1513*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK,
1514*4882a593Smuzhiyun 	},
1515*4882a593Smuzhiyun };
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun static struct spear_modemux rs485_0_1_tdm_0_1_modemux[] = {
1518*4882a593Smuzhiyun 	{
1519*4882a593Smuzhiyun 		.muxregs = rs485_0_1_tdm_0_1_muxreg,
1520*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(rs485_0_1_tdm_0_1_muxreg),
1521*4882a593Smuzhiyun 	},
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun static struct spear_pingroup rs485_0_1_tdm_0_1_pingroup = {
1525*4882a593Smuzhiyun 	.name = "rs485_0_1_tdm_0_1_grp",
1526*4882a593Smuzhiyun 	.pins = rs485_0_1_tdm_0_1_pins,
1527*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(rs485_0_1_tdm_0_1_pins),
1528*4882a593Smuzhiyun 	.modemuxs = rs485_0_1_tdm_0_1_modemux,
1529*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(rs485_0_1_tdm_0_1_modemux),
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun static const char *const rs485_0_1_tdm_0_1_grps[] = { "rs485_0_1_tdm_0_1_grp" };
1533*4882a593Smuzhiyun static struct spear_function rs485_0_1_tdm_0_1_function = {
1534*4882a593Smuzhiyun 	.name = "rs485_0_1_tdm_0_1",
1535*4882a593Smuzhiyun 	.groups = rs485_0_1_tdm_0_1_grps,
1536*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(rs485_0_1_tdm_0_1_grps),
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun /* Pad multiplexing for i2c_1_2 device */
1540*4882a593Smuzhiyun static const unsigned i2c_1_2_pins[] = { 138, 139, 140, 141 };
1541*4882a593Smuzhiyun static struct spear_muxreg i2c_1_2_muxreg[] = {
1542*4882a593Smuzhiyun 	{
1543*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1544*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1545*4882a593Smuzhiyun 		.val = 0,
1546*4882a593Smuzhiyun 	}, {
1547*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1548*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK,
1549*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK,
1550*4882a593Smuzhiyun 	},
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun static struct spear_modemux i2c_1_2_modemux[] = {
1554*4882a593Smuzhiyun 	{
1555*4882a593Smuzhiyun 		.muxregs = i2c_1_2_muxreg,
1556*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c_1_2_muxreg),
1557*4882a593Smuzhiyun 	},
1558*4882a593Smuzhiyun };
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun static struct spear_pingroup i2c_1_2_pingroup = {
1561*4882a593Smuzhiyun 	.name = "i2c_1_2_grp",
1562*4882a593Smuzhiyun 	.pins = i2c_1_2_pins,
1563*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c_1_2_pins),
1564*4882a593Smuzhiyun 	.modemuxs = i2c_1_2_modemux,
1565*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c_1_2_modemux),
1566*4882a593Smuzhiyun };
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun static const char *const i2c_1_2_grps[] = { "i2c_1_2_grp" };
1569*4882a593Smuzhiyun static struct spear_function i2c_1_2_function = {
1570*4882a593Smuzhiyun 	.name = "i2c_1_2",
1571*4882a593Smuzhiyun 	.groups = i2c_1_2_grps,
1572*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2c_1_2_grps),
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun /* Pad multiplexing for i2c3_dis_smi_clcd device */
1576*4882a593Smuzhiyun /* Muxed with SMI & CLCD */
1577*4882a593Smuzhiyun static const unsigned i2c3_dis_smi_clcd_pins[] = { 142, 153 };
1578*4882a593Smuzhiyun static struct spear_muxreg i2c3_dis_smi_clcd_muxreg[] = {
1579*4882a593Smuzhiyun 	{
1580*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1581*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK | PMX_SMI_MASK,
1582*4882a593Smuzhiyun 		.val = 0,
1583*4882a593Smuzhiyun 	}, {
1584*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1585*4882a593Smuzhiyun 		.mask = PMX_CLCD1_MASK | PMX_SMI_MASK,
1586*4882a593Smuzhiyun 		.val = PMX_CLCD1_MASK | PMX_SMI_MASK,
1587*4882a593Smuzhiyun 	},
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun static struct spear_modemux i2c3_dis_smi_clcd_modemux[] = {
1591*4882a593Smuzhiyun 	{
1592*4882a593Smuzhiyun 		.muxregs = i2c3_dis_smi_clcd_muxreg,
1593*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c3_dis_smi_clcd_muxreg),
1594*4882a593Smuzhiyun 	},
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun static struct spear_pingroup i2c3_dis_smi_clcd_pingroup = {
1598*4882a593Smuzhiyun 	.name = "i2c3_dis_smi_clcd_grp",
1599*4882a593Smuzhiyun 	.pins = i2c3_dis_smi_clcd_pins,
1600*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c3_dis_smi_clcd_pins),
1601*4882a593Smuzhiyun 	.modemuxs = i2c3_dis_smi_clcd_modemux,
1602*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c3_dis_smi_clcd_modemux),
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun /* Pad multiplexing for i2c3_dis_sd_i2s0 device */
1606*4882a593Smuzhiyun /* Muxed with SD/MMC & I2S1 */
1607*4882a593Smuzhiyun static const unsigned i2c3_dis_sd_i2s0_pins[] = { 0, 216 };
1608*4882a593Smuzhiyun static struct spear_muxreg i2c3_dis_sd_i2s0_muxreg[] = {
1609*4882a593Smuzhiyun 	{
1610*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1611*4882a593Smuzhiyun 		.mask = PMX_I2S1_MASK | PMX_MCIDATA3_MASK,
1612*4882a593Smuzhiyun 		.val = 0,
1613*4882a593Smuzhiyun 	}, {
1614*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1615*4882a593Smuzhiyun 		.mask = PMX_I2S1_MASK | PMX_MCIDATA3_MASK,
1616*4882a593Smuzhiyun 		.val = PMX_I2S1_MASK | PMX_MCIDATA3_MASK,
1617*4882a593Smuzhiyun 	},
1618*4882a593Smuzhiyun };
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun static struct spear_modemux i2c3_dis_sd_i2s0_modemux[] = {
1621*4882a593Smuzhiyun 	{
1622*4882a593Smuzhiyun 		.muxregs = i2c3_dis_sd_i2s0_muxreg,
1623*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c3_dis_sd_i2s0_muxreg),
1624*4882a593Smuzhiyun 	},
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun static struct spear_pingroup i2c3_dis_sd_i2s0_pingroup = {
1628*4882a593Smuzhiyun 	.name = "i2c3_dis_sd_i2s0_grp",
1629*4882a593Smuzhiyun 	.pins = i2c3_dis_sd_i2s0_pins,
1630*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c3_dis_sd_i2s0_pins),
1631*4882a593Smuzhiyun 	.modemuxs = i2c3_dis_sd_i2s0_modemux,
1632*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c3_dis_sd_i2s0_modemux),
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun static const char *const i2c3_grps[] = { "i2c3_dis_smi_clcd_grp",
1636*4882a593Smuzhiyun 	"i2c3_dis_sd_i2s0_grp" };
1637*4882a593Smuzhiyun static struct spear_function i2c3_unction = {
1638*4882a593Smuzhiyun 	.name = "i2c3_i2s1",
1639*4882a593Smuzhiyun 	.groups = i2c3_grps,
1640*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2c3_grps),
1641*4882a593Smuzhiyun };
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun /* Pad multiplexing for i2c_4_5_dis_smi device */
1644*4882a593Smuzhiyun /* Muxed with SMI */
1645*4882a593Smuzhiyun static const unsigned i2c_4_5_dis_smi_pins[] = { 154, 155, 156, 157 };
1646*4882a593Smuzhiyun static struct spear_muxreg i2c_4_5_dis_smi_muxreg[] = {
1647*4882a593Smuzhiyun 	{
1648*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1649*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
1650*4882a593Smuzhiyun 		.val = 0,
1651*4882a593Smuzhiyun 	}, {
1652*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1653*4882a593Smuzhiyun 		.mask = PMX_SMI_MASK,
1654*4882a593Smuzhiyun 		.val = PMX_SMI_MASK,
1655*4882a593Smuzhiyun 	},
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun static struct spear_modemux i2c_4_5_dis_smi_modemux[] = {
1659*4882a593Smuzhiyun 	{
1660*4882a593Smuzhiyun 		.muxregs = i2c_4_5_dis_smi_muxreg,
1661*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c_4_5_dis_smi_muxreg),
1662*4882a593Smuzhiyun 	},
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun static struct spear_pingroup i2c_4_5_dis_smi_pingroup = {
1666*4882a593Smuzhiyun 	.name = "i2c_4_5_dis_smi_grp",
1667*4882a593Smuzhiyun 	.pins = i2c_4_5_dis_smi_pins,
1668*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c_4_5_dis_smi_pins),
1669*4882a593Smuzhiyun 	.modemuxs = i2c_4_5_dis_smi_modemux,
1670*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c_4_5_dis_smi_modemux),
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun /* Pad multiplexing for i2c4_dis_sd device */
1674*4882a593Smuzhiyun /* Muxed with SD/MMC */
1675*4882a593Smuzhiyun static const unsigned i2c4_dis_sd_pins[] = { 217, 218 };
1676*4882a593Smuzhiyun static struct spear_muxreg i2c4_dis_sd_muxreg[] = {
1677*4882a593Smuzhiyun 	{
1678*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1679*4882a593Smuzhiyun 		.mask = PMX_MCIDATA4_MASK,
1680*4882a593Smuzhiyun 		.val = 0,
1681*4882a593Smuzhiyun 	}, {
1682*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1683*4882a593Smuzhiyun 		.mask = PMX_MCIDATA5_MASK,
1684*4882a593Smuzhiyun 		.val = 0,
1685*4882a593Smuzhiyun 	}, {
1686*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1687*4882a593Smuzhiyun 		.mask = PMX_MCIDATA4_MASK,
1688*4882a593Smuzhiyun 		.val = PMX_MCIDATA4_MASK,
1689*4882a593Smuzhiyun 	}, {
1690*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1691*4882a593Smuzhiyun 		.mask = PMX_MCIDATA5_MASK,
1692*4882a593Smuzhiyun 		.val = PMX_MCIDATA5_MASK,
1693*4882a593Smuzhiyun 	},
1694*4882a593Smuzhiyun };
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun static struct spear_modemux i2c4_dis_sd_modemux[] = {
1697*4882a593Smuzhiyun 	{
1698*4882a593Smuzhiyun 		.muxregs = i2c4_dis_sd_muxreg,
1699*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c4_dis_sd_muxreg),
1700*4882a593Smuzhiyun 	},
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun static struct spear_pingroup i2c4_dis_sd_pingroup = {
1704*4882a593Smuzhiyun 	.name = "i2c4_dis_sd_grp",
1705*4882a593Smuzhiyun 	.pins = i2c4_dis_sd_pins,
1706*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c4_dis_sd_pins),
1707*4882a593Smuzhiyun 	.modemuxs = i2c4_dis_sd_modemux,
1708*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c4_dis_sd_modemux),
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun /* Pad multiplexing for i2c5_dis_sd device */
1712*4882a593Smuzhiyun /* Muxed with SD/MMC */
1713*4882a593Smuzhiyun static const unsigned i2c5_dis_sd_pins[] = { 219, 220 };
1714*4882a593Smuzhiyun static struct spear_muxreg i2c5_dis_sd_muxreg[] = {
1715*4882a593Smuzhiyun 	{
1716*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1717*4882a593Smuzhiyun 		.mask = PMX_MCIDATA6_MASK |
1718*4882a593Smuzhiyun 			PMX_MCIDATA7_MASK,
1719*4882a593Smuzhiyun 		.val = 0,
1720*4882a593Smuzhiyun 	}, {
1721*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1722*4882a593Smuzhiyun 		.mask = PMX_MCIDATA6_MASK |
1723*4882a593Smuzhiyun 			PMX_MCIDATA7_MASK,
1724*4882a593Smuzhiyun 		.val = PMX_MCIDATA6_MASK |
1725*4882a593Smuzhiyun 			PMX_MCIDATA7_MASK,
1726*4882a593Smuzhiyun 	},
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun static struct spear_modemux i2c5_dis_sd_modemux[] = {
1730*4882a593Smuzhiyun 	{
1731*4882a593Smuzhiyun 		.muxregs = i2c5_dis_sd_muxreg,
1732*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c5_dis_sd_muxreg),
1733*4882a593Smuzhiyun 	},
1734*4882a593Smuzhiyun };
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun static struct spear_pingroup i2c5_dis_sd_pingroup = {
1737*4882a593Smuzhiyun 	.name = "i2c5_dis_sd_grp",
1738*4882a593Smuzhiyun 	.pins = i2c5_dis_sd_pins,
1739*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c5_dis_sd_pins),
1740*4882a593Smuzhiyun 	.modemuxs = i2c5_dis_sd_modemux,
1741*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c5_dis_sd_modemux),
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static const char *const i2c_4_5_grps[] = { "i2c5_dis_sd_grp",
1745*4882a593Smuzhiyun 	"i2c4_dis_sd_grp", "i2c_4_5_dis_smi_grp" };
1746*4882a593Smuzhiyun static struct spear_function i2c_4_5_function = {
1747*4882a593Smuzhiyun 	.name = "i2c_4_5",
1748*4882a593Smuzhiyun 	.groups = i2c_4_5_grps,
1749*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2c_4_5_grps),
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun /* Pad multiplexing for i2c_6_7_dis_kbd device */
1753*4882a593Smuzhiyun /* Muxed with KBD */
1754*4882a593Smuzhiyun static const unsigned i2c_6_7_dis_kbd_pins[] = { 207, 208, 209, 210 };
1755*4882a593Smuzhiyun static struct spear_muxreg i2c_6_7_dis_kbd_muxreg[] = {
1756*4882a593Smuzhiyun 	{
1757*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1758*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK,
1759*4882a593Smuzhiyun 		.val = 0,
1760*4882a593Smuzhiyun 	}, {
1761*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1762*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK,
1763*4882a593Smuzhiyun 		.val = PMX_KBD_ROWCOL25_MASK,
1764*4882a593Smuzhiyun 	},
1765*4882a593Smuzhiyun };
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun static struct spear_modemux i2c_6_7_dis_kbd_modemux[] = {
1768*4882a593Smuzhiyun 	{
1769*4882a593Smuzhiyun 		.muxregs = i2c_6_7_dis_kbd_muxreg,
1770*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c_6_7_dis_kbd_muxreg),
1771*4882a593Smuzhiyun 	},
1772*4882a593Smuzhiyun };
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun static struct spear_pingroup i2c_6_7_dis_kbd_pingroup = {
1775*4882a593Smuzhiyun 	.name = "i2c_6_7_dis_kbd_grp",
1776*4882a593Smuzhiyun 	.pins = i2c_6_7_dis_kbd_pins,
1777*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c_6_7_dis_kbd_pins),
1778*4882a593Smuzhiyun 	.modemuxs = i2c_6_7_dis_kbd_modemux,
1779*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c_6_7_dis_kbd_modemux),
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun /* Pad multiplexing for i2c6_dis_sd device */
1783*4882a593Smuzhiyun /* Muxed with SD/MMC */
1784*4882a593Smuzhiyun static const unsigned i2c6_dis_sd_pins[] = { 236, 237 };
1785*4882a593Smuzhiyun static struct spear_muxreg i2c6_dis_sd_muxreg[] = {
1786*4882a593Smuzhiyun 	{
1787*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1788*4882a593Smuzhiyun 		.mask = PMX_MCIIORDRE_MASK |
1789*4882a593Smuzhiyun 			PMX_MCIIOWRWE_MASK,
1790*4882a593Smuzhiyun 		.val = 0,
1791*4882a593Smuzhiyun 	}, {
1792*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1793*4882a593Smuzhiyun 		.mask = PMX_MCIIORDRE_MASK |
1794*4882a593Smuzhiyun 			PMX_MCIIOWRWE_MASK,
1795*4882a593Smuzhiyun 		.val = PMX_MCIIORDRE_MASK |
1796*4882a593Smuzhiyun 			PMX_MCIIOWRWE_MASK,
1797*4882a593Smuzhiyun 	},
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun static struct spear_modemux i2c6_dis_sd_modemux[] = {
1801*4882a593Smuzhiyun 	{
1802*4882a593Smuzhiyun 		.muxregs = i2c6_dis_sd_muxreg,
1803*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c6_dis_sd_muxreg),
1804*4882a593Smuzhiyun 	},
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun static struct spear_pingroup i2c6_dis_sd_pingroup = {
1808*4882a593Smuzhiyun 	.name = "i2c6_dis_sd_grp",
1809*4882a593Smuzhiyun 	.pins = i2c6_dis_sd_pins,
1810*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c6_dis_sd_pins),
1811*4882a593Smuzhiyun 	.modemuxs = i2c6_dis_sd_modemux,
1812*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c6_dis_sd_modemux),
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun /* Pad multiplexing for i2c7_dis_sd device */
1816*4882a593Smuzhiyun static const unsigned i2c7_dis_sd_pins[] = { 238, 239 };
1817*4882a593Smuzhiyun static struct spear_muxreg i2c7_dis_sd_muxreg[] = {
1818*4882a593Smuzhiyun 	{
1819*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1820*4882a593Smuzhiyun 		.mask = PMX_MCIRESETCF_MASK |
1821*4882a593Smuzhiyun 			PMX_MCICS0CE_MASK,
1822*4882a593Smuzhiyun 		.val = 0,
1823*4882a593Smuzhiyun 	}, {
1824*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1825*4882a593Smuzhiyun 		.mask = PMX_MCIRESETCF_MASK |
1826*4882a593Smuzhiyun 			PMX_MCICS0CE_MASK,
1827*4882a593Smuzhiyun 		.val = PMX_MCIRESETCF_MASK |
1828*4882a593Smuzhiyun 			PMX_MCICS0CE_MASK,
1829*4882a593Smuzhiyun 	},
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun static struct spear_modemux i2c7_dis_sd_modemux[] = {
1833*4882a593Smuzhiyun 	{
1834*4882a593Smuzhiyun 		.muxregs = i2c7_dis_sd_muxreg,
1835*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(i2c7_dis_sd_muxreg),
1836*4882a593Smuzhiyun 	},
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun static struct spear_pingroup i2c7_dis_sd_pingroup = {
1840*4882a593Smuzhiyun 	.name = "i2c7_dis_sd_grp",
1841*4882a593Smuzhiyun 	.pins = i2c7_dis_sd_pins,
1842*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(i2c7_dis_sd_pins),
1843*4882a593Smuzhiyun 	.modemuxs = i2c7_dis_sd_modemux,
1844*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(i2c7_dis_sd_modemux),
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun static const char *const i2c_6_7_grps[] = { "i2c6_dis_sd_grp",
1848*4882a593Smuzhiyun 	"i2c7_dis_sd_grp", "i2c_6_7_dis_kbd_grp" };
1849*4882a593Smuzhiyun static struct spear_function i2c_6_7_function = {
1850*4882a593Smuzhiyun 	.name = "i2c_6_7",
1851*4882a593Smuzhiyun 	.groups = i2c_6_7_grps,
1852*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(i2c_6_7_grps),
1853*4882a593Smuzhiyun };
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun /* Pad multiplexing for can0_dis_nor device */
1856*4882a593Smuzhiyun /* Muxed with NOR */
1857*4882a593Smuzhiyun static const unsigned can0_dis_nor_pins[] = { 56, 57 };
1858*4882a593Smuzhiyun static struct spear_muxreg can0_dis_nor_muxreg[] = {
1859*4882a593Smuzhiyun 	{
1860*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
1861*4882a593Smuzhiyun 		.mask = PMX_NFRSTPWDWN2_MASK,
1862*4882a593Smuzhiyun 		.val = 0,
1863*4882a593Smuzhiyun 	}, {
1864*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1865*4882a593Smuzhiyun 		.mask = PMX_NFRSTPWDWN3_MASK,
1866*4882a593Smuzhiyun 		.val = 0,
1867*4882a593Smuzhiyun 	}, {
1868*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
1869*4882a593Smuzhiyun 		.mask = PMX_NFRSTPWDWN2_MASK,
1870*4882a593Smuzhiyun 		.val = PMX_NFRSTPWDWN2_MASK,
1871*4882a593Smuzhiyun 	}, {
1872*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1873*4882a593Smuzhiyun 		.mask = PMX_NFRSTPWDWN3_MASK,
1874*4882a593Smuzhiyun 		.val = PMX_NFRSTPWDWN3_MASK,
1875*4882a593Smuzhiyun 	},
1876*4882a593Smuzhiyun };
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun static struct spear_modemux can0_dis_nor_modemux[] = {
1879*4882a593Smuzhiyun 	{
1880*4882a593Smuzhiyun 		.muxregs = can0_dis_nor_muxreg,
1881*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(can0_dis_nor_muxreg),
1882*4882a593Smuzhiyun 	},
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun static struct spear_pingroup can0_dis_nor_pingroup = {
1886*4882a593Smuzhiyun 	.name = "can0_dis_nor_grp",
1887*4882a593Smuzhiyun 	.pins = can0_dis_nor_pins,
1888*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(can0_dis_nor_pins),
1889*4882a593Smuzhiyun 	.modemuxs = can0_dis_nor_modemux,
1890*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(can0_dis_nor_modemux),
1891*4882a593Smuzhiyun };
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun /* Pad multiplexing for can0_dis_sd device */
1894*4882a593Smuzhiyun /* Muxed with SD/MMC */
1895*4882a593Smuzhiyun static const unsigned can0_dis_sd_pins[] = { 240, 241 };
1896*4882a593Smuzhiyun static struct spear_muxreg can0_dis_sd_muxreg[] = {
1897*4882a593Smuzhiyun 	{
1898*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1899*4882a593Smuzhiyun 		.mask = PMX_MCICFINTR_MASK | PMX_MCIIORDY_MASK,
1900*4882a593Smuzhiyun 		.val = 0,
1901*4882a593Smuzhiyun 	}, {
1902*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1903*4882a593Smuzhiyun 		.mask = PMX_MCICFINTR_MASK | PMX_MCIIORDY_MASK,
1904*4882a593Smuzhiyun 		.val = PMX_MCICFINTR_MASK | PMX_MCIIORDY_MASK,
1905*4882a593Smuzhiyun 	},
1906*4882a593Smuzhiyun };
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun static struct spear_modemux can0_dis_sd_modemux[] = {
1909*4882a593Smuzhiyun 	{
1910*4882a593Smuzhiyun 		.muxregs = can0_dis_sd_muxreg,
1911*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(can0_dis_sd_muxreg),
1912*4882a593Smuzhiyun 	},
1913*4882a593Smuzhiyun };
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun static struct spear_pingroup can0_dis_sd_pingroup = {
1916*4882a593Smuzhiyun 	.name = "can0_dis_sd_grp",
1917*4882a593Smuzhiyun 	.pins = can0_dis_sd_pins,
1918*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(can0_dis_sd_pins),
1919*4882a593Smuzhiyun 	.modemuxs = can0_dis_sd_modemux,
1920*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(can0_dis_sd_modemux),
1921*4882a593Smuzhiyun };
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun static const char *const can0_grps[] = { "can0_dis_nor_grp", "can0_dis_sd_grp"
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun static struct spear_function can0_function = {
1926*4882a593Smuzhiyun 	.name = "can0",
1927*4882a593Smuzhiyun 	.groups = can0_grps,
1928*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(can0_grps),
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun /* Pad multiplexing for can1_dis_sd device */
1932*4882a593Smuzhiyun /* Muxed with SD/MMC */
1933*4882a593Smuzhiyun static const unsigned can1_dis_sd_pins[] = { 242, 243 };
1934*4882a593Smuzhiyun static struct spear_muxreg can1_dis_sd_muxreg[] = {
1935*4882a593Smuzhiyun 	{
1936*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
1937*4882a593Smuzhiyun 		.mask = PMX_MCICS1_MASK | PMX_MCIDMAACK_MASK,
1938*4882a593Smuzhiyun 		.val = 0,
1939*4882a593Smuzhiyun 	}, {
1940*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
1941*4882a593Smuzhiyun 		.mask = PMX_MCICS1_MASK | PMX_MCIDMAACK_MASK,
1942*4882a593Smuzhiyun 		.val = PMX_MCICS1_MASK | PMX_MCIDMAACK_MASK,
1943*4882a593Smuzhiyun 	},
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun static struct spear_modemux can1_dis_sd_modemux[] = {
1947*4882a593Smuzhiyun 	{
1948*4882a593Smuzhiyun 		.muxregs = can1_dis_sd_muxreg,
1949*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(can1_dis_sd_muxreg),
1950*4882a593Smuzhiyun 	},
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun static struct spear_pingroup can1_dis_sd_pingroup = {
1954*4882a593Smuzhiyun 	.name = "can1_dis_sd_grp",
1955*4882a593Smuzhiyun 	.pins = can1_dis_sd_pins,
1956*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(can1_dis_sd_pins),
1957*4882a593Smuzhiyun 	.modemuxs = can1_dis_sd_modemux,
1958*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(can1_dis_sd_modemux),
1959*4882a593Smuzhiyun };
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun /* Pad multiplexing for can1_dis_kbd device */
1962*4882a593Smuzhiyun /* Muxed with KBD */
1963*4882a593Smuzhiyun static const unsigned can1_dis_kbd_pins[] = { 201, 202 };
1964*4882a593Smuzhiyun static struct spear_muxreg can1_dis_kbd_muxreg[] = {
1965*4882a593Smuzhiyun 	{
1966*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
1967*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK,
1968*4882a593Smuzhiyun 		.val = 0,
1969*4882a593Smuzhiyun 	}, {
1970*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
1971*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK,
1972*4882a593Smuzhiyun 		.val = PMX_KBD_ROWCOL25_MASK,
1973*4882a593Smuzhiyun 	},
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun static struct spear_modemux can1_dis_kbd_modemux[] = {
1977*4882a593Smuzhiyun 	{
1978*4882a593Smuzhiyun 		.muxregs = can1_dis_kbd_muxreg,
1979*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(can1_dis_kbd_muxreg),
1980*4882a593Smuzhiyun 	},
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun static struct spear_pingroup can1_dis_kbd_pingroup = {
1984*4882a593Smuzhiyun 	.name = "can1_dis_kbd_grp",
1985*4882a593Smuzhiyun 	.pins = can1_dis_kbd_pins,
1986*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(can1_dis_kbd_pins),
1987*4882a593Smuzhiyun 	.modemuxs = can1_dis_kbd_modemux,
1988*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(can1_dis_kbd_modemux),
1989*4882a593Smuzhiyun };
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun static const char *const can1_grps[] = { "can1_dis_sd_grp", "can1_dis_kbd_grp"
1992*4882a593Smuzhiyun };
1993*4882a593Smuzhiyun static struct spear_function can1_function = {
1994*4882a593Smuzhiyun 	.name = "can1",
1995*4882a593Smuzhiyun 	.groups = can1_grps,
1996*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(can1_grps),
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun /* Pad multiplexing for (ras-ip) pci device */
2000*4882a593Smuzhiyun static const unsigned pci_pins[] = { 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 18,
2001*4882a593Smuzhiyun 	19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, 33, 34, 35, 36,
2002*4882a593Smuzhiyun 	37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52, 53, 54,
2003*4882a593Smuzhiyun 	55, 86, 87, 88, 89, 90, 91, 92, 93, 94, 95, 96, 97, 98, 99 };
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun static struct spear_muxreg pci_muxreg[] = {
2006*4882a593Smuzhiyun 	{
2007*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_0,
2008*4882a593Smuzhiyun 		.mask = PMX_MCI_DATA8_15_MASK,
2009*4882a593Smuzhiyun 		.val = 0,
2010*4882a593Smuzhiyun 	}, {
2011*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
2012*4882a593Smuzhiyun 		.mask = PMX_PCI_REG1_MASK,
2013*4882a593Smuzhiyun 		.val = 0,
2014*4882a593Smuzhiyun 	}, {
2015*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
2016*4882a593Smuzhiyun 		.mask = PMX_PCI_REG2_MASK,
2017*4882a593Smuzhiyun 		.val = 0,
2018*4882a593Smuzhiyun 	}, {
2019*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_0,
2020*4882a593Smuzhiyun 		.mask = PMX_MCI_DATA8_15_MASK,
2021*4882a593Smuzhiyun 		.val = PMX_MCI_DATA8_15_MASK,
2022*4882a593Smuzhiyun 	}, {
2023*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
2024*4882a593Smuzhiyun 		.mask = PMX_PCI_REG1_MASK,
2025*4882a593Smuzhiyun 		.val = PMX_PCI_REG1_MASK,
2026*4882a593Smuzhiyun 	}, {
2027*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
2028*4882a593Smuzhiyun 		.mask = PMX_PCI_REG2_MASK,
2029*4882a593Smuzhiyun 		.val = PMX_PCI_REG2_MASK,
2030*4882a593Smuzhiyun 	},
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun static struct spear_modemux pci_modemux[] = {
2034*4882a593Smuzhiyun 	{
2035*4882a593Smuzhiyun 		.muxregs = pci_muxreg,
2036*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(pci_muxreg),
2037*4882a593Smuzhiyun 	},
2038*4882a593Smuzhiyun };
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun static struct spear_pingroup pci_pingroup = {
2041*4882a593Smuzhiyun 	.name = "pci_grp",
2042*4882a593Smuzhiyun 	.pins = pci_pins,
2043*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(pci_pins),
2044*4882a593Smuzhiyun 	.modemuxs = pci_modemux,
2045*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(pci_modemux),
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun static const char *const pci_grps[] = { "pci_grp" };
2049*4882a593Smuzhiyun static struct spear_function pci_function = {
2050*4882a593Smuzhiyun 	.name = "pci",
2051*4882a593Smuzhiyun 	.groups = pci_grps,
2052*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(pci_grps),
2053*4882a593Smuzhiyun };
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun /* pad multiplexing for (fix-part) pcie0 device */
2056*4882a593Smuzhiyun static struct spear_muxreg pcie0_muxreg[] = {
2057*4882a593Smuzhiyun 	{
2058*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2059*4882a593Smuzhiyun 		.mask = PCIE_CFG_VAL(0),
2060*4882a593Smuzhiyun 		.val = PCIE_CFG_VAL(0),
2061*4882a593Smuzhiyun 	},
2062*4882a593Smuzhiyun };
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun static struct spear_modemux pcie0_modemux[] = {
2065*4882a593Smuzhiyun 	{
2066*4882a593Smuzhiyun 		.muxregs = pcie0_muxreg,
2067*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(pcie0_muxreg),
2068*4882a593Smuzhiyun 	},
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun static struct spear_pingroup pcie0_pingroup = {
2072*4882a593Smuzhiyun 	.name = "pcie0_grp",
2073*4882a593Smuzhiyun 	.modemuxs = pcie0_modemux,
2074*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(pcie0_modemux),
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun /* pad multiplexing for (fix-part) pcie1 device */
2078*4882a593Smuzhiyun static struct spear_muxreg pcie1_muxreg[] = {
2079*4882a593Smuzhiyun 	{
2080*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2081*4882a593Smuzhiyun 		.mask = PCIE_CFG_VAL(1),
2082*4882a593Smuzhiyun 		.val = PCIE_CFG_VAL(1),
2083*4882a593Smuzhiyun 	},
2084*4882a593Smuzhiyun };
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun static struct spear_modemux pcie1_modemux[] = {
2087*4882a593Smuzhiyun 	{
2088*4882a593Smuzhiyun 		.muxregs = pcie1_muxreg,
2089*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(pcie1_muxreg),
2090*4882a593Smuzhiyun 	},
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun static struct spear_pingroup pcie1_pingroup = {
2094*4882a593Smuzhiyun 	.name = "pcie1_grp",
2095*4882a593Smuzhiyun 	.modemuxs = pcie1_modemux,
2096*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(pcie1_modemux),
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun /* pad multiplexing for (fix-part) pcie2 device */
2100*4882a593Smuzhiyun static struct spear_muxreg pcie2_muxreg[] = {
2101*4882a593Smuzhiyun 	{
2102*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2103*4882a593Smuzhiyun 		.mask = PCIE_CFG_VAL(2),
2104*4882a593Smuzhiyun 		.val = PCIE_CFG_VAL(2),
2105*4882a593Smuzhiyun 	},
2106*4882a593Smuzhiyun };
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun static struct spear_modemux pcie2_modemux[] = {
2109*4882a593Smuzhiyun 	{
2110*4882a593Smuzhiyun 		.muxregs = pcie2_muxreg,
2111*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(pcie2_muxreg),
2112*4882a593Smuzhiyun 	},
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun static struct spear_pingroup pcie2_pingroup = {
2116*4882a593Smuzhiyun 	.name = "pcie2_grp",
2117*4882a593Smuzhiyun 	.modemuxs = pcie2_modemux,
2118*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(pcie2_modemux),
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun static const char *const pcie_grps[] = { "pcie0_grp", "pcie1_grp", "pcie2_grp"
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun static struct spear_function pcie_function = {
2124*4882a593Smuzhiyun 	.name = "pci_express",
2125*4882a593Smuzhiyun 	.groups = pcie_grps,
2126*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(pcie_grps),
2127*4882a593Smuzhiyun };
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun /* pad multiplexing for sata0 device */
2130*4882a593Smuzhiyun static struct spear_muxreg sata0_muxreg[] = {
2131*4882a593Smuzhiyun 	{
2132*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2133*4882a593Smuzhiyun 		.mask = SATA_CFG_VAL(0),
2134*4882a593Smuzhiyun 		.val = SATA_CFG_VAL(0),
2135*4882a593Smuzhiyun 	},
2136*4882a593Smuzhiyun };
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun static struct spear_modemux sata0_modemux[] = {
2139*4882a593Smuzhiyun 	{
2140*4882a593Smuzhiyun 		.muxregs = sata0_muxreg,
2141*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(sata0_muxreg),
2142*4882a593Smuzhiyun 	},
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun static struct spear_pingroup sata0_pingroup = {
2146*4882a593Smuzhiyun 	.name = "sata0_grp",
2147*4882a593Smuzhiyun 	.modemuxs = sata0_modemux,
2148*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(sata0_modemux),
2149*4882a593Smuzhiyun };
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun /* pad multiplexing for sata1 device */
2152*4882a593Smuzhiyun static struct spear_muxreg sata1_muxreg[] = {
2153*4882a593Smuzhiyun 	{
2154*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2155*4882a593Smuzhiyun 		.mask = SATA_CFG_VAL(1),
2156*4882a593Smuzhiyun 		.val = SATA_CFG_VAL(1),
2157*4882a593Smuzhiyun 	},
2158*4882a593Smuzhiyun };
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun static struct spear_modemux sata1_modemux[] = {
2161*4882a593Smuzhiyun 	{
2162*4882a593Smuzhiyun 		.muxregs = sata1_muxreg,
2163*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(sata1_muxreg),
2164*4882a593Smuzhiyun 	},
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun static struct spear_pingroup sata1_pingroup = {
2168*4882a593Smuzhiyun 	.name = "sata1_grp",
2169*4882a593Smuzhiyun 	.modemuxs = sata1_modemux,
2170*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(sata1_modemux),
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun /* pad multiplexing for sata2 device */
2174*4882a593Smuzhiyun static struct spear_muxreg sata2_muxreg[] = {
2175*4882a593Smuzhiyun 	{
2176*4882a593Smuzhiyun 		.reg = PCIE_SATA_CFG,
2177*4882a593Smuzhiyun 		.mask = SATA_CFG_VAL(2),
2178*4882a593Smuzhiyun 		.val = SATA_CFG_VAL(2),
2179*4882a593Smuzhiyun 	},
2180*4882a593Smuzhiyun };
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun static struct spear_modemux sata2_modemux[] = {
2183*4882a593Smuzhiyun 	{
2184*4882a593Smuzhiyun 		.muxregs = sata2_muxreg,
2185*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(sata2_muxreg),
2186*4882a593Smuzhiyun 	},
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun static struct spear_pingroup sata2_pingroup = {
2190*4882a593Smuzhiyun 	.name = "sata2_grp",
2191*4882a593Smuzhiyun 	.modemuxs = sata2_modemux,
2192*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(sata2_modemux),
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun static const char *const sata_grps[] = { "sata0_grp", "sata1_grp", "sata2_grp"
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun static struct spear_function sata_function = {
2198*4882a593Smuzhiyun 	.name = "sata",
2199*4882a593Smuzhiyun 	.groups = sata_grps,
2200*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(sata_grps),
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun /* Pad multiplexing for ssp1_dis_kbd device */
2204*4882a593Smuzhiyun static const unsigned ssp1_dis_kbd_pins[] = { 203, 204, 205, 206 };
2205*4882a593Smuzhiyun static struct spear_muxreg ssp1_dis_kbd_muxreg[] = {
2206*4882a593Smuzhiyun 	{
2207*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_1,
2208*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK | PMX_KBD_COL1_MASK |
2209*4882a593Smuzhiyun 			PMX_KBD_COL0_MASK | PMX_NFIO8_15_MASK | PMX_NFCE1_MASK |
2210*4882a593Smuzhiyun 			PMX_NFCE2_MASK,
2211*4882a593Smuzhiyun 		.val = 0,
2212*4882a593Smuzhiyun 	}, {
2213*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_1,
2214*4882a593Smuzhiyun 		.mask = PMX_KBD_ROWCOL25_MASK | PMX_KBD_COL1_MASK |
2215*4882a593Smuzhiyun 			PMX_KBD_COL0_MASK | PMX_NFIO8_15_MASK | PMX_NFCE1_MASK |
2216*4882a593Smuzhiyun 			PMX_NFCE2_MASK,
2217*4882a593Smuzhiyun 		.val = PMX_KBD_ROWCOL25_MASK | PMX_KBD_COL1_MASK |
2218*4882a593Smuzhiyun 			PMX_KBD_COL0_MASK | PMX_NFIO8_15_MASK | PMX_NFCE1_MASK |
2219*4882a593Smuzhiyun 			PMX_NFCE2_MASK,
2220*4882a593Smuzhiyun 	},
2221*4882a593Smuzhiyun };
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun static struct spear_modemux ssp1_dis_kbd_modemux[] = {
2224*4882a593Smuzhiyun 	{
2225*4882a593Smuzhiyun 		.muxregs = ssp1_dis_kbd_muxreg,
2226*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ssp1_dis_kbd_muxreg),
2227*4882a593Smuzhiyun 	},
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun static struct spear_pingroup ssp1_dis_kbd_pingroup = {
2231*4882a593Smuzhiyun 	.name = "ssp1_dis_kbd_grp",
2232*4882a593Smuzhiyun 	.pins = ssp1_dis_kbd_pins,
2233*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ssp1_dis_kbd_pins),
2234*4882a593Smuzhiyun 	.modemuxs = ssp1_dis_kbd_modemux,
2235*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ssp1_dis_kbd_modemux),
2236*4882a593Smuzhiyun };
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun /* Pad multiplexing for ssp1_dis_sd device */
2239*4882a593Smuzhiyun static const unsigned ssp1_dis_sd_pins[] = { 224, 226, 227, 228 };
2240*4882a593Smuzhiyun static struct spear_muxreg ssp1_dis_sd_muxreg[] = {
2241*4882a593Smuzhiyun 	{
2242*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
2243*4882a593Smuzhiyun 		.mask = PMX_MCIADDR0ALE_MASK | PMX_MCIADDR2_MASK |
2244*4882a593Smuzhiyun 			PMX_MCICECF_MASK | PMX_MCICEXD_MASK,
2245*4882a593Smuzhiyun 		.val = 0,
2246*4882a593Smuzhiyun 	}, {
2247*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
2248*4882a593Smuzhiyun 		.mask = PMX_MCIADDR0ALE_MASK | PMX_MCIADDR2_MASK |
2249*4882a593Smuzhiyun 			PMX_MCICECF_MASK | PMX_MCICEXD_MASK,
2250*4882a593Smuzhiyun 		.val = PMX_MCIADDR0ALE_MASK | PMX_MCIADDR2_MASK |
2251*4882a593Smuzhiyun 			PMX_MCICECF_MASK | PMX_MCICEXD_MASK,
2252*4882a593Smuzhiyun 	},
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun static struct spear_modemux ssp1_dis_sd_modemux[] = {
2256*4882a593Smuzhiyun 	{
2257*4882a593Smuzhiyun 		.muxregs = ssp1_dis_sd_muxreg,
2258*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(ssp1_dis_sd_muxreg),
2259*4882a593Smuzhiyun 	},
2260*4882a593Smuzhiyun };
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun static struct spear_pingroup ssp1_dis_sd_pingroup = {
2263*4882a593Smuzhiyun 	.name = "ssp1_dis_sd_grp",
2264*4882a593Smuzhiyun 	.pins = ssp1_dis_sd_pins,
2265*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(ssp1_dis_sd_pins),
2266*4882a593Smuzhiyun 	.modemuxs = ssp1_dis_sd_modemux,
2267*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(ssp1_dis_sd_modemux),
2268*4882a593Smuzhiyun };
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun static const char *const ssp1_grps[] = { "ssp1_dis_kbd_grp",
2271*4882a593Smuzhiyun 	"ssp1_dis_sd_grp" };
2272*4882a593Smuzhiyun static struct spear_function ssp1_function = {
2273*4882a593Smuzhiyun 	.name = "ssp1",
2274*4882a593Smuzhiyun 	.groups = ssp1_grps,
2275*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(ssp1_grps),
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun /* Pad multiplexing for gpt64 device */
2279*4882a593Smuzhiyun static const unsigned gpt64_pins[] = { 230, 231, 232, 245 };
2280*4882a593Smuzhiyun static struct spear_muxreg gpt64_muxreg[] = {
2281*4882a593Smuzhiyun 	{
2282*4882a593Smuzhiyun 		.reg = PAD_FUNCTION_EN_2,
2283*4882a593Smuzhiyun 		.mask = PMX_MCICDCF1_MASK | PMX_MCICDCF2_MASK | PMX_MCICDXD_MASK
2284*4882a593Smuzhiyun 			| PMX_MCILEDS_MASK,
2285*4882a593Smuzhiyun 		.val = 0,
2286*4882a593Smuzhiyun 	}, {
2287*4882a593Smuzhiyun 		.reg = PAD_DIRECTION_SEL_2,
2288*4882a593Smuzhiyun 		.mask = PMX_MCICDCF1_MASK | PMX_MCICDCF2_MASK | PMX_MCICDXD_MASK
2289*4882a593Smuzhiyun 			| PMX_MCILEDS_MASK,
2290*4882a593Smuzhiyun 		.val = PMX_MCICDCF1_MASK | PMX_MCICDCF2_MASK | PMX_MCICDXD_MASK
2291*4882a593Smuzhiyun 			| PMX_MCILEDS_MASK,
2292*4882a593Smuzhiyun 	},
2293*4882a593Smuzhiyun };
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun static struct spear_modemux gpt64_modemux[] = {
2296*4882a593Smuzhiyun 	{
2297*4882a593Smuzhiyun 		.muxregs = gpt64_muxreg,
2298*4882a593Smuzhiyun 		.nmuxregs = ARRAY_SIZE(gpt64_muxreg),
2299*4882a593Smuzhiyun 	},
2300*4882a593Smuzhiyun };
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun static struct spear_pingroup gpt64_pingroup = {
2303*4882a593Smuzhiyun 	.name = "gpt64_grp",
2304*4882a593Smuzhiyun 	.pins = gpt64_pins,
2305*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(gpt64_pins),
2306*4882a593Smuzhiyun 	.modemuxs = gpt64_modemux,
2307*4882a593Smuzhiyun 	.nmodemuxs = ARRAY_SIZE(gpt64_modemux),
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun static const char *const gpt64_grps[] = { "gpt64_grp" };
2311*4882a593Smuzhiyun static struct spear_function gpt64_function = {
2312*4882a593Smuzhiyun 	.name = "gpt64",
2313*4882a593Smuzhiyun 	.groups = gpt64_grps,
2314*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(gpt64_grps),
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun /* pingroups */
2318*4882a593Smuzhiyun static struct spear_pingroup *spear1310_pingroups[] = {
2319*4882a593Smuzhiyun 	&i2c0_pingroup,
2320*4882a593Smuzhiyun 	&ssp0_pingroup,
2321*4882a593Smuzhiyun 	&i2s0_pingroup,
2322*4882a593Smuzhiyun 	&i2s1_pingroup,
2323*4882a593Smuzhiyun 	&clcd_pingroup,
2324*4882a593Smuzhiyun 	&clcd_high_res_pingroup,
2325*4882a593Smuzhiyun 	&arm_gpio_pingroup,
2326*4882a593Smuzhiyun 	&smi_2_chips_pingroup,
2327*4882a593Smuzhiyun 	&smi_4_chips_pingroup,
2328*4882a593Smuzhiyun 	&gmii_pingroup,
2329*4882a593Smuzhiyun 	&rgmii_pingroup,
2330*4882a593Smuzhiyun 	&smii_0_1_2_pingroup,
2331*4882a593Smuzhiyun 	&ras_mii_txclk_pingroup,
2332*4882a593Smuzhiyun 	&nand_8bit_pingroup,
2333*4882a593Smuzhiyun 	&nand_16bit_pingroup,
2334*4882a593Smuzhiyun 	&nand_4_chips_pingroup,
2335*4882a593Smuzhiyun 	&keyboard_6x6_pingroup,
2336*4882a593Smuzhiyun 	&keyboard_rowcol6_8_pingroup,
2337*4882a593Smuzhiyun 	&uart0_pingroup,
2338*4882a593Smuzhiyun 	&uart0_modem_pingroup,
2339*4882a593Smuzhiyun 	&gpt0_tmr0_pingroup,
2340*4882a593Smuzhiyun 	&gpt0_tmr1_pingroup,
2341*4882a593Smuzhiyun 	&gpt1_tmr0_pingroup,
2342*4882a593Smuzhiyun 	&gpt1_tmr1_pingroup,
2343*4882a593Smuzhiyun 	&sdhci_pingroup,
2344*4882a593Smuzhiyun 	&cf_pingroup,
2345*4882a593Smuzhiyun 	&xd_pingroup,
2346*4882a593Smuzhiyun 	&touch_xy_pingroup,
2347*4882a593Smuzhiyun 	&ssp0_cs0_pingroup,
2348*4882a593Smuzhiyun 	&ssp0_cs1_2_pingroup,
2349*4882a593Smuzhiyun 	&uart_1_dis_i2c_pingroup,
2350*4882a593Smuzhiyun 	&uart_1_dis_sd_pingroup,
2351*4882a593Smuzhiyun 	&uart_2_3_pingroup,
2352*4882a593Smuzhiyun 	&uart_4_pingroup,
2353*4882a593Smuzhiyun 	&uart_5_pingroup,
2354*4882a593Smuzhiyun 	&rs485_0_1_tdm_0_1_pingroup,
2355*4882a593Smuzhiyun 	&i2c_1_2_pingroup,
2356*4882a593Smuzhiyun 	&i2c3_dis_smi_clcd_pingroup,
2357*4882a593Smuzhiyun 	&i2c3_dis_sd_i2s0_pingroup,
2358*4882a593Smuzhiyun 	&i2c_4_5_dis_smi_pingroup,
2359*4882a593Smuzhiyun 	&i2c4_dis_sd_pingroup,
2360*4882a593Smuzhiyun 	&i2c5_dis_sd_pingroup,
2361*4882a593Smuzhiyun 	&i2c_6_7_dis_kbd_pingroup,
2362*4882a593Smuzhiyun 	&i2c6_dis_sd_pingroup,
2363*4882a593Smuzhiyun 	&i2c7_dis_sd_pingroup,
2364*4882a593Smuzhiyun 	&can0_dis_nor_pingroup,
2365*4882a593Smuzhiyun 	&can0_dis_sd_pingroup,
2366*4882a593Smuzhiyun 	&can1_dis_sd_pingroup,
2367*4882a593Smuzhiyun 	&can1_dis_kbd_pingroup,
2368*4882a593Smuzhiyun 	&pci_pingroup,
2369*4882a593Smuzhiyun 	&pcie0_pingroup,
2370*4882a593Smuzhiyun 	&pcie1_pingroup,
2371*4882a593Smuzhiyun 	&pcie2_pingroup,
2372*4882a593Smuzhiyun 	&sata0_pingroup,
2373*4882a593Smuzhiyun 	&sata1_pingroup,
2374*4882a593Smuzhiyun 	&sata2_pingroup,
2375*4882a593Smuzhiyun 	&ssp1_dis_kbd_pingroup,
2376*4882a593Smuzhiyun 	&ssp1_dis_sd_pingroup,
2377*4882a593Smuzhiyun 	&gpt64_pingroup,
2378*4882a593Smuzhiyun };
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun /* functions */
2381*4882a593Smuzhiyun static struct spear_function *spear1310_functions[] = {
2382*4882a593Smuzhiyun 	&i2c0_function,
2383*4882a593Smuzhiyun 	&ssp0_function,
2384*4882a593Smuzhiyun 	&i2s0_function,
2385*4882a593Smuzhiyun 	&i2s1_function,
2386*4882a593Smuzhiyun 	&clcd_function,
2387*4882a593Smuzhiyun 	&arm_gpio_function,
2388*4882a593Smuzhiyun 	&smi_function,
2389*4882a593Smuzhiyun 	&gmii_function,
2390*4882a593Smuzhiyun 	&rgmii_function,
2391*4882a593Smuzhiyun 	&smii_0_1_2_function,
2392*4882a593Smuzhiyun 	&ras_mii_txclk_function,
2393*4882a593Smuzhiyun 	&nand_function,
2394*4882a593Smuzhiyun 	&keyboard_function,
2395*4882a593Smuzhiyun 	&uart0_function,
2396*4882a593Smuzhiyun 	&gpt0_function,
2397*4882a593Smuzhiyun 	&gpt1_function,
2398*4882a593Smuzhiyun 	&sdhci_function,
2399*4882a593Smuzhiyun 	&cf_function,
2400*4882a593Smuzhiyun 	&xd_function,
2401*4882a593Smuzhiyun 	&touch_xy_function,
2402*4882a593Smuzhiyun 	&uart1_function,
2403*4882a593Smuzhiyun 	&uart2_3_function,
2404*4882a593Smuzhiyun 	&uart4_function,
2405*4882a593Smuzhiyun 	&uart5_function,
2406*4882a593Smuzhiyun 	&rs485_0_1_tdm_0_1_function,
2407*4882a593Smuzhiyun 	&i2c_1_2_function,
2408*4882a593Smuzhiyun 	&i2c3_unction,
2409*4882a593Smuzhiyun 	&i2c_4_5_function,
2410*4882a593Smuzhiyun 	&i2c_6_7_function,
2411*4882a593Smuzhiyun 	&can0_function,
2412*4882a593Smuzhiyun 	&can1_function,
2413*4882a593Smuzhiyun 	&pci_function,
2414*4882a593Smuzhiyun 	&pcie_function,
2415*4882a593Smuzhiyun 	&sata_function,
2416*4882a593Smuzhiyun 	&ssp1_function,
2417*4882a593Smuzhiyun 	&gpt64_function,
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun static const unsigned pin18[] = { 18, };
2421*4882a593Smuzhiyun static const unsigned pin19[] = { 19, };
2422*4882a593Smuzhiyun static const unsigned pin20[] = { 20, };
2423*4882a593Smuzhiyun static const unsigned pin21[] = { 21, };
2424*4882a593Smuzhiyun static const unsigned pin22[] = { 22, };
2425*4882a593Smuzhiyun static const unsigned pin23[] = { 23, };
2426*4882a593Smuzhiyun static const unsigned pin54[] = { 54, };
2427*4882a593Smuzhiyun static const unsigned pin55[] = { 55, };
2428*4882a593Smuzhiyun static const unsigned pin56[] = { 56, };
2429*4882a593Smuzhiyun static const unsigned pin57[] = { 57, };
2430*4882a593Smuzhiyun static const unsigned pin58[] = { 58, };
2431*4882a593Smuzhiyun static const unsigned pin59[] = { 59, };
2432*4882a593Smuzhiyun static const unsigned pin60[] = { 60, };
2433*4882a593Smuzhiyun static const unsigned pin61[] = { 61, };
2434*4882a593Smuzhiyun static const unsigned pin62[] = { 62, };
2435*4882a593Smuzhiyun static const unsigned pin63[] = { 63, };
2436*4882a593Smuzhiyun static const unsigned pin143[] = { 143, };
2437*4882a593Smuzhiyun static const unsigned pin144[] = { 144, };
2438*4882a593Smuzhiyun static const unsigned pin145[] = { 145, };
2439*4882a593Smuzhiyun static const unsigned pin146[] = { 146, };
2440*4882a593Smuzhiyun static const unsigned pin147[] = { 147, };
2441*4882a593Smuzhiyun static const unsigned pin148[] = { 148, };
2442*4882a593Smuzhiyun static const unsigned pin149[] = { 149, };
2443*4882a593Smuzhiyun static const unsigned pin150[] = { 150, };
2444*4882a593Smuzhiyun static const unsigned pin151[] = { 151, };
2445*4882a593Smuzhiyun static const unsigned pin152[] = { 152, };
2446*4882a593Smuzhiyun static const unsigned pin205[] = { 205, };
2447*4882a593Smuzhiyun static const unsigned pin206[] = { 206, };
2448*4882a593Smuzhiyun static const unsigned pin211[] = { 211, };
2449*4882a593Smuzhiyun static const unsigned pin212[] = { 212, };
2450*4882a593Smuzhiyun static const unsigned pin213[] = { 213, };
2451*4882a593Smuzhiyun static const unsigned pin214[] = { 214, };
2452*4882a593Smuzhiyun static const unsigned pin215[] = { 215, };
2453*4882a593Smuzhiyun static const unsigned pin216[] = { 216, };
2454*4882a593Smuzhiyun static const unsigned pin217[] = { 217, };
2455*4882a593Smuzhiyun static const unsigned pin218[] = { 218, };
2456*4882a593Smuzhiyun static const unsigned pin219[] = { 219, };
2457*4882a593Smuzhiyun static const unsigned pin220[] = { 220, };
2458*4882a593Smuzhiyun static const unsigned pin221[] = { 221, };
2459*4882a593Smuzhiyun static const unsigned pin222[] = { 222, };
2460*4882a593Smuzhiyun static const unsigned pin223[] = { 223, };
2461*4882a593Smuzhiyun static const unsigned pin224[] = { 224, };
2462*4882a593Smuzhiyun static const unsigned pin225[] = { 225, };
2463*4882a593Smuzhiyun static const unsigned pin226[] = { 226, };
2464*4882a593Smuzhiyun static const unsigned pin227[] = { 227, };
2465*4882a593Smuzhiyun static const unsigned pin228[] = { 228, };
2466*4882a593Smuzhiyun static const unsigned pin229[] = { 229, };
2467*4882a593Smuzhiyun static const unsigned pin230[] = { 230, };
2468*4882a593Smuzhiyun static const unsigned pin231[] = { 231, };
2469*4882a593Smuzhiyun static const unsigned pin232[] = { 232, };
2470*4882a593Smuzhiyun static const unsigned pin233[] = { 233, };
2471*4882a593Smuzhiyun static const unsigned pin234[] = { 234, };
2472*4882a593Smuzhiyun static const unsigned pin235[] = { 235, };
2473*4882a593Smuzhiyun static const unsigned pin236[] = { 236, };
2474*4882a593Smuzhiyun static const unsigned pin237[] = { 237, };
2475*4882a593Smuzhiyun static const unsigned pin238[] = { 238, };
2476*4882a593Smuzhiyun static const unsigned pin239[] = { 239, };
2477*4882a593Smuzhiyun static const unsigned pin240[] = { 240, };
2478*4882a593Smuzhiyun static const unsigned pin241[] = { 241, };
2479*4882a593Smuzhiyun static const unsigned pin242[] = { 242, };
2480*4882a593Smuzhiyun static const unsigned pin243[] = { 243, };
2481*4882a593Smuzhiyun static const unsigned pin244[] = { 244, };
2482*4882a593Smuzhiyun static const unsigned pin245[] = { 245, };
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun static const unsigned pin_grp0[] = { 173, 174, };
2485*4882a593Smuzhiyun static const unsigned pin_grp1[] = { 175, 185, 188, 197, 198, };
2486*4882a593Smuzhiyun static const unsigned pin_grp2[] = { 176, 177, 178, 179, 184, 186, 187, 189,
2487*4882a593Smuzhiyun 	190, 191, 192, };
2488*4882a593Smuzhiyun static const unsigned pin_grp3[] = { 180, 181, 182, 183, 193, 194, 195, 196, };
2489*4882a593Smuzhiyun static const unsigned pin_grp4[] = { 199, 200, };
2490*4882a593Smuzhiyun static const unsigned pin_grp5[] = { 64, 65, 66, 67, 68, 69, 70, 71, 72, 73, 74,
2491*4882a593Smuzhiyun 	75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, };
2492*4882a593Smuzhiyun static const unsigned pin_grp6[] = { 86, 87, 88, 89, 90, 91, 92, 93, };
2493*4882a593Smuzhiyun static const unsigned pin_grp7[] = { 98, 99, };
2494*4882a593Smuzhiyun static const unsigned pin_grp8[] = { 158, 159, 160, 161, 162, 163, 164, 165,
2495*4882a593Smuzhiyun 	166, 167, 168, 169, 170, 171, 172, };
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun /* Define muxreg arrays */
2498*4882a593Smuzhiyun DEFINE_2_MUXREG(i2c0_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_I2C0_MASK, 0, 1);
2499*4882a593Smuzhiyun DEFINE_2_MUXREG(ssp0_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_SSP0_MASK, 0, 1);
2500*4882a593Smuzhiyun DEFINE_2_MUXREG(ssp0_cs0_pins, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_SSP0_CS0_MASK, 0, 1);
2501*4882a593Smuzhiyun DEFINE_2_MUXREG(ssp0_cs1_2_pins, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_SSP0_CS1_2_MASK, 0, 1);
2502*4882a593Smuzhiyun DEFINE_2_MUXREG(i2s0_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_I2S0_MASK, 0, 1);
2503*4882a593Smuzhiyun DEFINE_2_MUXREG(i2s1_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_I2S1_MASK, 0, 1);
2504*4882a593Smuzhiyun DEFINE_2_MUXREG(clcd_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_CLCD1_MASK, 0, 1);
2505*4882a593Smuzhiyun DEFINE_2_MUXREG(clcd_high_res_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_CLCD2_MASK, 0, 1);
2506*4882a593Smuzhiyun DEFINE_2_MUXREG(pin18, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO15_MASK, 0, 1);
2507*4882a593Smuzhiyun DEFINE_2_MUXREG(pin19, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO14_MASK, 0, 1);
2508*4882a593Smuzhiyun DEFINE_2_MUXREG(pin20, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO13_MASK, 0, 1);
2509*4882a593Smuzhiyun DEFINE_2_MUXREG(pin21, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO12_MASK, 0, 1);
2510*4882a593Smuzhiyun DEFINE_2_MUXREG(pin22, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO11_MASK, 0, 1);
2511*4882a593Smuzhiyun DEFINE_2_MUXREG(pin23, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO10_MASK, 0, 1);
2512*4882a593Smuzhiyun DEFINE_2_MUXREG(pin143, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO00_MASK, 0, 1);
2513*4882a593Smuzhiyun DEFINE_2_MUXREG(pin144, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO01_MASK, 0, 1);
2514*4882a593Smuzhiyun DEFINE_2_MUXREG(pin145, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO02_MASK, 0, 1);
2515*4882a593Smuzhiyun DEFINE_2_MUXREG(pin146, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO03_MASK, 0, 1);
2516*4882a593Smuzhiyun DEFINE_2_MUXREG(pin147, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO04_MASK, 0, 1);
2517*4882a593Smuzhiyun DEFINE_2_MUXREG(pin148, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO05_MASK, 0, 1);
2518*4882a593Smuzhiyun DEFINE_2_MUXREG(pin149, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO06_MASK, 0, 1);
2519*4882a593Smuzhiyun DEFINE_2_MUXREG(pin150, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO07_MASK, 0, 1);
2520*4882a593Smuzhiyun DEFINE_2_MUXREG(pin151, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO08_MASK, 0, 1);
2521*4882a593Smuzhiyun DEFINE_2_MUXREG(pin152, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_EGPIO09_MASK, 0, 1);
2522*4882a593Smuzhiyun DEFINE_2_MUXREG(smi_2_chips_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_SMI_MASK, 0, 1);
2523*4882a593Smuzhiyun DEFINE_2_MUXREG(pin54, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_SMINCS3_MASK, 0, 1);
2524*4882a593Smuzhiyun DEFINE_2_MUXREG(pin55, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_SMINCS2_MASK, 0, 1);
2525*4882a593Smuzhiyun DEFINE_2_MUXREG(pin56, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_NFRSTPWDWN3_MASK, 0, 1);
2526*4882a593Smuzhiyun DEFINE_2_MUXREG(pin57, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFRSTPWDWN2_MASK, 0, 1);
2527*4882a593Smuzhiyun DEFINE_2_MUXREG(pin58, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFRSTPWDWN1_MASK, 0, 1);
2528*4882a593Smuzhiyun DEFINE_2_MUXREG(pin59, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFRSTPWDWN0_MASK, 0, 1);
2529*4882a593Smuzhiyun DEFINE_2_MUXREG(pin60, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFWPRT3_MASK, 0, 1);
2530*4882a593Smuzhiyun DEFINE_2_MUXREG(pin61, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFCE3_MASK, 0, 1);
2531*4882a593Smuzhiyun DEFINE_2_MUXREG(pin62, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFAD25_MASK, 0, 1);
2532*4882a593Smuzhiyun DEFINE_2_MUXREG(pin63, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFAD24_MASK, 0, 1);
2533*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp0, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_GMIICLK_MASK, 0, 1);
2534*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp1, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_GMIICOL_CRS_XFERER_MIITXCLK_MASK, 0, 1);
2535*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp2, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_RXCLK_RDV_TXEN_D03_MASK, 0, 1);
2536*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp3, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_GMIID47_MASK, 0, 1);
2537*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp4, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_MDC_MDIO_MASK, 0, 1);
2538*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp5, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_NFAD23_MASK, 0, 1);
2539*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp6, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_MCI_DATA8_15_MASK, 0, 1);
2540*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp7, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_NFCE2_MASK, 0, 1);
2541*4882a593Smuzhiyun DEFINE_2_MUXREG(pin_grp8, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_NAND8_MASK, 0, 1);
2542*4882a593Smuzhiyun DEFINE_2_MUXREG(nand_16bit_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_NAND16BIT_1_MASK, 0, 1);
2543*4882a593Smuzhiyun DEFINE_2_MUXREG(pin205, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_KBD_COL1_MASK | PMX_NFCE1_MASK, 0, 1);
2544*4882a593Smuzhiyun DEFINE_2_MUXREG(pin206, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_KBD_COL0_MASK | PMX_NFCE2_MASK, 0, 1);
2545*4882a593Smuzhiyun DEFINE_2_MUXREG(pin211, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_KBD_ROW1_MASK | PMX_NFWPRT1_MASK, 0, 1);
2546*4882a593Smuzhiyun DEFINE_2_MUXREG(pin212, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_KBD_ROW0_MASK | PMX_NFWPRT2_MASK, 0, 1);
2547*4882a593Smuzhiyun DEFINE_2_MUXREG(pin213, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_MCIDATA0_MASK, 0, 1);
2548*4882a593Smuzhiyun DEFINE_2_MUXREG(pin214, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_MCIDATA1_MASK, 0, 1);
2549*4882a593Smuzhiyun DEFINE_2_MUXREG(pin215, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_MCIDATA2_MASK, 0, 1);
2550*4882a593Smuzhiyun DEFINE_2_MUXREG(pin216, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_MCIDATA3_MASK, 0, 1);
2551*4882a593Smuzhiyun DEFINE_2_MUXREG(pin217, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_MCIDATA4_MASK, 0, 1);
2552*4882a593Smuzhiyun DEFINE_2_MUXREG(pin218, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA5_MASK, 0, 1);
2553*4882a593Smuzhiyun DEFINE_2_MUXREG(pin219, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA6_MASK, 0, 1);
2554*4882a593Smuzhiyun DEFINE_2_MUXREG(pin220, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA7_MASK, 0, 1);
2555*4882a593Smuzhiyun DEFINE_2_MUXREG(pin221, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA1SD_MASK, 0, 1);
2556*4882a593Smuzhiyun DEFINE_2_MUXREG(pin222, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA2SD_MASK, 0, 1);
2557*4882a593Smuzhiyun DEFINE_2_MUXREG(pin223, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATA3SD_MASK, 0, 1);
2558*4882a593Smuzhiyun DEFINE_2_MUXREG(pin224, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIADDR0ALE_MASK, 0, 1);
2559*4882a593Smuzhiyun DEFINE_2_MUXREG(pin225, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIADDR1CLECLK_MASK, 0, 1);
2560*4882a593Smuzhiyun DEFINE_2_MUXREG(pin226, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIADDR2_MASK, 0, 1);
2561*4882a593Smuzhiyun DEFINE_2_MUXREG(pin227, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICECF_MASK, 0, 1);
2562*4882a593Smuzhiyun DEFINE_2_MUXREG(pin228, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICEXD_MASK, 0, 1);
2563*4882a593Smuzhiyun DEFINE_2_MUXREG(pin229, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICESDMMC_MASK, 0, 1);
2564*4882a593Smuzhiyun DEFINE_2_MUXREG(pin230, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICDCF1_MASK, 0, 1);
2565*4882a593Smuzhiyun DEFINE_2_MUXREG(pin231, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICDCF2_MASK, 0, 1);
2566*4882a593Smuzhiyun DEFINE_2_MUXREG(pin232, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICDXD_MASK, 0, 1);
2567*4882a593Smuzhiyun DEFINE_2_MUXREG(pin233, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICDSDMMC_MASK, 0, 1);
2568*4882a593Smuzhiyun DEFINE_2_MUXREG(pin234, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDATADIR_MASK, 0, 1);
2569*4882a593Smuzhiyun DEFINE_2_MUXREG(pin235, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDMARQWP_MASK, 0, 1);
2570*4882a593Smuzhiyun DEFINE_2_MUXREG(pin236, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIIORDRE_MASK, 0, 1);
2571*4882a593Smuzhiyun DEFINE_2_MUXREG(pin237, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIIOWRWE_MASK, 0, 1);
2572*4882a593Smuzhiyun DEFINE_2_MUXREG(pin238, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIRESETCF_MASK, 0, 1);
2573*4882a593Smuzhiyun DEFINE_2_MUXREG(pin239, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICS0CE_MASK, 0, 1);
2574*4882a593Smuzhiyun DEFINE_2_MUXREG(pin240, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICFINTR_MASK, 0, 1);
2575*4882a593Smuzhiyun DEFINE_2_MUXREG(pin241, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIIORDY_MASK, 0, 1);
2576*4882a593Smuzhiyun DEFINE_2_MUXREG(pin242, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCICS1_MASK, 0, 1);
2577*4882a593Smuzhiyun DEFINE_2_MUXREG(pin243, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCIDMAACK_MASK, 0, 1);
2578*4882a593Smuzhiyun DEFINE_2_MUXREG(pin244, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCISDCMD_MASK, 0, 1);
2579*4882a593Smuzhiyun DEFINE_2_MUXREG(pin245, PAD_FUNCTION_EN_2, PAD_DIRECTION_SEL_2, PMX_MCILEDS_MASK, 0, 1);
2580*4882a593Smuzhiyun DEFINE_2_MUXREG(keyboard_rowcol6_8_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_KBD_ROWCOL68_MASK, 0, 1);
2581*4882a593Smuzhiyun DEFINE_2_MUXREG(uart0_pins, PAD_FUNCTION_EN_0, PAD_DIRECTION_SEL_0, PMX_UART0_MASK, 0, 1);
2582*4882a593Smuzhiyun DEFINE_2_MUXREG(uart0_modem_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_UART0_MODEM_MASK, 0, 1);
2583*4882a593Smuzhiyun DEFINE_2_MUXREG(gpt0_tmr0_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_GPT0_TMR0_MASK, 0, 1);
2584*4882a593Smuzhiyun DEFINE_2_MUXREG(gpt0_tmr1_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_GPT0_TMR1_MASK, 0, 1);
2585*4882a593Smuzhiyun DEFINE_2_MUXREG(gpt1_tmr0_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_GPT1_TMR0_MASK, 0, 1);
2586*4882a593Smuzhiyun DEFINE_2_MUXREG(gpt1_tmr1_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_GPT1_TMR1_MASK, 0, 1);
2587*4882a593Smuzhiyun DEFINE_2_MUXREG(touch_xy_pins, PAD_FUNCTION_EN_1, PAD_DIRECTION_SEL_1, PMX_TOUCH_XY_MASK, 0, 1);
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun static struct spear_gpio_pingroup spear1310_gpio_pingroup[] = {
2590*4882a593Smuzhiyun 	GPIO_PINGROUP(i2c0_pins),
2591*4882a593Smuzhiyun 	GPIO_PINGROUP(ssp0_pins),
2592*4882a593Smuzhiyun 	GPIO_PINGROUP(ssp0_cs0_pins),
2593*4882a593Smuzhiyun 	GPIO_PINGROUP(ssp0_cs1_2_pins),
2594*4882a593Smuzhiyun 	GPIO_PINGROUP(i2s0_pins),
2595*4882a593Smuzhiyun 	GPIO_PINGROUP(i2s1_pins),
2596*4882a593Smuzhiyun 	GPIO_PINGROUP(clcd_pins),
2597*4882a593Smuzhiyun 	GPIO_PINGROUP(clcd_high_res_pins),
2598*4882a593Smuzhiyun 	GPIO_PINGROUP(pin18),
2599*4882a593Smuzhiyun 	GPIO_PINGROUP(pin19),
2600*4882a593Smuzhiyun 	GPIO_PINGROUP(pin20),
2601*4882a593Smuzhiyun 	GPIO_PINGROUP(pin21),
2602*4882a593Smuzhiyun 	GPIO_PINGROUP(pin22),
2603*4882a593Smuzhiyun 	GPIO_PINGROUP(pin23),
2604*4882a593Smuzhiyun 	GPIO_PINGROUP(pin143),
2605*4882a593Smuzhiyun 	GPIO_PINGROUP(pin144),
2606*4882a593Smuzhiyun 	GPIO_PINGROUP(pin145),
2607*4882a593Smuzhiyun 	GPIO_PINGROUP(pin146),
2608*4882a593Smuzhiyun 	GPIO_PINGROUP(pin147),
2609*4882a593Smuzhiyun 	GPIO_PINGROUP(pin148),
2610*4882a593Smuzhiyun 	GPIO_PINGROUP(pin149),
2611*4882a593Smuzhiyun 	GPIO_PINGROUP(pin150),
2612*4882a593Smuzhiyun 	GPIO_PINGROUP(pin151),
2613*4882a593Smuzhiyun 	GPIO_PINGROUP(pin152),
2614*4882a593Smuzhiyun 	GPIO_PINGROUP(smi_2_chips_pins),
2615*4882a593Smuzhiyun 	GPIO_PINGROUP(pin54),
2616*4882a593Smuzhiyun 	GPIO_PINGROUP(pin55),
2617*4882a593Smuzhiyun 	GPIO_PINGROUP(pin56),
2618*4882a593Smuzhiyun 	GPIO_PINGROUP(pin57),
2619*4882a593Smuzhiyun 	GPIO_PINGROUP(pin58),
2620*4882a593Smuzhiyun 	GPIO_PINGROUP(pin59),
2621*4882a593Smuzhiyun 	GPIO_PINGROUP(pin60),
2622*4882a593Smuzhiyun 	GPIO_PINGROUP(pin61),
2623*4882a593Smuzhiyun 	GPIO_PINGROUP(pin62),
2624*4882a593Smuzhiyun 	GPIO_PINGROUP(pin63),
2625*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp0),
2626*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp1),
2627*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp2),
2628*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp3),
2629*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp4),
2630*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp5),
2631*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp6),
2632*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp7),
2633*4882a593Smuzhiyun 	GPIO_PINGROUP(pin_grp8),
2634*4882a593Smuzhiyun 	GPIO_PINGROUP(nand_16bit_pins),
2635*4882a593Smuzhiyun 	GPIO_PINGROUP(pin205),
2636*4882a593Smuzhiyun 	GPIO_PINGROUP(pin206),
2637*4882a593Smuzhiyun 	GPIO_PINGROUP(pin211),
2638*4882a593Smuzhiyun 	GPIO_PINGROUP(pin212),
2639*4882a593Smuzhiyun 	GPIO_PINGROUP(pin213),
2640*4882a593Smuzhiyun 	GPIO_PINGROUP(pin214),
2641*4882a593Smuzhiyun 	GPIO_PINGROUP(pin215),
2642*4882a593Smuzhiyun 	GPIO_PINGROUP(pin216),
2643*4882a593Smuzhiyun 	GPIO_PINGROUP(pin217),
2644*4882a593Smuzhiyun 	GPIO_PINGROUP(pin218),
2645*4882a593Smuzhiyun 	GPIO_PINGROUP(pin219),
2646*4882a593Smuzhiyun 	GPIO_PINGROUP(pin220),
2647*4882a593Smuzhiyun 	GPIO_PINGROUP(pin221),
2648*4882a593Smuzhiyun 	GPIO_PINGROUP(pin222),
2649*4882a593Smuzhiyun 	GPIO_PINGROUP(pin223),
2650*4882a593Smuzhiyun 	GPIO_PINGROUP(pin224),
2651*4882a593Smuzhiyun 	GPIO_PINGROUP(pin225),
2652*4882a593Smuzhiyun 	GPIO_PINGROUP(pin226),
2653*4882a593Smuzhiyun 	GPIO_PINGROUP(pin227),
2654*4882a593Smuzhiyun 	GPIO_PINGROUP(pin228),
2655*4882a593Smuzhiyun 	GPIO_PINGROUP(pin229),
2656*4882a593Smuzhiyun 	GPIO_PINGROUP(pin230),
2657*4882a593Smuzhiyun 	GPIO_PINGROUP(pin231),
2658*4882a593Smuzhiyun 	GPIO_PINGROUP(pin232),
2659*4882a593Smuzhiyun 	GPIO_PINGROUP(pin233),
2660*4882a593Smuzhiyun 	GPIO_PINGROUP(pin234),
2661*4882a593Smuzhiyun 	GPIO_PINGROUP(pin235),
2662*4882a593Smuzhiyun 	GPIO_PINGROUP(pin236),
2663*4882a593Smuzhiyun 	GPIO_PINGROUP(pin237),
2664*4882a593Smuzhiyun 	GPIO_PINGROUP(pin238),
2665*4882a593Smuzhiyun 	GPIO_PINGROUP(pin239),
2666*4882a593Smuzhiyun 	GPIO_PINGROUP(pin240),
2667*4882a593Smuzhiyun 	GPIO_PINGROUP(pin241),
2668*4882a593Smuzhiyun 	GPIO_PINGROUP(pin242),
2669*4882a593Smuzhiyun 	GPIO_PINGROUP(pin243),
2670*4882a593Smuzhiyun 	GPIO_PINGROUP(pin244),
2671*4882a593Smuzhiyun 	GPIO_PINGROUP(pin245),
2672*4882a593Smuzhiyun 	GPIO_PINGROUP(keyboard_rowcol6_8_pins),
2673*4882a593Smuzhiyun 	GPIO_PINGROUP(uart0_pins),
2674*4882a593Smuzhiyun 	GPIO_PINGROUP(uart0_modem_pins),
2675*4882a593Smuzhiyun 	GPIO_PINGROUP(gpt0_tmr0_pins),
2676*4882a593Smuzhiyun 	GPIO_PINGROUP(gpt0_tmr1_pins),
2677*4882a593Smuzhiyun 	GPIO_PINGROUP(gpt1_tmr0_pins),
2678*4882a593Smuzhiyun 	GPIO_PINGROUP(gpt1_tmr1_pins),
2679*4882a593Smuzhiyun 	GPIO_PINGROUP(touch_xy_pins),
2680*4882a593Smuzhiyun };
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun static struct spear_pinctrl_machdata spear1310_machdata = {
2683*4882a593Smuzhiyun 	.pins = spear1310_pins,
2684*4882a593Smuzhiyun 	.npins = ARRAY_SIZE(spear1310_pins),
2685*4882a593Smuzhiyun 	.groups = spear1310_pingroups,
2686*4882a593Smuzhiyun 	.ngroups = ARRAY_SIZE(spear1310_pingroups),
2687*4882a593Smuzhiyun 	.functions = spear1310_functions,
2688*4882a593Smuzhiyun 	.nfunctions = ARRAY_SIZE(spear1310_functions),
2689*4882a593Smuzhiyun 	.gpio_pingroups = spear1310_gpio_pingroup,
2690*4882a593Smuzhiyun 	.ngpio_pingroups = ARRAY_SIZE(spear1310_gpio_pingroup),
2691*4882a593Smuzhiyun 	.modes_supported = false,
2692*4882a593Smuzhiyun };
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun static const struct of_device_id spear1310_pinctrl_of_match[] = {
2695*4882a593Smuzhiyun 	{
2696*4882a593Smuzhiyun 		.compatible = "st,spear1310-pinmux",
2697*4882a593Smuzhiyun 	},
2698*4882a593Smuzhiyun 	{},
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun 
spear1310_pinctrl_probe(struct platform_device * pdev)2701*4882a593Smuzhiyun static int spear1310_pinctrl_probe(struct platform_device *pdev)
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun 	return spear_pinctrl_probe(pdev, &spear1310_machdata);
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun static struct platform_driver spear1310_pinctrl_driver = {
2707*4882a593Smuzhiyun 	.driver = {
2708*4882a593Smuzhiyun 		.name = DRIVER_NAME,
2709*4882a593Smuzhiyun 		.of_match_table = spear1310_pinctrl_of_match,
2710*4882a593Smuzhiyun 	},
2711*4882a593Smuzhiyun 	.probe = spear1310_pinctrl_probe,
2712*4882a593Smuzhiyun };
2713*4882a593Smuzhiyun 
spear1310_pinctrl_init(void)2714*4882a593Smuzhiyun static int __init spear1310_pinctrl_init(void)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun 	return platform_driver_register(&spear1310_pinctrl_driver);
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun arch_initcall(spear1310_pinctrl_init);
2719