1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Driver header file for the ST Microelectronics SPEAr pinmux
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __PINMUX_SPEAR_H__
13*4882a593Smuzhiyun #define __PINMUX_SPEAR_H__
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/gpio/driver.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
18*4882a593Smuzhiyun #include <linux/types.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct platform_device;
21*4882a593Smuzhiyun struct device;
22*4882a593Smuzhiyun struct spear_pmx;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun * struct spear_pmx_mode - SPEAr pmx mode
26*4882a593Smuzhiyun * @name: name of pmx mode
27*4882a593Smuzhiyun * @mode: mode id
28*4882a593Smuzhiyun * @reg: register for configuring this mode
29*4882a593Smuzhiyun * @mask: mask of this mode in reg
30*4882a593Smuzhiyun * @val: val to be configured at reg after doing (val & mask)
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun struct spear_pmx_mode {
33*4882a593Smuzhiyun const char *const name;
34*4882a593Smuzhiyun u16 mode;
35*4882a593Smuzhiyun u16 reg;
36*4882a593Smuzhiyun u16 mask;
37*4882a593Smuzhiyun u32 val;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /**
41*4882a593Smuzhiyun * struct spear_muxreg - SPEAr mux reg configuration
42*4882a593Smuzhiyun * @reg: register offset
43*4882a593Smuzhiyun * @mask: mask bits
44*4882a593Smuzhiyun * @val: val to be written on mask bits
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun struct spear_muxreg {
47*4882a593Smuzhiyun u16 reg;
48*4882a593Smuzhiyun u32 mask;
49*4882a593Smuzhiyun u32 val;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct spear_gpio_pingroup {
53*4882a593Smuzhiyun const unsigned *pins;
54*4882a593Smuzhiyun unsigned npins;
55*4882a593Smuzhiyun struct spear_muxreg *muxregs;
56*4882a593Smuzhiyun u8 nmuxregs;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* ste: set to enable */
60*4882a593Smuzhiyun #define DEFINE_MUXREG(__pins, __muxreg, __mask, __ste) \
61*4882a593Smuzhiyun static struct spear_muxreg __pins##_muxregs[] = { \
62*4882a593Smuzhiyun { \
63*4882a593Smuzhiyun .reg = __muxreg, \
64*4882a593Smuzhiyun .mask = __mask, \
65*4882a593Smuzhiyun .val = __ste ? __mask : 0, \
66*4882a593Smuzhiyun }, \
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define DEFINE_2_MUXREG(__pins, __muxreg1, __muxreg2, __mask, __ste1, __ste2) \
70*4882a593Smuzhiyun static struct spear_muxreg __pins##_muxregs[] = { \
71*4882a593Smuzhiyun { \
72*4882a593Smuzhiyun .reg = __muxreg1, \
73*4882a593Smuzhiyun .mask = __mask, \
74*4882a593Smuzhiyun .val = __ste1 ? __mask : 0, \
75*4882a593Smuzhiyun }, { \
76*4882a593Smuzhiyun .reg = __muxreg2, \
77*4882a593Smuzhiyun .mask = __mask, \
78*4882a593Smuzhiyun .val = __ste2 ? __mask : 0, \
79*4882a593Smuzhiyun }, \
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define GPIO_PINGROUP(__pins) \
83*4882a593Smuzhiyun { \
84*4882a593Smuzhiyun .pins = __pins, \
85*4882a593Smuzhiyun .npins = ARRAY_SIZE(__pins), \
86*4882a593Smuzhiyun .muxregs = __pins##_muxregs, \
87*4882a593Smuzhiyun .nmuxregs = ARRAY_SIZE(__pins##_muxregs), \
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /**
91*4882a593Smuzhiyun * struct spear_modemux - SPEAr mode mux configuration
92*4882a593Smuzhiyun * @modes: mode ids supported by this group of muxregs
93*4882a593Smuzhiyun * @nmuxregs: number of muxreg configurations to be done for modes
94*4882a593Smuzhiyun * @muxregs: array of muxreg configurations to be done for modes
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun struct spear_modemux {
97*4882a593Smuzhiyun u16 modes;
98*4882a593Smuzhiyun u8 nmuxregs;
99*4882a593Smuzhiyun struct spear_muxreg *muxregs;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /**
103*4882a593Smuzhiyun * struct spear_pingroup - SPEAr pin group configurations
104*4882a593Smuzhiyun * @name: name of pin group
105*4882a593Smuzhiyun * @pins: array containing pin numbers
106*4882a593Smuzhiyun * @npins: size of pins array
107*4882a593Smuzhiyun * @modemuxs: array of modemux configurations for this pin group
108*4882a593Smuzhiyun * @nmodemuxs: size of array modemuxs
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * A representation of a group of pins in the SPEAr pin controller. Each group
111*4882a593Smuzhiyun * allows some parameter or parameters to be configured.
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun struct spear_pingroup {
114*4882a593Smuzhiyun const char *name;
115*4882a593Smuzhiyun const unsigned *pins;
116*4882a593Smuzhiyun unsigned npins;
117*4882a593Smuzhiyun struct spear_modemux *modemuxs;
118*4882a593Smuzhiyun unsigned nmodemuxs;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /**
122*4882a593Smuzhiyun * struct spear_function - SPEAr pinctrl mux function
123*4882a593Smuzhiyun * @name: The name of the function, exported to pinctrl core.
124*4882a593Smuzhiyun * @groups: An array of pin groups that may select this function.
125*4882a593Smuzhiyun * @ngroups: The number of entries in @groups.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun struct spear_function {
128*4882a593Smuzhiyun const char *name;
129*4882a593Smuzhiyun const char *const *groups;
130*4882a593Smuzhiyun unsigned ngroups;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /**
134*4882a593Smuzhiyun * struct spear_pinctrl_machdata - SPEAr pin controller machine driver
135*4882a593Smuzhiyun * configuration
136*4882a593Smuzhiyun * @pins: An array describing all pins the pin controller affects.
137*4882a593Smuzhiyun * All pins which are also GPIOs must be listed first within the *array,
138*4882a593Smuzhiyun * and be numbered identically to the GPIO controller's *numbering.
139*4882a593Smuzhiyun * @npins: The numbmer of entries in @pins.
140*4882a593Smuzhiyun * @functions: An array describing all mux functions the SoC supports.
141*4882a593Smuzhiyun * @nfunctions: The numbmer of entries in @functions.
142*4882a593Smuzhiyun * @groups: An array describing all pin groups the pin SoC supports.
143*4882a593Smuzhiyun * @ngroups: The numbmer of entries in @groups.
144*4882a593Smuzhiyun * @gpio_pingroups: gpio pingroups
145*4882a593Smuzhiyun * @ngpio_pingroups: gpio pingroups count
146*4882a593Smuzhiyun *
147*4882a593Smuzhiyun * @modes_supported: Does SoC support modes
148*4882a593Smuzhiyun * @mode: mode configured from probe
149*4882a593Smuzhiyun * @pmx_modes: array of modes supported by SoC
150*4882a593Smuzhiyun * @npmx_modes: number of entries in pmx_modes.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun struct spear_pinctrl_machdata {
153*4882a593Smuzhiyun const struct pinctrl_pin_desc *pins;
154*4882a593Smuzhiyun unsigned npins;
155*4882a593Smuzhiyun struct spear_function **functions;
156*4882a593Smuzhiyun unsigned nfunctions;
157*4882a593Smuzhiyun struct spear_pingroup **groups;
158*4882a593Smuzhiyun unsigned ngroups;
159*4882a593Smuzhiyun struct spear_gpio_pingroup *gpio_pingroups;
160*4882a593Smuzhiyun void (*gpio_request_endisable)(struct spear_pmx *pmx, int offset,
161*4882a593Smuzhiyun bool enable);
162*4882a593Smuzhiyun unsigned ngpio_pingroups;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun bool modes_supported;
165*4882a593Smuzhiyun u16 mode;
166*4882a593Smuzhiyun struct spear_pmx_mode **pmx_modes;
167*4882a593Smuzhiyun unsigned npmx_modes;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /**
171*4882a593Smuzhiyun * struct spear_pmx - SPEAr pinctrl mux
172*4882a593Smuzhiyun * @dev: pointer to struct dev of platform_device registered
173*4882a593Smuzhiyun * @pctl: pointer to struct pinctrl_dev
174*4882a593Smuzhiyun * @machdata: pointer to SoC or machine specific structure
175*4882a593Smuzhiyun * @vbase: virtual base address of pinmux controller
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun struct spear_pmx {
178*4882a593Smuzhiyun struct device *dev;
179*4882a593Smuzhiyun struct pinctrl_dev *pctl;
180*4882a593Smuzhiyun struct spear_pinctrl_machdata *machdata;
181*4882a593Smuzhiyun void __iomem *vbase;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* exported routines */
pmx_readl(struct spear_pmx * pmx,u32 reg)185*4882a593Smuzhiyun static inline u32 pmx_readl(struct spear_pmx *pmx, u32 reg)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun return readl_relaxed(pmx->vbase + reg);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
pmx_writel(struct spear_pmx * pmx,u32 val,u32 reg)190*4882a593Smuzhiyun static inline void pmx_writel(struct spear_pmx *pmx, u32 val, u32 reg)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun writel_relaxed(val, pmx->vbase + reg);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun void pmx_init_addr(struct spear_pinctrl_machdata *machdata, u16 reg);
196*4882a593Smuzhiyun void pmx_init_gpio_pingroup_addr(struct spear_gpio_pingroup *gpio_pingroup,
197*4882a593Smuzhiyun unsigned count, u16 reg);
198*4882a593Smuzhiyun int spear_pinctrl_probe(struct platform_device *pdev,
199*4882a593Smuzhiyun struct spear_pinctrl_machdata *machdata);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define SPEAR_PIN_0_TO_101 \
202*4882a593Smuzhiyun PINCTRL_PIN(0, "PLGPIO0"), \
203*4882a593Smuzhiyun PINCTRL_PIN(1, "PLGPIO1"), \
204*4882a593Smuzhiyun PINCTRL_PIN(2, "PLGPIO2"), \
205*4882a593Smuzhiyun PINCTRL_PIN(3, "PLGPIO3"), \
206*4882a593Smuzhiyun PINCTRL_PIN(4, "PLGPIO4"), \
207*4882a593Smuzhiyun PINCTRL_PIN(5, "PLGPIO5"), \
208*4882a593Smuzhiyun PINCTRL_PIN(6, "PLGPIO6"), \
209*4882a593Smuzhiyun PINCTRL_PIN(7, "PLGPIO7"), \
210*4882a593Smuzhiyun PINCTRL_PIN(8, "PLGPIO8"), \
211*4882a593Smuzhiyun PINCTRL_PIN(9, "PLGPIO9"), \
212*4882a593Smuzhiyun PINCTRL_PIN(10, "PLGPIO10"), \
213*4882a593Smuzhiyun PINCTRL_PIN(11, "PLGPIO11"), \
214*4882a593Smuzhiyun PINCTRL_PIN(12, "PLGPIO12"), \
215*4882a593Smuzhiyun PINCTRL_PIN(13, "PLGPIO13"), \
216*4882a593Smuzhiyun PINCTRL_PIN(14, "PLGPIO14"), \
217*4882a593Smuzhiyun PINCTRL_PIN(15, "PLGPIO15"), \
218*4882a593Smuzhiyun PINCTRL_PIN(16, "PLGPIO16"), \
219*4882a593Smuzhiyun PINCTRL_PIN(17, "PLGPIO17"), \
220*4882a593Smuzhiyun PINCTRL_PIN(18, "PLGPIO18"), \
221*4882a593Smuzhiyun PINCTRL_PIN(19, "PLGPIO19"), \
222*4882a593Smuzhiyun PINCTRL_PIN(20, "PLGPIO20"), \
223*4882a593Smuzhiyun PINCTRL_PIN(21, "PLGPIO21"), \
224*4882a593Smuzhiyun PINCTRL_PIN(22, "PLGPIO22"), \
225*4882a593Smuzhiyun PINCTRL_PIN(23, "PLGPIO23"), \
226*4882a593Smuzhiyun PINCTRL_PIN(24, "PLGPIO24"), \
227*4882a593Smuzhiyun PINCTRL_PIN(25, "PLGPIO25"), \
228*4882a593Smuzhiyun PINCTRL_PIN(26, "PLGPIO26"), \
229*4882a593Smuzhiyun PINCTRL_PIN(27, "PLGPIO27"), \
230*4882a593Smuzhiyun PINCTRL_PIN(28, "PLGPIO28"), \
231*4882a593Smuzhiyun PINCTRL_PIN(29, "PLGPIO29"), \
232*4882a593Smuzhiyun PINCTRL_PIN(30, "PLGPIO30"), \
233*4882a593Smuzhiyun PINCTRL_PIN(31, "PLGPIO31"), \
234*4882a593Smuzhiyun PINCTRL_PIN(32, "PLGPIO32"), \
235*4882a593Smuzhiyun PINCTRL_PIN(33, "PLGPIO33"), \
236*4882a593Smuzhiyun PINCTRL_PIN(34, "PLGPIO34"), \
237*4882a593Smuzhiyun PINCTRL_PIN(35, "PLGPIO35"), \
238*4882a593Smuzhiyun PINCTRL_PIN(36, "PLGPIO36"), \
239*4882a593Smuzhiyun PINCTRL_PIN(37, "PLGPIO37"), \
240*4882a593Smuzhiyun PINCTRL_PIN(38, "PLGPIO38"), \
241*4882a593Smuzhiyun PINCTRL_PIN(39, "PLGPIO39"), \
242*4882a593Smuzhiyun PINCTRL_PIN(40, "PLGPIO40"), \
243*4882a593Smuzhiyun PINCTRL_PIN(41, "PLGPIO41"), \
244*4882a593Smuzhiyun PINCTRL_PIN(42, "PLGPIO42"), \
245*4882a593Smuzhiyun PINCTRL_PIN(43, "PLGPIO43"), \
246*4882a593Smuzhiyun PINCTRL_PIN(44, "PLGPIO44"), \
247*4882a593Smuzhiyun PINCTRL_PIN(45, "PLGPIO45"), \
248*4882a593Smuzhiyun PINCTRL_PIN(46, "PLGPIO46"), \
249*4882a593Smuzhiyun PINCTRL_PIN(47, "PLGPIO47"), \
250*4882a593Smuzhiyun PINCTRL_PIN(48, "PLGPIO48"), \
251*4882a593Smuzhiyun PINCTRL_PIN(49, "PLGPIO49"), \
252*4882a593Smuzhiyun PINCTRL_PIN(50, "PLGPIO50"), \
253*4882a593Smuzhiyun PINCTRL_PIN(51, "PLGPIO51"), \
254*4882a593Smuzhiyun PINCTRL_PIN(52, "PLGPIO52"), \
255*4882a593Smuzhiyun PINCTRL_PIN(53, "PLGPIO53"), \
256*4882a593Smuzhiyun PINCTRL_PIN(54, "PLGPIO54"), \
257*4882a593Smuzhiyun PINCTRL_PIN(55, "PLGPIO55"), \
258*4882a593Smuzhiyun PINCTRL_PIN(56, "PLGPIO56"), \
259*4882a593Smuzhiyun PINCTRL_PIN(57, "PLGPIO57"), \
260*4882a593Smuzhiyun PINCTRL_PIN(58, "PLGPIO58"), \
261*4882a593Smuzhiyun PINCTRL_PIN(59, "PLGPIO59"), \
262*4882a593Smuzhiyun PINCTRL_PIN(60, "PLGPIO60"), \
263*4882a593Smuzhiyun PINCTRL_PIN(61, "PLGPIO61"), \
264*4882a593Smuzhiyun PINCTRL_PIN(62, "PLGPIO62"), \
265*4882a593Smuzhiyun PINCTRL_PIN(63, "PLGPIO63"), \
266*4882a593Smuzhiyun PINCTRL_PIN(64, "PLGPIO64"), \
267*4882a593Smuzhiyun PINCTRL_PIN(65, "PLGPIO65"), \
268*4882a593Smuzhiyun PINCTRL_PIN(66, "PLGPIO66"), \
269*4882a593Smuzhiyun PINCTRL_PIN(67, "PLGPIO67"), \
270*4882a593Smuzhiyun PINCTRL_PIN(68, "PLGPIO68"), \
271*4882a593Smuzhiyun PINCTRL_PIN(69, "PLGPIO69"), \
272*4882a593Smuzhiyun PINCTRL_PIN(70, "PLGPIO70"), \
273*4882a593Smuzhiyun PINCTRL_PIN(71, "PLGPIO71"), \
274*4882a593Smuzhiyun PINCTRL_PIN(72, "PLGPIO72"), \
275*4882a593Smuzhiyun PINCTRL_PIN(73, "PLGPIO73"), \
276*4882a593Smuzhiyun PINCTRL_PIN(74, "PLGPIO74"), \
277*4882a593Smuzhiyun PINCTRL_PIN(75, "PLGPIO75"), \
278*4882a593Smuzhiyun PINCTRL_PIN(76, "PLGPIO76"), \
279*4882a593Smuzhiyun PINCTRL_PIN(77, "PLGPIO77"), \
280*4882a593Smuzhiyun PINCTRL_PIN(78, "PLGPIO78"), \
281*4882a593Smuzhiyun PINCTRL_PIN(79, "PLGPIO79"), \
282*4882a593Smuzhiyun PINCTRL_PIN(80, "PLGPIO80"), \
283*4882a593Smuzhiyun PINCTRL_PIN(81, "PLGPIO81"), \
284*4882a593Smuzhiyun PINCTRL_PIN(82, "PLGPIO82"), \
285*4882a593Smuzhiyun PINCTRL_PIN(83, "PLGPIO83"), \
286*4882a593Smuzhiyun PINCTRL_PIN(84, "PLGPIO84"), \
287*4882a593Smuzhiyun PINCTRL_PIN(85, "PLGPIO85"), \
288*4882a593Smuzhiyun PINCTRL_PIN(86, "PLGPIO86"), \
289*4882a593Smuzhiyun PINCTRL_PIN(87, "PLGPIO87"), \
290*4882a593Smuzhiyun PINCTRL_PIN(88, "PLGPIO88"), \
291*4882a593Smuzhiyun PINCTRL_PIN(89, "PLGPIO89"), \
292*4882a593Smuzhiyun PINCTRL_PIN(90, "PLGPIO90"), \
293*4882a593Smuzhiyun PINCTRL_PIN(91, "PLGPIO91"), \
294*4882a593Smuzhiyun PINCTRL_PIN(92, "PLGPIO92"), \
295*4882a593Smuzhiyun PINCTRL_PIN(93, "PLGPIO93"), \
296*4882a593Smuzhiyun PINCTRL_PIN(94, "PLGPIO94"), \
297*4882a593Smuzhiyun PINCTRL_PIN(95, "PLGPIO95"), \
298*4882a593Smuzhiyun PINCTRL_PIN(96, "PLGPIO96"), \
299*4882a593Smuzhiyun PINCTRL_PIN(97, "PLGPIO97"), \
300*4882a593Smuzhiyun PINCTRL_PIN(98, "PLGPIO98"), \
301*4882a593Smuzhiyun PINCTRL_PIN(99, "PLGPIO99"), \
302*4882a593Smuzhiyun PINCTRL_PIN(100, "PLGPIO100"), \
303*4882a593Smuzhiyun PINCTRL_PIN(101, "PLGPIO101")
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun #define SPEAR_PIN_102_TO_245 \
306*4882a593Smuzhiyun PINCTRL_PIN(102, "PLGPIO102"), \
307*4882a593Smuzhiyun PINCTRL_PIN(103, "PLGPIO103"), \
308*4882a593Smuzhiyun PINCTRL_PIN(104, "PLGPIO104"), \
309*4882a593Smuzhiyun PINCTRL_PIN(105, "PLGPIO105"), \
310*4882a593Smuzhiyun PINCTRL_PIN(106, "PLGPIO106"), \
311*4882a593Smuzhiyun PINCTRL_PIN(107, "PLGPIO107"), \
312*4882a593Smuzhiyun PINCTRL_PIN(108, "PLGPIO108"), \
313*4882a593Smuzhiyun PINCTRL_PIN(109, "PLGPIO109"), \
314*4882a593Smuzhiyun PINCTRL_PIN(110, "PLGPIO110"), \
315*4882a593Smuzhiyun PINCTRL_PIN(111, "PLGPIO111"), \
316*4882a593Smuzhiyun PINCTRL_PIN(112, "PLGPIO112"), \
317*4882a593Smuzhiyun PINCTRL_PIN(113, "PLGPIO113"), \
318*4882a593Smuzhiyun PINCTRL_PIN(114, "PLGPIO114"), \
319*4882a593Smuzhiyun PINCTRL_PIN(115, "PLGPIO115"), \
320*4882a593Smuzhiyun PINCTRL_PIN(116, "PLGPIO116"), \
321*4882a593Smuzhiyun PINCTRL_PIN(117, "PLGPIO117"), \
322*4882a593Smuzhiyun PINCTRL_PIN(118, "PLGPIO118"), \
323*4882a593Smuzhiyun PINCTRL_PIN(119, "PLGPIO119"), \
324*4882a593Smuzhiyun PINCTRL_PIN(120, "PLGPIO120"), \
325*4882a593Smuzhiyun PINCTRL_PIN(121, "PLGPIO121"), \
326*4882a593Smuzhiyun PINCTRL_PIN(122, "PLGPIO122"), \
327*4882a593Smuzhiyun PINCTRL_PIN(123, "PLGPIO123"), \
328*4882a593Smuzhiyun PINCTRL_PIN(124, "PLGPIO124"), \
329*4882a593Smuzhiyun PINCTRL_PIN(125, "PLGPIO125"), \
330*4882a593Smuzhiyun PINCTRL_PIN(126, "PLGPIO126"), \
331*4882a593Smuzhiyun PINCTRL_PIN(127, "PLGPIO127"), \
332*4882a593Smuzhiyun PINCTRL_PIN(128, "PLGPIO128"), \
333*4882a593Smuzhiyun PINCTRL_PIN(129, "PLGPIO129"), \
334*4882a593Smuzhiyun PINCTRL_PIN(130, "PLGPIO130"), \
335*4882a593Smuzhiyun PINCTRL_PIN(131, "PLGPIO131"), \
336*4882a593Smuzhiyun PINCTRL_PIN(132, "PLGPIO132"), \
337*4882a593Smuzhiyun PINCTRL_PIN(133, "PLGPIO133"), \
338*4882a593Smuzhiyun PINCTRL_PIN(134, "PLGPIO134"), \
339*4882a593Smuzhiyun PINCTRL_PIN(135, "PLGPIO135"), \
340*4882a593Smuzhiyun PINCTRL_PIN(136, "PLGPIO136"), \
341*4882a593Smuzhiyun PINCTRL_PIN(137, "PLGPIO137"), \
342*4882a593Smuzhiyun PINCTRL_PIN(138, "PLGPIO138"), \
343*4882a593Smuzhiyun PINCTRL_PIN(139, "PLGPIO139"), \
344*4882a593Smuzhiyun PINCTRL_PIN(140, "PLGPIO140"), \
345*4882a593Smuzhiyun PINCTRL_PIN(141, "PLGPIO141"), \
346*4882a593Smuzhiyun PINCTRL_PIN(142, "PLGPIO142"), \
347*4882a593Smuzhiyun PINCTRL_PIN(143, "PLGPIO143"), \
348*4882a593Smuzhiyun PINCTRL_PIN(144, "PLGPIO144"), \
349*4882a593Smuzhiyun PINCTRL_PIN(145, "PLGPIO145"), \
350*4882a593Smuzhiyun PINCTRL_PIN(146, "PLGPIO146"), \
351*4882a593Smuzhiyun PINCTRL_PIN(147, "PLGPIO147"), \
352*4882a593Smuzhiyun PINCTRL_PIN(148, "PLGPIO148"), \
353*4882a593Smuzhiyun PINCTRL_PIN(149, "PLGPIO149"), \
354*4882a593Smuzhiyun PINCTRL_PIN(150, "PLGPIO150"), \
355*4882a593Smuzhiyun PINCTRL_PIN(151, "PLGPIO151"), \
356*4882a593Smuzhiyun PINCTRL_PIN(152, "PLGPIO152"), \
357*4882a593Smuzhiyun PINCTRL_PIN(153, "PLGPIO153"), \
358*4882a593Smuzhiyun PINCTRL_PIN(154, "PLGPIO154"), \
359*4882a593Smuzhiyun PINCTRL_PIN(155, "PLGPIO155"), \
360*4882a593Smuzhiyun PINCTRL_PIN(156, "PLGPIO156"), \
361*4882a593Smuzhiyun PINCTRL_PIN(157, "PLGPIO157"), \
362*4882a593Smuzhiyun PINCTRL_PIN(158, "PLGPIO158"), \
363*4882a593Smuzhiyun PINCTRL_PIN(159, "PLGPIO159"), \
364*4882a593Smuzhiyun PINCTRL_PIN(160, "PLGPIO160"), \
365*4882a593Smuzhiyun PINCTRL_PIN(161, "PLGPIO161"), \
366*4882a593Smuzhiyun PINCTRL_PIN(162, "PLGPIO162"), \
367*4882a593Smuzhiyun PINCTRL_PIN(163, "PLGPIO163"), \
368*4882a593Smuzhiyun PINCTRL_PIN(164, "PLGPIO164"), \
369*4882a593Smuzhiyun PINCTRL_PIN(165, "PLGPIO165"), \
370*4882a593Smuzhiyun PINCTRL_PIN(166, "PLGPIO166"), \
371*4882a593Smuzhiyun PINCTRL_PIN(167, "PLGPIO167"), \
372*4882a593Smuzhiyun PINCTRL_PIN(168, "PLGPIO168"), \
373*4882a593Smuzhiyun PINCTRL_PIN(169, "PLGPIO169"), \
374*4882a593Smuzhiyun PINCTRL_PIN(170, "PLGPIO170"), \
375*4882a593Smuzhiyun PINCTRL_PIN(171, "PLGPIO171"), \
376*4882a593Smuzhiyun PINCTRL_PIN(172, "PLGPIO172"), \
377*4882a593Smuzhiyun PINCTRL_PIN(173, "PLGPIO173"), \
378*4882a593Smuzhiyun PINCTRL_PIN(174, "PLGPIO174"), \
379*4882a593Smuzhiyun PINCTRL_PIN(175, "PLGPIO175"), \
380*4882a593Smuzhiyun PINCTRL_PIN(176, "PLGPIO176"), \
381*4882a593Smuzhiyun PINCTRL_PIN(177, "PLGPIO177"), \
382*4882a593Smuzhiyun PINCTRL_PIN(178, "PLGPIO178"), \
383*4882a593Smuzhiyun PINCTRL_PIN(179, "PLGPIO179"), \
384*4882a593Smuzhiyun PINCTRL_PIN(180, "PLGPIO180"), \
385*4882a593Smuzhiyun PINCTRL_PIN(181, "PLGPIO181"), \
386*4882a593Smuzhiyun PINCTRL_PIN(182, "PLGPIO182"), \
387*4882a593Smuzhiyun PINCTRL_PIN(183, "PLGPIO183"), \
388*4882a593Smuzhiyun PINCTRL_PIN(184, "PLGPIO184"), \
389*4882a593Smuzhiyun PINCTRL_PIN(185, "PLGPIO185"), \
390*4882a593Smuzhiyun PINCTRL_PIN(186, "PLGPIO186"), \
391*4882a593Smuzhiyun PINCTRL_PIN(187, "PLGPIO187"), \
392*4882a593Smuzhiyun PINCTRL_PIN(188, "PLGPIO188"), \
393*4882a593Smuzhiyun PINCTRL_PIN(189, "PLGPIO189"), \
394*4882a593Smuzhiyun PINCTRL_PIN(190, "PLGPIO190"), \
395*4882a593Smuzhiyun PINCTRL_PIN(191, "PLGPIO191"), \
396*4882a593Smuzhiyun PINCTRL_PIN(192, "PLGPIO192"), \
397*4882a593Smuzhiyun PINCTRL_PIN(193, "PLGPIO193"), \
398*4882a593Smuzhiyun PINCTRL_PIN(194, "PLGPIO194"), \
399*4882a593Smuzhiyun PINCTRL_PIN(195, "PLGPIO195"), \
400*4882a593Smuzhiyun PINCTRL_PIN(196, "PLGPIO196"), \
401*4882a593Smuzhiyun PINCTRL_PIN(197, "PLGPIO197"), \
402*4882a593Smuzhiyun PINCTRL_PIN(198, "PLGPIO198"), \
403*4882a593Smuzhiyun PINCTRL_PIN(199, "PLGPIO199"), \
404*4882a593Smuzhiyun PINCTRL_PIN(200, "PLGPIO200"), \
405*4882a593Smuzhiyun PINCTRL_PIN(201, "PLGPIO201"), \
406*4882a593Smuzhiyun PINCTRL_PIN(202, "PLGPIO202"), \
407*4882a593Smuzhiyun PINCTRL_PIN(203, "PLGPIO203"), \
408*4882a593Smuzhiyun PINCTRL_PIN(204, "PLGPIO204"), \
409*4882a593Smuzhiyun PINCTRL_PIN(205, "PLGPIO205"), \
410*4882a593Smuzhiyun PINCTRL_PIN(206, "PLGPIO206"), \
411*4882a593Smuzhiyun PINCTRL_PIN(207, "PLGPIO207"), \
412*4882a593Smuzhiyun PINCTRL_PIN(208, "PLGPIO208"), \
413*4882a593Smuzhiyun PINCTRL_PIN(209, "PLGPIO209"), \
414*4882a593Smuzhiyun PINCTRL_PIN(210, "PLGPIO210"), \
415*4882a593Smuzhiyun PINCTRL_PIN(211, "PLGPIO211"), \
416*4882a593Smuzhiyun PINCTRL_PIN(212, "PLGPIO212"), \
417*4882a593Smuzhiyun PINCTRL_PIN(213, "PLGPIO213"), \
418*4882a593Smuzhiyun PINCTRL_PIN(214, "PLGPIO214"), \
419*4882a593Smuzhiyun PINCTRL_PIN(215, "PLGPIO215"), \
420*4882a593Smuzhiyun PINCTRL_PIN(216, "PLGPIO216"), \
421*4882a593Smuzhiyun PINCTRL_PIN(217, "PLGPIO217"), \
422*4882a593Smuzhiyun PINCTRL_PIN(218, "PLGPIO218"), \
423*4882a593Smuzhiyun PINCTRL_PIN(219, "PLGPIO219"), \
424*4882a593Smuzhiyun PINCTRL_PIN(220, "PLGPIO220"), \
425*4882a593Smuzhiyun PINCTRL_PIN(221, "PLGPIO221"), \
426*4882a593Smuzhiyun PINCTRL_PIN(222, "PLGPIO222"), \
427*4882a593Smuzhiyun PINCTRL_PIN(223, "PLGPIO223"), \
428*4882a593Smuzhiyun PINCTRL_PIN(224, "PLGPIO224"), \
429*4882a593Smuzhiyun PINCTRL_PIN(225, "PLGPIO225"), \
430*4882a593Smuzhiyun PINCTRL_PIN(226, "PLGPIO226"), \
431*4882a593Smuzhiyun PINCTRL_PIN(227, "PLGPIO227"), \
432*4882a593Smuzhiyun PINCTRL_PIN(228, "PLGPIO228"), \
433*4882a593Smuzhiyun PINCTRL_PIN(229, "PLGPIO229"), \
434*4882a593Smuzhiyun PINCTRL_PIN(230, "PLGPIO230"), \
435*4882a593Smuzhiyun PINCTRL_PIN(231, "PLGPIO231"), \
436*4882a593Smuzhiyun PINCTRL_PIN(232, "PLGPIO232"), \
437*4882a593Smuzhiyun PINCTRL_PIN(233, "PLGPIO233"), \
438*4882a593Smuzhiyun PINCTRL_PIN(234, "PLGPIO234"), \
439*4882a593Smuzhiyun PINCTRL_PIN(235, "PLGPIO235"), \
440*4882a593Smuzhiyun PINCTRL_PIN(236, "PLGPIO236"), \
441*4882a593Smuzhiyun PINCTRL_PIN(237, "PLGPIO237"), \
442*4882a593Smuzhiyun PINCTRL_PIN(238, "PLGPIO238"), \
443*4882a593Smuzhiyun PINCTRL_PIN(239, "PLGPIO239"), \
444*4882a593Smuzhiyun PINCTRL_PIN(240, "PLGPIO240"), \
445*4882a593Smuzhiyun PINCTRL_PIN(241, "PLGPIO241"), \
446*4882a593Smuzhiyun PINCTRL_PIN(242, "PLGPIO242"), \
447*4882a593Smuzhiyun PINCTRL_PIN(243, "PLGPIO243"), \
448*4882a593Smuzhiyun PINCTRL_PIN(244, "PLGPIO244"), \
449*4882a593Smuzhiyun PINCTRL_PIN(245, "PLGPIO245")
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #endif /* __PINMUX_SPEAR_H__ */
452