xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/spear/pinctrl-spear.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Driver for the ST Microelectronics SPEAr pinmux
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 ST Microelectronics
5*4882a593Smuzhiyun  * Viresh Kumar <vireshk@kernel.org>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Inspired from:
8*4882a593Smuzhiyun  * - U300 Pinctl drivers
9*4882a593Smuzhiyun  * - Tegra Pinctl drivers
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
12*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
13*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/of_gpio.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "pinctrl-spear.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define DRIVER_NAME "spear-pinmux"
30*4882a593Smuzhiyun 
muxregs_endisable(struct spear_pmx * pmx,struct spear_muxreg * muxregs,u8 count,bool enable)31*4882a593Smuzhiyun static void muxregs_endisable(struct spear_pmx *pmx,
32*4882a593Smuzhiyun 		struct spear_muxreg *muxregs, u8 count, bool enable)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	struct spear_muxreg *muxreg;
35*4882a593Smuzhiyun 	u32 val, temp, j;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	for (j = 0; j < count; j++) {
38*4882a593Smuzhiyun 		muxreg = &muxregs[j];
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 		val = pmx_readl(pmx, muxreg->reg);
41*4882a593Smuzhiyun 		val &= ~muxreg->mask;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 		if (enable)
44*4882a593Smuzhiyun 			temp = muxreg->val;
45*4882a593Smuzhiyun 		else
46*4882a593Smuzhiyun 			temp = ~muxreg->val;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 		val |= muxreg->mask & temp;
49*4882a593Smuzhiyun 		pmx_writel(pmx, val, muxreg->reg);
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
set_mode(struct spear_pmx * pmx,int mode)53*4882a593Smuzhiyun static int set_mode(struct spear_pmx *pmx, int mode)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct spear_pmx_mode *pmx_mode = NULL;
56*4882a593Smuzhiyun 	int i;
57*4882a593Smuzhiyun 	u32 val;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (!pmx->machdata->pmx_modes || !pmx->machdata->npmx_modes)
60*4882a593Smuzhiyun 		return -EINVAL;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	for (i = 0; i < pmx->machdata->npmx_modes; i++) {
63*4882a593Smuzhiyun 		if (pmx->machdata->pmx_modes[i]->mode == (1 << mode)) {
64*4882a593Smuzhiyun 			pmx_mode = pmx->machdata->pmx_modes[i];
65*4882a593Smuzhiyun 			break;
66*4882a593Smuzhiyun 		}
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (!pmx_mode)
70*4882a593Smuzhiyun 		return -EINVAL;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	val = pmx_readl(pmx, pmx_mode->reg);
73*4882a593Smuzhiyun 	val &= ~pmx_mode->mask;
74*4882a593Smuzhiyun 	val |= pmx_mode->val;
75*4882a593Smuzhiyun 	pmx_writel(pmx, val, pmx_mode->reg);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	pmx->machdata->mode = pmx_mode->mode;
78*4882a593Smuzhiyun 	dev_info(pmx->dev, "Configured Mode: %s with id: %x\n\n",
79*4882a593Smuzhiyun 			pmx_mode->name ? pmx_mode->name : "no_name",
80*4882a593Smuzhiyun 			pmx_mode->reg);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
pmx_init_gpio_pingroup_addr(struct spear_gpio_pingroup * gpio_pingroup,unsigned count,u16 reg)85*4882a593Smuzhiyun void pmx_init_gpio_pingroup_addr(struct spear_gpio_pingroup *gpio_pingroup,
86*4882a593Smuzhiyun 				 unsigned count, u16 reg)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	int i, j;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
91*4882a593Smuzhiyun 		for (j = 0; j < gpio_pingroup[i].nmuxregs; j++)
92*4882a593Smuzhiyun 			gpio_pingroup[i].muxregs[j].reg = reg;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
pmx_init_addr(struct spear_pinctrl_machdata * machdata,u16 reg)95*4882a593Smuzhiyun void pmx_init_addr(struct spear_pinctrl_machdata *machdata, u16 reg)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct spear_pingroup *pgroup;
98*4882a593Smuzhiyun 	struct spear_modemux *modemux;
99*4882a593Smuzhiyun 	int i, j, group;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	for (group = 0; group < machdata->ngroups; group++) {
102*4882a593Smuzhiyun 		pgroup = machdata->groups[group];
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		for (i = 0; i < pgroup->nmodemuxs; i++) {
105*4882a593Smuzhiyun 			modemux = &pgroup->modemuxs[i];
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 			for (j = 0; j < modemux->nmuxregs; j++)
108*4882a593Smuzhiyun 				if (modemux->muxregs[j].reg == 0xFFFF)
109*4882a593Smuzhiyun 					modemux->muxregs[j].reg = reg;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
spear_pinctrl_get_groups_cnt(struct pinctrl_dev * pctldev)114*4882a593Smuzhiyun static int spear_pinctrl_get_groups_cnt(struct pinctrl_dev *pctldev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return pmx->machdata->ngroups;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
spear_pinctrl_get_group_name(struct pinctrl_dev * pctldev,unsigned group)121*4882a593Smuzhiyun static const char *spear_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
122*4882a593Smuzhiyun 		unsigned group)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return pmx->machdata->groups[group]->name;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
spear_pinctrl_get_group_pins(struct pinctrl_dev * pctldev,unsigned group,const unsigned ** pins,unsigned * num_pins)129*4882a593Smuzhiyun static int spear_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
130*4882a593Smuzhiyun 		unsigned group, const unsigned **pins, unsigned *num_pins)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	*pins = pmx->machdata->groups[group]->pins;
135*4882a593Smuzhiyun 	*num_pins = pmx->machdata->groups[group]->npins;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
spear_pinctrl_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)140*4882a593Smuzhiyun static void spear_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
141*4882a593Smuzhiyun 		struct seq_file *s, unsigned offset)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	seq_printf(s, " " DRIVER_NAME);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
spear_pinctrl_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)146*4882a593Smuzhiyun static int spear_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
147*4882a593Smuzhiyun 					struct device_node *np_config,
148*4882a593Smuzhiyun 					struct pinctrl_map **map,
149*4882a593Smuzhiyun 					unsigned *num_maps)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
152*4882a593Smuzhiyun 	struct device_node *np;
153*4882a593Smuzhiyun 	struct property *prop;
154*4882a593Smuzhiyun 	const char *function, *group;
155*4882a593Smuzhiyun 	int ret, index = 0, count = 0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* calculate number of maps required */
158*4882a593Smuzhiyun 	for_each_child_of_node(np_config, np) {
159*4882a593Smuzhiyun 		ret = of_property_read_string(np, "st,function", &function);
160*4882a593Smuzhiyun 		if (ret < 0) {
161*4882a593Smuzhiyun 			of_node_put(np);
162*4882a593Smuzhiyun 			return ret;
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		ret = of_property_count_strings(np, "st,pins");
166*4882a593Smuzhiyun 		if (ret < 0) {
167*4882a593Smuzhiyun 			of_node_put(np);
168*4882a593Smuzhiyun 			return ret;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 		count += ret;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (!count) {
175*4882a593Smuzhiyun 		dev_err(pmx->dev, "No child nodes passed via DT\n");
176*4882a593Smuzhiyun 		return -ENODEV;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	*map = kcalloc(count, sizeof(**map), GFP_KERNEL);
180*4882a593Smuzhiyun 	if (!*map)
181*4882a593Smuzhiyun 		return -ENOMEM;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	for_each_child_of_node(np_config, np) {
184*4882a593Smuzhiyun 		of_property_read_string(np, "st,function", &function);
185*4882a593Smuzhiyun 		of_property_for_each_string(np, "st,pins", prop, group) {
186*4882a593Smuzhiyun 			(*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
187*4882a593Smuzhiyun 			(*map)[index].data.mux.group = group;
188*4882a593Smuzhiyun 			(*map)[index].data.mux.function = function;
189*4882a593Smuzhiyun 			index++;
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	*num_maps = count;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
spear_pinctrl_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)198*4882a593Smuzhiyun static void spear_pinctrl_dt_free_map(struct pinctrl_dev *pctldev,
199*4882a593Smuzhiyun 				      struct pinctrl_map *map,
200*4882a593Smuzhiyun 				      unsigned num_maps)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	kfree(map);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const struct pinctrl_ops spear_pinctrl_ops = {
206*4882a593Smuzhiyun 	.get_groups_count = spear_pinctrl_get_groups_cnt,
207*4882a593Smuzhiyun 	.get_group_name = spear_pinctrl_get_group_name,
208*4882a593Smuzhiyun 	.get_group_pins = spear_pinctrl_get_group_pins,
209*4882a593Smuzhiyun 	.pin_dbg_show = spear_pinctrl_pin_dbg_show,
210*4882a593Smuzhiyun 	.dt_node_to_map = spear_pinctrl_dt_node_to_map,
211*4882a593Smuzhiyun 	.dt_free_map = spear_pinctrl_dt_free_map,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
spear_pinctrl_get_funcs_count(struct pinctrl_dev * pctldev)214*4882a593Smuzhiyun static int spear_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return pmx->machdata->nfunctions;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
spear_pinctrl_get_func_name(struct pinctrl_dev * pctldev,unsigned function)221*4882a593Smuzhiyun static const char *spear_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
222*4882a593Smuzhiyun 		unsigned function)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return pmx->machdata->functions[function]->name;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
spear_pinctrl_get_func_groups(struct pinctrl_dev * pctldev,unsigned function,const char * const ** groups,unsigned * const ngroups)229*4882a593Smuzhiyun static int spear_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
230*4882a593Smuzhiyun 		unsigned function, const char *const **groups,
231*4882a593Smuzhiyun 		unsigned * const ngroups)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	*groups = pmx->machdata->functions[function]->groups;
236*4882a593Smuzhiyun 	*ngroups = pmx->machdata->functions[function]->ngroups;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
spear_pinctrl_endisable(struct pinctrl_dev * pctldev,unsigned function,unsigned group,bool enable)241*4882a593Smuzhiyun static int spear_pinctrl_endisable(struct pinctrl_dev *pctldev,
242*4882a593Smuzhiyun 		unsigned function, unsigned group, bool enable)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
245*4882a593Smuzhiyun 	const struct spear_pingroup *pgroup;
246*4882a593Smuzhiyun 	const struct spear_modemux *modemux;
247*4882a593Smuzhiyun 	int i;
248*4882a593Smuzhiyun 	bool found = false;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	pgroup = pmx->machdata->groups[group];
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	for (i = 0; i < pgroup->nmodemuxs; i++) {
253*4882a593Smuzhiyun 		modemux = &pgroup->modemuxs[i];
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 		/* SoC have any modes */
256*4882a593Smuzhiyun 		if (pmx->machdata->modes_supported) {
257*4882a593Smuzhiyun 			if (!(pmx->machdata->mode & modemux->modes))
258*4882a593Smuzhiyun 				continue;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		found = true;
262*4882a593Smuzhiyun 		muxregs_endisable(pmx, modemux->muxregs, modemux->nmuxregs,
263*4882a593Smuzhiyun 				enable);
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!found) {
267*4882a593Smuzhiyun 		dev_err(pmx->dev, "pinmux group: %s not supported\n",
268*4882a593Smuzhiyun 				pgroup->name);
269*4882a593Smuzhiyun 		return -ENODEV;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
spear_pinctrl_set_mux(struct pinctrl_dev * pctldev,unsigned function,unsigned group)275*4882a593Smuzhiyun static int spear_pinctrl_set_mux(struct pinctrl_dev *pctldev, unsigned function,
276*4882a593Smuzhiyun 		unsigned group)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	return spear_pinctrl_endisable(pctldev, function, group, true);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* gpio with pinmux */
get_gpio_pingroup(struct spear_pmx * pmx,unsigned pin)282*4882a593Smuzhiyun static struct spear_gpio_pingroup *get_gpio_pingroup(struct spear_pmx *pmx,
283*4882a593Smuzhiyun 		unsigned pin)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct spear_gpio_pingroup *gpio_pingroup;
286*4882a593Smuzhiyun 	int i, j;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (!pmx->machdata->gpio_pingroups)
289*4882a593Smuzhiyun 		return NULL;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	for (i = 0; i < pmx->machdata->ngpio_pingroups; i++) {
292*4882a593Smuzhiyun 		gpio_pingroup = &pmx->machdata->gpio_pingroups[i];
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		for (j = 0; j < gpio_pingroup->npins; j++) {
295*4882a593Smuzhiyun 			if (gpio_pingroup->pins[j] == pin)
296*4882a593Smuzhiyun 				return gpio_pingroup;
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return NULL;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
gpio_request_endisable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool enable)303*4882a593Smuzhiyun static int gpio_request_endisable(struct pinctrl_dev *pctldev,
304*4882a593Smuzhiyun 		struct pinctrl_gpio_range *range, unsigned offset, bool enable)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct spear_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
307*4882a593Smuzhiyun 	struct spear_pinctrl_machdata *machdata = pmx->machdata;
308*4882a593Smuzhiyun 	struct spear_gpio_pingroup *gpio_pingroup;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/*
311*4882a593Smuzhiyun 	 * Some SoC have configuration options applicable to group of pins,
312*4882a593Smuzhiyun 	 * rather than a single pin.
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	gpio_pingroup = get_gpio_pingroup(pmx, offset);
315*4882a593Smuzhiyun 	if (gpio_pingroup)
316*4882a593Smuzhiyun 		muxregs_endisable(pmx, gpio_pingroup->muxregs,
317*4882a593Smuzhiyun 				gpio_pingroup->nmuxregs, enable);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/*
320*4882a593Smuzhiyun 	 * SoC may need some extra configurations, or configurations for single
321*4882a593Smuzhiyun 	 * pin
322*4882a593Smuzhiyun 	 */
323*4882a593Smuzhiyun 	if (machdata->gpio_request_endisable)
324*4882a593Smuzhiyun 		machdata->gpio_request_endisable(pmx, offset, enable);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)329*4882a593Smuzhiyun static int gpio_request_enable(struct pinctrl_dev *pctldev,
330*4882a593Smuzhiyun 		struct pinctrl_gpio_range *range, unsigned offset)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return gpio_request_endisable(pctldev, range, offset, true);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)335*4882a593Smuzhiyun static void gpio_disable_free(struct pinctrl_dev *pctldev,
336*4882a593Smuzhiyun 		struct pinctrl_gpio_range *range, unsigned offset)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	gpio_request_endisable(pctldev, range, offset, false);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const struct pinmux_ops spear_pinmux_ops = {
342*4882a593Smuzhiyun 	.get_functions_count = spear_pinctrl_get_funcs_count,
343*4882a593Smuzhiyun 	.get_function_name = spear_pinctrl_get_func_name,
344*4882a593Smuzhiyun 	.get_function_groups = spear_pinctrl_get_func_groups,
345*4882a593Smuzhiyun 	.set_mux = spear_pinctrl_set_mux,
346*4882a593Smuzhiyun 	.gpio_request_enable = gpio_request_enable,
347*4882a593Smuzhiyun 	.gpio_disable_free = gpio_disable_free,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static struct pinctrl_desc spear_pinctrl_desc = {
351*4882a593Smuzhiyun 	.name = DRIVER_NAME,
352*4882a593Smuzhiyun 	.pctlops = &spear_pinctrl_ops,
353*4882a593Smuzhiyun 	.pmxops = &spear_pinmux_ops,
354*4882a593Smuzhiyun 	.owner = THIS_MODULE,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
spear_pinctrl_probe(struct platform_device * pdev,struct spear_pinctrl_machdata * machdata)357*4882a593Smuzhiyun int spear_pinctrl_probe(struct platform_device *pdev,
358*4882a593Smuzhiyun 			struct spear_pinctrl_machdata *machdata)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
361*4882a593Smuzhiyun 	struct spear_pmx *pmx;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (!machdata)
364*4882a593Smuzhiyun 		return -ENODEV;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
367*4882a593Smuzhiyun 	if (!pmx)
368*4882a593Smuzhiyun 		return -ENOMEM;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	pmx->vbase = devm_platform_ioremap_resource(pdev, 0);
371*4882a593Smuzhiyun 	if (IS_ERR(pmx->vbase))
372*4882a593Smuzhiyun 		return PTR_ERR(pmx->vbase);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	pmx->dev = &pdev->dev;
375*4882a593Smuzhiyun 	pmx->machdata = machdata;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* configure mode, if supported by SoC */
378*4882a593Smuzhiyun 	if (machdata->modes_supported) {
379*4882a593Smuzhiyun 		int mode = 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		if (of_property_read_u32(np, "st,pinmux-mode", &mode)) {
382*4882a593Smuzhiyun 			dev_err(&pdev->dev, "OF: pinmux mode not passed\n");
383*4882a593Smuzhiyun 			return -EINVAL;
384*4882a593Smuzhiyun 		}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		if (set_mode(pmx, mode)) {
387*4882a593Smuzhiyun 			dev_err(&pdev->dev, "OF: Couldn't configure mode: %x\n",
388*4882a593Smuzhiyun 					mode);
389*4882a593Smuzhiyun 			return -EINVAL;
390*4882a593Smuzhiyun 		}
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	platform_set_drvdata(pdev, pmx);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	spear_pinctrl_desc.pins = machdata->pins;
396*4882a593Smuzhiyun 	spear_pinctrl_desc.npins = machdata->npins;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	pmx->pctl = devm_pinctrl_register(&pdev->dev, &spear_pinctrl_desc, pmx);
399*4882a593Smuzhiyun 	if (IS_ERR(pmx->pctl)) {
400*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
401*4882a593Smuzhiyun 		return PTR_ERR(pmx->pctl);
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	return 0;
405*4882a593Smuzhiyun }
406