1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * pinmux driver for CSR SiRFprimaII
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors:
6*4882a593Smuzhiyun * Rongjun Ying <rongjun.ying@csr.com>
7*4882a593Smuzhiyun * Yuping Luo <yuping.luo@csr.com>
8*4882a593Smuzhiyun * Barry Song <baohua.song@csr.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (c) 2011 - 2014 Cambridge Silicon Radio Limited, a CSR plc group
11*4882a593Smuzhiyun * company.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
21*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
23*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/of_address.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun #include <linux/bitops.h>
29*4882a593Smuzhiyun #include <linux/gpio/driver.h>
30*4882a593Smuzhiyun #include <linux/of_gpio.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "pinctrl-sirf.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DRIVER_NAME "pinmux-sirf"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct sirfsoc_gpio_bank {
37*4882a593Smuzhiyun int id;
38*4882a593Smuzhiyun int parent_irq;
39*4882a593Smuzhiyun spinlock_t lock;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct sirfsoc_gpio_chip {
43*4882a593Smuzhiyun struct of_mm_gpio_chip chip;
44*4882a593Smuzhiyun struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
45*4882a593Smuzhiyun spinlock_t lock;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct sirfsoc_pin_group *sirfsoc_pin_groups;
49*4882a593Smuzhiyun static int sirfsoc_pingrp_cnt;
50*4882a593Smuzhiyun
sirfsoc_get_groups_count(struct pinctrl_dev * pctldev)51*4882a593Smuzhiyun static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return sirfsoc_pingrp_cnt;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
sirfsoc_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)56*4882a593Smuzhiyun static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
57*4882a593Smuzhiyun unsigned selector)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return sirfsoc_pin_groups[selector].name;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
sirfsoc_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)62*4882a593Smuzhiyun static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev,
63*4882a593Smuzhiyun unsigned selector,
64*4882a593Smuzhiyun const unsigned **pins,
65*4882a593Smuzhiyun unsigned *num_pins)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun *pins = sirfsoc_pin_groups[selector].pins;
68*4882a593Smuzhiyun *num_pins = sirfsoc_pin_groups[selector].num_pins;
69*4882a593Smuzhiyun return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
sirfsoc_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)72*4882a593Smuzhiyun static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev,
73*4882a593Smuzhiyun struct seq_file *s, unsigned offset)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun seq_printf(s, " " DRIVER_NAME);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
sirfsoc_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np_config,struct pinctrl_map ** map,unsigned * num_maps)78*4882a593Smuzhiyun static int sirfsoc_dt_node_to_map(struct pinctrl_dev *pctldev,
79*4882a593Smuzhiyun struct device_node *np_config,
80*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct sirfsoc_pmx *spmx = pinctrl_dev_get_drvdata(pctldev);
83*4882a593Smuzhiyun struct device_node *np;
84*4882a593Smuzhiyun struct property *prop;
85*4882a593Smuzhiyun const char *function, *group;
86*4882a593Smuzhiyun int ret, index = 0, count = 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* calculate number of maps required */
89*4882a593Smuzhiyun for_each_child_of_node(np_config, np) {
90*4882a593Smuzhiyun ret = of_property_read_string(np, "sirf,function", &function);
91*4882a593Smuzhiyun if (ret < 0) {
92*4882a593Smuzhiyun of_node_put(np);
93*4882a593Smuzhiyun return ret;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun ret = of_property_count_strings(np, "sirf,pins");
97*4882a593Smuzhiyun if (ret < 0) {
98*4882a593Smuzhiyun of_node_put(np);
99*4882a593Smuzhiyun return ret;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun count += ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!count) {
106*4882a593Smuzhiyun dev_err(spmx->dev, "No child nodes passed via DT\n");
107*4882a593Smuzhiyun return -ENODEV;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun *map = kcalloc(count, sizeof(**map), GFP_KERNEL);
111*4882a593Smuzhiyun if (!*map)
112*4882a593Smuzhiyun return -ENOMEM;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun for_each_child_of_node(np_config, np) {
115*4882a593Smuzhiyun of_property_read_string(np, "sirf,function", &function);
116*4882a593Smuzhiyun of_property_for_each_string(np, "sirf,pins", prop, group) {
117*4882a593Smuzhiyun (*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
118*4882a593Smuzhiyun (*map)[index].data.mux.group = group;
119*4882a593Smuzhiyun (*map)[index].data.mux.function = function;
120*4882a593Smuzhiyun index++;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun *num_maps = count;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
sirfsoc_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)129*4882a593Smuzhiyun static void sirfsoc_dt_free_map(struct pinctrl_dev *pctldev,
130*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun kfree(map);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct pinctrl_ops sirfsoc_pctrl_ops = {
136*4882a593Smuzhiyun .get_groups_count = sirfsoc_get_groups_count,
137*4882a593Smuzhiyun .get_group_name = sirfsoc_get_group_name,
138*4882a593Smuzhiyun .get_group_pins = sirfsoc_get_group_pins,
139*4882a593Smuzhiyun .pin_dbg_show = sirfsoc_pin_dbg_show,
140*4882a593Smuzhiyun .dt_node_to_map = sirfsoc_dt_node_to_map,
141*4882a593Smuzhiyun .dt_free_map = sirfsoc_dt_free_map,
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct sirfsoc_pmx_func *sirfsoc_pmx_functions;
145*4882a593Smuzhiyun static int sirfsoc_pmxfunc_cnt;
146*4882a593Smuzhiyun
sirfsoc_pinmux_endisable(struct sirfsoc_pmx * spmx,unsigned selector,bool enable)147*4882a593Smuzhiyun static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx,
148*4882a593Smuzhiyun unsigned selector, bool enable)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun const struct sirfsoc_padmux *mux =
152*4882a593Smuzhiyun sirfsoc_pmx_functions[selector].padmux;
153*4882a593Smuzhiyun const struct sirfsoc_muxmask *mask = mux->muxmask;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (i = 0; i < mux->muxmask_counts; i++) {
156*4882a593Smuzhiyun u32 muxval;
157*4882a593Smuzhiyun muxval = readl(spmx->gpio_virtbase +
158*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(mask[i].group));
159*4882a593Smuzhiyun if (enable)
160*4882a593Smuzhiyun muxval = muxval & ~mask[i].mask;
161*4882a593Smuzhiyun else
162*4882a593Smuzhiyun muxval = muxval | mask[i].mask;
163*4882a593Smuzhiyun writel(muxval, spmx->gpio_virtbase +
164*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(mask[i].group));
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (mux->funcmask && enable) {
168*4882a593Smuzhiyun u32 func_en_val;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun func_en_val =
171*4882a593Smuzhiyun readl(spmx->rsc_virtbase + mux->ctrlreg);
172*4882a593Smuzhiyun func_en_val =
173*4882a593Smuzhiyun (func_en_val & ~mux->funcmask) | (mux->funcval);
174*4882a593Smuzhiyun writel(func_en_val, spmx->rsc_virtbase + mux->ctrlreg);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
sirfsoc_pinmux_set_mux(struct pinctrl_dev * pmxdev,unsigned selector,unsigned group)178*4882a593Smuzhiyun static int sirfsoc_pinmux_set_mux(struct pinctrl_dev *pmxdev,
179*4882a593Smuzhiyun unsigned selector,
180*4882a593Smuzhiyun unsigned group)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct sirfsoc_pmx *spmx;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun spmx = pinctrl_dev_get_drvdata(pmxdev);
185*4882a593Smuzhiyun sirfsoc_pinmux_endisable(spmx, selector, true);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev * pmxdev)190*4882a593Smuzhiyun static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return sirfsoc_pmxfunc_cnt;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
sirfsoc_pinmux_get_func_name(struct pinctrl_dev * pctldev,unsigned selector)195*4882a593Smuzhiyun static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
196*4882a593Smuzhiyun unsigned selector)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun return sirfsoc_pmx_functions[selector].name;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
sirfsoc_pinmux_get_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)201*4882a593Smuzhiyun static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev,
202*4882a593Smuzhiyun unsigned selector,
203*4882a593Smuzhiyun const char * const **groups,
204*4882a593Smuzhiyun unsigned * const num_groups)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun *groups = sirfsoc_pmx_functions[selector].groups;
207*4882a593Smuzhiyun *num_groups = sirfsoc_pmx_functions[selector].num_groups;
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
sirfsoc_pinmux_request_gpio(struct pinctrl_dev * pmxdev,struct pinctrl_gpio_range * range,unsigned offset)211*4882a593Smuzhiyun static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
212*4882a593Smuzhiyun struct pinctrl_gpio_range *range, unsigned offset)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct sirfsoc_pmx *spmx;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun int group = range->id;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun u32 muxval;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun spmx = pinctrl_dev_get_drvdata(pmxdev);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun muxval = readl(spmx->gpio_virtbase +
223*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(group));
224*4882a593Smuzhiyun muxval = muxval | (1 << (offset - range->pin_base));
225*4882a593Smuzhiyun writel(muxval, spmx->gpio_virtbase +
226*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(group));
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const struct pinmux_ops sirfsoc_pinmux_ops = {
232*4882a593Smuzhiyun .set_mux = sirfsoc_pinmux_set_mux,
233*4882a593Smuzhiyun .get_functions_count = sirfsoc_pinmux_get_funcs_count,
234*4882a593Smuzhiyun .get_function_name = sirfsoc_pinmux_get_func_name,
235*4882a593Smuzhiyun .get_function_groups = sirfsoc_pinmux_get_groups,
236*4882a593Smuzhiyun .gpio_request_enable = sirfsoc_pinmux_request_gpio,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static struct pinctrl_desc sirfsoc_pinmux_desc = {
240*4882a593Smuzhiyun .name = DRIVER_NAME,
241*4882a593Smuzhiyun .pctlops = &sirfsoc_pctrl_ops,
242*4882a593Smuzhiyun .pmxops = &sirfsoc_pinmux_ops,
243*4882a593Smuzhiyun .owner = THIS_MODULE,
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
sirfsoc_rsc_of_iomap(void)246*4882a593Smuzhiyun static void __iomem *sirfsoc_rsc_of_iomap(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun const struct of_device_id rsc_ids[] = {
249*4882a593Smuzhiyun { .compatible = "sirf,prima2-rsc" },
250*4882a593Smuzhiyun {}
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun struct device_node *np;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun np = of_find_matching_node(NULL, rsc_ids);
255*4882a593Smuzhiyun if (!np)
256*4882a593Smuzhiyun panic("unable to find compatible rsc node in dtb\n");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return of_iomap(np, 0);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
sirfsoc_gpio_of_xlate(struct gpio_chip * gc,const struct of_phandle_args * gpiospec,u32 * flags)261*4882a593Smuzhiyun static int sirfsoc_gpio_of_xlate(struct gpio_chip *gc,
262*4882a593Smuzhiyun const struct of_phandle_args *gpiospec,
263*4882a593Smuzhiyun u32 *flags)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun if (gpiospec->args[0] > SIRFSOC_GPIO_NO_OF_BANKS * SIRFSOC_GPIO_BANK_SIZE)
266*4882a593Smuzhiyun return -EINVAL;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (flags)
269*4882a593Smuzhiyun *flags = gpiospec->args[1];
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun return gpiospec->args[0];
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const struct of_device_id pinmux_ids[] = {
275*4882a593Smuzhiyun { .compatible = "sirf,prima2-pinctrl", .data = &prima2_pinctrl_data, },
276*4882a593Smuzhiyun { .compatible = "sirf,atlas6-pinctrl", .data = &atlas6_pinctrl_data, },
277*4882a593Smuzhiyun {}
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
sirfsoc_pinmux_probe(struct platform_device * pdev)280*4882a593Smuzhiyun static int sirfsoc_pinmux_probe(struct platform_device *pdev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun int ret;
283*4882a593Smuzhiyun struct sirfsoc_pmx *spmx;
284*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
285*4882a593Smuzhiyun const struct sirfsoc_pinctrl_data *pdata;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Create state holders etc for this driver */
288*4882a593Smuzhiyun spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
289*4882a593Smuzhiyun if (!spmx)
290*4882a593Smuzhiyun return -ENOMEM;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun spmx->dev = &pdev->dev;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun platform_set_drvdata(pdev, spmx);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun spmx->gpio_virtbase = of_iomap(np, 0);
297*4882a593Smuzhiyun if (!spmx->gpio_virtbase) {
298*4882a593Smuzhiyun dev_err(&pdev->dev, "can't map gpio registers\n");
299*4882a593Smuzhiyun return -ENOMEM;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
303*4882a593Smuzhiyun if (!spmx->rsc_virtbase) {
304*4882a593Smuzhiyun ret = -ENOMEM;
305*4882a593Smuzhiyun dev_err(&pdev->dev, "can't map rsc registers\n");
306*4882a593Smuzhiyun goto out_no_rsc_remap;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun pdata = of_match_node(pinmux_ids, np)->data;
310*4882a593Smuzhiyun sirfsoc_pin_groups = pdata->grps;
311*4882a593Smuzhiyun sirfsoc_pingrp_cnt = pdata->grps_cnt;
312*4882a593Smuzhiyun sirfsoc_pmx_functions = pdata->funcs;
313*4882a593Smuzhiyun sirfsoc_pmxfunc_cnt = pdata->funcs_cnt;
314*4882a593Smuzhiyun sirfsoc_pinmux_desc.pins = pdata->pads;
315*4882a593Smuzhiyun sirfsoc_pinmux_desc.npins = pdata->pads_cnt;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Now register the pin controller and all pins it handles */
319*4882a593Smuzhiyun spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
320*4882a593Smuzhiyun if (IS_ERR(spmx->pmx)) {
321*4882a593Smuzhiyun dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
322*4882a593Smuzhiyun ret = PTR_ERR(spmx->pmx);
323*4882a593Smuzhiyun goto out_no_pmx;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return 0;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun out_no_pmx:
331*4882a593Smuzhiyun iounmap(spmx->rsc_virtbase);
332*4882a593Smuzhiyun out_no_rsc_remap:
333*4882a593Smuzhiyun iounmap(spmx->gpio_virtbase);
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sirfsoc_pinmux_suspend_noirq(struct device * dev)338*4882a593Smuzhiyun static int sirfsoc_pinmux_suspend_noirq(struct device *dev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun int i, j;
341*4882a593Smuzhiyun struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
344*4882a593Smuzhiyun for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
345*4882a593Smuzhiyun spmx->gpio_regs[i][j] = readl(spmx->gpio_virtbase +
346*4882a593Smuzhiyun SIRFSOC_GPIO_CTRL(i, j));
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun spmx->ints_regs[i] = readl(spmx->gpio_virtbase +
349*4882a593Smuzhiyun SIRFSOC_GPIO_INT_STATUS(i));
350*4882a593Smuzhiyun spmx->paden_regs[i] = readl(spmx->gpio_virtbase +
351*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(i));
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun spmx->dspen_regs = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun for (i = 0; i < 3; i++)
356*4882a593Smuzhiyun spmx->rsc_regs[i] = readl(spmx->rsc_virtbase + 4 * i);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
sirfsoc_pinmux_resume_noirq(struct device * dev)361*4882a593Smuzhiyun static int sirfsoc_pinmux_resume_noirq(struct device *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int i, j;
364*4882a593Smuzhiyun struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
367*4882a593Smuzhiyun for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
368*4882a593Smuzhiyun writel(spmx->gpio_regs[i][j], spmx->gpio_virtbase +
369*4882a593Smuzhiyun SIRFSOC_GPIO_CTRL(i, j));
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun writel(spmx->ints_regs[i], spmx->gpio_virtbase +
372*4882a593Smuzhiyun SIRFSOC_GPIO_INT_STATUS(i));
373*4882a593Smuzhiyun writel(spmx->paden_regs[i], spmx->gpio_virtbase +
374*4882a593Smuzhiyun SIRFSOC_GPIO_PAD_EN(i));
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun writel(spmx->dspen_regs, spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun for (i = 0; i < 3; i++)
379*4882a593Smuzhiyun writel(spmx->rsc_regs[i], spmx->rsc_virtbase + 4 * i);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static const struct dev_pm_ops sirfsoc_pinmux_pm_ops = {
385*4882a593Smuzhiyun .suspend_noirq = sirfsoc_pinmux_suspend_noirq,
386*4882a593Smuzhiyun .resume_noirq = sirfsoc_pinmux_resume_noirq,
387*4882a593Smuzhiyun .freeze_noirq = sirfsoc_pinmux_suspend_noirq,
388*4882a593Smuzhiyun .restore_noirq = sirfsoc_pinmux_resume_noirq,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun static struct platform_driver sirfsoc_pinmux_driver = {
393*4882a593Smuzhiyun .driver = {
394*4882a593Smuzhiyun .name = DRIVER_NAME,
395*4882a593Smuzhiyun .of_match_table = pinmux_ids,
396*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
397*4882a593Smuzhiyun .pm = &sirfsoc_pinmux_pm_ops,
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun },
400*4882a593Smuzhiyun .probe = sirfsoc_pinmux_probe,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
sirfsoc_pinmux_init(void)403*4882a593Smuzhiyun static int __init sirfsoc_pinmux_init(void)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return platform_driver_register(&sirfsoc_pinmux_driver);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun arch_initcall(sirfsoc_pinmux_init);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static inline struct sirfsoc_gpio_bank *
sirfsoc_gpio_to_bank(struct sirfsoc_gpio_chip * sgpio,unsigned int offset)410*4882a593Smuzhiyun sirfsoc_gpio_to_bank(struct sirfsoc_gpio_chip *sgpio, unsigned int offset)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun return &sgpio->sgpio_bank[offset / SIRFSOC_GPIO_BANK_SIZE];
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
sirfsoc_gpio_to_bankoff(unsigned int offset)415*4882a593Smuzhiyun static inline int sirfsoc_gpio_to_bankoff(unsigned int offset)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun return offset % SIRFSOC_GPIO_BANK_SIZE;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
sirfsoc_gpio_irq_ack(struct irq_data * d)420*4882a593Smuzhiyun static void sirfsoc_gpio_irq_ack(struct irq_data *d)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
423*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(gc);
424*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
425*4882a593Smuzhiyun int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
426*4882a593Smuzhiyun u32 val, offset;
427*4882a593Smuzhiyun unsigned long flags;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun spin_lock_irqsave(&sgpio->lock, flags);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun val = readl(sgpio->chip.regs + offset);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun spin_unlock_irqrestore(&sgpio->lock, flags);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
__sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_chip * sgpio,struct sirfsoc_gpio_bank * bank,int idx)440*4882a593Smuzhiyun static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_chip *sgpio,
441*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank,
442*4882a593Smuzhiyun int idx)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun u32 val, offset;
445*4882a593Smuzhiyun unsigned long flags;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun spin_lock_irqsave(&sgpio->lock, flags);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun val = readl(sgpio->chip.regs + offset);
452*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
453*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
454*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun spin_unlock_irqrestore(&sgpio->lock, flags);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
sirfsoc_gpio_irq_mask(struct irq_data * d)459*4882a593Smuzhiyun static void sirfsoc_gpio_irq_mask(struct irq_data *d)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
462*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(gc);
463*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun __sirfsoc_gpio_irq_mask(sgpio, bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
sirfsoc_gpio_irq_unmask(struct irq_data * d)468*4882a593Smuzhiyun static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
471*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(gc);
472*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
473*4882a593Smuzhiyun int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
474*4882a593Smuzhiyun u32 val, offset;
475*4882a593Smuzhiyun unsigned long flags;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun spin_lock_irqsave(&sgpio->lock, flags);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun val = readl(sgpio->chip.regs + offset);
482*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
483*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
484*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun spin_unlock_irqrestore(&sgpio->lock, flags);
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
sirfsoc_gpio_irq_type(struct irq_data * d,unsigned type)489*4882a593Smuzhiyun static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
492*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(gc);
493*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, d->hwirq);
494*4882a593Smuzhiyun int idx = sirfsoc_gpio_to_bankoff(d->hwirq);
495*4882a593Smuzhiyun u32 val, offset;
496*4882a593Smuzhiyun unsigned long flags;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun spin_lock_irqsave(&sgpio->lock, flags);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun val = readl(sgpio->chip.regs + offset);
503*4882a593Smuzhiyun val &= ~(SIRFSOC_GPIO_CTL_INTR_STS_MASK | SIRFSOC_GPIO_CTL_OUT_EN_MASK);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun switch (type) {
506*4882a593Smuzhiyun case IRQ_TYPE_NONE:
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
509*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
510*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
511*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
514*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
515*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
516*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
517*4882a593Smuzhiyun break;
518*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
519*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
520*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
521*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
522*4882a593Smuzhiyun break;
523*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
524*4882a593Smuzhiyun val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK |
525*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
526*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
529*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
530*4882a593Smuzhiyun val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
531*4882a593Smuzhiyun SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun spin_unlock_irqrestore(&sgpio->lock, flags);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct irq_chip sirfsoc_irq_chip = {
543*4882a593Smuzhiyun .name = "sirf-gpio-irq",
544*4882a593Smuzhiyun .irq_ack = sirfsoc_gpio_irq_ack,
545*4882a593Smuzhiyun .irq_mask = sirfsoc_gpio_irq_mask,
546*4882a593Smuzhiyun .irq_unmask = sirfsoc_gpio_irq_unmask,
547*4882a593Smuzhiyun .irq_set_type = sirfsoc_gpio_irq_type,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun
sirfsoc_gpio_handle_irq(struct irq_desc * desc)550*4882a593Smuzhiyun static void sirfsoc_gpio_handle_irq(struct irq_desc *desc)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun unsigned int irq = irq_desc_get_irq(desc);
553*4882a593Smuzhiyun struct gpio_chip *gc = irq_desc_get_handler_data(desc);
554*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(gc);
555*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank;
556*4882a593Smuzhiyun u32 status, ctrl;
557*4882a593Smuzhiyun int idx = 0;
558*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
559*4882a593Smuzhiyun int i;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
562*4882a593Smuzhiyun bank = &sgpio->sgpio_bank[i];
563*4882a593Smuzhiyun if (bank->parent_irq == irq)
564*4882a593Smuzhiyun break;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun BUG_ON(i == SIRFSOC_GPIO_NO_OF_BANKS);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun chained_irq_enter(chip, desc);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun status = readl(sgpio->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
571*4882a593Smuzhiyun if (!status) {
572*4882a593Smuzhiyun printk(KERN_WARNING
573*4882a593Smuzhiyun "%s: gpio id %d status %#x no interrupt is flagged\n",
574*4882a593Smuzhiyun __func__, bank->id, status);
575*4882a593Smuzhiyun handle_bad_irq(desc);
576*4882a593Smuzhiyun return;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun while (status) {
580*4882a593Smuzhiyun ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /*
583*4882a593Smuzhiyun * Here we must check whether the corresponding GPIO's interrupt
584*4882a593Smuzhiyun * has been enabled, otherwise just skip it
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
587*4882a593Smuzhiyun pr_debug("%s: gpio id %d idx %d happens\n",
588*4882a593Smuzhiyun __func__, bank->id, idx);
589*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(gc->irq.domain, idx +
590*4882a593Smuzhiyun bank->id * SIRFSOC_GPIO_BANK_SIZE));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun idx++;
594*4882a593Smuzhiyun status = status >> 1;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun chained_irq_exit(chip, desc);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
sirfsoc_gpio_set_input(struct sirfsoc_gpio_chip * sgpio,unsigned ctrl_offset)600*4882a593Smuzhiyun static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_chip *sgpio,
601*4882a593Smuzhiyun unsigned ctrl_offset)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun u32 val;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun val = readl(sgpio->chip.regs + ctrl_offset);
606*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
607*4882a593Smuzhiyun writel(val, sgpio->chip.regs + ctrl_offset);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
sirfsoc_gpio_request(struct gpio_chip * chip,unsigned offset)610*4882a593Smuzhiyun static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
613*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
614*4882a593Smuzhiyun unsigned long flags;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun if (pinctrl_gpio_request(chip->base + offset))
617*4882a593Smuzhiyun return -ENODEV;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * default status:
623*4882a593Smuzhiyun * set direction as input and mask irq
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
626*4882a593Smuzhiyun __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
sirfsoc_gpio_free(struct gpio_chip * chip,unsigned offset)633*4882a593Smuzhiyun static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
636*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
637*4882a593Smuzhiyun unsigned long flags;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun __sirfsoc_gpio_irq_mask(sgpio, bank, offset);
642*4882a593Smuzhiyun sirfsoc_gpio_set_input(sgpio, SIRFSOC_GPIO_CTRL(bank->id, offset));
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun pinctrl_gpio_free(chip->base + offset);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
sirfsoc_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)649*4882a593Smuzhiyun static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
652*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
653*4882a593Smuzhiyun int idx = sirfsoc_gpio_to_bankoff(gpio);
654*4882a593Smuzhiyun unsigned long flags;
655*4882a593Smuzhiyun unsigned offset;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun sirfsoc_gpio_set_input(sgpio, offset);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
sirfsoc_gpio_set_output(struct sirfsoc_gpio_chip * sgpio,struct sirfsoc_gpio_bank * bank,unsigned offset,int value)668*4882a593Smuzhiyun static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_chip *sgpio,
669*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank,
670*4882a593Smuzhiyun unsigned offset,
671*4882a593Smuzhiyun int value)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun u32 out_ctrl;
674*4882a593Smuzhiyun unsigned long flags;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun out_ctrl = readl(sgpio->chip.regs + offset);
679*4882a593Smuzhiyun if (value)
680*4882a593Smuzhiyun out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
681*4882a593Smuzhiyun else
682*4882a593Smuzhiyun out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
685*4882a593Smuzhiyun out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
686*4882a593Smuzhiyun writel(out_ctrl, sgpio->chip.regs + offset);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
sirfsoc_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)691*4882a593Smuzhiyun static int sirfsoc_gpio_direction_output(struct gpio_chip *chip,
692*4882a593Smuzhiyun unsigned gpio, int value)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
695*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, gpio);
696*4882a593Smuzhiyun int idx = sirfsoc_gpio_to_bankoff(gpio);
697*4882a593Smuzhiyun u32 offset;
698*4882a593Smuzhiyun unsigned long flags;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun spin_lock_irqsave(&sgpio->lock, flags);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun sirfsoc_gpio_set_output(sgpio, bank, offset, value);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun spin_unlock_irqrestore(&sgpio->lock, flags);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
sirfsoc_gpio_get_value(struct gpio_chip * chip,unsigned offset)711*4882a593Smuzhiyun static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
714*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
715*4882a593Smuzhiyun u32 val;
716*4882a593Smuzhiyun unsigned long flags;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun val = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
sirfsoc_gpio_set_value(struct gpio_chip * chip,unsigned offset,int value)727*4882a593Smuzhiyun static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
728*4882a593Smuzhiyun int value)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio = gpiochip_get_data(chip);
731*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(sgpio, offset);
732*4882a593Smuzhiyun u32 ctrl;
733*4882a593Smuzhiyun unsigned long flags;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun spin_lock_irqsave(&bank->lock, flags);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun ctrl = readl(sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
738*4882a593Smuzhiyun if (value)
739*4882a593Smuzhiyun ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
740*4882a593Smuzhiyun else
741*4882a593Smuzhiyun ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
742*4882a593Smuzhiyun writel(ctrl, sgpio->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->lock, flags);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
sirfsoc_gpio_set_pullup(struct sirfsoc_gpio_chip * sgpio,const u32 * pullups)747*4882a593Smuzhiyun static void sirfsoc_gpio_set_pullup(struct sirfsoc_gpio_chip *sgpio,
748*4882a593Smuzhiyun const u32 *pullups)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun int i, n;
751*4882a593Smuzhiyun const unsigned long *p = (const unsigned long *)pullups;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
754*4882a593Smuzhiyun for_each_set_bit(n, p + i, BITS_PER_LONG) {
755*4882a593Smuzhiyun u32 offset = SIRFSOC_GPIO_CTRL(i, n);
756*4882a593Smuzhiyun u32 val = readl(sgpio->chip.regs + offset);
757*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_PULL_MASK;
758*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
759*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
sirfsoc_gpio_set_pulldown(struct sirfsoc_gpio_chip * sgpio,const u32 * pulldowns)764*4882a593Smuzhiyun static void sirfsoc_gpio_set_pulldown(struct sirfsoc_gpio_chip *sgpio,
765*4882a593Smuzhiyun const u32 *pulldowns)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun int i, n;
768*4882a593Smuzhiyun const unsigned long *p = (const unsigned long *)pulldowns;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
771*4882a593Smuzhiyun for_each_set_bit(n, p + i, BITS_PER_LONG) {
772*4882a593Smuzhiyun u32 offset = SIRFSOC_GPIO_CTRL(i, n);
773*4882a593Smuzhiyun u32 val = readl(sgpio->chip.regs + offset);
774*4882a593Smuzhiyun val |= SIRFSOC_GPIO_CTL_PULL_MASK;
775*4882a593Smuzhiyun val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
776*4882a593Smuzhiyun writel(val, sgpio->chip.regs + offset);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
sirfsoc_gpio_probe(struct device_node * np)781*4882a593Smuzhiyun static int sirfsoc_gpio_probe(struct device_node *np)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun int i, err = 0;
784*4882a593Smuzhiyun struct sirfsoc_gpio_chip *sgpio;
785*4882a593Smuzhiyun struct sirfsoc_gpio_bank *bank;
786*4882a593Smuzhiyun void __iomem *regs;
787*4882a593Smuzhiyun struct platform_device *pdev;
788*4882a593Smuzhiyun struct gpio_irq_chip *girq;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun u32 pullups[SIRFSOC_GPIO_NO_OF_BANKS], pulldowns[SIRFSOC_GPIO_NO_OF_BANKS];
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun pdev = of_find_device_by_node(np);
793*4882a593Smuzhiyun if (!pdev)
794*4882a593Smuzhiyun return -ENODEV;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun sgpio = devm_kzalloc(&pdev->dev, sizeof(*sgpio), GFP_KERNEL);
797*4882a593Smuzhiyun if (!sgpio) {
798*4882a593Smuzhiyun err = -ENOMEM;
799*4882a593Smuzhiyun goto out_put_device;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun spin_lock_init(&sgpio->lock);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun regs = of_iomap(np, 0);
804*4882a593Smuzhiyun if (!regs) {
805*4882a593Smuzhiyun err = -ENOMEM;
806*4882a593Smuzhiyun goto out_put_device;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun sgpio->chip.gc.request = sirfsoc_gpio_request;
810*4882a593Smuzhiyun sgpio->chip.gc.free = sirfsoc_gpio_free;
811*4882a593Smuzhiyun sgpio->chip.gc.direction_input = sirfsoc_gpio_direction_input;
812*4882a593Smuzhiyun sgpio->chip.gc.get = sirfsoc_gpio_get_value;
813*4882a593Smuzhiyun sgpio->chip.gc.direction_output = sirfsoc_gpio_direction_output;
814*4882a593Smuzhiyun sgpio->chip.gc.set = sirfsoc_gpio_set_value;
815*4882a593Smuzhiyun sgpio->chip.gc.base = 0;
816*4882a593Smuzhiyun sgpio->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS;
817*4882a593Smuzhiyun sgpio->chip.gc.label = kasprintf(GFP_KERNEL, "%pOF", np);
818*4882a593Smuzhiyun sgpio->chip.gc.of_node = np;
819*4882a593Smuzhiyun sgpio->chip.gc.of_xlate = sirfsoc_gpio_of_xlate;
820*4882a593Smuzhiyun sgpio->chip.gc.of_gpio_n_cells = 2;
821*4882a593Smuzhiyun sgpio->chip.gc.parent = &pdev->dev;
822*4882a593Smuzhiyun sgpio->chip.regs = regs;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun girq = &sgpio->chip.gc.irq;
825*4882a593Smuzhiyun girq->chip = &sirfsoc_irq_chip;
826*4882a593Smuzhiyun girq->parent_handler = sirfsoc_gpio_handle_irq;
827*4882a593Smuzhiyun girq->num_parents = SIRFSOC_GPIO_NO_OF_BANKS;
828*4882a593Smuzhiyun girq->parents = devm_kcalloc(&pdev->dev, SIRFSOC_GPIO_NO_OF_BANKS,
829*4882a593Smuzhiyun sizeof(*girq->parents),
830*4882a593Smuzhiyun GFP_KERNEL);
831*4882a593Smuzhiyun if (!girq->parents) {
832*4882a593Smuzhiyun err = -ENOMEM;
833*4882a593Smuzhiyun goto out_put_device;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
836*4882a593Smuzhiyun bank = &sgpio->sgpio_bank[i];
837*4882a593Smuzhiyun spin_lock_init(&bank->lock);
838*4882a593Smuzhiyun bank->parent_irq = platform_get_irq(pdev, i);
839*4882a593Smuzhiyun if (bank->parent_irq < 0) {
840*4882a593Smuzhiyun err = bank->parent_irq;
841*4882a593Smuzhiyun goto out;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun girq->parents[i] = bank->parent_irq;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun girq->default_type = IRQ_TYPE_NONE;
846*4882a593Smuzhiyun girq->handler = handle_level_irq;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun err = gpiochip_add_data(&sgpio->chip.gc, sgpio);
849*4882a593Smuzhiyun if (err) {
850*4882a593Smuzhiyun dev_err(&pdev->dev, "%pOF: error in probe function with status %d\n",
851*4882a593Smuzhiyun np, err);
852*4882a593Smuzhiyun goto out;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun err = gpiochip_add_pin_range(&sgpio->chip.gc, dev_name(&pdev->dev),
856*4882a593Smuzhiyun 0, 0, SIRFSOC_GPIO_BANK_SIZE * SIRFSOC_GPIO_NO_OF_BANKS);
857*4882a593Smuzhiyun if (err) {
858*4882a593Smuzhiyun dev_err(&pdev->dev,
859*4882a593Smuzhiyun "could not add gpiochip pin range\n");
860*4882a593Smuzhiyun goto out_no_range;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun if (!of_property_read_u32_array(np, "sirf,pullups", pullups,
864*4882a593Smuzhiyun SIRFSOC_GPIO_NO_OF_BANKS))
865*4882a593Smuzhiyun sirfsoc_gpio_set_pullup(sgpio, pullups);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (!of_property_read_u32_array(np, "sirf,pulldowns", pulldowns,
868*4882a593Smuzhiyun SIRFSOC_GPIO_NO_OF_BANKS))
869*4882a593Smuzhiyun sirfsoc_gpio_set_pulldown(sgpio, pulldowns);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun return 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun out_no_range:
874*4882a593Smuzhiyun gpiochip_remove(&sgpio->chip.gc);
875*4882a593Smuzhiyun out:
876*4882a593Smuzhiyun iounmap(regs);
877*4882a593Smuzhiyun out_put_device:
878*4882a593Smuzhiyun put_device(&pdev->dev);
879*4882a593Smuzhiyun return err;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
sirfsoc_gpio_init(void)882*4882a593Smuzhiyun static int __init sirfsoc_gpio_init(void)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun struct device_node *np;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun np = of_find_matching_node(NULL, pinmux_ids);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (!np)
890*4882a593Smuzhiyun return -ENODEV;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun return sirfsoc_gpio_probe(np);
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun subsys_initcall(sirfsoc_gpio_init);
895