1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * pin-controller/pin-mux/pin-config/gpio-driver for Samsung's SoC's. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2012 Samsung Electronics Co., Ltd. 6*4882a593Smuzhiyun * http://www.samsung.com 7*4882a593Smuzhiyun * Copyright (c) 2012 Linaro Ltd 8*4882a593Smuzhiyun * http://www.linaro.org 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * Author: Thomas Abraham <thomas.ab@samsung.com> 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef __PINCTRL_SAMSUNG_H 14*4882a593Smuzhiyun #define __PINCTRL_SAMSUNG_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h> 17*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h> 18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h> 19*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h> 20*4882a593Smuzhiyun #include <linux/pinctrl/machine.h> 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #include <linux/gpio/driver.h> 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /** 25*4882a593Smuzhiyun * enum pincfg_type - possible pin configuration types supported. 26*4882a593Smuzhiyun * @PINCFG_TYPE_FUNC: Function configuration. 27*4882a593Smuzhiyun * @PINCFG_TYPE_DAT: Pin value configuration. 28*4882a593Smuzhiyun * @PINCFG_TYPE_PUD: Pull up/down configuration. 29*4882a593Smuzhiyun * @PINCFG_TYPE_DRV: Drive strength configuration. 30*4882a593Smuzhiyun * @PINCFG_TYPE_CON_PDN: Pin function in power down mode. 31*4882a593Smuzhiyun * @PINCFG_TYPE_PUD_PDN: Pull up/down configuration in power down mode. 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun enum pincfg_type { 34*4882a593Smuzhiyun PINCFG_TYPE_FUNC, 35*4882a593Smuzhiyun PINCFG_TYPE_DAT, 36*4882a593Smuzhiyun PINCFG_TYPE_PUD, 37*4882a593Smuzhiyun PINCFG_TYPE_DRV, 38*4882a593Smuzhiyun PINCFG_TYPE_CON_PDN, 39*4882a593Smuzhiyun PINCFG_TYPE_PUD_PDN, 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun PINCFG_TYPE_NUM 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * pin configuration (pull up/down and drive strength) type and its value are 46*4882a593Smuzhiyun * packed together into a 16-bits. The upper 8-bits represent the configuration 47*4882a593Smuzhiyun * type and the lower 8-bits hold the value of the configuration type. 48*4882a593Smuzhiyun */ 49*4882a593Smuzhiyun #define PINCFG_TYPE_MASK 0xFF 50*4882a593Smuzhiyun #define PINCFG_VALUE_SHIFT 8 51*4882a593Smuzhiyun #define PINCFG_VALUE_MASK (0xFF << PINCFG_VALUE_SHIFT) 52*4882a593Smuzhiyun #define PINCFG_PACK(type, value) (((value) << PINCFG_VALUE_SHIFT) | type) 53*4882a593Smuzhiyun #define PINCFG_UNPACK_TYPE(cfg) ((cfg) & PINCFG_TYPE_MASK) 54*4882a593Smuzhiyun #define PINCFG_UNPACK_VALUE(cfg) (((cfg) & PINCFG_VALUE_MASK) >> \ 55*4882a593Smuzhiyun PINCFG_VALUE_SHIFT) 56*4882a593Smuzhiyun /** 57*4882a593Smuzhiyun * enum eint_type - possible external interrupt types. 58*4882a593Smuzhiyun * @EINT_TYPE_NONE: bank does not support external interrupts 59*4882a593Smuzhiyun * @EINT_TYPE_GPIO: bank supportes external gpio interrupts 60*4882a593Smuzhiyun * @EINT_TYPE_WKUP: bank supportes external wakeup interrupts 61*4882a593Smuzhiyun * @EINT_TYPE_WKUP_MUX: bank supports multiplexed external wakeup interrupts 62*4882a593Smuzhiyun * 63*4882a593Smuzhiyun * Samsung GPIO controller groups all the available pins into banks. The pins 64*4882a593Smuzhiyun * in a pin bank can support external gpio interrupts or external wakeup 65*4882a593Smuzhiyun * interrupts or no interrupts at all. From a software perspective, the only 66*4882a593Smuzhiyun * difference between external gpio and external wakeup interrupts is that 67*4882a593Smuzhiyun * the wakeup interrupts can additionally wakeup the system if it is in 68*4882a593Smuzhiyun * suspended state. 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun enum eint_type { 71*4882a593Smuzhiyun EINT_TYPE_NONE, 72*4882a593Smuzhiyun EINT_TYPE_GPIO, 73*4882a593Smuzhiyun EINT_TYPE_WKUP, 74*4882a593Smuzhiyun EINT_TYPE_WKUP_MUX, 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* maximum length of a pin in pin descriptor (example: "gpa0-0") */ 78*4882a593Smuzhiyun #define PIN_NAME_LENGTH 10 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define PIN_GROUP(n, p, f) \ 81*4882a593Smuzhiyun { \ 82*4882a593Smuzhiyun .name = n, \ 83*4882a593Smuzhiyun .pins = p, \ 84*4882a593Smuzhiyun .num_pins = ARRAY_SIZE(p), \ 85*4882a593Smuzhiyun .func = f \ 86*4882a593Smuzhiyun } 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define PMX_FUNC(n, g) \ 89*4882a593Smuzhiyun { \ 90*4882a593Smuzhiyun .name = n, \ 91*4882a593Smuzhiyun .groups = g, \ 92*4882a593Smuzhiyun .num_groups = ARRAY_SIZE(g), \ 93*4882a593Smuzhiyun } 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun struct samsung_pinctrl_drv_data; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /** 98*4882a593Smuzhiyun * struct samsung_pin_bank_type: pin bank type description 99*4882a593Smuzhiyun * @fld_width: widths of configuration bitfields (0 if unavailable) 100*4882a593Smuzhiyun * @reg_offset: offsets of configuration registers (don't care of width is 0) 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun struct samsung_pin_bank_type { 103*4882a593Smuzhiyun u8 fld_width[PINCFG_TYPE_NUM]; 104*4882a593Smuzhiyun u8 reg_offset[PINCFG_TYPE_NUM]; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /** 108*4882a593Smuzhiyun * struct samsung_pin_bank_data: represent a controller pin-bank (init data). 109*4882a593Smuzhiyun * @type: type of the bank (register offsets and bitfield widths) 110*4882a593Smuzhiyun * @pctl_offset: starting offset of the pin-bank registers. 111*4882a593Smuzhiyun * @pctl_res_idx: index of base address for pin-bank registers. 112*4882a593Smuzhiyun * @nr_pins: number of pins included in this bank. 113*4882a593Smuzhiyun * @eint_func: function to set in CON register to configure pin as EINT. 114*4882a593Smuzhiyun * @eint_type: type of the external interrupt supported by the bank. 115*4882a593Smuzhiyun * @eint_mask: bit mask of pins which support EINT function. 116*4882a593Smuzhiyun * @eint_offset: SoC-specific EINT register or interrupt offset of bank. 117*4882a593Smuzhiyun * @name: name to be prefixed for each pin in this pin bank. 118*4882a593Smuzhiyun */ 119*4882a593Smuzhiyun struct samsung_pin_bank_data { 120*4882a593Smuzhiyun const struct samsung_pin_bank_type *type; 121*4882a593Smuzhiyun u32 pctl_offset; 122*4882a593Smuzhiyun u8 pctl_res_idx; 123*4882a593Smuzhiyun u8 nr_pins; 124*4882a593Smuzhiyun u8 eint_func; 125*4882a593Smuzhiyun enum eint_type eint_type; 126*4882a593Smuzhiyun u32 eint_mask; 127*4882a593Smuzhiyun u32 eint_offset; 128*4882a593Smuzhiyun const char *name; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /** 132*4882a593Smuzhiyun * struct samsung_pin_bank: represent a controller pin-bank. 133*4882a593Smuzhiyun * @type: type of the bank (register offsets and bitfield widths) 134*4882a593Smuzhiyun * @pctl_base: base address of the pin-bank registers 135*4882a593Smuzhiyun * @pctl_offset: starting offset of the pin-bank registers. 136*4882a593Smuzhiyun * @nr_pins: number of pins included in this bank. 137*4882a593Smuzhiyun * @eint_base: base address of the pin-bank EINT registers. 138*4882a593Smuzhiyun * @eint_func: function to set in CON register to configure pin as EINT. 139*4882a593Smuzhiyun * @eint_type: type of the external interrupt supported by the bank. 140*4882a593Smuzhiyun * @eint_mask: bit mask of pins which support EINT function. 141*4882a593Smuzhiyun * @eint_offset: SoC-specific EINT register or interrupt offset of bank. 142*4882a593Smuzhiyun * @name: name to be prefixed for each pin in this pin bank. 143*4882a593Smuzhiyun * @pin_base: starting pin number of the bank. 144*4882a593Smuzhiyun * @soc_priv: per-bank private data for SoC-specific code. 145*4882a593Smuzhiyun * @of_node: OF node of the bank. 146*4882a593Smuzhiyun * @drvdata: link to controller driver data 147*4882a593Smuzhiyun * @irq_domain: IRQ domain of the bank. 148*4882a593Smuzhiyun * @gpio_chip: GPIO chip of the bank. 149*4882a593Smuzhiyun * @grange: linux gpio pin range supported by this bank. 150*4882a593Smuzhiyun * @irq_chip: link to irq chip for external gpio and wakeup interrupts. 151*4882a593Smuzhiyun * @slock: spinlock protecting bank registers 152*4882a593Smuzhiyun * @pm_save: saved register values during suspend 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun struct samsung_pin_bank { 155*4882a593Smuzhiyun const struct samsung_pin_bank_type *type; 156*4882a593Smuzhiyun void __iomem *pctl_base; 157*4882a593Smuzhiyun u32 pctl_offset; 158*4882a593Smuzhiyun u8 nr_pins; 159*4882a593Smuzhiyun void __iomem *eint_base; 160*4882a593Smuzhiyun u8 eint_func; 161*4882a593Smuzhiyun enum eint_type eint_type; 162*4882a593Smuzhiyun u32 eint_mask; 163*4882a593Smuzhiyun u32 eint_offset; 164*4882a593Smuzhiyun const char *name; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun u32 pin_base; 167*4882a593Smuzhiyun void *soc_priv; 168*4882a593Smuzhiyun struct device_node *of_node; 169*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *drvdata; 170*4882a593Smuzhiyun struct irq_domain *irq_domain; 171*4882a593Smuzhiyun struct gpio_chip gpio_chip; 172*4882a593Smuzhiyun struct pinctrl_gpio_range grange; 173*4882a593Smuzhiyun struct exynos_irq_chip *irq_chip; 174*4882a593Smuzhiyun spinlock_t slock; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun u32 pm_save[PINCFG_TYPE_NUM + 1]; /* +1 to handle double CON registers*/ 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /** 180*4882a593Smuzhiyun * struct samsung_retention_data: runtime pin-bank retention control data. 181*4882a593Smuzhiyun * @regs: array of PMU registers to control pad retention. 182*4882a593Smuzhiyun * @nr_regs: number of registers in @regs array. 183*4882a593Smuzhiyun * @value: value to store to registers to turn off retention. 184*4882a593Smuzhiyun * @refcnt: atomic counter if retention control affects more than one bank. 185*4882a593Smuzhiyun * @priv: retention control code private data 186*4882a593Smuzhiyun * @enable: platform specific callback to enter retention mode. 187*4882a593Smuzhiyun * @disable: platform specific callback to exit retention mode. 188*4882a593Smuzhiyun **/ 189*4882a593Smuzhiyun struct samsung_retention_ctrl { 190*4882a593Smuzhiyun const u32 *regs; 191*4882a593Smuzhiyun int nr_regs; 192*4882a593Smuzhiyun u32 value; 193*4882a593Smuzhiyun atomic_t *refcnt; 194*4882a593Smuzhiyun void *priv; 195*4882a593Smuzhiyun void (*enable)(struct samsung_pinctrl_drv_data *); 196*4882a593Smuzhiyun void (*disable)(struct samsung_pinctrl_drv_data *); 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /** 200*4882a593Smuzhiyun * struct samsung_retention_data: represent a pin-bank retention control data. 201*4882a593Smuzhiyun * @regs: array of PMU registers to control pad retention. 202*4882a593Smuzhiyun * @nr_regs: number of registers in @regs array. 203*4882a593Smuzhiyun * @value: value to store to registers to turn off retention. 204*4882a593Smuzhiyun * @refcnt: atomic counter if retention control affects more than one bank. 205*4882a593Smuzhiyun * @init: platform specific callback to initialize retention control. 206*4882a593Smuzhiyun **/ 207*4882a593Smuzhiyun struct samsung_retention_data { 208*4882a593Smuzhiyun const u32 *regs; 209*4882a593Smuzhiyun int nr_regs; 210*4882a593Smuzhiyun u32 value; 211*4882a593Smuzhiyun atomic_t *refcnt; 212*4882a593Smuzhiyun struct samsung_retention_ctrl *(*init)(struct samsung_pinctrl_drv_data *, 213*4882a593Smuzhiyun const struct samsung_retention_data *); 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun /** 217*4882a593Smuzhiyun * struct samsung_pin_ctrl: represent a pin controller. 218*4882a593Smuzhiyun * @pin_banks: list of pin banks included in this controller. 219*4882a593Smuzhiyun * @nr_banks: number of pin banks. 220*4882a593Smuzhiyun * @nr_ext_resources: number of the extra base address for pin banks. 221*4882a593Smuzhiyun * @retention_data: configuration data for retention control. 222*4882a593Smuzhiyun * @eint_gpio_init: platform specific callback to setup the external gpio 223*4882a593Smuzhiyun * interrupts for the controller. 224*4882a593Smuzhiyun * @eint_wkup_init: platform specific callback to setup the external wakeup 225*4882a593Smuzhiyun * interrupts for the controller. 226*4882a593Smuzhiyun * @suspend: platform specific suspend callback, executed during pin controller 227*4882a593Smuzhiyun * device suspend, see samsung_pinctrl_suspend() 228*4882a593Smuzhiyun * @resume: platform specific resume callback, executed during pin controller 229*4882a593Smuzhiyun * device suspend, see samsung_pinctrl_resume() 230*4882a593Smuzhiyun * 231*4882a593Smuzhiyun * External wakeup interrupts must define at least eint_wkup_init, 232*4882a593Smuzhiyun * retention_data and suspend in order for proper suspend/resume to work. 233*4882a593Smuzhiyun */ 234*4882a593Smuzhiyun struct samsung_pin_ctrl { 235*4882a593Smuzhiyun const struct samsung_pin_bank_data *pin_banks; 236*4882a593Smuzhiyun unsigned int nr_banks; 237*4882a593Smuzhiyun unsigned int nr_ext_resources; 238*4882a593Smuzhiyun const struct samsung_retention_data *retention_data; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun int (*eint_gpio_init)(struct samsung_pinctrl_drv_data *); 241*4882a593Smuzhiyun int (*eint_wkup_init)(struct samsung_pinctrl_drv_data *); 242*4882a593Smuzhiyun void (*suspend)(struct samsung_pinctrl_drv_data *); 243*4882a593Smuzhiyun void (*resume)(struct samsung_pinctrl_drv_data *); 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /** 247*4882a593Smuzhiyun * struct samsung_pinctrl_drv_data: wrapper for holding driver data together. 248*4882a593Smuzhiyun * @node: global list node 249*4882a593Smuzhiyun * @virt_base: register base address of the controller; this will be equal 250*4882a593Smuzhiyun * to each bank samsung_pin_bank->pctl_base and used on legacy 251*4882a593Smuzhiyun * platforms (like S3C24XX or S3C64XX) which has to access the base 252*4882a593Smuzhiyun * through samsung_pinctrl_drv_data, not samsung_pin_bank). 253*4882a593Smuzhiyun * @dev: device instance representing the controller. 254*4882a593Smuzhiyun * @irq: interrpt number used by the controller to notify gpio interrupts. 255*4882a593Smuzhiyun * @ctrl: pin controller instance managed by the driver. 256*4882a593Smuzhiyun * @pctl: pin controller descriptor registered with the pinctrl subsystem. 257*4882a593Smuzhiyun * @pctl_dev: cookie representing pinctrl device instance. 258*4882a593Smuzhiyun * @pin_groups: list of pin groups available to the driver. 259*4882a593Smuzhiyun * @nr_groups: number of such pin groups. 260*4882a593Smuzhiyun * @pmx_functions: list of pin functions available to the driver. 261*4882a593Smuzhiyun * @nr_function: number of such pin functions. 262*4882a593Smuzhiyun * @pin_base: starting system wide pin number. 263*4882a593Smuzhiyun * @nr_pins: number of pins supported by the controller. 264*4882a593Smuzhiyun * @retention_ctrl: retention control runtime data. 265*4882a593Smuzhiyun * @suspend: platform specific suspend callback, executed during pin controller 266*4882a593Smuzhiyun * device suspend, see samsung_pinctrl_suspend() 267*4882a593Smuzhiyun * @resume: platform specific resume callback, executed during pin controller 268*4882a593Smuzhiyun * device suspend, see samsung_pinctrl_resume() 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun struct samsung_pinctrl_drv_data { 271*4882a593Smuzhiyun struct list_head node; 272*4882a593Smuzhiyun void __iomem *virt_base; 273*4882a593Smuzhiyun struct device *dev; 274*4882a593Smuzhiyun int irq; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun struct pinctrl_desc pctl; 277*4882a593Smuzhiyun struct pinctrl_dev *pctl_dev; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun const struct samsung_pin_group *pin_groups; 280*4882a593Smuzhiyun unsigned int nr_groups; 281*4882a593Smuzhiyun const struct samsung_pmx_func *pmx_functions; 282*4882a593Smuzhiyun unsigned int nr_functions; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun struct samsung_pin_bank *pin_banks; 285*4882a593Smuzhiyun unsigned int nr_banks; 286*4882a593Smuzhiyun unsigned int pin_base; 287*4882a593Smuzhiyun unsigned int nr_pins; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun struct samsung_retention_ctrl *retention_ctrl; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun void (*suspend)(struct samsung_pinctrl_drv_data *); 292*4882a593Smuzhiyun void (*resume)(struct samsung_pinctrl_drv_data *); 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /** 296*4882a593Smuzhiyun * struct samsung_pinctrl_of_match_data: OF match device specific configuration data. 297*4882a593Smuzhiyun * @ctrl: array of pin controller data. 298*4882a593Smuzhiyun * @num_ctrl: size of array @ctrl. 299*4882a593Smuzhiyun */ 300*4882a593Smuzhiyun struct samsung_pinctrl_of_match_data { 301*4882a593Smuzhiyun const struct samsung_pin_ctrl *ctrl; 302*4882a593Smuzhiyun unsigned int num_ctrl; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /** 306*4882a593Smuzhiyun * struct samsung_pin_group: represent group of pins of a pinmux function. 307*4882a593Smuzhiyun * @name: name of the pin group, used to lookup the group. 308*4882a593Smuzhiyun * @pins: the pins included in this group. 309*4882a593Smuzhiyun * @num_pins: number of pins included in this group. 310*4882a593Smuzhiyun * @func: the function number to be programmed when selected. 311*4882a593Smuzhiyun */ 312*4882a593Smuzhiyun struct samsung_pin_group { 313*4882a593Smuzhiyun const char *name; 314*4882a593Smuzhiyun const unsigned int *pins; 315*4882a593Smuzhiyun u8 num_pins; 316*4882a593Smuzhiyun u8 func; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /** 320*4882a593Smuzhiyun * struct samsung_pmx_func: represent a pin function. 321*4882a593Smuzhiyun * @name: name of the pin function, used to lookup the function. 322*4882a593Smuzhiyun * @groups: one or more names of pin groups that provide this function. 323*4882a593Smuzhiyun * @num_groups: number of groups included in @groups. 324*4882a593Smuzhiyun */ 325*4882a593Smuzhiyun struct samsung_pmx_func { 326*4882a593Smuzhiyun const char *name; 327*4882a593Smuzhiyun const char **groups; 328*4882a593Smuzhiyun u8 num_groups; 329*4882a593Smuzhiyun u32 val; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* list of all exported SoC specific data */ 333*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos3250_of_data; 334*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos4210_of_data; 335*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos4x12_of_data; 336*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos5250_of_data; 337*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos5260_of_data; 338*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos5410_of_data; 339*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos5420_of_data; 340*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos5433_of_data; 341*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data exynos7_of_data; 342*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s3c64xx_of_data; 343*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s3c2412_of_data; 344*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s3c2416_of_data; 345*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s3c2440_of_data; 346*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s3c2450_of_data; 347*4882a593Smuzhiyun extern const struct samsung_pinctrl_of_match_data s5pv210_of_data; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #endif /* __PINCTRL_SAMSUNG_H */ 350