1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // S3C64xx specific support for pinctrl-samsung driver.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Based on pinctrl-exynos.c, please see the file for original copyrights.
8*4882a593Smuzhiyun //
9*4882a593Smuzhiyun // This file contains the Samsung S3C64xx specific information required by the
10*4882a593Smuzhiyun // the Samsung pinctrl/gpiolib driver. It also includes the implementation of
11*4882a593Smuzhiyun // external gpio and wakeup interrupt support.
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/err.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "pinctrl-samsung.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define NUM_EINT0 28
27*4882a593Smuzhiyun #define NUM_EINT0_IRQ 4
28*4882a593Smuzhiyun #define EINT_MAX_PER_REG 16
29*4882a593Smuzhiyun #define EINT_MAX_PER_GROUP 16
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* External GPIO and wakeup interrupt related definitions */
32*4882a593Smuzhiyun #define SVC_GROUP_SHIFT 4
33*4882a593Smuzhiyun #define SVC_GROUP_MASK 0xf
34*4882a593Smuzhiyun #define SVC_NUM_MASK 0xf
35*4882a593Smuzhiyun #define SVC_GROUP(x) ((x >> SVC_GROUP_SHIFT) & \
36*4882a593Smuzhiyun SVC_GROUP_MASK)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define EINT12CON_REG 0x200
39*4882a593Smuzhiyun #define EINT12MASK_REG 0x240
40*4882a593Smuzhiyun #define EINT12PEND_REG 0x260
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define EINT_OFFS(i) ((i) % (2 * EINT_MAX_PER_GROUP))
43*4882a593Smuzhiyun #define EINT_GROUP(i) ((i) / EINT_MAX_PER_GROUP)
44*4882a593Smuzhiyun #define EINT_REG(g) (4 * ((g) / 2))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define EINTCON_REG(i) (EINT12CON_REG + EINT_REG(EINT_GROUP(i)))
47*4882a593Smuzhiyun #define EINTMASK_REG(i) (EINT12MASK_REG + EINT_REG(EINT_GROUP(i)))
48*4882a593Smuzhiyun #define EINTPEND_REG(i) (EINT12PEND_REG + EINT_REG(EINT_GROUP(i)))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SERVICE_REG 0x284
51*4882a593Smuzhiyun #define SERVICEPEND_REG 0x288
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define EINT0CON0_REG 0x900
54*4882a593Smuzhiyun #define EINT0MASK_REG 0x920
55*4882a593Smuzhiyun #define EINT0PEND_REG 0x924
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* S3C64xx specific external interrupt trigger types */
58*4882a593Smuzhiyun #define EINT_LEVEL_LOW 0
59*4882a593Smuzhiyun #define EINT_LEVEL_HIGH 1
60*4882a593Smuzhiyun #define EINT_EDGE_FALLING 2
61*4882a593Smuzhiyun #define EINT_EDGE_RISING 4
62*4882a593Smuzhiyun #define EINT_EDGE_BOTH 6
63*4882a593Smuzhiyun #define EINT_CON_MASK 0xF
64*4882a593Smuzhiyun #define EINT_CON_LEN 4
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_4bit_off = {
67*4882a593Smuzhiyun .fld_width = { 4, 1, 2, 0, 2, 2, },
68*4882a593Smuzhiyun .reg_offset = { 0x00, 0x04, 0x08, 0, 0x0c, 0x10, },
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_4bit_alive = {
72*4882a593Smuzhiyun .fld_width = { 4, 1, 2, },
73*4882a593Smuzhiyun .reg_offset = { 0x00, 0x04, 0x08, },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_4bit2_off = {
77*4882a593Smuzhiyun .fld_width = { 4, 1, 2, 0, 2, 2, },
78*4882a593Smuzhiyun .reg_offset = { 0x00, 0x08, 0x0c, 0, 0x10, 0x14, },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_4bit2_alive = {
82*4882a593Smuzhiyun .fld_width = { 4, 1, 2, },
83*4882a593Smuzhiyun .reg_offset = { 0x00, 0x08, 0x0c, },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_2bit_off = {
87*4882a593Smuzhiyun .fld_width = { 2, 1, 2, 0, 2, 2, },
88*4882a593Smuzhiyun .reg_offset = { 0x00, 0x04, 0x08, 0, 0x0c, 0x10, },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_2bit_alive = {
92*4882a593Smuzhiyun .fld_width = { 2, 1, 2, },
93*4882a593Smuzhiyun .reg_offset = { 0x00, 0x04, 0x08, },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define PIN_BANK_4BIT(pins, reg, id) \
97*4882a593Smuzhiyun { \
98*4882a593Smuzhiyun .type = &bank_type_4bit_off, \
99*4882a593Smuzhiyun .pctl_offset = reg, \
100*4882a593Smuzhiyun .nr_pins = pins, \
101*4882a593Smuzhiyun .eint_type = EINT_TYPE_NONE, \
102*4882a593Smuzhiyun .name = id \
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define PIN_BANK_4BIT_EINTG(pins, reg, id, eoffs) \
106*4882a593Smuzhiyun { \
107*4882a593Smuzhiyun .type = &bank_type_4bit_off, \
108*4882a593Smuzhiyun .pctl_offset = reg, \
109*4882a593Smuzhiyun .nr_pins = pins, \
110*4882a593Smuzhiyun .eint_type = EINT_TYPE_GPIO, \
111*4882a593Smuzhiyun .eint_func = 7, \
112*4882a593Smuzhiyun .eint_mask = (1 << (pins)) - 1, \
113*4882a593Smuzhiyun .eint_offset = eoffs, \
114*4882a593Smuzhiyun .name = id \
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define PIN_BANK_4BIT_EINTW(pins, reg, id, eoffs, emask) \
118*4882a593Smuzhiyun { \
119*4882a593Smuzhiyun .type = &bank_type_4bit_alive,\
120*4882a593Smuzhiyun .pctl_offset = reg, \
121*4882a593Smuzhiyun .nr_pins = pins, \
122*4882a593Smuzhiyun .eint_type = EINT_TYPE_WKUP, \
123*4882a593Smuzhiyun .eint_func = 3, \
124*4882a593Smuzhiyun .eint_mask = emask, \
125*4882a593Smuzhiyun .eint_offset = eoffs, \
126*4882a593Smuzhiyun .name = id \
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define PIN_BANK_4BIT2_EINTG(pins, reg, id, eoffs) \
130*4882a593Smuzhiyun { \
131*4882a593Smuzhiyun .type = &bank_type_4bit2_off, \
132*4882a593Smuzhiyun .pctl_offset = reg, \
133*4882a593Smuzhiyun .nr_pins = pins, \
134*4882a593Smuzhiyun .eint_type = EINT_TYPE_GPIO, \
135*4882a593Smuzhiyun .eint_func = 7, \
136*4882a593Smuzhiyun .eint_mask = (1 << (pins)) - 1, \
137*4882a593Smuzhiyun .eint_offset = eoffs, \
138*4882a593Smuzhiyun .name = id \
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define PIN_BANK_4BIT2_EINTW(pins, reg, id, eoffs, emask) \
142*4882a593Smuzhiyun { \
143*4882a593Smuzhiyun .type = &bank_type_4bit2_alive,\
144*4882a593Smuzhiyun .pctl_offset = reg, \
145*4882a593Smuzhiyun .nr_pins = pins, \
146*4882a593Smuzhiyun .eint_type = EINT_TYPE_WKUP, \
147*4882a593Smuzhiyun .eint_func = 3, \
148*4882a593Smuzhiyun .eint_mask = emask, \
149*4882a593Smuzhiyun .eint_offset = eoffs, \
150*4882a593Smuzhiyun .name = id \
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define PIN_BANK_4BIT2_ALIVE(pins, reg, id) \
154*4882a593Smuzhiyun { \
155*4882a593Smuzhiyun .type = &bank_type_4bit2_alive,\
156*4882a593Smuzhiyun .pctl_offset = reg, \
157*4882a593Smuzhiyun .nr_pins = pins, \
158*4882a593Smuzhiyun .eint_type = EINT_TYPE_NONE, \
159*4882a593Smuzhiyun .name = id \
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #define PIN_BANK_2BIT(pins, reg, id) \
163*4882a593Smuzhiyun { \
164*4882a593Smuzhiyun .type = &bank_type_2bit_off, \
165*4882a593Smuzhiyun .pctl_offset = reg, \
166*4882a593Smuzhiyun .nr_pins = pins, \
167*4882a593Smuzhiyun .eint_type = EINT_TYPE_NONE, \
168*4882a593Smuzhiyun .name = id \
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define PIN_BANK_2BIT_EINTG(pins, reg, id, eoffs, emask) \
172*4882a593Smuzhiyun { \
173*4882a593Smuzhiyun .type = &bank_type_2bit_off, \
174*4882a593Smuzhiyun .pctl_offset = reg, \
175*4882a593Smuzhiyun .nr_pins = pins, \
176*4882a593Smuzhiyun .eint_type = EINT_TYPE_GPIO, \
177*4882a593Smuzhiyun .eint_func = 3, \
178*4882a593Smuzhiyun .eint_mask = emask, \
179*4882a593Smuzhiyun .eint_offset = eoffs, \
180*4882a593Smuzhiyun .name = id \
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #define PIN_BANK_2BIT_EINTW(pins, reg, id, eoffs) \
184*4882a593Smuzhiyun { \
185*4882a593Smuzhiyun .type = &bank_type_2bit_alive,\
186*4882a593Smuzhiyun .pctl_offset = reg, \
187*4882a593Smuzhiyun .nr_pins = pins, \
188*4882a593Smuzhiyun .eint_type = EINT_TYPE_WKUP, \
189*4882a593Smuzhiyun .eint_func = 2, \
190*4882a593Smuzhiyun .eint_mask = (1 << (pins)) - 1, \
191*4882a593Smuzhiyun .eint_offset = eoffs, \
192*4882a593Smuzhiyun .name = id \
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /**
196*4882a593Smuzhiyun * struct s3c64xx_eint0_data - EINT0 common data
197*4882a593Smuzhiyun * @drvdata: pin controller driver data
198*4882a593Smuzhiyun * @domains: IRQ domains of particular EINT0 interrupts
199*4882a593Smuzhiyun * @pins: pin offsets inside of banks of particular EINT0 interrupts
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun struct s3c64xx_eint0_data {
202*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *drvdata;
203*4882a593Smuzhiyun struct irq_domain *domains[NUM_EINT0];
204*4882a593Smuzhiyun u8 pins[NUM_EINT0];
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /**
208*4882a593Smuzhiyun * struct s3c64xx_eint0_domain_data - EINT0 per-domain data
209*4882a593Smuzhiyun * @bank: pin bank related to the domain
210*4882a593Smuzhiyun * @eints: EINT0 interrupts related to the domain
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data {
213*4882a593Smuzhiyun struct samsung_pin_bank *bank;
214*4882a593Smuzhiyun u8 eints[];
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /**
218*4882a593Smuzhiyun * struct s3c64xx_eint_gpio_data - GPIO EINT data
219*4882a593Smuzhiyun * @drvdata: pin controller driver data
220*4882a593Smuzhiyun * @domains: array of domains related to EINT interrupt groups
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun struct s3c64xx_eint_gpio_data {
223*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *drvdata;
224*4882a593Smuzhiyun struct irq_domain *domains[];
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * Common functions for S3C64xx EINT configuration
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun
s3c64xx_irq_get_trigger(unsigned int type)231*4882a593Smuzhiyun static int s3c64xx_irq_get_trigger(unsigned int type)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun int trigger;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun switch (type) {
236*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
237*4882a593Smuzhiyun trigger = EINT_EDGE_RISING;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
240*4882a593Smuzhiyun trigger = EINT_EDGE_FALLING;
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
243*4882a593Smuzhiyun trigger = EINT_EDGE_BOTH;
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
246*4882a593Smuzhiyun trigger = EINT_LEVEL_HIGH;
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
249*4882a593Smuzhiyun trigger = EINT_LEVEL_LOW;
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun default:
252*4882a593Smuzhiyun return -EINVAL;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return trigger;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
s3c64xx_irq_set_handler(struct irq_data * d,unsigned int type)258*4882a593Smuzhiyun static void s3c64xx_irq_set_handler(struct irq_data *d, unsigned int type)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun /* Edge- and level-triggered interrupts need different handlers */
261*4882a593Smuzhiyun if (type & IRQ_TYPE_EDGE_BOTH)
262*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
263*4882a593Smuzhiyun else
264*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
s3c64xx_irq_set_function(struct samsung_pinctrl_drv_data * d,struct samsung_pin_bank * bank,int pin)267*4882a593Smuzhiyun static void s3c64xx_irq_set_function(struct samsung_pinctrl_drv_data *d,
268*4882a593Smuzhiyun struct samsung_pin_bank *bank, int pin)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun const struct samsung_pin_bank_type *bank_type = bank->type;
271*4882a593Smuzhiyun unsigned long flags;
272*4882a593Smuzhiyun void __iomem *reg;
273*4882a593Smuzhiyun u8 shift;
274*4882a593Smuzhiyun u32 mask;
275*4882a593Smuzhiyun u32 val;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Make sure that pin is configured as interrupt */
278*4882a593Smuzhiyun reg = d->virt_base + bank->pctl_offset;
279*4882a593Smuzhiyun shift = pin;
280*4882a593Smuzhiyun if (bank_type->fld_width[PINCFG_TYPE_FUNC] * shift >= 32) {
281*4882a593Smuzhiyun /* 4-bit bank type with 2 con regs */
282*4882a593Smuzhiyun reg += 4;
283*4882a593Smuzhiyun shift -= 8;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun shift = shift * bank_type->fld_width[PINCFG_TYPE_FUNC];
287*4882a593Smuzhiyun mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun spin_lock_irqsave(&bank->slock, flags);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun val = readl(reg);
292*4882a593Smuzhiyun val &= ~(mask << shift);
293*4882a593Smuzhiyun val |= bank->eint_func << shift;
294*4882a593Smuzhiyun writel(val, reg);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun spin_unlock_irqrestore(&bank->slock, flags);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * Functions for EINT GPIO configuration (EINT groups 1-9)
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun
s3c64xx_gpio_irq_set_mask(struct irq_data * irqd,bool mask)303*4882a593Smuzhiyun static inline void s3c64xx_gpio_irq_set_mask(struct irq_data *irqd, bool mask)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
306*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = bank->drvdata;
307*4882a593Smuzhiyun unsigned char index = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
308*4882a593Smuzhiyun void __iomem *reg = d->virt_base + EINTMASK_REG(bank->eint_offset);
309*4882a593Smuzhiyun u32 val;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun val = readl(reg);
312*4882a593Smuzhiyun if (mask)
313*4882a593Smuzhiyun val |= 1 << index;
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun val &= ~(1 << index);
316*4882a593Smuzhiyun writel(val, reg);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
s3c64xx_gpio_irq_unmask(struct irq_data * irqd)319*4882a593Smuzhiyun static void s3c64xx_gpio_irq_unmask(struct irq_data *irqd)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun s3c64xx_gpio_irq_set_mask(irqd, false);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
s3c64xx_gpio_irq_mask(struct irq_data * irqd)324*4882a593Smuzhiyun static void s3c64xx_gpio_irq_mask(struct irq_data *irqd)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun s3c64xx_gpio_irq_set_mask(irqd, true);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
s3c64xx_gpio_irq_ack(struct irq_data * irqd)329*4882a593Smuzhiyun static void s3c64xx_gpio_irq_ack(struct irq_data *irqd)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
332*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = bank->drvdata;
333*4882a593Smuzhiyun unsigned char index = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
334*4882a593Smuzhiyun void __iomem *reg = d->virt_base + EINTPEND_REG(bank->eint_offset);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun writel(1 << index, reg);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
s3c64xx_gpio_irq_set_type(struct irq_data * irqd,unsigned int type)339*4882a593Smuzhiyun static int s3c64xx_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
342*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = bank->drvdata;
343*4882a593Smuzhiyun void __iomem *reg;
344*4882a593Smuzhiyun int trigger;
345*4882a593Smuzhiyun u8 shift;
346*4882a593Smuzhiyun u32 val;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun trigger = s3c64xx_irq_get_trigger(type);
349*4882a593Smuzhiyun if (trigger < 0) {
350*4882a593Smuzhiyun pr_err("unsupported external interrupt type\n");
351*4882a593Smuzhiyun return -EINVAL;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun s3c64xx_irq_set_handler(irqd, type);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Set up interrupt trigger */
357*4882a593Smuzhiyun reg = d->virt_base + EINTCON_REG(bank->eint_offset);
358*4882a593Smuzhiyun shift = EINT_OFFS(bank->eint_offset) + irqd->hwirq;
359*4882a593Smuzhiyun shift = 4 * (shift / 4); /* 4 EINTs per trigger selector */
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun val = readl(reg);
362*4882a593Smuzhiyun val &= ~(EINT_CON_MASK << shift);
363*4882a593Smuzhiyun val |= trigger << shift;
364*4882a593Smuzhiyun writel(val, reg);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun s3c64xx_irq_set_function(d, bank, irqd->hwirq);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * irq_chip for gpio interrupts.
373*4882a593Smuzhiyun */
374*4882a593Smuzhiyun static struct irq_chip s3c64xx_gpio_irq_chip = {
375*4882a593Smuzhiyun .name = "GPIO",
376*4882a593Smuzhiyun .irq_unmask = s3c64xx_gpio_irq_unmask,
377*4882a593Smuzhiyun .irq_mask = s3c64xx_gpio_irq_mask,
378*4882a593Smuzhiyun .irq_ack = s3c64xx_gpio_irq_ack,
379*4882a593Smuzhiyun .irq_set_type = s3c64xx_gpio_irq_set_type,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
s3c64xx_gpio_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)382*4882a593Smuzhiyun static int s3c64xx_gpio_irq_map(struct irq_domain *h, unsigned int virq,
383*4882a593Smuzhiyun irq_hw_number_t hw)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct samsung_pin_bank *bank = h->host_data;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (!(bank->eint_mask & (1 << hw)))
388*4882a593Smuzhiyun return -EINVAL;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun irq_set_chip_and_handler(virq,
391*4882a593Smuzhiyun &s3c64xx_gpio_irq_chip, handle_level_irq);
392*4882a593Smuzhiyun irq_set_chip_data(virq, bank);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * irq domain callbacks for external gpio interrupt controller.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun static const struct irq_domain_ops s3c64xx_gpio_irqd_ops = {
401*4882a593Smuzhiyun .map = s3c64xx_gpio_irq_map,
402*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
s3c64xx_eint_gpio_irq(struct irq_desc * desc)405*4882a593Smuzhiyun static void s3c64xx_eint_gpio_irq(struct irq_desc *desc)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
408*4882a593Smuzhiyun struct s3c64xx_eint_gpio_data *data = irq_desc_get_handler_data(desc);
409*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *drvdata = data->drvdata;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun chained_irq_enter(chip, desc);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun do {
414*4882a593Smuzhiyun unsigned int svc;
415*4882a593Smuzhiyun unsigned int group;
416*4882a593Smuzhiyun unsigned int pin;
417*4882a593Smuzhiyun unsigned int virq;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun svc = readl(drvdata->virt_base + SERVICE_REG);
420*4882a593Smuzhiyun group = SVC_GROUP(svc);
421*4882a593Smuzhiyun pin = svc & SVC_NUM_MASK;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun if (!group)
424*4882a593Smuzhiyun break;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Group 1 is used for two pin banks */
427*4882a593Smuzhiyun if (group == 1) {
428*4882a593Smuzhiyun if (pin < 8)
429*4882a593Smuzhiyun group = 0;
430*4882a593Smuzhiyun else
431*4882a593Smuzhiyun pin -= 8;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun virq = irq_linear_revmap(data->domains[group], pin);
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun * Something must be really wrong if an unmapped EINT
437*4882a593Smuzhiyun * was unmasked...
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun BUG_ON(!virq);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun generic_handle_irq(virq);
442*4882a593Smuzhiyun } while (1);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun chained_irq_exit(chip, desc);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /**
448*4882a593Smuzhiyun * s3c64xx_eint_gpio_init() - setup handling of external gpio interrupts.
449*4882a593Smuzhiyun * @d: driver data of samsung pinctrl driver.
450*4882a593Smuzhiyun */
s3c64xx_eint_gpio_init(struct samsung_pinctrl_drv_data * d)451*4882a593Smuzhiyun static int s3c64xx_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun struct s3c64xx_eint_gpio_data *data;
454*4882a593Smuzhiyun struct samsung_pin_bank *bank;
455*4882a593Smuzhiyun struct device *dev = d->dev;
456*4882a593Smuzhiyun unsigned int nr_domains;
457*4882a593Smuzhiyun unsigned int i;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (!d->irq) {
460*4882a593Smuzhiyun dev_err(dev, "irq number not available\n");
461*4882a593Smuzhiyun return -EINVAL;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun nr_domains = 0;
465*4882a593Smuzhiyun bank = d->pin_banks;
466*4882a593Smuzhiyun for (i = 0; i < d->nr_banks; ++i, ++bank) {
467*4882a593Smuzhiyun unsigned int nr_eints;
468*4882a593Smuzhiyun unsigned int mask;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if (bank->eint_type != EINT_TYPE_GPIO)
471*4882a593Smuzhiyun continue;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun mask = bank->eint_mask;
474*4882a593Smuzhiyun nr_eints = fls(mask);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun bank->irq_domain = irq_domain_add_linear(bank->of_node,
477*4882a593Smuzhiyun nr_eints, &s3c64xx_gpio_irqd_ops, bank);
478*4882a593Smuzhiyun if (!bank->irq_domain) {
479*4882a593Smuzhiyun dev_err(dev, "gpio irq domain add failed\n");
480*4882a593Smuzhiyun return -ENXIO;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun ++nr_domains;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun data = devm_kzalloc(dev, struct_size(data, domains, nr_domains),
487*4882a593Smuzhiyun GFP_KERNEL);
488*4882a593Smuzhiyun if (!data)
489*4882a593Smuzhiyun return -ENOMEM;
490*4882a593Smuzhiyun data->drvdata = d;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun bank = d->pin_banks;
493*4882a593Smuzhiyun nr_domains = 0;
494*4882a593Smuzhiyun for (i = 0; i < d->nr_banks; ++i, ++bank) {
495*4882a593Smuzhiyun if (bank->eint_type != EINT_TYPE_GPIO)
496*4882a593Smuzhiyun continue;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun data->domains[nr_domains++] = bank->irq_domain;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun irq_set_chained_handler_and_data(d->irq, s3c64xx_eint_gpio_irq, data);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /*
507*4882a593Smuzhiyun * Functions for configuration of EINT0 wake-up interrupts
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun
s3c64xx_eint0_irq_set_mask(struct irq_data * irqd,bool mask)510*4882a593Smuzhiyun static inline void s3c64xx_eint0_irq_set_mask(struct irq_data *irqd, bool mask)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data *ddata =
513*4882a593Smuzhiyun irq_data_get_irq_chip_data(irqd);
514*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = ddata->bank->drvdata;
515*4882a593Smuzhiyun u32 val;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun val = readl(d->virt_base + EINT0MASK_REG);
518*4882a593Smuzhiyun if (mask)
519*4882a593Smuzhiyun val |= 1 << ddata->eints[irqd->hwirq];
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun val &= ~(1 << ddata->eints[irqd->hwirq]);
522*4882a593Smuzhiyun writel(val, d->virt_base + EINT0MASK_REG);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
s3c64xx_eint0_irq_unmask(struct irq_data * irqd)525*4882a593Smuzhiyun static void s3c64xx_eint0_irq_unmask(struct irq_data *irqd)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun s3c64xx_eint0_irq_set_mask(irqd, false);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
s3c64xx_eint0_irq_mask(struct irq_data * irqd)530*4882a593Smuzhiyun static void s3c64xx_eint0_irq_mask(struct irq_data *irqd)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun s3c64xx_eint0_irq_set_mask(irqd, true);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
s3c64xx_eint0_irq_ack(struct irq_data * irqd)535*4882a593Smuzhiyun static void s3c64xx_eint0_irq_ack(struct irq_data *irqd)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data *ddata =
538*4882a593Smuzhiyun irq_data_get_irq_chip_data(irqd);
539*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = ddata->bank->drvdata;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun writel(1 << ddata->eints[irqd->hwirq],
542*4882a593Smuzhiyun d->virt_base + EINT0PEND_REG);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
s3c64xx_eint0_irq_set_type(struct irq_data * irqd,unsigned int type)545*4882a593Smuzhiyun static int s3c64xx_eint0_irq_set_type(struct irq_data *irqd, unsigned int type)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data *ddata =
548*4882a593Smuzhiyun irq_data_get_irq_chip_data(irqd);
549*4882a593Smuzhiyun struct samsung_pin_bank *bank = ddata->bank;
550*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *d = bank->drvdata;
551*4882a593Smuzhiyun void __iomem *reg;
552*4882a593Smuzhiyun int trigger;
553*4882a593Smuzhiyun u8 shift;
554*4882a593Smuzhiyun u32 val;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun trigger = s3c64xx_irq_get_trigger(type);
557*4882a593Smuzhiyun if (trigger < 0) {
558*4882a593Smuzhiyun pr_err("unsupported external interrupt type\n");
559*4882a593Smuzhiyun return -EINVAL;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun s3c64xx_irq_set_handler(irqd, type);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* Set up interrupt trigger */
565*4882a593Smuzhiyun reg = d->virt_base + EINT0CON0_REG;
566*4882a593Smuzhiyun shift = ddata->eints[irqd->hwirq];
567*4882a593Smuzhiyun if (shift >= EINT_MAX_PER_REG) {
568*4882a593Smuzhiyun reg += 4;
569*4882a593Smuzhiyun shift -= EINT_MAX_PER_REG;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun shift = EINT_CON_LEN * (shift / 2);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun val = readl(reg);
574*4882a593Smuzhiyun val &= ~(EINT_CON_MASK << shift);
575*4882a593Smuzhiyun val |= trigger << shift;
576*4882a593Smuzhiyun writel(val, reg);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun s3c64xx_irq_set_function(d, bank, irqd->hwirq);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return 0;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /*
584*4882a593Smuzhiyun * irq_chip for wakeup interrupts
585*4882a593Smuzhiyun */
586*4882a593Smuzhiyun static struct irq_chip s3c64xx_eint0_irq_chip = {
587*4882a593Smuzhiyun .name = "EINT0",
588*4882a593Smuzhiyun .irq_unmask = s3c64xx_eint0_irq_unmask,
589*4882a593Smuzhiyun .irq_mask = s3c64xx_eint0_irq_mask,
590*4882a593Smuzhiyun .irq_ack = s3c64xx_eint0_irq_ack,
591*4882a593Smuzhiyun .irq_set_type = s3c64xx_eint0_irq_set_type,
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun
s3c64xx_irq_demux_eint(struct irq_desc * desc,u32 range)594*4882a593Smuzhiyun static inline void s3c64xx_irq_demux_eint(struct irq_desc *desc, u32 range)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
597*4882a593Smuzhiyun struct s3c64xx_eint0_data *data = irq_desc_get_handler_data(desc);
598*4882a593Smuzhiyun struct samsung_pinctrl_drv_data *drvdata = data->drvdata;
599*4882a593Smuzhiyun unsigned int pend, mask;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun chained_irq_enter(chip, desc);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun pend = readl(drvdata->virt_base + EINT0PEND_REG);
604*4882a593Smuzhiyun mask = readl(drvdata->virt_base + EINT0MASK_REG);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun pend = pend & range & ~mask;
607*4882a593Smuzhiyun pend &= range;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun while (pend) {
610*4882a593Smuzhiyun unsigned int virq, irq;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun irq = fls(pend) - 1;
613*4882a593Smuzhiyun pend &= ~(1 << irq);
614*4882a593Smuzhiyun virq = irq_linear_revmap(data->domains[irq], data->pins[irq]);
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun * Something must be really wrong if an unmapped EINT
617*4882a593Smuzhiyun * was unmasked...
618*4882a593Smuzhiyun */
619*4882a593Smuzhiyun BUG_ON(!virq);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun generic_handle_irq(virq);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun chained_irq_exit(chip, desc);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
s3c64xx_demux_eint0_3(struct irq_desc * desc)627*4882a593Smuzhiyun static void s3c64xx_demux_eint0_3(struct irq_desc *desc)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun s3c64xx_irq_demux_eint(desc, 0xf);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
s3c64xx_demux_eint4_11(struct irq_desc * desc)632*4882a593Smuzhiyun static void s3c64xx_demux_eint4_11(struct irq_desc *desc)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun s3c64xx_irq_demux_eint(desc, 0xff0);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
s3c64xx_demux_eint12_19(struct irq_desc * desc)637*4882a593Smuzhiyun static void s3c64xx_demux_eint12_19(struct irq_desc *desc)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun s3c64xx_irq_demux_eint(desc, 0xff000);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
s3c64xx_demux_eint20_27(struct irq_desc * desc)642*4882a593Smuzhiyun static void s3c64xx_demux_eint20_27(struct irq_desc *desc)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun s3c64xx_irq_demux_eint(desc, 0xff00000);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static irq_flow_handler_t s3c64xx_eint0_handlers[NUM_EINT0_IRQ] = {
648*4882a593Smuzhiyun s3c64xx_demux_eint0_3,
649*4882a593Smuzhiyun s3c64xx_demux_eint4_11,
650*4882a593Smuzhiyun s3c64xx_demux_eint12_19,
651*4882a593Smuzhiyun s3c64xx_demux_eint20_27,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
s3c64xx_eint0_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)654*4882a593Smuzhiyun static int s3c64xx_eint0_irq_map(struct irq_domain *h, unsigned int virq,
655*4882a593Smuzhiyun irq_hw_number_t hw)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data *ddata = h->host_data;
658*4882a593Smuzhiyun struct samsung_pin_bank *bank = ddata->bank;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (!(bank->eint_mask & (1 << hw)))
661*4882a593Smuzhiyun return -EINVAL;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun irq_set_chip_and_handler(virq,
664*4882a593Smuzhiyun &s3c64xx_eint0_irq_chip, handle_level_irq);
665*4882a593Smuzhiyun irq_set_chip_data(virq, ddata);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /*
671*4882a593Smuzhiyun * irq domain callbacks for external wakeup interrupt controller.
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun static const struct irq_domain_ops s3c64xx_eint0_irqd_ops = {
674*4882a593Smuzhiyun .map = s3c64xx_eint0_irq_map,
675*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* list of external wakeup controllers supported */
679*4882a593Smuzhiyun static const struct of_device_id s3c64xx_eint0_irq_ids[] = {
680*4882a593Smuzhiyun { .compatible = "samsung,s3c64xx-wakeup-eint", },
681*4882a593Smuzhiyun { }
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /**
685*4882a593Smuzhiyun * s3c64xx_eint_eint0_init() - setup handling of external wakeup interrupts.
686*4882a593Smuzhiyun * @d: driver data of samsung pinctrl driver.
687*4882a593Smuzhiyun */
s3c64xx_eint_eint0_init(struct samsung_pinctrl_drv_data * d)688*4882a593Smuzhiyun static int s3c64xx_eint_eint0_init(struct samsung_pinctrl_drv_data *d)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct device *dev = d->dev;
691*4882a593Smuzhiyun struct device_node *eint0_np = NULL;
692*4882a593Smuzhiyun struct device_node *np;
693*4882a593Smuzhiyun struct samsung_pin_bank *bank;
694*4882a593Smuzhiyun struct s3c64xx_eint0_data *data;
695*4882a593Smuzhiyun unsigned int i;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun for_each_child_of_node(dev->of_node, np) {
698*4882a593Smuzhiyun if (of_match_node(s3c64xx_eint0_irq_ids, np)) {
699*4882a593Smuzhiyun eint0_np = np;
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun if (!eint0_np)
704*4882a593Smuzhiyun return -ENODEV;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
707*4882a593Smuzhiyun if (!data) {
708*4882a593Smuzhiyun of_node_put(eint0_np);
709*4882a593Smuzhiyun return -ENOMEM;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun data->drvdata = d;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun for (i = 0; i < NUM_EINT0_IRQ; ++i) {
714*4882a593Smuzhiyun unsigned int irq;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun irq = irq_of_parse_and_map(eint0_np, i);
717*4882a593Smuzhiyun if (!irq) {
718*4882a593Smuzhiyun dev_err(dev, "failed to get wakeup EINT IRQ %d\n", i);
719*4882a593Smuzhiyun of_node_put(eint0_np);
720*4882a593Smuzhiyun return -ENXIO;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq,
724*4882a593Smuzhiyun s3c64xx_eint0_handlers[i],
725*4882a593Smuzhiyun data);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun of_node_put(eint0_np);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun bank = d->pin_banks;
730*4882a593Smuzhiyun for (i = 0; i < d->nr_banks; ++i, ++bank) {
731*4882a593Smuzhiyun struct s3c64xx_eint0_domain_data *ddata;
732*4882a593Smuzhiyun unsigned int nr_eints;
733*4882a593Smuzhiyun unsigned int mask;
734*4882a593Smuzhiyun unsigned int irq;
735*4882a593Smuzhiyun unsigned int pin;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if (bank->eint_type != EINT_TYPE_WKUP)
738*4882a593Smuzhiyun continue;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun mask = bank->eint_mask;
741*4882a593Smuzhiyun nr_eints = fls(mask);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun ddata = devm_kzalloc(dev,
744*4882a593Smuzhiyun sizeof(*ddata) + nr_eints, GFP_KERNEL);
745*4882a593Smuzhiyun if (!ddata)
746*4882a593Smuzhiyun return -ENOMEM;
747*4882a593Smuzhiyun ddata->bank = bank;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun bank->irq_domain = irq_domain_add_linear(bank->of_node,
750*4882a593Smuzhiyun nr_eints, &s3c64xx_eint0_irqd_ops, ddata);
751*4882a593Smuzhiyun if (!bank->irq_domain) {
752*4882a593Smuzhiyun dev_err(dev, "wkup irq domain add failed\n");
753*4882a593Smuzhiyun return -ENXIO;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun irq = bank->eint_offset;
757*4882a593Smuzhiyun mask = bank->eint_mask;
758*4882a593Smuzhiyun for (pin = 0; mask; ++pin, mask >>= 1) {
759*4882a593Smuzhiyun if (!(mask & 1))
760*4882a593Smuzhiyun continue;
761*4882a593Smuzhiyun data->domains[irq] = bank->irq_domain;
762*4882a593Smuzhiyun data->pins[irq] = pin;
763*4882a593Smuzhiyun ddata->eints[pin] = irq;
764*4882a593Smuzhiyun ++irq;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* pin banks of s3c64xx pin-controller 0 */
772*4882a593Smuzhiyun static const struct samsung_pin_bank_data s3c64xx_pin_banks0[] __initconst = {
773*4882a593Smuzhiyun PIN_BANK_4BIT_EINTG(8, 0x000, "gpa", 0),
774*4882a593Smuzhiyun PIN_BANK_4BIT_EINTG(7, 0x020, "gpb", 8),
775*4882a593Smuzhiyun PIN_BANK_4BIT_EINTG(8, 0x040, "gpc", 16),
776*4882a593Smuzhiyun PIN_BANK_4BIT_EINTG(5, 0x060, "gpd", 32),
777*4882a593Smuzhiyun PIN_BANK_4BIT(5, 0x080, "gpe"),
778*4882a593Smuzhiyun PIN_BANK_2BIT_EINTG(16, 0x0a0, "gpf", 48, 0x3fff),
779*4882a593Smuzhiyun PIN_BANK_4BIT_EINTG(7, 0x0c0, "gpg", 64),
780*4882a593Smuzhiyun PIN_BANK_4BIT2_EINTG(10, 0x0e0, "gph", 80),
781*4882a593Smuzhiyun PIN_BANK_2BIT(16, 0x100, "gpi"),
782*4882a593Smuzhiyun PIN_BANK_2BIT(12, 0x120, "gpj"),
783*4882a593Smuzhiyun PIN_BANK_4BIT2_ALIVE(16, 0x800, "gpk"),
784*4882a593Smuzhiyun PIN_BANK_4BIT2_EINTW(15, 0x810, "gpl", 16, 0x7f00),
785*4882a593Smuzhiyun PIN_BANK_4BIT_EINTW(6, 0x820, "gpm", 23, 0x1f),
786*4882a593Smuzhiyun PIN_BANK_2BIT_EINTW(16, 0x830, "gpn", 0),
787*4882a593Smuzhiyun PIN_BANK_2BIT_EINTG(16, 0x140, "gpo", 96, 0xffff),
788*4882a593Smuzhiyun PIN_BANK_2BIT_EINTG(15, 0x160, "gpp", 112, 0x7fff),
789*4882a593Smuzhiyun PIN_BANK_2BIT_EINTG(9, 0x180, "gpq", 128, 0x1ff),
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /*
793*4882a593Smuzhiyun * Samsung pinctrl driver data for S3C64xx SoC. S3C64xx SoC includes
794*4882a593Smuzhiyun * one gpio/pin-mux/pinconfig controller.
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun static const struct samsung_pin_ctrl s3c64xx_pin_ctrl[] __initconst = {
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun /* pin-controller instance 1 data */
799*4882a593Smuzhiyun .pin_banks = s3c64xx_pin_banks0,
800*4882a593Smuzhiyun .nr_banks = ARRAY_SIZE(s3c64xx_pin_banks0),
801*4882a593Smuzhiyun .eint_gpio_init = s3c64xx_eint_gpio_init,
802*4882a593Smuzhiyun .eint_wkup_init = s3c64xx_eint_eint0_init,
803*4882a593Smuzhiyun },
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun const struct samsung_pinctrl_of_match_data s3c64xx_of_data __initconst = {
807*4882a593Smuzhiyun .ctrl = s3c64xx_pin_ctrl,
808*4882a593Smuzhiyun .num_ctrl = ARRAY_SIZE(s3c64xx_pin_ctrl),
809*4882a593Smuzhiyun };
810