xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/samsung/pinctrl-s3c24xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // S3C24XX specific support for Samsung pinctrl/gpiolib driver.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2013 Heiko Stuebner <heiko@sntech.de>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // This file contains the SamsungS3C24XX specific information required by the
8*4882a593Smuzhiyun // Samsung pinctrl/gpiolib driver. It also includes the implementation of
9*4882a593Smuzhiyun // external gpio and wakeup interrupt support.
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/irqdomain.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "pinctrl-samsung.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define NUM_EINT	24
25*4882a593Smuzhiyun #define NUM_EINT_IRQ	6
26*4882a593Smuzhiyun #define EINT_MAX_PER_GROUP	8
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define EINTPEND_REG	0xa8
29*4882a593Smuzhiyun #define EINTMASK_REG	0xa4
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define EINT_GROUP(i)		((int)((i) / EINT_MAX_PER_GROUP))
32*4882a593Smuzhiyun #define EINT_REG(i)		((EINT_GROUP(i) * 4) + 0x88)
33*4882a593Smuzhiyun #define EINT_OFFS(i)		((i) % EINT_MAX_PER_GROUP * 4)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define EINT_LEVEL_LOW		0
36*4882a593Smuzhiyun #define EINT_LEVEL_HIGH		1
37*4882a593Smuzhiyun #define EINT_EDGE_FALLING	2
38*4882a593Smuzhiyun #define EINT_EDGE_RISING	4
39*4882a593Smuzhiyun #define EINT_EDGE_BOTH		6
40*4882a593Smuzhiyun #define EINT_MASK		0xf
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_1bit = {
43*4882a593Smuzhiyun 	.fld_width = { 1, 1, },
44*4882a593Smuzhiyun 	.reg_offset = { 0x00, 0x04, },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct samsung_pin_bank_type bank_type_2bit = {
48*4882a593Smuzhiyun 	.fld_width = { 2, 1, 2, },
49*4882a593Smuzhiyun 	.reg_offset = { 0x00, 0x04, 0x08, },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define PIN_BANK_A(pins, reg, id)		\
53*4882a593Smuzhiyun 	{						\
54*4882a593Smuzhiyun 		.type		= &bank_type_1bit,	\
55*4882a593Smuzhiyun 		.pctl_offset	= reg,			\
56*4882a593Smuzhiyun 		.nr_pins	= pins,			\
57*4882a593Smuzhiyun 		.eint_type	= EINT_TYPE_NONE,	\
58*4882a593Smuzhiyun 		.name		= id			\
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define PIN_BANK_2BIT(pins, reg, id)		\
62*4882a593Smuzhiyun 	{						\
63*4882a593Smuzhiyun 		.type		= &bank_type_2bit,	\
64*4882a593Smuzhiyun 		.pctl_offset	= reg,			\
65*4882a593Smuzhiyun 		.nr_pins	= pins,			\
66*4882a593Smuzhiyun 		.eint_type	= EINT_TYPE_NONE,	\
67*4882a593Smuzhiyun 		.name		= id			\
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define PIN_BANK_2BIT_EINTW(pins, reg, id, eoffs, emask)\
71*4882a593Smuzhiyun 	{						\
72*4882a593Smuzhiyun 		.type		= &bank_type_2bit,	\
73*4882a593Smuzhiyun 		.pctl_offset	= reg,			\
74*4882a593Smuzhiyun 		.nr_pins	= pins,			\
75*4882a593Smuzhiyun 		.eint_type	= EINT_TYPE_WKUP,	\
76*4882a593Smuzhiyun 		.eint_func	= 2,			\
77*4882a593Smuzhiyun 		.eint_mask	= emask,		\
78*4882a593Smuzhiyun 		.eint_offset	= eoffs,		\
79*4882a593Smuzhiyun 		.name		= id			\
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /**
83*4882a593Smuzhiyun  * struct s3c24xx_eint_data - EINT common data
84*4882a593Smuzhiyun  * @drvdata: pin controller driver data
85*4882a593Smuzhiyun  * @domains: IRQ domains of particular EINT interrupts
86*4882a593Smuzhiyun  * @parents: mapped parent irqs in the main interrupt controller
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun struct s3c24xx_eint_data {
89*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *drvdata;
90*4882a593Smuzhiyun 	struct irq_domain *domains[NUM_EINT];
91*4882a593Smuzhiyun 	int parents[NUM_EINT_IRQ];
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun  * struct s3c24xx_eint_domain_data - per irq-domain data
96*4882a593Smuzhiyun  * @bank: pin bank related to the domain
97*4882a593Smuzhiyun  * @eint_data: common data
98*4882a593Smuzhiyun  * @eint0_3_parent_only: live eints 0-3 only in the main intc
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun struct s3c24xx_eint_domain_data {
101*4882a593Smuzhiyun 	struct samsung_pin_bank *bank;
102*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data;
103*4882a593Smuzhiyun 	bool eint0_3_parent_only;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
s3c24xx_eint_get_trigger(unsigned int type)106*4882a593Smuzhiyun static int s3c24xx_eint_get_trigger(unsigned int type)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	switch (type) {
109*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
110*4882a593Smuzhiyun 		return EINT_EDGE_RISING;
111*4882a593Smuzhiyun 		break;
112*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
113*4882a593Smuzhiyun 		return EINT_EDGE_FALLING;
114*4882a593Smuzhiyun 		break;
115*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
116*4882a593Smuzhiyun 		return EINT_EDGE_BOTH;
117*4882a593Smuzhiyun 		break;
118*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
119*4882a593Smuzhiyun 		return EINT_LEVEL_HIGH;
120*4882a593Smuzhiyun 		break;
121*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
122*4882a593Smuzhiyun 		return EINT_LEVEL_LOW;
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	default:
125*4882a593Smuzhiyun 		return -EINVAL;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
s3c24xx_eint_set_handler(struct irq_data * d,unsigned int type)129*4882a593Smuzhiyun static void s3c24xx_eint_set_handler(struct irq_data *d, unsigned int type)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	/* Edge- and level-triggered interrupts need different handlers */
132*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
133*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
134*4882a593Smuzhiyun 	else
135*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
s3c24xx_eint_set_function(struct samsung_pinctrl_drv_data * d,struct samsung_pin_bank * bank,int pin)138*4882a593Smuzhiyun static void s3c24xx_eint_set_function(struct samsung_pinctrl_drv_data *d,
139*4882a593Smuzhiyun 					struct samsung_pin_bank *bank, int pin)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	const struct samsung_pin_bank_type *bank_type = bank->type;
142*4882a593Smuzhiyun 	unsigned long flags;
143*4882a593Smuzhiyun 	void __iomem *reg;
144*4882a593Smuzhiyun 	u8 shift;
145*4882a593Smuzhiyun 	u32 mask;
146*4882a593Smuzhiyun 	u32 val;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Make sure that pin is configured as interrupt */
149*4882a593Smuzhiyun 	reg = d->virt_base + bank->pctl_offset;
150*4882a593Smuzhiyun 	shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
151*4882a593Smuzhiyun 	mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	spin_lock_irqsave(&bank->slock, flags);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	val = readl(reg);
156*4882a593Smuzhiyun 	val &= ~(mask << shift);
157*4882a593Smuzhiyun 	val |= bank->eint_func << shift;
158*4882a593Smuzhiyun 	writel(val, reg);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bank->slock, flags);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
s3c24xx_eint_type(struct irq_data * data,unsigned int type)163*4882a593Smuzhiyun static int s3c24xx_eint_type(struct irq_data *data, unsigned int type)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
166*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
167*4882a593Smuzhiyun 	int index = bank->eint_offset + data->hwirq;
168*4882a593Smuzhiyun 	void __iomem *reg;
169*4882a593Smuzhiyun 	int trigger;
170*4882a593Smuzhiyun 	u8 shift;
171*4882a593Smuzhiyun 	u32 val;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	trigger = s3c24xx_eint_get_trigger(type);
174*4882a593Smuzhiyun 	if (trigger < 0) {
175*4882a593Smuzhiyun 		dev_err(d->dev, "unsupported external interrupt type\n");
176*4882a593Smuzhiyun 		return -EINVAL;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	s3c24xx_eint_set_handler(data, type);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Set up interrupt trigger */
182*4882a593Smuzhiyun 	reg = d->virt_base + EINT_REG(index);
183*4882a593Smuzhiyun 	shift = EINT_OFFS(index);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	val = readl(reg);
186*4882a593Smuzhiyun 	val &= ~(EINT_MASK << shift);
187*4882a593Smuzhiyun 	val |= trigger << shift;
188*4882a593Smuzhiyun 	writel(val, reg);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	s3c24xx_eint_set_function(d, bank, data->hwirq);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Handling of EINTs 0-3 on all except S3C2412 and S3C2413 */
196*4882a593Smuzhiyun 
s3c2410_eint0_3_ack(struct irq_data * data)197*4882a593Smuzhiyun static void s3c2410_eint0_3_ack(struct irq_data *data)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
200*4882a593Smuzhiyun 	struct s3c24xx_eint_domain_data *ddata = bank->irq_domain->host_data;
201*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data = ddata->eint_data;
202*4882a593Smuzhiyun 	int parent_irq = eint_data->parents[data->hwirq];
203*4882a593Smuzhiyun 	struct irq_chip *parent_chip = irq_get_chip(parent_irq);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	parent_chip->irq_ack(irq_get_irq_data(parent_irq));
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
s3c2410_eint0_3_mask(struct irq_data * data)208*4882a593Smuzhiyun static void s3c2410_eint0_3_mask(struct irq_data *data)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
211*4882a593Smuzhiyun 	struct s3c24xx_eint_domain_data *ddata = bank->irq_domain->host_data;
212*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data = ddata->eint_data;
213*4882a593Smuzhiyun 	int parent_irq = eint_data->parents[data->hwirq];
214*4882a593Smuzhiyun 	struct irq_chip *parent_chip = irq_get_chip(parent_irq);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	parent_chip->irq_mask(irq_get_irq_data(parent_irq));
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
s3c2410_eint0_3_unmask(struct irq_data * data)219*4882a593Smuzhiyun static void s3c2410_eint0_3_unmask(struct irq_data *data)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
222*4882a593Smuzhiyun 	struct s3c24xx_eint_domain_data *ddata = bank->irq_domain->host_data;
223*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data = ddata->eint_data;
224*4882a593Smuzhiyun 	int parent_irq = eint_data->parents[data->hwirq];
225*4882a593Smuzhiyun 	struct irq_chip *parent_chip = irq_get_chip(parent_irq);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	parent_chip->irq_unmask(irq_get_irq_data(parent_irq));
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct irq_chip s3c2410_eint0_3_chip = {
231*4882a593Smuzhiyun 	.name		= "s3c2410-eint0_3",
232*4882a593Smuzhiyun 	.irq_ack	= s3c2410_eint0_3_ack,
233*4882a593Smuzhiyun 	.irq_mask	= s3c2410_eint0_3_mask,
234*4882a593Smuzhiyun 	.irq_unmask	= s3c2410_eint0_3_unmask,
235*4882a593Smuzhiyun 	.irq_set_type	= s3c24xx_eint_type,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
s3c2410_demux_eint0_3(struct irq_desc * desc)238*4882a593Smuzhiyun static void s3c2410_demux_eint0_3(struct irq_desc *desc)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	struct irq_data *data = irq_desc_get_irq_data(desc);
241*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data = irq_desc_get_handler_data(desc);
242*4882a593Smuzhiyun 	unsigned int virq;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* the first 4 eints have a simple 1 to 1 mapping */
245*4882a593Smuzhiyun 	virq = irq_linear_revmap(eint_data->domains[data->hwirq], data->hwirq);
246*4882a593Smuzhiyun 	/* Something must be really wrong if an unmapped EINT is unmasked */
247*4882a593Smuzhiyun 	BUG_ON(!virq);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	generic_handle_irq(virq);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Handling of EINTs 0-3 on S3C2412 and S3C2413 */
253*4882a593Smuzhiyun 
s3c2412_eint0_3_ack(struct irq_data * data)254*4882a593Smuzhiyun static void s3c2412_eint0_3_ack(struct irq_data *data)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
257*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	unsigned long bitval = 1UL << data->hwirq;
260*4882a593Smuzhiyun 	writel(bitval, d->virt_base + EINTPEND_REG);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
s3c2412_eint0_3_mask(struct irq_data * data)263*4882a593Smuzhiyun static void s3c2412_eint0_3_mask(struct irq_data *data)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
266*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
267*4882a593Smuzhiyun 	unsigned long mask;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	mask = readl(d->virt_base + EINTMASK_REG);
270*4882a593Smuzhiyun 	mask |= (1UL << data->hwirq);
271*4882a593Smuzhiyun 	writel(mask, d->virt_base + EINTMASK_REG);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
s3c2412_eint0_3_unmask(struct irq_data * data)274*4882a593Smuzhiyun static void s3c2412_eint0_3_unmask(struct irq_data *data)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
277*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
278*4882a593Smuzhiyun 	unsigned long mask;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	mask = readl(d->virt_base + EINTMASK_REG);
281*4882a593Smuzhiyun 	mask &= ~(1UL << data->hwirq);
282*4882a593Smuzhiyun 	writel(mask, d->virt_base + EINTMASK_REG);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static struct irq_chip s3c2412_eint0_3_chip = {
286*4882a593Smuzhiyun 	.name		= "s3c2412-eint0_3",
287*4882a593Smuzhiyun 	.irq_ack	= s3c2412_eint0_3_ack,
288*4882a593Smuzhiyun 	.irq_mask	= s3c2412_eint0_3_mask,
289*4882a593Smuzhiyun 	.irq_unmask	= s3c2412_eint0_3_unmask,
290*4882a593Smuzhiyun 	.irq_set_type	= s3c24xx_eint_type,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
s3c2412_demux_eint0_3(struct irq_desc * desc)293*4882a593Smuzhiyun static void s3c2412_demux_eint0_3(struct irq_desc *desc)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data = irq_desc_get_handler_data(desc);
296*4882a593Smuzhiyun 	struct irq_data *data = irq_desc_get_irq_data(desc);
297*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(data);
298*4882a593Smuzhiyun 	unsigned int virq;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* the first 4 eints have a simple 1 to 1 mapping */
303*4882a593Smuzhiyun 	virq = irq_linear_revmap(eint_data->domains[data->hwirq], data->hwirq);
304*4882a593Smuzhiyun 	/* Something must be really wrong if an unmapped EINT is unmasked */
305*4882a593Smuzhiyun 	BUG_ON(!virq);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	generic_handle_irq(virq);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* Handling of all other eints */
313*4882a593Smuzhiyun 
s3c24xx_eint_ack(struct irq_data * data)314*4882a593Smuzhiyun static void s3c24xx_eint_ack(struct irq_data *data)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
317*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
318*4882a593Smuzhiyun 	unsigned char index = bank->eint_offset + data->hwirq;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	writel(1UL << index, d->virt_base + EINTPEND_REG);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
s3c24xx_eint_mask(struct irq_data * data)323*4882a593Smuzhiyun static void s3c24xx_eint_mask(struct irq_data *data)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
326*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
327*4882a593Smuzhiyun 	unsigned char index = bank->eint_offset + data->hwirq;
328*4882a593Smuzhiyun 	unsigned long mask;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	mask = readl(d->virt_base + EINTMASK_REG);
331*4882a593Smuzhiyun 	mask |= (1UL << index);
332*4882a593Smuzhiyun 	writel(mask, d->virt_base + EINTMASK_REG);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
s3c24xx_eint_unmask(struct irq_data * data)335*4882a593Smuzhiyun static void s3c24xx_eint_unmask(struct irq_data *data)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(data);
338*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = bank->drvdata;
339*4882a593Smuzhiyun 	unsigned char index = bank->eint_offset + data->hwirq;
340*4882a593Smuzhiyun 	unsigned long mask;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	mask = readl(d->virt_base + EINTMASK_REG);
343*4882a593Smuzhiyun 	mask &= ~(1UL << index);
344*4882a593Smuzhiyun 	writel(mask, d->virt_base + EINTMASK_REG);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct irq_chip s3c24xx_eint_chip = {
348*4882a593Smuzhiyun 	.name		= "s3c-eint",
349*4882a593Smuzhiyun 	.irq_ack	= s3c24xx_eint_ack,
350*4882a593Smuzhiyun 	.irq_mask	= s3c24xx_eint_mask,
351*4882a593Smuzhiyun 	.irq_unmask	= s3c24xx_eint_unmask,
352*4882a593Smuzhiyun 	.irq_set_type	= s3c24xx_eint_type,
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
s3c24xx_demux_eint(struct irq_desc * desc,u32 offset,u32 range)355*4882a593Smuzhiyun static inline void s3c24xx_demux_eint(struct irq_desc *desc,
356*4882a593Smuzhiyun 				      u32 offset, u32 range)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct s3c24xx_eint_data *data = irq_desc_get_handler_data(desc);
359*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
360*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = data->drvdata;
361*4882a593Smuzhiyun 	unsigned int pend, mask;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	pend = readl(d->virt_base + EINTPEND_REG);
366*4882a593Smuzhiyun 	mask = readl(d->virt_base + EINTMASK_REG);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	pend &= ~mask;
369*4882a593Smuzhiyun 	pend &= range;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	while (pend) {
372*4882a593Smuzhiyun 		unsigned int virq, irq;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		irq = __ffs(pend);
375*4882a593Smuzhiyun 		pend &= ~(1 << irq);
376*4882a593Smuzhiyun 		virq = irq_linear_revmap(data->domains[irq], irq - offset);
377*4882a593Smuzhiyun 		/* Something is really wrong if an unmapped EINT is unmasked */
378*4882a593Smuzhiyun 		BUG_ON(!virq);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		generic_handle_irq(virq);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
s3c24xx_demux_eint4_7(struct irq_desc * desc)386*4882a593Smuzhiyun static void s3c24xx_demux_eint4_7(struct irq_desc *desc)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	s3c24xx_demux_eint(desc, 0, 0xf0);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
s3c24xx_demux_eint8_23(struct irq_desc * desc)391*4882a593Smuzhiyun static void s3c24xx_demux_eint8_23(struct irq_desc *desc)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	s3c24xx_demux_eint(desc, 8, 0xffff00);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static irq_flow_handler_t s3c2410_eint_handlers[NUM_EINT_IRQ] = {
397*4882a593Smuzhiyun 	s3c2410_demux_eint0_3,
398*4882a593Smuzhiyun 	s3c2410_demux_eint0_3,
399*4882a593Smuzhiyun 	s3c2410_demux_eint0_3,
400*4882a593Smuzhiyun 	s3c2410_demux_eint0_3,
401*4882a593Smuzhiyun 	s3c24xx_demux_eint4_7,
402*4882a593Smuzhiyun 	s3c24xx_demux_eint8_23,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static irq_flow_handler_t s3c2412_eint_handlers[NUM_EINT_IRQ] = {
406*4882a593Smuzhiyun 	s3c2412_demux_eint0_3,
407*4882a593Smuzhiyun 	s3c2412_demux_eint0_3,
408*4882a593Smuzhiyun 	s3c2412_demux_eint0_3,
409*4882a593Smuzhiyun 	s3c2412_demux_eint0_3,
410*4882a593Smuzhiyun 	s3c24xx_demux_eint4_7,
411*4882a593Smuzhiyun 	s3c24xx_demux_eint8_23,
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
s3c24xx_gpf_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)414*4882a593Smuzhiyun static int s3c24xx_gpf_irq_map(struct irq_domain *h, unsigned int virq,
415*4882a593Smuzhiyun 					irq_hw_number_t hw)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct s3c24xx_eint_domain_data *ddata = h->host_data;
418*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = ddata->bank;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (!(bank->eint_mask & (1 << (bank->eint_offset + hw))))
421*4882a593Smuzhiyun 		return -EINVAL;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (hw <= 3) {
424*4882a593Smuzhiyun 		if (ddata->eint0_3_parent_only)
425*4882a593Smuzhiyun 			irq_set_chip_and_handler(virq, &s3c2410_eint0_3_chip,
426*4882a593Smuzhiyun 						 handle_edge_irq);
427*4882a593Smuzhiyun 		else
428*4882a593Smuzhiyun 			irq_set_chip_and_handler(virq, &s3c2412_eint0_3_chip,
429*4882a593Smuzhiyun 						 handle_edge_irq);
430*4882a593Smuzhiyun 	} else {
431*4882a593Smuzhiyun 		irq_set_chip_and_handler(virq, &s3c24xx_eint_chip,
432*4882a593Smuzhiyun 					 handle_edge_irq);
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 	irq_set_chip_data(virq, bank);
435*4882a593Smuzhiyun 	return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun static const struct irq_domain_ops s3c24xx_gpf_irq_ops = {
439*4882a593Smuzhiyun 	.map	= s3c24xx_gpf_irq_map,
440*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
s3c24xx_gpg_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)443*4882a593Smuzhiyun static int s3c24xx_gpg_irq_map(struct irq_domain *h, unsigned int virq,
444*4882a593Smuzhiyun 					irq_hw_number_t hw)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	struct s3c24xx_eint_domain_data *ddata = h->host_data;
447*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = ddata->bank;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (!(bank->eint_mask & (1 << (bank->eint_offset + hw))))
450*4882a593Smuzhiyun 		return -EINVAL;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &s3c24xx_eint_chip, handle_edge_irq);
453*4882a593Smuzhiyun 	irq_set_chip_data(virq, bank);
454*4882a593Smuzhiyun 	return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static const struct irq_domain_ops s3c24xx_gpg_irq_ops = {
458*4882a593Smuzhiyun 	.map	= s3c24xx_gpg_irq_map,
459*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct of_device_id s3c24xx_eint_irq_ids[] = {
463*4882a593Smuzhiyun 	{ .compatible = "samsung,s3c2410-wakeup-eint", .data = (void *)1 },
464*4882a593Smuzhiyun 	{ .compatible = "samsung,s3c2412-wakeup-eint", .data = (void *)0 },
465*4882a593Smuzhiyun 	{ }
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
s3c24xx_eint_init(struct samsung_pinctrl_drv_data * d)468*4882a593Smuzhiyun static int s3c24xx_eint_init(struct samsung_pinctrl_drv_data *d)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	struct device *dev = d->dev;
471*4882a593Smuzhiyun 	const struct of_device_id *match;
472*4882a593Smuzhiyun 	struct device_node *eint_np = NULL;
473*4882a593Smuzhiyun 	struct device_node *np;
474*4882a593Smuzhiyun 	struct samsung_pin_bank *bank;
475*4882a593Smuzhiyun 	struct s3c24xx_eint_data *eint_data;
476*4882a593Smuzhiyun 	const struct irq_domain_ops *ops;
477*4882a593Smuzhiyun 	unsigned int i;
478*4882a593Smuzhiyun 	bool eint0_3_parent_only;
479*4882a593Smuzhiyun 	irq_flow_handler_t *handlers;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	for_each_child_of_node(dev->of_node, np) {
482*4882a593Smuzhiyun 		match = of_match_node(s3c24xx_eint_irq_ids, np);
483*4882a593Smuzhiyun 		if (match) {
484*4882a593Smuzhiyun 			eint_np = np;
485*4882a593Smuzhiyun 			eint0_3_parent_only = (bool)match->data;
486*4882a593Smuzhiyun 			break;
487*4882a593Smuzhiyun 		}
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 	if (!eint_np)
490*4882a593Smuzhiyun 		return -ENODEV;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	eint_data = devm_kzalloc(dev, sizeof(*eint_data), GFP_KERNEL);
493*4882a593Smuzhiyun 	if (!eint_data) {
494*4882a593Smuzhiyun 		of_node_put(eint_np);
495*4882a593Smuzhiyun 		return -ENOMEM;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	eint_data->drvdata = d;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	handlers = eint0_3_parent_only ? s3c2410_eint_handlers
501*4882a593Smuzhiyun 				       : s3c2412_eint_handlers;
502*4882a593Smuzhiyun 	for (i = 0; i < NUM_EINT_IRQ; ++i) {
503*4882a593Smuzhiyun 		unsigned int irq;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		irq = irq_of_parse_and_map(eint_np, i);
506*4882a593Smuzhiyun 		if (!irq) {
507*4882a593Smuzhiyun 			dev_err(dev, "failed to get wakeup EINT IRQ %d\n", i);
508*4882a593Smuzhiyun 			of_node_put(eint_np);
509*4882a593Smuzhiyun 			return -ENXIO;
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 		eint_data->parents[i] = irq;
513*4882a593Smuzhiyun 		irq_set_chained_handler_and_data(irq, handlers[i], eint_data);
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 	of_node_put(eint_np);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	bank = d->pin_banks;
518*4882a593Smuzhiyun 	for (i = 0; i < d->nr_banks; ++i, ++bank) {
519*4882a593Smuzhiyun 		struct s3c24xx_eint_domain_data *ddata;
520*4882a593Smuzhiyun 		unsigned int mask;
521*4882a593Smuzhiyun 		unsigned int irq;
522*4882a593Smuzhiyun 		unsigned int pin;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		if (bank->eint_type != EINT_TYPE_WKUP)
525*4882a593Smuzhiyun 			continue;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		ddata = devm_kzalloc(dev, sizeof(*ddata), GFP_KERNEL);
528*4882a593Smuzhiyun 		if (!ddata)
529*4882a593Smuzhiyun 			return -ENOMEM;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		ddata->bank = bank;
532*4882a593Smuzhiyun 		ddata->eint_data = eint_data;
533*4882a593Smuzhiyun 		ddata->eint0_3_parent_only = eint0_3_parent_only;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 		ops = (bank->eint_offset == 0) ? &s3c24xx_gpf_irq_ops
536*4882a593Smuzhiyun 					       : &s3c24xx_gpg_irq_ops;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 		bank->irq_domain = irq_domain_add_linear(bank->of_node,
539*4882a593Smuzhiyun 				bank->nr_pins, ops, ddata);
540*4882a593Smuzhiyun 		if (!bank->irq_domain) {
541*4882a593Smuzhiyun 			dev_err(dev, "wkup irq domain add failed\n");
542*4882a593Smuzhiyun 			return -ENXIO;
543*4882a593Smuzhiyun 		}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		irq = bank->eint_offset;
546*4882a593Smuzhiyun 		mask = bank->eint_mask;
547*4882a593Smuzhiyun 		for (pin = 0; mask; ++pin, mask >>= 1) {
548*4882a593Smuzhiyun 			if (irq >= NUM_EINT)
549*4882a593Smuzhiyun 				break;
550*4882a593Smuzhiyun 			if (!(mask & 1))
551*4882a593Smuzhiyun 				continue;
552*4882a593Smuzhiyun 			eint_data->domains[irq] = bank->irq_domain;
553*4882a593Smuzhiyun 			++irq;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun static const struct samsung_pin_bank_data s3c2412_pin_banks[] __initconst = {
561*4882a593Smuzhiyun 	PIN_BANK_A(23, 0x000, "gpa"),
562*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x010, "gpb"),
563*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x020, "gpc"),
564*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x030, "gpd"),
565*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x040, "gpe"),
566*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(8, 0x050, "gpf", 0, 0xff),
567*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(16, 0x060, "gpg", 8, 0xffff00),
568*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x070, "gph"),
569*4882a593Smuzhiyun 	PIN_BANK_2BIT(13, 0x080, "gpj"),
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static const struct samsung_pin_ctrl s3c2412_pin_ctrl[] __initconst = {
573*4882a593Smuzhiyun 	{
574*4882a593Smuzhiyun 		.pin_banks	= s3c2412_pin_banks,
575*4882a593Smuzhiyun 		.nr_banks	= ARRAY_SIZE(s3c2412_pin_banks),
576*4882a593Smuzhiyun 		.eint_wkup_init = s3c24xx_eint_init,
577*4882a593Smuzhiyun 	},
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun const struct samsung_pinctrl_of_match_data s3c2412_of_data __initconst = {
581*4882a593Smuzhiyun 	.ctrl		= s3c2412_pin_ctrl,
582*4882a593Smuzhiyun 	.num_ctrl	= ARRAY_SIZE(s3c2412_pin_ctrl),
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static const struct samsung_pin_bank_data s3c2416_pin_banks[] __initconst = {
586*4882a593Smuzhiyun 	PIN_BANK_A(27, 0x000, "gpa"),
587*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x010, "gpb"),
588*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x020, "gpc"),
589*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x030, "gpd"),
590*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x040, "gpe"),
591*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(8, 0x050, "gpf", 0, 0xff),
592*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(8, 0x060, "gpg", 8, 0xff00),
593*4882a593Smuzhiyun 	PIN_BANK_2BIT(15, 0x070, "gph"),
594*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x0e0, "gpk"),
595*4882a593Smuzhiyun 	PIN_BANK_2BIT(14, 0x0f0, "gpl"),
596*4882a593Smuzhiyun 	PIN_BANK_2BIT(2, 0x100, "gpm"),
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static const struct samsung_pin_ctrl s3c2416_pin_ctrl[] __initconst = {
600*4882a593Smuzhiyun 	{
601*4882a593Smuzhiyun 		.pin_banks	= s3c2416_pin_banks,
602*4882a593Smuzhiyun 		.nr_banks	= ARRAY_SIZE(s3c2416_pin_banks),
603*4882a593Smuzhiyun 		.eint_wkup_init = s3c24xx_eint_init,
604*4882a593Smuzhiyun 	},
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun const struct samsung_pinctrl_of_match_data s3c2416_of_data __initconst = {
608*4882a593Smuzhiyun 	.ctrl		= s3c2416_pin_ctrl,
609*4882a593Smuzhiyun 	.num_ctrl	= ARRAY_SIZE(s3c2416_pin_ctrl),
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static const struct samsung_pin_bank_data s3c2440_pin_banks[] __initconst = {
613*4882a593Smuzhiyun 	PIN_BANK_A(25, 0x000, "gpa"),
614*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x010, "gpb"),
615*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x020, "gpc"),
616*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x030, "gpd"),
617*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x040, "gpe"),
618*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(8, 0x050, "gpf", 0, 0xff),
619*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(16, 0x060, "gpg", 8, 0xffff00),
620*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x070, "gph"),
621*4882a593Smuzhiyun 	PIN_BANK_2BIT(13, 0x0d0, "gpj"),
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct samsung_pin_ctrl s3c2440_pin_ctrl[] __initconst = {
625*4882a593Smuzhiyun 	{
626*4882a593Smuzhiyun 		.pin_banks	= s3c2440_pin_banks,
627*4882a593Smuzhiyun 		.nr_banks	= ARRAY_SIZE(s3c2440_pin_banks),
628*4882a593Smuzhiyun 		.eint_wkup_init = s3c24xx_eint_init,
629*4882a593Smuzhiyun 	},
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun const struct samsung_pinctrl_of_match_data s3c2440_of_data __initconst = {
633*4882a593Smuzhiyun 	.ctrl		= s3c2440_pin_ctrl,
634*4882a593Smuzhiyun 	.num_ctrl	= ARRAY_SIZE(s3c2440_pin_ctrl),
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static const struct samsung_pin_bank_data s3c2450_pin_banks[] __initconst = {
638*4882a593Smuzhiyun 	PIN_BANK_A(28, 0x000, "gpa"),
639*4882a593Smuzhiyun 	PIN_BANK_2BIT(11, 0x010, "gpb"),
640*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x020, "gpc"),
641*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x030, "gpd"),
642*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x040, "gpe"),
643*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(8, 0x050, "gpf", 0, 0xff),
644*4882a593Smuzhiyun 	PIN_BANK_2BIT_EINTW(16, 0x060, "gpg", 8, 0xffff00),
645*4882a593Smuzhiyun 	PIN_BANK_2BIT(15, 0x070, "gph"),
646*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x0d0, "gpj"),
647*4882a593Smuzhiyun 	PIN_BANK_2BIT(16, 0x0e0, "gpk"),
648*4882a593Smuzhiyun 	PIN_BANK_2BIT(15, 0x0f0, "gpl"),
649*4882a593Smuzhiyun 	PIN_BANK_2BIT(2, 0x100, "gpm"),
650*4882a593Smuzhiyun };
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun static const struct samsung_pin_ctrl s3c2450_pin_ctrl[] __initconst = {
653*4882a593Smuzhiyun 	{
654*4882a593Smuzhiyun 		.pin_banks	= s3c2450_pin_banks,
655*4882a593Smuzhiyun 		.nr_banks	= ARRAY_SIZE(s3c2450_pin_banks),
656*4882a593Smuzhiyun 		.eint_wkup_init = s3c24xx_eint_init,
657*4882a593Smuzhiyun 	},
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun const struct samsung_pinctrl_of_match_data s3c2450_of_data __initconst = {
661*4882a593Smuzhiyun 	.ctrl		= s3c2450_pin_ctrl,
662*4882a593Smuzhiyun 	.num_ctrl	= ARRAY_SIZE(s3c2450_pin_ctrl),
663*4882a593Smuzhiyun };
664