xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/samsung/pinctrl-exynos.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2012 Samsung Electronics Co., Ltd.
6*4882a593Smuzhiyun //		http://www.samsung.com
7*4882a593Smuzhiyun // Copyright (c) 2012 Linaro Ltd
8*4882a593Smuzhiyun //		http://www.linaro.org
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun // Author: Thomas Abraham <thomas.ab@samsung.com>
11*4882a593Smuzhiyun //
12*4882a593Smuzhiyun // This file contains the Samsung Exynos specific information required by the
13*4882a593Smuzhiyun // the Samsung pinctrl/gpiolib driver. It also includes the implementation of
14*4882a593Smuzhiyun // external gpio and wakeup interrupt support.
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/irqdomain.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_irq.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun #include <linux/spinlock.h>
25*4882a593Smuzhiyun #include <linux/regmap.h>
26*4882a593Smuzhiyun #include <linux/err.h>
27*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-pmu.h>
28*4882a593Smuzhiyun #include <linux/soc/samsung/exynos-regs-pmu.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <dt-bindings/pinctrl/samsung.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "pinctrl-samsung.h"
33*4882a593Smuzhiyun #include "pinctrl-exynos.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct exynos_irq_chip {
36*4882a593Smuzhiyun 	struct irq_chip chip;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	u32 eint_con;
39*4882a593Smuzhiyun 	u32 eint_mask;
40*4882a593Smuzhiyun 	u32 eint_pend;
41*4882a593Smuzhiyun 	u32 *eint_wake_mask_value;
42*4882a593Smuzhiyun 	u32 eint_wake_mask_reg;
43*4882a593Smuzhiyun 	void (*set_eint_wakeup_mask)(struct samsung_pinctrl_drv_data *drvdata,
44*4882a593Smuzhiyun 				     struct exynos_irq_chip *irq_chip);
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
to_exynos_irq_chip(struct irq_chip * chip)47*4882a593Smuzhiyun static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return container_of(chip, struct exynos_irq_chip, chip);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
exynos_irq_mask(struct irq_data * irqd)52*4882a593Smuzhiyun static void exynos_irq_mask(struct irq_data *irqd)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(irqd);
55*4882a593Smuzhiyun 	struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
56*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
57*4882a593Smuzhiyun 	unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
58*4882a593Smuzhiyun 	unsigned int mask;
59*4882a593Smuzhiyun 	unsigned long flags;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	spin_lock_irqsave(&bank->slock, flags);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	mask = readl(bank->eint_base + reg_mask);
64*4882a593Smuzhiyun 	mask |= 1 << irqd->hwirq;
65*4882a593Smuzhiyun 	writel(mask, bank->eint_base + reg_mask);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bank->slock, flags);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
exynos_irq_ack(struct irq_data * irqd)70*4882a593Smuzhiyun static void exynos_irq_ack(struct irq_data *irqd)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(irqd);
73*4882a593Smuzhiyun 	struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
74*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
75*4882a593Smuzhiyun 	unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	writel(1 << irqd->hwirq, bank->eint_base + reg_pend);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
exynos_irq_unmask(struct irq_data * irqd)80*4882a593Smuzhiyun static void exynos_irq_unmask(struct irq_data *irqd)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(irqd);
83*4882a593Smuzhiyun 	struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
84*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
85*4882a593Smuzhiyun 	unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
86*4882a593Smuzhiyun 	unsigned int mask;
87*4882a593Smuzhiyun 	unsigned long flags;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/*
90*4882a593Smuzhiyun 	 * Ack level interrupts right before unmask
91*4882a593Smuzhiyun 	 *
92*4882a593Smuzhiyun 	 * If we don't do this we'll get a double-interrupt.  Level triggered
93*4882a593Smuzhiyun 	 * interrupts must not fire an interrupt if the level is not
94*4882a593Smuzhiyun 	 * _currently_ active, even if it was active while the interrupt was
95*4882a593Smuzhiyun 	 * masked.
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
98*4882a593Smuzhiyun 		exynos_irq_ack(irqd);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	spin_lock_irqsave(&bank->slock, flags);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	mask = readl(bank->eint_base + reg_mask);
103*4882a593Smuzhiyun 	mask &= ~(1 << irqd->hwirq);
104*4882a593Smuzhiyun 	writel(mask, bank->eint_base + reg_mask);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bank->slock, flags);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
exynos_irq_set_type(struct irq_data * irqd,unsigned int type)109*4882a593Smuzhiyun static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(irqd);
112*4882a593Smuzhiyun 	struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
113*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
114*4882a593Smuzhiyun 	unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
115*4882a593Smuzhiyun 	unsigned int con, trig_type;
116*4882a593Smuzhiyun 	unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	switch (type) {
119*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_RISING:
120*4882a593Smuzhiyun 		trig_type = EXYNOS_EINT_EDGE_RISING;
121*4882a593Smuzhiyun 		break;
122*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_FALLING:
123*4882a593Smuzhiyun 		trig_type = EXYNOS_EINT_EDGE_FALLING;
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case IRQ_TYPE_EDGE_BOTH:
126*4882a593Smuzhiyun 		trig_type = EXYNOS_EINT_EDGE_BOTH;
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_HIGH:
129*4882a593Smuzhiyun 		trig_type = EXYNOS_EINT_LEVEL_HIGH;
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	case IRQ_TYPE_LEVEL_LOW:
132*4882a593Smuzhiyun 		trig_type = EXYNOS_EINT_LEVEL_LOW;
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	default:
135*4882a593Smuzhiyun 		pr_err("unsupported external interrupt type\n");
136*4882a593Smuzhiyun 		return -EINVAL;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (type & IRQ_TYPE_EDGE_BOTH)
140*4882a593Smuzhiyun 		irq_set_handler_locked(irqd, handle_edge_irq);
141*4882a593Smuzhiyun 	else
142*4882a593Smuzhiyun 		irq_set_handler_locked(irqd, handle_level_irq);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	con = readl(bank->eint_base + reg_con);
145*4882a593Smuzhiyun 	con &= ~(EXYNOS_EINT_CON_MASK << shift);
146*4882a593Smuzhiyun 	con |= trig_type << shift;
147*4882a593Smuzhiyun 	writel(con, bank->eint_base + reg_con);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
exynos_irq_request_resources(struct irq_data * irqd)152*4882a593Smuzhiyun static int exynos_irq_request_resources(struct irq_data *irqd)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
155*4882a593Smuzhiyun 	const struct samsung_pin_bank_type *bank_type = bank->type;
156*4882a593Smuzhiyun 	unsigned long reg_con, flags;
157*4882a593Smuzhiyun 	unsigned int shift, mask, con;
158*4882a593Smuzhiyun 	int ret;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq);
161*4882a593Smuzhiyun 	if (ret) {
162*4882a593Smuzhiyun 		dev_err(bank->gpio_chip.parent,
163*4882a593Smuzhiyun 			"unable to lock pin %s-%lu IRQ\n",
164*4882a593Smuzhiyun 			bank->name, irqd->hwirq);
165*4882a593Smuzhiyun 		return ret;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
169*4882a593Smuzhiyun 	shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
170*4882a593Smuzhiyun 	mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	spin_lock_irqsave(&bank->slock, flags);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	con = readl(bank->pctl_base + reg_con);
175*4882a593Smuzhiyun 	con &= ~(mask << shift);
176*4882a593Smuzhiyun 	con |= EXYNOS_PIN_FUNC_EINT << shift;
177*4882a593Smuzhiyun 	writel(con, bank->pctl_base + reg_con);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bank->slock, flags);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
exynos_irq_release_resources(struct irq_data * irqd)184*4882a593Smuzhiyun static void exynos_irq_release_resources(struct irq_data *irqd)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
187*4882a593Smuzhiyun 	const struct samsung_pin_bank_type *bank_type = bank->type;
188*4882a593Smuzhiyun 	unsigned long reg_con, flags;
189*4882a593Smuzhiyun 	unsigned int shift, mask, con;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
192*4882a593Smuzhiyun 	shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
193*4882a593Smuzhiyun 	mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	spin_lock_irqsave(&bank->slock, flags);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	con = readl(bank->pctl_base + reg_con);
198*4882a593Smuzhiyun 	con &= ~(mask << shift);
199*4882a593Smuzhiyun 	con |= EXYNOS_PIN_FUNC_INPUT << shift;
200*4882a593Smuzhiyun 	writel(con, bank->pctl_base + reg_con);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bank->slock, flags);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * irq_chip for gpio interrupts.
209*4882a593Smuzhiyun  */
210*4882a593Smuzhiyun static const struct exynos_irq_chip exynos_gpio_irq_chip __initconst = {
211*4882a593Smuzhiyun 	.chip = {
212*4882a593Smuzhiyun 		.name = "exynos_gpio_irq_chip",
213*4882a593Smuzhiyun 		.irq_unmask = exynos_irq_unmask,
214*4882a593Smuzhiyun 		.irq_mask = exynos_irq_mask,
215*4882a593Smuzhiyun 		.irq_ack = exynos_irq_ack,
216*4882a593Smuzhiyun 		.irq_set_type = exynos_irq_set_type,
217*4882a593Smuzhiyun 		.irq_request_resources = exynos_irq_request_resources,
218*4882a593Smuzhiyun 		.irq_release_resources = exynos_irq_release_resources,
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun 	.eint_con = EXYNOS_GPIO_ECON_OFFSET,
221*4882a593Smuzhiyun 	.eint_mask = EXYNOS_GPIO_EMASK_OFFSET,
222*4882a593Smuzhiyun 	.eint_pend = EXYNOS_GPIO_EPEND_OFFSET,
223*4882a593Smuzhiyun 	/* eint_wake_mask_value not used */
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
exynos_eint_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)226*4882a593Smuzhiyun static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq,
227*4882a593Smuzhiyun 					irq_hw_number_t hw)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct samsung_pin_bank *b = h->host_data;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	irq_set_chip_data(virq, b);
232*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &b->irq_chip->chip,
233*4882a593Smuzhiyun 					handle_level_irq);
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * irq domain callbacks for external gpio and wakeup interrupt controllers.
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun static const struct irq_domain_ops exynos_eint_irqd_ops = {
241*4882a593Smuzhiyun 	.map	= exynos_eint_irq_map,
242*4882a593Smuzhiyun 	.xlate	= irq_domain_xlate_twocell,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
exynos_eint_gpio_irq(int irq,void * data)245*4882a593Smuzhiyun static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct samsung_pinctrl_drv_data *d = data;
248*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = d->pin_banks;
249*4882a593Smuzhiyun 	unsigned int svc, group, pin, virq;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	svc = readl(bank->eint_base + EXYNOS_SVC_OFFSET);
252*4882a593Smuzhiyun 	group = EXYNOS_SVC_GROUP(svc);
253*4882a593Smuzhiyun 	pin = svc & EXYNOS_SVC_NUM_MASK;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (!group)
256*4882a593Smuzhiyun 		return IRQ_HANDLED;
257*4882a593Smuzhiyun 	bank += (group - 1);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	virq = irq_linear_revmap(bank->irq_domain, pin);
260*4882a593Smuzhiyun 	if (!virq)
261*4882a593Smuzhiyun 		return IRQ_NONE;
262*4882a593Smuzhiyun 	generic_handle_irq(virq);
263*4882a593Smuzhiyun 	return IRQ_HANDLED;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct exynos_eint_gpio_save {
267*4882a593Smuzhiyun 	u32 eint_con;
268*4882a593Smuzhiyun 	u32 eint_fltcon0;
269*4882a593Smuzhiyun 	u32 eint_fltcon1;
270*4882a593Smuzhiyun 	u32 eint_mask;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun  * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
275*4882a593Smuzhiyun  * @d: driver data of samsung pinctrl driver.
276*4882a593Smuzhiyun  */
exynos_eint_gpio_init(struct samsung_pinctrl_drv_data * d)277*4882a593Smuzhiyun __init int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct samsung_pin_bank *bank;
280*4882a593Smuzhiyun 	struct device *dev = d->dev;
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 	int i;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (!d->irq) {
285*4882a593Smuzhiyun 		dev_err(dev, "irq number not available\n");
286*4882a593Smuzhiyun 		return -EINVAL;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
290*4882a593Smuzhiyun 					0, dev_name(dev), d);
291*4882a593Smuzhiyun 	if (ret) {
292*4882a593Smuzhiyun 		dev_err(dev, "irq request failed\n");
293*4882a593Smuzhiyun 		return -ENXIO;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	bank = d->pin_banks;
297*4882a593Smuzhiyun 	for (i = 0; i < d->nr_banks; ++i, ++bank) {
298*4882a593Smuzhiyun 		if (bank->eint_type != EINT_TYPE_GPIO)
299*4882a593Smuzhiyun 			continue;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		bank->irq_chip = devm_kmemdup(dev, &exynos_gpio_irq_chip,
302*4882a593Smuzhiyun 					   sizeof(*bank->irq_chip), GFP_KERNEL);
303*4882a593Smuzhiyun 		if (!bank->irq_chip) {
304*4882a593Smuzhiyun 			ret = -ENOMEM;
305*4882a593Smuzhiyun 			goto err_domains;
306*4882a593Smuzhiyun 		}
307*4882a593Smuzhiyun 		bank->irq_chip->chip.name = bank->name;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		bank->irq_domain = irq_domain_add_linear(bank->of_node,
310*4882a593Smuzhiyun 				bank->nr_pins, &exynos_eint_irqd_ops, bank);
311*4882a593Smuzhiyun 		if (!bank->irq_domain) {
312*4882a593Smuzhiyun 			dev_err(dev, "gpio irq domain add failed\n");
313*4882a593Smuzhiyun 			ret = -ENXIO;
314*4882a593Smuzhiyun 			goto err_domains;
315*4882a593Smuzhiyun 		}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		bank->soc_priv = devm_kzalloc(d->dev,
318*4882a593Smuzhiyun 			sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
319*4882a593Smuzhiyun 		if (!bank->soc_priv) {
320*4882a593Smuzhiyun 			irq_domain_remove(bank->irq_domain);
321*4882a593Smuzhiyun 			ret = -ENOMEM;
322*4882a593Smuzhiyun 			goto err_domains;
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun err_domains:
330*4882a593Smuzhiyun 	for (--i, --bank; i >= 0; --i, --bank) {
331*4882a593Smuzhiyun 		if (bank->eint_type != EINT_TYPE_GPIO)
332*4882a593Smuzhiyun 			continue;
333*4882a593Smuzhiyun 		irq_domain_remove(bank->irq_domain);
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
exynos_wkup_irq_set_wake(struct irq_data * irqd,unsigned int on)339*4882a593Smuzhiyun static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct irq_chip *chip = irq_data_get_irq_chip(irqd);
342*4882a593Smuzhiyun 	struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
343*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
344*4882a593Smuzhiyun 	unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (!on)
349*4882a593Smuzhiyun 		*our_chip->eint_wake_mask_value |= bit;
350*4882a593Smuzhiyun 	else
351*4882a593Smuzhiyun 		*our_chip->eint_wake_mask_value &= ~bit;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static void
exynos_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data * drvdata,struct exynos_irq_chip * irq_chip)357*4882a593Smuzhiyun exynos_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data *drvdata,
358*4882a593Smuzhiyun 				    struct exynos_irq_chip *irq_chip)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct regmap *pmu_regs;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (!drvdata->retention_ctrl || !drvdata->retention_ctrl->priv) {
363*4882a593Smuzhiyun 		dev_warn(drvdata->dev,
364*4882a593Smuzhiyun 			 "No retention data configured bank with external wakeup interrupt. Wake-up mask will not be set.\n");
365*4882a593Smuzhiyun 		return;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	pmu_regs = drvdata->retention_ctrl->priv;
369*4882a593Smuzhiyun 	dev_info(drvdata->dev,
370*4882a593Smuzhiyun 		 "Setting external wakeup interrupt mask: 0x%x\n",
371*4882a593Smuzhiyun 		 *irq_chip->eint_wake_mask_value);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	regmap_write(pmu_regs, irq_chip->eint_wake_mask_reg,
374*4882a593Smuzhiyun 		     *irq_chip->eint_wake_mask_value);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static void
s5pv210_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data * drvdata,struct exynos_irq_chip * irq_chip)378*4882a593Smuzhiyun s5pv210_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data *drvdata,
379*4882a593Smuzhiyun 				    struct exynos_irq_chip *irq_chip)
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	void __iomem *clk_base;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if (!drvdata->retention_ctrl || !drvdata->retention_ctrl->priv) {
385*4882a593Smuzhiyun 		dev_warn(drvdata->dev,
386*4882a593Smuzhiyun 			 "No retention data configured bank with external wakeup interrupt. Wake-up mask will not be set.\n");
387*4882a593Smuzhiyun 		return;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	clk_base = (void __iomem *) drvdata->retention_ctrl->priv;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	__raw_writel(*irq_chip->eint_wake_mask_value,
394*4882a593Smuzhiyun 		     clk_base + irq_chip->eint_wake_mask_reg);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static u32 eint_wake_mask_value = EXYNOS_EINT_WAKEUP_MASK_DISABLED;
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun  * irq_chip for wakeup interrupts
400*4882a593Smuzhiyun  */
401*4882a593Smuzhiyun static const struct exynos_irq_chip s5pv210_wkup_irq_chip __initconst = {
402*4882a593Smuzhiyun 	.chip = {
403*4882a593Smuzhiyun 		.name = "s5pv210_wkup_irq_chip",
404*4882a593Smuzhiyun 		.irq_unmask = exynos_irq_unmask,
405*4882a593Smuzhiyun 		.irq_mask = exynos_irq_mask,
406*4882a593Smuzhiyun 		.irq_ack = exynos_irq_ack,
407*4882a593Smuzhiyun 		.irq_set_type = exynos_irq_set_type,
408*4882a593Smuzhiyun 		.irq_set_wake = exynos_wkup_irq_set_wake,
409*4882a593Smuzhiyun 		.irq_request_resources = exynos_irq_request_resources,
410*4882a593Smuzhiyun 		.irq_release_resources = exynos_irq_release_resources,
411*4882a593Smuzhiyun 	},
412*4882a593Smuzhiyun 	.eint_con = EXYNOS_WKUP_ECON_OFFSET,
413*4882a593Smuzhiyun 	.eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
414*4882a593Smuzhiyun 	.eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
415*4882a593Smuzhiyun 	.eint_wake_mask_value = &eint_wake_mask_value,
416*4882a593Smuzhiyun 	/* Only differences with exynos4210_wkup_irq_chip: */
417*4882a593Smuzhiyun 	.eint_wake_mask_reg = S5PV210_EINT_WAKEUP_MASK,
418*4882a593Smuzhiyun 	.set_eint_wakeup_mask = s5pv210_pinctrl_set_eint_wakeup_mask,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const struct exynos_irq_chip exynos4210_wkup_irq_chip __initconst = {
422*4882a593Smuzhiyun 	.chip = {
423*4882a593Smuzhiyun 		.name = "exynos4210_wkup_irq_chip",
424*4882a593Smuzhiyun 		.irq_unmask = exynos_irq_unmask,
425*4882a593Smuzhiyun 		.irq_mask = exynos_irq_mask,
426*4882a593Smuzhiyun 		.irq_ack = exynos_irq_ack,
427*4882a593Smuzhiyun 		.irq_set_type = exynos_irq_set_type,
428*4882a593Smuzhiyun 		.irq_set_wake = exynos_wkup_irq_set_wake,
429*4882a593Smuzhiyun 		.irq_request_resources = exynos_irq_request_resources,
430*4882a593Smuzhiyun 		.irq_release_resources = exynos_irq_release_resources,
431*4882a593Smuzhiyun 	},
432*4882a593Smuzhiyun 	.eint_con = EXYNOS_WKUP_ECON_OFFSET,
433*4882a593Smuzhiyun 	.eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
434*4882a593Smuzhiyun 	.eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
435*4882a593Smuzhiyun 	.eint_wake_mask_value = &eint_wake_mask_value,
436*4882a593Smuzhiyun 	.eint_wake_mask_reg = EXYNOS_EINT_WAKEUP_MASK,
437*4882a593Smuzhiyun 	.set_eint_wakeup_mask = exynos_pinctrl_set_eint_wakeup_mask,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const struct exynos_irq_chip exynos7_wkup_irq_chip __initconst = {
441*4882a593Smuzhiyun 	.chip = {
442*4882a593Smuzhiyun 		.name = "exynos7_wkup_irq_chip",
443*4882a593Smuzhiyun 		.irq_unmask = exynos_irq_unmask,
444*4882a593Smuzhiyun 		.irq_mask = exynos_irq_mask,
445*4882a593Smuzhiyun 		.irq_ack = exynos_irq_ack,
446*4882a593Smuzhiyun 		.irq_set_type = exynos_irq_set_type,
447*4882a593Smuzhiyun 		.irq_set_wake = exynos_wkup_irq_set_wake,
448*4882a593Smuzhiyun 		.irq_request_resources = exynos_irq_request_resources,
449*4882a593Smuzhiyun 		.irq_release_resources = exynos_irq_release_resources,
450*4882a593Smuzhiyun 	},
451*4882a593Smuzhiyun 	.eint_con = EXYNOS7_WKUP_ECON_OFFSET,
452*4882a593Smuzhiyun 	.eint_mask = EXYNOS7_WKUP_EMASK_OFFSET,
453*4882a593Smuzhiyun 	.eint_pend = EXYNOS7_WKUP_EPEND_OFFSET,
454*4882a593Smuzhiyun 	.eint_wake_mask_value = &eint_wake_mask_value,
455*4882a593Smuzhiyun 	.eint_wake_mask_reg = EXYNOS5433_EINT_WAKEUP_MASK,
456*4882a593Smuzhiyun 	.set_eint_wakeup_mask = exynos_pinctrl_set_eint_wakeup_mask,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /* list of external wakeup controllers supported */
460*4882a593Smuzhiyun static const struct of_device_id exynos_wkup_irq_ids[] = {
461*4882a593Smuzhiyun 	{ .compatible = "samsung,s5pv210-wakeup-eint",
462*4882a593Smuzhiyun 			.data = &s5pv210_wkup_irq_chip },
463*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos4210-wakeup-eint",
464*4882a593Smuzhiyun 			.data = &exynos4210_wkup_irq_chip },
465*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos7-wakeup-eint",
466*4882a593Smuzhiyun 			.data = &exynos7_wkup_irq_chip },
467*4882a593Smuzhiyun 	{ }
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* interrupt handler for wakeup interrupts 0..15 */
exynos_irq_eint0_15(struct irq_desc * desc)471*4882a593Smuzhiyun static void exynos_irq_eint0_15(struct irq_desc *desc)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc);
474*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = eintd->bank;
475*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
476*4882a593Smuzhiyun 	int eint_irq;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
481*4882a593Smuzhiyun 	generic_handle_irq(eint_irq);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
exynos_irq_demux_eint(unsigned int pend,struct irq_domain * domain)486*4882a593Smuzhiyun static inline void exynos_irq_demux_eint(unsigned int pend,
487*4882a593Smuzhiyun 						struct irq_domain *domain)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	unsigned int irq;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	while (pend) {
492*4882a593Smuzhiyun 		irq = fls(pend) - 1;
493*4882a593Smuzhiyun 		generic_handle_irq(irq_find_mapping(domain, irq));
494*4882a593Smuzhiyun 		pend &= ~(1 << irq);
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /* interrupt handler for wakeup interrupt 16 */
exynos_irq_demux_eint16_31(struct irq_desc * desc)499*4882a593Smuzhiyun static void exynos_irq_demux_eint16_31(struct irq_desc *desc)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
502*4882a593Smuzhiyun 	struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc);
503*4882a593Smuzhiyun 	unsigned int pend;
504*4882a593Smuzhiyun 	unsigned int mask;
505*4882a593Smuzhiyun 	int i;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	for (i = 0; i < eintd->nr_banks; ++i) {
510*4882a593Smuzhiyun 		struct samsung_pin_bank *b = eintd->banks[i];
511*4882a593Smuzhiyun 		pend = readl(b->eint_base + b->irq_chip->eint_pend
512*4882a593Smuzhiyun 				+ b->eint_offset);
513*4882a593Smuzhiyun 		mask = readl(b->eint_base + b->irq_chip->eint_mask
514*4882a593Smuzhiyun 				+ b->eint_offset);
515*4882a593Smuzhiyun 		exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun  * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
523*4882a593Smuzhiyun  * @d: driver data of samsung pinctrl driver.
524*4882a593Smuzhiyun  */
exynos_eint_wkup_init(struct samsung_pinctrl_drv_data * d)525*4882a593Smuzhiyun __init int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct device *dev = d->dev;
528*4882a593Smuzhiyun 	struct device_node *wkup_np = NULL;
529*4882a593Smuzhiyun 	struct device_node *np;
530*4882a593Smuzhiyun 	struct samsung_pin_bank *bank;
531*4882a593Smuzhiyun 	struct exynos_weint_data *weint_data;
532*4882a593Smuzhiyun 	struct exynos_muxed_weint_data *muxed_data;
533*4882a593Smuzhiyun 	const struct exynos_irq_chip *irq_chip;
534*4882a593Smuzhiyun 	unsigned int muxed_banks = 0;
535*4882a593Smuzhiyun 	unsigned int i;
536*4882a593Smuzhiyun 	int idx, irq;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	for_each_child_of_node(dev->of_node, np) {
539*4882a593Smuzhiyun 		const struct of_device_id *match;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		match = of_match_node(exynos_wkup_irq_ids, np);
542*4882a593Smuzhiyun 		if (match) {
543*4882a593Smuzhiyun 			irq_chip = match->data;
544*4882a593Smuzhiyun 			wkup_np = np;
545*4882a593Smuzhiyun 			break;
546*4882a593Smuzhiyun 		}
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	if (!wkup_np)
549*4882a593Smuzhiyun 		return -ENODEV;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	bank = d->pin_banks;
552*4882a593Smuzhiyun 	for (i = 0; i < d->nr_banks; ++i, ++bank) {
553*4882a593Smuzhiyun 		if (bank->eint_type != EINT_TYPE_WKUP)
554*4882a593Smuzhiyun 			continue;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		bank->irq_chip = devm_kmemdup(dev, irq_chip, sizeof(*irq_chip),
557*4882a593Smuzhiyun 					      GFP_KERNEL);
558*4882a593Smuzhiyun 		if (!bank->irq_chip) {
559*4882a593Smuzhiyun 			of_node_put(wkup_np);
560*4882a593Smuzhiyun 			return -ENOMEM;
561*4882a593Smuzhiyun 		}
562*4882a593Smuzhiyun 		bank->irq_chip->chip.name = bank->name;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 		bank->irq_domain = irq_domain_add_linear(bank->of_node,
565*4882a593Smuzhiyun 				bank->nr_pins, &exynos_eint_irqd_ops, bank);
566*4882a593Smuzhiyun 		if (!bank->irq_domain) {
567*4882a593Smuzhiyun 			dev_err(dev, "wkup irq domain add failed\n");
568*4882a593Smuzhiyun 			of_node_put(wkup_np);
569*4882a593Smuzhiyun 			return -ENXIO;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 		if (!of_find_property(bank->of_node, "interrupts", NULL)) {
573*4882a593Smuzhiyun 			bank->eint_type = EINT_TYPE_WKUP_MUX;
574*4882a593Smuzhiyun 			++muxed_banks;
575*4882a593Smuzhiyun 			continue;
576*4882a593Smuzhiyun 		}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		weint_data = devm_kcalloc(dev,
579*4882a593Smuzhiyun 					  bank->nr_pins, sizeof(*weint_data),
580*4882a593Smuzhiyun 					  GFP_KERNEL);
581*4882a593Smuzhiyun 		if (!weint_data) {
582*4882a593Smuzhiyun 			of_node_put(wkup_np);
583*4882a593Smuzhiyun 			return -ENOMEM;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		for (idx = 0; idx < bank->nr_pins; ++idx) {
587*4882a593Smuzhiyun 			irq = irq_of_parse_and_map(bank->of_node, idx);
588*4882a593Smuzhiyun 			if (!irq) {
589*4882a593Smuzhiyun 				dev_err(dev, "irq number for eint-%s-%d not found\n",
590*4882a593Smuzhiyun 							bank->name, idx);
591*4882a593Smuzhiyun 				continue;
592*4882a593Smuzhiyun 			}
593*4882a593Smuzhiyun 			weint_data[idx].irq = idx;
594*4882a593Smuzhiyun 			weint_data[idx].bank = bank;
595*4882a593Smuzhiyun 			irq_set_chained_handler_and_data(irq,
596*4882a593Smuzhiyun 							 exynos_irq_eint0_15,
597*4882a593Smuzhiyun 							 &weint_data[idx]);
598*4882a593Smuzhiyun 		}
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (!muxed_banks) {
602*4882a593Smuzhiyun 		of_node_put(wkup_np);
603*4882a593Smuzhiyun 		return 0;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	irq = irq_of_parse_and_map(wkup_np, 0);
607*4882a593Smuzhiyun 	of_node_put(wkup_np);
608*4882a593Smuzhiyun 	if (!irq) {
609*4882a593Smuzhiyun 		dev_err(dev, "irq number for muxed EINTs not found\n");
610*4882a593Smuzhiyun 		return 0;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
614*4882a593Smuzhiyun 		+ muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
615*4882a593Smuzhiyun 	if (!muxed_data)
616*4882a593Smuzhiyun 		return -ENOMEM;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31,
619*4882a593Smuzhiyun 					 muxed_data);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	bank = d->pin_banks;
622*4882a593Smuzhiyun 	idx = 0;
623*4882a593Smuzhiyun 	for (i = 0; i < d->nr_banks; ++i, ++bank) {
624*4882a593Smuzhiyun 		if (bank->eint_type != EINT_TYPE_WKUP_MUX)
625*4882a593Smuzhiyun 			continue;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		muxed_data->banks[idx++] = bank;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 	muxed_data->nr_banks = muxed_banks;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
exynos_pinctrl_suspend_bank(struct samsung_pinctrl_drv_data * drvdata,struct samsung_pin_bank * bank)634*4882a593Smuzhiyun static void exynos_pinctrl_suspend_bank(
635*4882a593Smuzhiyun 				struct samsung_pinctrl_drv_data *drvdata,
636*4882a593Smuzhiyun 				struct samsung_pin_bank *bank)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct exynos_eint_gpio_save *save = bank->soc_priv;
639*4882a593Smuzhiyun 	void __iomem *regs = bank->eint_base;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
642*4882a593Smuzhiyun 						+ bank->eint_offset);
643*4882a593Smuzhiyun 	save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
644*4882a593Smuzhiyun 						+ 2 * bank->eint_offset);
645*4882a593Smuzhiyun 	save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
646*4882a593Smuzhiyun 						+ 2 * bank->eint_offset + 4);
647*4882a593Smuzhiyun 	save->eint_mask = readl(regs + bank->irq_chip->eint_mask
648*4882a593Smuzhiyun 						+ bank->eint_offset);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	pr_debug("%s: save     con %#010x\n", bank->name, save->eint_con);
651*4882a593Smuzhiyun 	pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
652*4882a593Smuzhiyun 	pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
653*4882a593Smuzhiyun 	pr_debug("%s: save    mask %#010x\n", bank->name, save->eint_mask);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data * drvdata)656*4882a593Smuzhiyun void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = drvdata->pin_banks;
659*4882a593Smuzhiyun 	struct exynos_irq_chip *irq_chip = NULL;
660*4882a593Smuzhiyun 	int i;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	for (i = 0; i < drvdata->nr_banks; ++i, ++bank) {
663*4882a593Smuzhiyun 		if (bank->eint_type == EINT_TYPE_GPIO)
664*4882a593Smuzhiyun 			exynos_pinctrl_suspend_bank(drvdata, bank);
665*4882a593Smuzhiyun 		else if (bank->eint_type == EINT_TYPE_WKUP) {
666*4882a593Smuzhiyun 			if (!irq_chip) {
667*4882a593Smuzhiyun 				irq_chip = bank->irq_chip;
668*4882a593Smuzhiyun 				irq_chip->set_eint_wakeup_mask(drvdata,
669*4882a593Smuzhiyun 							       irq_chip);
670*4882a593Smuzhiyun 			}
671*4882a593Smuzhiyun 		}
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
exynos_pinctrl_resume_bank(struct samsung_pinctrl_drv_data * drvdata,struct samsung_pin_bank * bank)675*4882a593Smuzhiyun static void exynos_pinctrl_resume_bank(
676*4882a593Smuzhiyun 				struct samsung_pinctrl_drv_data *drvdata,
677*4882a593Smuzhiyun 				struct samsung_pin_bank *bank)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct exynos_eint_gpio_save *save = bank->soc_priv;
680*4882a593Smuzhiyun 	void __iomem *regs = bank->eint_base;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	pr_debug("%s:     con %#010x => %#010x\n", bank->name,
683*4882a593Smuzhiyun 			readl(regs + EXYNOS_GPIO_ECON_OFFSET
684*4882a593Smuzhiyun 			+ bank->eint_offset), save->eint_con);
685*4882a593Smuzhiyun 	pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
686*4882a593Smuzhiyun 			readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
687*4882a593Smuzhiyun 			+ 2 * bank->eint_offset), save->eint_fltcon0);
688*4882a593Smuzhiyun 	pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
689*4882a593Smuzhiyun 			readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
690*4882a593Smuzhiyun 			+ 2 * bank->eint_offset + 4), save->eint_fltcon1);
691*4882a593Smuzhiyun 	pr_debug("%s:    mask %#010x => %#010x\n", bank->name,
692*4882a593Smuzhiyun 			readl(regs + bank->irq_chip->eint_mask
693*4882a593Smuzhiyun 			+ bank->eint_offset), save->eint_mask);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
696*4882a593Smuzhiyun 						+ bank->eint_offset);
697*4882a593Smuzhiyun 	writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
698*4882a593Smuzhiyun 						+ 2 * bank->eint_offset);
699*4882a593Smuzhiyun 	writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
700*4882a593Smuzhiyun 						+ 2 * bank->eint_offset + 4);
701*4882a593Smuzhiyun 	writel(save->eint_mask, regs + bank->irq_chip->eint_mask
702*4882a593Smuzhiyun 						+ bank->eint_offset);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
exynos_pinctrl_resume(struct samsung_pinctrl_drv_data * drvdata)705*4882a593Smuzhiyun void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct samsung_pin_bank *bank = drvdata->pin_banks;
708*4882a593Smuzhiyun 	int i;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
711*4882a593Smuzhiyun 		if (bank->eint_type == EINT_TYPE_GPIO)
712*4882a593Smuzhiyun 			exynos_pinctrl_resume_bank(drvdata, bank);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
exynos_retention_enable(struct samsung_pinctrl_drv_data * drvdata)715*4882a593Smuzhiyun static void exynos_retention_enable(struct samsung_pinctrl_drv_data *drvdata)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	if (drvdata->retention_ctrl->refcnt)
718*4882a593Smuzhiyun 		atomic_inc(drvdata->retention_ctrl->refcnt);
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
exynos_retention_disable(struct samsung_pinctrl_drv_data * drvdata)721*4882a593Smuzhiyun static void exynos_retention_disable(struct samsung_pinctrl_drv_data *drvdata)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	struct samsung_retention_ctrl *ctrl = drvdata->retention_ctrl;
724*4882a593Smuzhiyun 	struct regmap *pmu_regs = ctrl->priv;
725*4882a593Smuzhiyun 	int i;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (ctrl->refcnt && !atomic_dec_and_test(ctrl->refcnt))
728*4882a593Smuzhiyun 		return;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	for (i = 0; i < ctrl->nr_regs; i++)
731*4882a593Smuzhiyun 		regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun struct samsung_retention_ctrl *
exynos_retention_init(struct samsung_pinctrl_drv_data * drvdata,const struct samsung_retention_data * data)735*4882a593Smuzhiyun exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
736*4882a593Smuzhiyun 		      const struct samsung_retention_data *data)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct samsung_retention_ctrl *ctrl;
739*4882a593Smuzhiyun 	struct regmap *pmu_regs;
740*4882a593Smuzhiyun 	int i;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	ctrl = devm_kzalloc(drvdata->dev, sizeof(*ctrl), GFP_KERNEL);
743*4882a593Smuzhiyun 	if (!ctrl)
744*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	pmu_regs = exynos_get_pmu_regmap();
747*4882a593Smuzhiyun 	if (IS_ERR(pmu_regs))
748*4882a593Smuzhiyun 		return ERR_CAST(pmu_regs);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	ctrl->priv = pmu_regs;
751*4882a593Smuzhiyun 	ctrl->regs = data->regs;
752*4882a593Smuzhiyun 	ctrl->nr_regs = data->nr_regs;
753*4882a593Smuzhiyun 	ctrl->value = data->value;
754*4882a593Smuzhiyun 	ctrl->refcnt = data->refcnt;
755*4882a593Smuzhiyun 	ctrl->enable = exynos_retention_enable;
756*4882a593Smuzhiyun 	ctrl->disable = exynos_retention_disable;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/* Ensure that retention is disabled on driver init */
759*4882a593Smuzhiyun 	for (i = 0; i < ctrl->nr_regs; i++)
760*4882a593Smuzhiyun 		regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return ctrl;
763*4882a593Smuzhiyun }
764