xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/sh_pfc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * SuperH Pin Function Controller Support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2008 Magnus Damm
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __SH_PFC_H
9*4882a593Smuzhiyun #define __SH_PFC_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/bug.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/stringify.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun enum {
17*4882a593Smuzhiyun 	PINMUX_TYPE_NONE,
18*4882a593Smuzhiyun 	PINMUX_TYPE_FUNCTION,
19*4882a593Smuzhiyun 	PINMUX_TYPE_GPIO,
20*4882a593Smuzhiyun 	PINMUX_TYPE_OUTPUT,
21*4882a593Smuzhiyun 	PINMUX_TYPE_INPUT,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define SH_PFC_PIN_NONE			U16_MAX
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_INPUT		(1 << 0)
27*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_OUTPUT		(1 << 1)
28*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_PULL_UP		(1 << 2)
29*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_PULL_DOWN	(1 << 3)
30*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_PULL_UP_DOWN	(SH_PFC_PIN_CFG_PULL_UP | \
31*4882a593Smuzhiyun 					 SH_PFC_PIN_CFG_PULL_DOWN)
32*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_IO_VOLTAGE	(1 << 4)
33*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_DRIVE_STRENGTH	(1 << 5)
34*4882a593Smuzhiyun #define SH_PFC_PIN_CFG_NO_GPIO		(1 << 31)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct sh_pfc_pin {
37*4882a593Smuzhiyun 	u16 pin;
38*4882a593Smuzhiyun 	u16 enum_id;
39*4882a593Smuzhiyun 	const char *name;
40*4882a593Smuzhiyun 	unsigned int configs;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SH_PFC_PIN_GROUP_ALIAS(alias, n)		\
44*4882a593Smuzhiyun 	{						\
45*4882a593Smuzhiyun 		.name = #alias,				\
46*4882a593Smuzhiyun 		.pins = n##_pins,			\
47*4882a593Smuzhiyun 		.mux = n##_mux,				\
48*4882a593Smuzhiyun 		.nr_pins = ARRAY_SIZE(n##_pins) +	\
49*4882a593Smuzhiyun 		BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun #define SH_PFC_PIN_GROUP(n)	SH_PFC_PIN_GROUP_ALIAS(n, n)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct sh_pfc_pin_group {
54*4882a593Smuzhiyun 	const char *name;
55*4882a593Smuzhiyun 	const unsigned int *pins;
56*4882a593Smuzhiyun 	const unsigned int *mux;
57*4882a593Smuzhiyun 	unsigned int nr_pins;
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
62*4882a593Smuzhiyun  * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
63*4882a593Smuzhiyun  * in this case. It accepts an optional 'version' argument used when the
64*4882a593Smuzhiyun  * same group can appear on a different set of pins.
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun #define VIN_DATA_PIN_GROUP(n, s, ...)					\
67*4882a593Smuzhiyun 	{								\
68*4882a593Smuzhiyun 		.name = #n#s#__VA_ARGS__,				\
69*4882a593Smuzhiyun 		.pins = n##__VA_ARGS__##_pins.data##s,			\
70*4882a593Smuzhiyun 		.mux = n##__VA_ARGS__##_mux.data##s,			\
71*4882a593Smuzhiyun 		.nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s),	\
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun union vin_data12 {
75*4882a593Smuzhiyun 	unsigned int data12[12];
76*4882a593Smuzhiyun 	unsigned int data10[10];
77*4882a593Smuzhiyun 	unsigned int data8[8];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun union vin_data16 {
81*4882a593Smuzhiyun 	unsigned int data16[16];
82*4882a593Smuzhiyun 	unsigned int data12[12];
83*4882a593Smuzhiyun 	unsigned int data10[10];
84*4882a593Smuzhiyun 	unsigned int data8[8];
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun union vin_data {
88*4882a593Smuzhiyun 	unsigned int data24[24];
89*4882a593Smuzhiyun 	unsigned int data20[20];
90*4882a593Smuzhiyun 	unsigned int data16[16];
91*4882a593Smuzhiyun 	unsigned int data12[12];
92*4882a593Smuzhiyun 	unsigned int data10[10];
93*4882a593Smuzhiyun 	unsigned int data8[8];
94*4882a593Smuzhiyun 	unsigned int data4[4];
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define SH_PFC_FUNCTION(n)				\
98*4882a593Smuzhiyun 	{						\
99*4882a593Smuzhiyun 		.name = #n,				\
100*4882a593Smuzhiyun 		.groups = n##_groups,			\
101*4882a593Smuzhiyun 		.nr_groups = ARRAY_SIZE(n##_groups),	\
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct sh_pfc_function {
105*4882a593Smuzhiyun 	const char *name;
106*4882a593Smuzhiyun 	const char * const *groups;
107*4882a593Smuzhiyun 	unsigned int nr_groups;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun struct pinmux_func {
111*4882a593Smuzhiyun 	u16 enum_id;
112*4882a593Smuzhiyun 	const char *name;
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct pinmux_cfg_reg {
116*4882a593Smuzhiyun 	u32 reg;
117*4882a593Smuzhiyun 	u8 reg_width, field_width;
118*4882a593Smuzhiyun #ifdef DEBUG
119*4882a593Smuzhiyun 	u16 nr_enum_ids;	/* for variable width regs only */
120*4882a593Smuzhiyun #define SET_NR_ENUM_IDS(n)	.nr_enum_ids = n,
121*4882a593Smuzhiyun #else
122*4882a593Smuzhiyun #define SET_NR_ENUM_IDS(n)
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun 	const u16 *enum_ids;
125*4882a593Smuzhiyun 	const u8 *var_field_width;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define GROUP(...)	__VA_ARGS__
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * Describe a config register consisting of several fields of the same width
132*4882a593Smuzhiyun  *   - name: Register name (unused, for documentation purposes only)
133*4882a593Smuzhiyun  *   - r: Physical register address
134*4882a593Smuzhiyun  *   - r_width: Width of the register (in bits)
135*4882a593Smuzhiyun  *   - f_width: Width of the fixed-width register fields (in bits)
136*4882a593Smuzhiyun  *   - ids: For each register field (from left to right, i.e. MSB to LSB),
137*4882a593Smuzhiyun  *          2^f_width enum IDs must be specified, one for each possible
138*4882a593Smuzhiyun  *          combination of the register field bit values, all wrapped using
139*4882a593Smuzhiyun  *          the GROUP() macro.
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun #define PINMUX_CFG_REG(name, r, r_width, f_width, ids)			\
142*4882a593Smuzhiyun 	.reg = r, .reg_width = r_width,					\
143*4882a593Smuzhiyun 	.field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) +	\
144*4882a593Smuzhiyun 	BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
145*4882a593Smuzhiyun 			  (r_width / f_width) * (1 << f_width)),	\
146*4882a593Smuzhiyun 	.enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])	\
147*4882a593Smuzhiyun 		{ ids }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * Describe a config register consisting of several fields of different widths
151*4882a593Smuzhiyun  *   - name: Register name (unused, for documentation purposes only)
152*4882a593Smuzhiyun  *   - r: Physical register address
153*4882a593Smuzhiyun  *   - r_width: Width of the register (in bits)
154*4882a593Smuzhiyun  *   - f_widths: List of widths of the register fields (in bits), from left
155*4882a593Smuzhiyun  *               to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
156*4882a593Smuzhiyun  *   - ids: For each register field (from left to right, i.e. MSB to LSB),
157*4882a593Smuzhiyun  *          2^f_widths[i] enum IDs must be specified, one for each possible
158*4882a593Smuzhiyun  *          combination of the register field bit values, all wrapped using
159*4882a593Smuzhiyun  *          the GROUP() macro.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids)		\
162*4882a593Smuzhiyun 	.reg = r, .reg_width = r_width,					\
163*4882a593Smuzhiyun 	.var_field_width = (const u8 []) { f_widths, 0 },		\
164*4882a593Smuzhiyun 	SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16))	\
165*4882a593Smuzhiyun 	.enum_ids = (const u16 []) { ids }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun struct pinmux_drive_reg_field {
168*4882a593Smuzhiyun 	u16 pin;
169*4882a593Smuzhiyun 	u8 offset;
170*4882a593Smuzhiyun 	u8 size;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct pinmux_drive_reg {
174*4882a593Smuzhiyun 	u32 reg;
175*4882a593Smuzhiyun 	const struct pinmux_drive_reg_field fields[8];
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define PINMUX_DRIVE_REG(name, r) \
179*4882a593Smuzhiyun 	.reg = r, \
180*4882a593Smuzhiyun 	.fields =
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct pinmux_bias_reg {
183*4882a593Smuzhiyun 	u32 puen;		/* Pull-enable or pull-up control register */
184*4882a593Smuzhiyun 	u32 pud;		/* Pull-up/down control register (optional) */
185*4882a593Smuzhiyun 	const u16 pins[32];
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define PINMUX_BIAS_REG(name1, r1, name2, r2) \
189*4882a593Smuzhiyun 	.puen = r1,	\
190*4882a593Smuzhiyun 	.pud = r2,	\
191*4882a593Smuzhiyun 	.pins =
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct pinmux_ioctrl_reg {
194*4882a593Smuzhiyun 	u32 reg;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun struct pinmux_data_reg {
198*4882a593Smuzhiyun 	u32 reg;
199*4882a593Smuzhiyun 	u8 reg_width;
200*4882a593Smuzhiyun 	const u16 *enum_ids;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Describe a data register
205*4882a593Smuzhiyun  *   - name: Register name (unused, for documentation purposes only)
206*4882a593Smuzhiyun  *   - r: Physical register address
207*4882a593Smuzhiyun  *   - r_width: Width of the register (in bits)
208*4882a593Smuzhiyun  *   - ids: For each register bit (from left to right, i.e. MSB to LSB), one
209*4882a593Smuzhiyun  *          enum ID must be specified, all wrapped using the GROUP() macro.
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #define PINMUX_DATA_REG(name, r, r_width, ids)				\
212*4882a593Smuzhiyun 	.reg = r, .reg_width = r_width +				\
213*4882a593Smuzhiyun 	BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
214*4882a593Smuzhiyun 			  r_width),					\
215*4882a593Smuzhiyun 	.enum_ids = (const u16 [r_width]) { ids }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun struct pinmux_irq {
218*4882a593Smuzhiyun 	const short *gpios;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun  * Describe the mapping from GPIOs to a single IRQ
223*4882a593Smuzhiyun  *   - ids...: List of GPIOs that are mapped to the same IRQ
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun #define PINMUX_IRQ(ids...)			   \
226*4882a593Smuzhiyun 	{ .gpios = (const short []) { ids, -1 } }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun struct pinmux_range {
229*4882a593Smuzhiyun 	u16 begin;
230*4882a593Smuzhiyun 	u16 end;
231*4882a593Smuzhiyun 	u16 force;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun struct sh_pfc_window {
235*4882a593Smuzhiyun 	phys_addr_t phys;
236*4882a593Smuzhiyun 	void __iomem *virt;
237*4882a593Smuzhiyun 	unsigned long size;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct sh_pfc_pin_range;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun struct sh_pfc {
243*4882a593Smuzhiyun 	struct device *dev;
244*4882a593Smuzhiyun 	const struct sh_pfc_soc_info *info;
245*4882a593Smuzhiyun 	spinlock_t lock;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	unsigned int num_windows;
248*4882a593Smuzhiyun 	struct sh_pfc_window *windows;
249*4882a593Smuzhiyun 	unsigned int num_irqs;
250*4882a593Smuzhiyun 	unsigned int *irqs;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	struct sh_pfc_pin_range *ranges;
253*4882a593Smuzhiyun 	unsigned int nr_ranges;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	unsigned int nr_gpio_pins;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	struct sh_pfc_chip *gpio;
258*4882a593Smuzhiyun 	u32 *saved_regs;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun struct sh_pfc_soc_operations {
262*4882a593Smuzhiyun 	int (*init)(struct sh_pfc *pfc);
263*4882a593Smuzhiyun 	unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
264*4882a593Smuzhiyun 	void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
265*4882a593Smuzhiyun 			 unsigned int bias);
266*4882a593Smuzhiyun 	int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun struct sh_pfc_soc_info {
270*4882a593Smuzhiyun 	const char *name;
271*4882a593Smuzhiyun 	const struct sh_pfc_soc_operations *ops;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	struct pinmux_range input;
274*4882a593Smuzhiyun 	struct pinmux_range output;
275*4882a593Smuzhiyun 	struct pinmux_range function;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	const struct sh_pfc_pin *pins;
278*4882a593Smuzhiyun 	unsigned int nr_pins;
279*4882a593Smuzhiyun 	const struct sh_pfc_pin_group *groups;
280*4882a593Smuzhiyun 	unsigned int nr_groups;
281*4882a593Smuzhiyun 	const struct sh_pfc_function *functions;
282*4882a593Smuzhiyun 	unsigned int nr_functions;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_SH_FUNC_GPIO
285*4882a593Smuzhiyun 	const struct pinmux_func *func_gpios;
286*4882a593Smuzhiyun 	unsigned int nr_func_gpios;
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	const struct pinmux_cfg_reg *cfg_regs;
290*4882a593Smuzhiyun 	const struct pinmux_drive_reg *drive_regs;
291*4882a593Smuzhiyun 	const struct pinmux_bias_reg *bias_regs;
292*4882a593Smuzhiyun 	const struct pinmux_ioctrl_reg *ioctrl_regs;
293*4882a593Smuzhiyun 	const struct pinmux_data_reg *data_regs;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	const u16 *pinmux_data;
296*4882a593Smuzhiyun 	unsigned int pinmux_data_size;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	const struct pinmux_irq *gpio_irq;
299*4882a593Smuzhiyun 	unsigned int gpio_irq_size;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	u32 unlock_reg;
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun extern const struct sh_pfc_soc_info emev2_pinmux_info;
305*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
306*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
307*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7742_pinmux_info;
308*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
309*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
310*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
311*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
312*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
313*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
314*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
315*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a774e1_pinmux_info;
316*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
317*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
318*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
319*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
320*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
321*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
322*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
323*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77950_pinmux_info __weak;
324*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77951_pinmux_info __weak;
325*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77960_pinmux_info;
326*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77961_pinmux_info;
327*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
328*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
329*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
330*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
331*4882a593Smuzhiyun extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
332*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7203_pinmux_info;
333*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7264_pinmux_info;
334*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7269_pinmux_info;
335*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
336*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7720_pinmux_info;
337*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7722_pinmux_info;
338*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7723_pinmux_info;
339*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7724_pinmux_info;
340*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7734_pinmux_info;
341*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7757_pinmux_info;
342*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7785_pinmux_info;
343*4882a593Smuzhiyun extern const struct sh_pfc_soc_info sh7786_pinmux_info;
344*4882a593Smuzhiyun extern const struct sh_pfc_soc_info shx3_pinmux_info;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
347*4882a593Smuzhiyun  * Helper macros to create pin and port lists
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun  * sh_pfc_soc_info pinmux_data array macros
352*4882a593Smuzhiyun  */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun  * Describe generic pinmux data
356*4882a593Smuzhiyun  *   - data_or_mark: *_DATA or *_MARK enum ID
357*4882a593Smuzhiyun  *   - ids...: List of enum IDs to associate with data_or_mark
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun #define PINMUX_DATA(data_or_mark, ids...)	data_or_mark, ids, 0
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * Describe a pinmux configuration without GPIO function that needs
363*4882a593Smuzhiyun  * configuration in a Peripheral Function Select Register (IPSR)
364*4882a593Smuzhiyun  *   - ipsr: IPSR field (unused, for documentation purposes only)
365*4882a593Smuzhiyun  *   - fn: Function name, referring to a field in the IPSR
366*4882a593Smuzhiyun  */
367*4882a593Smuzhiyun #define PINMUX_IPSR_NOGP(ipsr, fn)					\
368*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##fn)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun  * Describe a pinmux configuration with GPIO function that needs configuration
372*4882a593Smuzhiyun  * in both a Peripheral Function Select Register (IPSR) and in a
373*4882a593Smuzhiyun  * GPIO/Peripheral Function Select Register (GPSR)
374*4882a593Smuzhiyun  *   - ipsr: IPSR field
375*4882a593Smuzhiyun  *   - fn: Function name, also referring to the IPSR field
376*4882a593Smuzhiyun  */
377*4882a593Smuzhiyun #define PINMUX_IPSR_GPSR(ipsr, fn)					\
378*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun  * Describe a pinmux configuration without GPIO function that needs
382*4882a593Smuzhiyun  * configuration in a Peripheral Function Select Register (IPSR), and where the
383*4882a593Smuzhiyun  * pinmux function has a representation in a Module Select Register (MOD_SEL).
384*4882a593Smuzhiyun  *   - ipsr: IPSR field (unused, for documentation purposes only)
385*4882a593Smuzhiyun  *   - fn: Function name, also referring to the IPSR field
386*4882a593Smuzhiyun  *   - msel: Module selector
387*4882a593Smuzhiyun  */
388*4882a593Smuzhiyun #define PINMUX_IPSR_NOGM(ipsr, fn, msel)				\
389*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun  * Describe a pinmux configuration with GPIO function where the pinmux function
393*4882a593Smuzhiyun  * has no representation in a Peripheral Function Select Register (IPSR), but
394*4882a593Smuzhiyun  * instead solely depends on a group selection.
395*4882a593Smuzhiyun  *   - gpsr: GPSR field
396*4882a593Smuzhiyun  *   - fn: Function name, also referring to the GPSR field
397*4882a593Smuzhiyun  *   - gsel: Group selector
398*4882a593Smuzhiyun  */
399*4882a593Smuzhiyun #define PINMUX_IPSR_NOFN(gpsr, fn, gsel)				\
400*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun  * Describe a pinmux configuration with GPIO function that needs configuration
404*4882a593Smuzhiyun  * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
405*4882a593Smuzhiyun  * Function Select Register (GPSR), and where the pinmux function has a
406*4882a593Smuzhiyun  * representation in a Module Select Register (MOD_SEL).
407*4882a593Smuzhiyun  *   - ipsr: IPSR field
408*4882a593Smuzhiyun  *   - fn: Function name, also referring to the IPSR field
409*4882a593Smuzhiyun  *   - msel: Module selector
410*4882a593Smuzhiyun  */
411*4882a593Smuzhiyun #define PINMUX_IPSR_MSEL(ipsr, fn, msel)				\
412*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun  * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
416*4882a593Smuzhiyun  * an additional select register that controls physical multiplexing
417*4882a593Smuzhiyun  * with another pin.
418*4882a593Smuzhiyun  *   - ipsr: IPSR field
419*4882a593Smuzhiyun  *   - fn: Function name, also referring to the IPSR field
420*4882a593Smuzhiyun  *   - psel: Physical multiplexing selector
421*4882a593Smuzhiyun  *   - msel: Module selector
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun #define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
424*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun  * Describe a pinmux configuration in which a pin is physically multiplexed
428*4882a593Smuzhiyun  * with other pins.
429*4882a593Smuzhiyun  *   - ipsr: IPSR field
430*4882a593Smuzhiyun  *   - fn: Function name
431*4882a593Smuzhiyun  *   - psel: Physical multiplexing selector
432*4882a593Smuzhiyun  */
433*4882a593Smuzhiyun #define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
434*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /*
437*4882a593Smuzhiyun  * Describe a pinmux configuration for a single-function pin with GPIO
438*4882a593Smuzhiyun  * capability.
439*4882a593Smuzhiyun  *   - fn: Function name
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun #define PINMUX_SINGLE(fn)						\
442*4882a593Smuzhiyun 	PINMUX_DATA(fn##_MARK, FN_##fn)
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /*
445*4882a593Smuzhiyun  * GP port style (32 ports banks)
446*4882a593Smuzhiyun  */
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg)				\
449*4882a593Smuzhiyun 	fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
450*4882a593Smuzhiyun #define PORT_GP_1(bank, pin, fn, sfx)	PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define PORT_GP_CFG_4(bank, fn, sfx, cfg)				\
453*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 0,  fn, sfx, cfg),				\
454*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 1,  fn, sfx, cfg),				\
455*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 2,  fn, sfx, cfg),				\
456*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 3,  fn, sfx, cfg)
457*4882a593Smuzhiyun #define PORT_GP_4(bank, fn, sfx)	PORT_GP_CFG_4(bank, fn, sfx, 0)
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define PORT_GP_CFG_6(bank, fn, sfx, cfg)				\
460*4882a593Smuzhiyun 	PORT_GP_CFG_4(bank, fn, sfx, cfg),				\
461*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 4,  fn, sfx, cfg),				\
462*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 5,  fn, sfx, cfg)
463*4882a593Smuzhiyun #define PORT_GP_6(bank, fn, sfx)	PORT_GP_CFG_6(bank, fn, sfx, 0)
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #define PORT_GP_CFG_8(bank, fn, sfx, cfg)				\
466*4882a593Smuzhiyun 	PORT_GP_CFG_6(bank, fn, sfx, cfg),				\
467*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 6,  fn, sfx, cfg),				\
468*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 7,  fn, sfx, cfg)
469*4882a593Smuzhiyun #define PORT_GP_8(bank, fn, sfx)	PORT_GP_CFG_8(bank, fn, sfx, 0)
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define PORT_GP_CFG_9(bank, fn, sfx, cfg)				\
472*4882a593Smuzhiyun 	PORT_GP_CFG_8(bank, fn, sfx, cfg),				\
473*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 8,  fn, sfx, cfg)
474*4882a593Smuzhiyun #define PORT_GP_9(bank, fn, sfx)	PORT_GP_CFG_9(bank, fn, sfx, 0)
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define PORT_GP_CFG_10(bank, fn, sfx, cfg)				\
477*4882a593Smuzhiyun 	PORT_GP_CFG_9(bank, fn, sfx, cfg),				\
478*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 9,  fn, sfx, cfg)
479*4882a593Smuzhiyun #define PORT_GP_10(bank, fn, sfx)	PORT_GP_CFG_10(bank, fn, sfx, 0)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define PORT_GP_CFG_11(bank, fn, sfx, cfg)				\
482*4882a593Smuzhiyun 	PORT_GP_CFG_10(bank, fn, sfx, cfg),				\
483*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
484*4882a593Smuzhiyun #define PORT_GP_11(bank, fn, sfx)	PORT_GP_CFG_11(bank, fn, sfx, 0)
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define PORT_GP_CFG_12(bank, fn, sfx, cfg)				\
487*4882a593Smuzhiyun 	PORT_GP_CFG_11(bank, fn, sfx, cfg),				\
488*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
489*4882a593Smuzhiyun #define PORT_GP_12(bank, fn, sfx)	PORT_GP_CFG_12(bank, fn, sfx, 0)
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define PORT_GP_CFG_14(bank, fn, sfx, cfg)				\
492*4882a593Smuzhiyun 	PORT_GP_CFG_12(bank, fn, sfx, cfg),				\
493*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 12, fn, sfx, cfg),				\
494*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
495*4882a593Smuzhiyun #define PORT_GP_14(bank, fn, sfx)	PORT_GP_CFG_14(bank, fn, sfx, 0)
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define PORT_GP_CFG_15(bank, fn, sfx, cfg)				\
498*4882a593Smuzhiyun 	PORT_GP_CFG_14(bank, fn, sfx, cfg),				\
499*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
500*4882a593Smuzhiyun #define PORT_GP_15(bank, fn, sfx)	PORT_GP_CFG_15(bank, fn, sfx, 0)
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun #define PORT_GP_CFG_16(bank, fn, sfx, cfg)				\
503*4882a593Smuzhiyun 	PORT_GP_CFG_15(bank, fn, sfx, cfg),				\
504*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
505*4882a593Smuzhiyun #define PORT_GP_16(bank, fn, sfx)	PORT_GP_CFG_16(bank, fn, sfx, 0)
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #define PORT_GP_CFG_17(bank, fn, sfx, cfg)				\
508*4882a593Smuzhiyun 	PORT_GP_CFG_16(bank, fn, sfx, cfg),				\
509*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
510*4882a593Smuzhiyun #define PORT_GP_17(bank, fn, sfx)	PORT_GP_CFG_17(bank, fn, sfx, 0)
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define PORT_GP_CFG_18(bank, fn, sfx, cfg)				\
513*4882a593Smuzhiyun 	PORT_GP_CFG_17(bank, fn, sfx, cfg),				\
514*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
515*4882a593Smuzhiyun #define PORT_GP_18(bank, fn, sfx)	PORT_GP_CFG_18(bank, fn, sfx, 0)
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #define PORT_GP_CFG_20(bank, fn, sfx, cfg)				\
518*4882a593Smuzhiyun 	PORT_GP_CFG_18(bank, fn, sfx, cfg),				\
519*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 18, fn, sfx, cfg),				\
520*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
521*4882a593Smuzhiyun #define PORT_GP_20(bank, fn, sfx)	PORT_GP_CFG_20(bank, fn, sfx, 0)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define PORT_GP_CFG_21(bank, fn, sfx, cfg)				\
524*4882a593Smuzhiyun 	PORT_GP_CFG_20(bank, fn, sfx, cfg),				\
525*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
526*4882a593Smuzhiyun #define PORT_GP_21(bank, fn, sfx)	PORT_GP_CFG_21(bank, fn, sfx, 0)
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun #define PORT_GP_CFG_22(bank, fn, sfx, cfg)				\
529*4882a593Smuzhiyun 	PORT_GP_CFG_21(bank, fn, sfx, cfg),				\
530*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
531*4882a593Smuzhiyun #define PORT_GP_22(bank, fn, sfx)	PORT_GP_CFG_22(bank, fn, sfx, 0)
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define PORT_GP_CFG_23(bank, fn, sfx, cfg)				\
534*4882a593Smuzhiyun 	PORT_GP_CFG_22(bank, fn, sfx, cfg),				\
535*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
536*4882a593Smuzhiyun #define PORT_GP_23(bank, fn, sfx)	PORT_GP_CFG_23(bank, fn, sfx, 0)
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define PORT_GP_CFG_24(bank, fn, sfx, cfg)				\
539*4882a593Smuzhiyun 	PORT_GP_CFG_23(bank, fn, sfx, cfg),				\
540*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
541*4882a593Smuzhiyun #define PORT_GP_24(bank, fn, sfx)	PORT_GP_CFG_24(bank, fn, sfx, 0)
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun #define PORT_GP_CFG_25(bank, fn, sfx, cfg)				\
544*4882a593Smuzhiyun 	PORT_GP_CFG_24(bank, fn, sfx, cfg),				\
545*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
546*4882a593Smuzhiyun #define PORT_GP_25(bank, fn, sfx)	PORT_GP_CFG_25(bank, fn, sfx, 0)
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun #define PORT_GP_CFG_26(bank, fn, sfx, cfg)				\
549*4882a593Smuzhiyun 	PORT_GP_CFG_25(bank, fn, sfx, cfg),				\
550*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
551*4882a593Smuzhiyun #define PORT_GP_26(bank, fn, sfx)	PORT_GP_CFG_26(bank, fn, sfx, 0)
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #define PORT_GP_CFG_27(bank, fn, sfx, cfg)				\
554*4882a593Smuzhiyun 	PORT_GP_CFG_26(bank, fn, sfx, cfg),				\
555*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
556*4882a593Smuzhiyun #define PORT_GP_27(bank, fn, sfx)	PORT_GP_CFG_27(bank, fn, sfx, 0)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define PORT_GP_CFG_28(bank, fn, sfx, cfg)				\
559*4882a593Smuzhiyun 	PORT_GP_CFG_27(bank, fn, sfx, cfg),				\
560*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
561*4882a593Smuzhiyun #define PORT_GP_28(bank, fn, sfx)	PORT_GP_CFG_28(bank, fn, sfx, 0)
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define PORT_GP_CFG_29(bank, fn, sfx, cfg)				\
564*4882a593Smuzhiyun 	PORT_GP_CFG_28(bank, fn, sfx, cfg),				\
565*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
566*4882a593Smuzhiyun #define PORT_GP_29(bank, fn, sfx)	PORT_GP_CFG_29(bank, fn, sfx, 0)
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #define PORT_GP_CFG_30(bank, fn, sfx, cfg)				\
569*4882a593Smuzhiyun 	PORT_GP_CFG_29(bank, fn, sfx, cfg),				\
570*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
571*4882a593Smuzhiyun #define PORT_GP_30(bank, fn, sfx)	PORT_GP_CFG_30(bank, fn, sfx, 0)
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define PORT_GP_CFG_32(bank, fn, sfx, cfg)				\
574*4882a593Smuzhiyun 	PORT_GP_CFG_30(bank, fn, sfx, cfg),				\
575*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 30, fn, sfx, cfg),				\
576*4882a593Smuzhiyun 	PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
577*4882a593Smuzhiyun #define PORT_GP_32(bank, fn, sfx)	PORT_GP_CFG_32(bank, fn, sfx, 0)
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define PORT_GP_32_REV(bank, fn, sfx)					\
580*4882a593Smuzhiyun 	PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx),	\
581*4882a593Smuzhiyun 	PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx),	\
582*4882a593Smuzhiyun 	PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx),	\
583*4882a593Smuzhiyun 	PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx),	\
584*4882a593Smuzhiyun 	PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx),	\
585*4882a593Smuzhiyun 	PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx),	\
586*4882a593Smuzhiyun 	PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx),	\
587*4882a593Smuzhiyun 	PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx),	\
588*4882a593Smuzhiyun 	PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx),	\
589*4882a593Smuzhiyun 	PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx),	\
590*4882a593Smuzhiyun 	PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx),	\
591*4882a593Smuzhiyun 	PORT_GP_1(bank, 9,  fn, sfx), PORT_GP_1(bank, 8,  fn, sfx),	\
592*4882a593Smuzhiyun 	PORT_GP_1(bank, 7,  fn, sfx), PORT_GP_1(bank, 6,  fn, sfx),	\
593*4882a593Smuzhiyun 	PORT_GP_1(bank, 5,  fn, sfx), PORT_GP_1(bank, 4,  fn, sfx),	\
594*4882a593Smuzhiyun 	PORT_GP_1(bank, 3,  fn, sfx), PORT_GP_1(bank, 2,  fn, sfx),	\
595*4882a593Smuzhiyun 	PORT_GP_1(bank, 1,  fn, sfx), PORT_GP_1(bank, 0,  fn, sfx)
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
598*4882a593Smuzhiyun #define _GP_ALL(bank, pin, name, sfx, cfg)	name##_##sfx
599*4882a593Smuzhiyun #define GP_ALL(str)			CPU_ALL_GP(_GP_ALL, str)
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
602*4882a593Smuzhiyun #define _GP_GPIO(bank, _pin, _name, sfx, cfg)				\
603*4882a593Smuzhiyun 	{								\
604*4882a593Smuzhiyun 		.pin = (bank * 32) + _pin,				\
605*4882a593Smuzhiyun 		.name = __stringify(_name),				\
606*4882a593Smuzhiyun 		.enum_id = _name##_DATA,				\
607*4882a593Smuzhiyun 		.configs = cfg,						\
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun #define PINMUX_GPIO_GP_ALL()		CPU_ALL_GP(_GP_GPIO, unused)
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /* PINMUX_DATA_GP_ALL -  Expand to a list of name_DATA, name_FN marks */
612*4882a593Smuzhiyun #define _GP_DATA(bank, pin, name, sfx, cfg)	PINMUX_DATA(name##_DATA, name##_FN)
613*4882a593Smuzhiyun #define PINMUX_DATA_GP_ALL()		CPU_ALL_GP(_GP_DATA, unused)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun  * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
617*4882a593Smuzhiyun  *
618*4882a593Smuzhiyun  * The largest GP pin index is obtained by taking the size of a union,
619*4882a593Smuzhiyun  * containing one array per GP pin, sized by the corresponding pin index.
620*4882a593Smuzhiyun  * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
621*4882a593Smuzhiyun  * while the members of a union must be terminated by semicolons, the commas
622*4882a593Smuzhiyun  * are absorbed by wrapping them inside dummy attributes.
623*4882a593Smuzhiyun  */
624*4882a593Smuzhiyun #define _GP_ENTRY(bank, pin, name, sfx, cfg)				\
625*4882a593Smuzhiyun 	deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
626*4882a593Smuzhiyun #define GP_ASSIGN_LAST()						\
627*4882a593Smuzhiyun 	GP_LAST = sizeof(union {					\
628*4882a593Smuzhiyun 		char dummy[0] __attribute__((deprecated,		\
629*4882a593Smuzhiyun 		CPU_ALL_GP(_GP_ENTRY, unused),				\
630*4882a593Smuzhiyun 		deprecated));						\
631*4882a593Smuzhiyun 	})
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun  * PORT style (linear pin space)
635*4882a593Smuzhiyun  */
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun #define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define PORT_10(pn, fn, pfx, sfx)					  \
640*4882a593Smuzhiyun 	PORT_1(pn,   fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx),	  \
641*4882a593Smuzhiyun 	PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx),	  \
642*4882a593Smuzhiyun 	PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx),	  \
643*4882a593Smuzhiyun 	PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx),	  \
644*4882a593Smuzhiyun 	PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define PORT_90(pn, fn, pfx, sfx)					  \
647*4882a593Smuzhiyun 	PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
648*4882a593Smuzhiyun 	PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
649*4882a593Smuzhiyun 	PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
650*4882a593Smuzhiyun 	PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
651*4882a593Smuzhiyun 	PORT_10(pn+90, fn, pfx##9, sfx)
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun /* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
654*4882a593Smuzhiyun #define _PORT_ALL(pn, pfx, sfx)		pfx##_##sfx
655*4882a593Smuzhiyun #define PORT_ALL(str)			CPU_ALL_PORT(_PORT_ALL, PORT, str)
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
658*4882a593Smuzhiyun #define PINMUX_GPIO(_pin)						\
659*4882a593Smuzhiyun 	[GPIO_##_pin] = {						\
660*4882a593Smuzhiyun 		.pin = (u16)-1,						\
661*4882a593Smuzhiyun 		.name = __stringify(GPIO_##_pin),			\
662*4882a593Smuzhiyun 		.enum_id = _pin##_DATA,					\
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
666*4882a593Smuzhiyun #define SH_PFC_PIN_CFG(_pin, cfgs)					\
667*4882a593Smuzhiyun 	{								\
668*4882a593Smuzhiyun 		.pin = _pin,						\
669*4882a593Smuzhiyun 		.name = __stringify(PORT##_pin),			\
670*4882a593Smuzhiyun 		.enum_id = PORT##_pin##_DATA,				\
671*4882a593Smuzhiyun 		.configs = cfgs,					\
672*4882a593Smuzhiyun 	}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun /* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
675*4882a593Smuzhiyun  *		     PORT_name_OUT, PORT_name_IN marks
676*4882a593Smuzhiyun  */
677*4882a593Smuzhiyun #define _PORT_DATA(pn, pfx, sfx)					\
678*4882a593Smuzhiyun 	PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0,			\
679*4882a593Smuzhiyun 		    PORT##pfx##_OUT, PORT##pfx##_IN)
680*4882a593Smuzhiyun #define PINMUX_DATA_ALL()		CPU_ALL_PORT(_PORT_DATA, , unused)
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /*
683*4882a593Smuzhiyun  * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
684*4882a593Smuzhiyun  *
685*4882a593Smuzhiyun  * The largest PORT pin index is obtained by taking the size of a union,
686*4882a593Smuzhiyun  * containing one array per PORT pin, sized by the corresponding pin index.
687*4882a593Smuzhiyun  * As the fields in the CPU_ALL_PORT() macro definition are separated by
688*4882a593Smuzhiyun  * commas, while the members of a union must be terminated by semicolons, the
689*4882a593Smuzhiyun  * commas are absorbed by wrapping them inside dummy attributes.
690*4882a593Smuzhiyun  */
691*4882a593Smuzhiyun #define _PORT_ENTRY(pn, pfx, sfx)					\
692*4882a593Smuzhiyun 	deprecated)); char pfx[pn] __attribute__((deprecated
693*4882a593Smuzhiyun #define PORT_ASSIGN_LAST()						\
694*4882a593Smuzhiyun 	PORT_LAST = sizeof(union {					\
695*4882a593Smuzhiyun 		char dummy[0] __attribute__((deprecated,		\
696*4882a593Smuzhiyun 		CPU_ALL_PORT(_PORT_ENTRY, PORT, unused),		\
697*4882a593Smuzhiyun 		deprecated));						\
698*4882a593Smuzhiyun 	})
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun /* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
701*4882a593Smuzhiyun #define PINMUX_GPIO_FN(gpio, base, data_or_mark)			\
702*4882a593Smuzhiyun 	[gpio - (base)] = {						\
703*4882a593Smuzhiyun 		.name = __stringify(gpio),				\
704*4882a593Smuzhiyun 		.enum_id = data_or_mark,				\
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun #define GPIO_FN(str)							\
707*4882a593Smuzhiyun 	PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /*
710*4882a593Smuzhiyun  * Pins not associated with a GPIO port
711*4882a593Smuzhiyun  */
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun #define PIN_NOGP_CFG(pin, name, fn, cfg)	fn(pin, name, cfg)
714*4882a593Smuzhiyun #define PIN_NOGP(pin, name, fn)			fn(pin, name, 0)
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun /* NOGP_ALL - Expand to a list of PIN_id */
717*4882a593Smuzhiyun #define _NOGP_ALL(pin, name, cfg)		PIN_##pin
718*4882a593Smuzhiyun #define NOGP_ALL()				CPU_ALL_NOGP(_NOGP_ALL)
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun /* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
721*4882a593Smuzhiyun #define _NOGP_PINMUX(_pin, _name, cfg)					\
722*4882a593Smuzhiyun 	{								\
723*4882a593Smuzhiyun 		.pin = PIN_##_pin,					\
724*4882a593Smuzhiyun 		.name = "PIN_" _name,					\
725*4882a593Smuzhiyun 		.configs = SH_PFC_PIN_CFG_NO_GPIO | cfg,		\
726*4882a593Smuzhiyun 	}
727*4882a593Smuzhiyun #define PINMUX_NOGP_ALL()		CPU_ALL_NOGP(_NOGP_PINMUX)
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /*
730*4882a593Smuzhiyun  * PORTnCR helper macro for SH-Mobile/R-Mobile
731*4882a593Smuzhiyun  */
732*4882a593Smuzhiyun #define PORTCR(nr, reg)							\
733*4882a593Smuzhiyun 	{								\
734*4882a593Smuzhiyun 		PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8,		\
735*4882a593Smuzhiyun 				   GROUP(2, 2, 1, 3),			\
736*4882a593Smuzhiyun 				   GROUP(				\
737*4882a593Smuzhiyun 			/* PULMD[1:0], handled by .set_bias() */	\
738*4882a593Smuzhiyun 			0, 0, 0, 0,					\
739*4882a593Smuzhiyun 			/* IE and OE */					\
740*4882a593Smuzhiyun 			0, PORT##nr##_OUT, PORT##nr##_IN, 0,		\
741*4882a593Smuzhiyun 			/* SEC, not supported */			\
742*4882a593Smuzhiyun 			0, 0,						\
743*4882a593Smuzhiyun 			/* PTMD[2:0] */					\
744*4882a593Smuzhiyun 			PORT##nr##_FN0, PORT##nr##_FN1,			\
745*4882a593Smuzhiyun 			PORT##nr##_FN2, PORT##nr##_FN3,			\
746*4882a593Smuzhiyun 			PORT##nr##_FN4, PORT##nr##_FN5,			\
747*4882a593Smuzhiyun 			PORT##nr##_FN6, PORT##nr##_FN7			\
748*4882a593Smuzhiyun 		))							\
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /*
752*4882a593Smuzhiyun  * GPIO number helper macro for R-Car
753*4882a593Smuzhiyun  */
754*4882a593Smuzhiyun #define RCAR_GP_PIN(bank, pin)		(((bank) * 32) + (pin))
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #endif /* __SH_PFC_H */
757