1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SuperH Pin Function Controller pinmux support.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Paul Mundt
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define DRV_NAME "sh-pfc"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/machine.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinconf.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
19*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
20*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "core.h"
25*4882a593Smuzhiyun #include "../core.h"
26*4882a593Smuzhiyun #include "../pinconf.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct sh_pfc_pin_config {
29*4882a593Smuzhiyun unsigned int mux_mark;
30*4882a593Smuzhiyun bool mux_set;
31*4882a593Smuzhiyun bool gpio_enabled;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct sh_pfc_pinctrl {
35*4882a593Smuzhiyun struct pinctrl_dev *pctl;
36*4882a593Smuzhiyun struct pinctrl_desc pctl_desc;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct sh_pfc *pfc;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct pinctrl_pin_desc *pins;
41*4882a593Smuzhiyun struct sh_pfc_pin_config *configs;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun const char *func_prop_name;
44*4882a593Smuzhiyun const char *groups_prop_name;
45*4882a593Smuzhiyun const char *pins_prop_name;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
sh_pfc_get_groups_count(struct pinctrl_dev * pctldev)48*4882a593Smuzhiyun static int sh_pfc_get_groups_count(struct pinctrl_dev *pctldev)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return pmx->pfc->info->nr_groups;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
sh_pfc_get_group_name(struct pinctrl_dev * pctldev,unsigned selector)55*4882a593Smuzhiyun static const char *sh_pfc_get_group_name(struct pinctrl_dev *pctldev,
56*4882a593Smuzhiyun unsigned selector)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return pmx->pfc->info->groups[selector].name;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
sh_pfc_get_group_pins(struct pinctrl_dev * pctldev,unsigned selector,const unsigned ** pins,unsigned * num_pins)63*4882a593Smuzhiyun static int sh_pfc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
64*4882a593Smuzhiyun const unsigned **pins, unsigned *num_pins)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun *pins = pmx->pfc->info->groups[selector].pins;
69*4882a593Smuzhiyun *num_pins = pmx->pfc->info->groups[selector].nr_pins;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
sh_pfc_pin_dbg_show(struct pinctrl_dev * pctldev,struct seq_file * s,unsigned offset)74*4882a593Smuzhiyun static void sh_pfc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
75*4882a593Smuzhiyun unsigned offset)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun seq_puts(s, DRV_NAME);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef CONFIG_OF
sh_pfc_map_add_config(struct pinctrl_map * map,const char * group_or_pin,enum pinctrl_map_type type,unsigned long * configs,unsigned int num_configs)81*4882a593Smuzhiyun static int sh_pfc_map_add_config(struct pinctrl_map *map,
82*4882a593Smuzhiyun const char *group_or_pin,
83*4882a593Smuzhiyun enum pinctrl_map_type type,
84*4882a593Smuzhiyun unsigned long *configs,
85*4882a593Smuzhiyun unsigned int num_configs)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun unsigned long *cfgs;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun cfgs = kmemdup(configs, num_configs * sizeof(*cfgs),
90*4882a593Smuzhiyun GFP_KERNEL);
91*4882a593Smuzhiyun if (cfgs == NULL)
92*4882a593Smuzhiyun return -ENOMEM;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun map->type = type;
95*4882a593Smuzhiyun map->data.configs.group_or_pin = group_or_pin;
96*4882a593Smuzhiyun map->data.configs.configs = cfgs;
97*4882a593Smuzhiyun map->data.configs.num_configs = num_configs;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
sh_pfc_dt_subnode_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned int * num_maps,unsigned int * index)102*4882a593Smuzhiyun static int sh_pfc_dt_subnode_to_map(struct pinctrl_dev *pctldev,
103*4882a593Smuzhiyun struct device_node *np,
104*4882a593Smuzhiyun struct pinctrl_map **map,
105*4882a593Smuzhiyun unsigned int *num_maps, unsigned int *index)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
108*4882a593Smuzhiyun struct device *dev = pmx->pfc->dev;
109*4882a593Smuzhiyun struct pinctrl_map *maps = *map;
110*4882a593Smuzhiyun unsigned int nmaps = *num_maps;
111*4882a593Smuzhiyun unsigned int idx = *index;
112*4882a593Smuzhiyun unsigned int num_configs;
113*4882a593Smuzhiyun const char *function = NULL;
114*4882a593Smuzhiyun unsigned long *configs;
115*4882a593Smuzhiyun struct property *prop;
116*4882a593Smuzhiyun unsigned int num_groups;
117*4882a593Smuzhiyun unsigned int num_pins;
118*4882a593Smuzhiyun const char *group;
119*4882a593Smuzhiyun const char *pin;
120*4882a593Smuzhiyun int ret;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Support both the old Renesas-specific properties and the new standard
123*4882a593Smuzhiyun * properties. Mixing old and new properties isn't allowed, neither
124*4882a593Smuzhiyun * inside a subnode nor across subnodes.
125*4882a593Smuzhiyun */
126*4882a593Smuzhiyun if (!pmx->func_prop_name) {
127*4882a593Smuzhiyun if (of_find_property(np, "groups", NULL) ||
128*4882a593Smuzhiyun of_find_property(np, "pins", NULL)) {
129*4882a593Smuzhiyun pmx->func_prop_name = "function";
130*4882a593Smuzhiyun pmx->groups_prop_name = "groups";
131*4882a593Smuzhiyun pmx->pins_prop_name = "pins";
132*4882a593Smuzhiyun } else {
133*4882a593Smuzhiyun pmx->func_prop_name = "renesas,function";
134*4882a593Smuzhiyun pmx->groups_prop_name = "renesas,groups";
135*4882a593Smuzhiyun pmx->pins_prop_name = "renesas,pins";
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Parse the function and configuration properties. At least a function
140*4882a593Smuzhiyun * or one configuration must be specified.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun ret = of_property_read_string(np, pmx->func_prop_name, &function);
143*4882a593Smuzhiyun if (ret < 0 && ret != -EINVAL) {
144*4882a593Smuzhiyun dev_err(dev, "Invalid function in DT\n");
145*4882a593Smuzhiyun return ret;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ret = pinconf_generic_parse_dt_config(np, NULL, &configs, &num_configs);
149*4882a593Smuzhiyun if (ret < 0)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!function && num_configs == 0) {
153*4882a593Smuzhiyun dev_err(dev,
154*4882a593Smuzhiyun "DT node must contain at least a function or config\n");
155*4882a593Smuzhiyun ret = -ENODEV;
156*4882a593Smuzhiyun goto done;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Count the number of pins and groups and reallocate mappings. */
160*4882a593Smuzhiyun ret = of_property_count_strings(np, pmx->pins_prop_name);
161*4882a593Smuzhiyun if (ret == -EINVAL) {
162*4882a593Smuzhiyun num_pins = 0;
163*4882a593Smuzhiyun } else if (ret < 0) {
164*4882a593Smuzhiyun dev_err(dev, "Invalid pins list in DT\n");
165*4882a593Smuzhiyun goto done;
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun num_pins = ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun ret = of_property_count_strings(np, pmx->groups_prop_name);
171*4882a593Smuzhiyun if (ret == -EINVAL) {
172*4882a593Smuzhiyun num_groups = 0;
173*4882a593Smuzhiyun } else if (ret < 0) {
174*4882a593Smuzhiyun dev_err(dev, "Invalid pin groups list in DT\n");
175*4882a593Smuzhiyun goto done;
176*4882a593Smuzhiyun } else {
177*4882a593Smuzhiyun num_groups = ret;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (!num_pins && !num_groups) {
181*4882a593Smuzhiyun dev_err(dev, "No pin or group provided in DT node\n");
182*4882a593Smuzhiyun ret = -ENODEV;
183*4882a593Smuzhiyun goto done;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (function)
187*4882a593Smuzhiyun nmaps += num_groups;
188*4882a593Smuzhiyun if (configs)
189*4882a593Smuzhiyun nmaps += num_pins + num_groups;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun maps = krealloc(maps, sizeof(*maps) * nmaps, GFP_KERNEL);
192*4882a593Smuzhiyun if (maps == NULL) {
193*4882a593Smuzhiyun ret = -ENOMEM;
194*4882a593Smuzhiyun goto done;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun *map = maps;
198*4882a593Smuzhiyun *num_maps = nmaps;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Iterate over pins and groups and create the mappings. */
201*4882a593Smuzhiyun of_property_for_each_string(np, pmx->groups_prop_name, prop, group) {
202*4882a593Smuzhiyun if (function) {
203*4882a593Smuzhiyun maps[idx].type = PIN_MAP_TYPE_MUX_GROUP;
204*4882a593Smuzhiyun maps[idx].data.mux.group = group;
205*4882a593Smuzhiyun maps[idx].data.mux.function = function;
206*4882a593Smuzhiyun idx++;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (configs) {
210*4882a593Smuzhiyun ret = sh_pfc_map_add_config(&maps[idx], group,
211*4882a593Smuzhiyun PIN_MAP_TYPE_CONFIGS_GROUP,
212*4882a593Smuzhiyun configs, num_configs);
213*4882a593Smuzhiyun if (ret < 0)
214*4882a593Smuzhiyun goto done;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun idx++;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (!configs) {
221*4882a593Smuzhiyun ret = 0;
222*4882a593Smuzhiyun goto done;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun of_property_for_each_string(np, pmx->pins_prop_name, prop, pin) {
226*4882a593Smuzhiyun ret = sh_pfc_map_add_config(&maps[idx], pin,
227*4882a593Smuzhiyun PIN_MAP_TYPE_CONFIGS_PIN,
228*4882a593Smuzhiyun configs, num_configs);
229*4882a593Smuzhiyun if (ret < 0)
230*4882a593Smuzhiyun goto done;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun idx++;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun done:
236*4882a593Smuzhiyun *index = idx;
237*4882a593Smuzhiyun kfree(configs);
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
sh_pfc_dt_free_map(struct pinctrl_dev * pctldev,struct pinctrl_map * map,unsigned num_maps)241*4882a593Smuzhiyun static void sh_pfc_dt_free_map(struct pinctrl_dev *pctldev,
242*4882a593Smuzhiyun struct pinctrl_map *map, unsigned num_maps)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun unsigned int i;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (map == NULL)
247*4882a593Smuzhiyun return;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun for (i = 0; i < num_maps; ++i) {
250*4882a593Smuzhiyun if (map[i].type == PIN_MAP_TYPE_CONFIGS_GROUP ||
251*4882a593Smuzhiyun map[i].type == PIN_MAP_TYPE_CONFIGS_PIN)
252*4882a593Smuzhiyun kfree(map[i].data.configs.configs);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun kfree(map);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
sh_pfc_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned * num_maps)258*4882a593Smuzhiyun static int sh_pfc_dt_node_to_map(struct pinctrl_dev *pctldev,
259*4882a593Smuzhiyun struct device_node *np,
260*4882a593Smuzhiyun struct pinctrl_map **map, unsigned *num_maps)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
263*4882a593Smuzhiyun struct device *dev = pmx->pfc->dev;
264*4882a593Smuzhiyun struct device_node *child;
265*4882a593Smuzhiyun unsigned int index;
266*4882a593Smuzhiyun int ret;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun *map = NULL;
269*4882a593Smuzhiyun *num_maps = 0;
270*4882a593Smuzhiyun index = 0;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun for_each_child_of_node(np, child) {
273*4882a593Smuzhiyun ret = sh_pfc_dt_subnode_to_map(pctldev, child, map, num_maps,
274*4882a593Smuzhiyun &index);
275*4882a593Smuzhiyun if (ret < 0) {
276*4882a593Smuzhiyun of_node_put(child);
277*4882a593Smuzhiyun goto done;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* If no mapping has been found in child nodes try the config node. */
282*4882a593Smuzhiyun if (*num_maps == 0) {
283*4882a593Smuzhiyun ret = sh_pfc_dt_subnode_to_map(pctldev, np, map, num_maps,
284*4882a593Smuzhiyun &index);
285*4882a593Smuzhiyun if (ret < 0)
286*4882a593Smuzhiyun goto done;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun if (*num_maps)
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun dev_err(dev, "no mapping found in node %pOF\n", np);
293*4882a593Smuzhiyun ret = -EINVAL;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun done:
296*4882a593Smuzhiyun if (ret < 0)
297*4882a593Smuzhiyun sh_pfc_dt_free_map(pctldev, *map, *num_maps);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun #endif /* CONFIG_OF */
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const struct pinctrl_ops sh_pfc_pinctrl_ops = {
304*4882a593Smuzhiyun .get_groups_count = sh_pfc_get_groups_count,
305*4882a593Smuzhiyun .get_group_name = sh_pfc_get_group_name,
306*4882a593Smuzhiyun .get_group_pins = sh_pfc_get_group_pins,
307*4882a593Smuzhiyun .pin_dbg_show = sh_pfc_pin_dbg_show,
308*4882a593Smuzhiyun #ifdef CONFIG_OF
309*4882a593Smuzhiyun .dt_node_to_map = sh_pfc_dt_node_to_map,
310*4882a593Smuzhiyun .dt_free_map = sh_pfc_dt_free_map,
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
sh_pfc_get_functions_count(struct pinctrl_dev * pctldev)314*4882a593Smuzhiyun static int sh_pfc_get_functions_count(struct pinctrl_dev *pctldev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun return pmx->pfc->info->nr_functions;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
sh_pfc_get_function_name(struct pinctrl_dev * pctldev,unsigned selector)321*4882a593Smuzhiyun static const char *sh_pfc_get_function_name(struct pinctrl_dev *pctldev,
322*4882a593Smuzhiyun unsigned selector)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return pmx->pfc->info->functions[selector].name;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
sh_pfc_get_function_groups(struct pinctrl_dev * pctldev,unsigned selector,const char * const ** groups,unsigned * const num_groups)329*4882a593Smuzhiyun static int sh_pfc_get_function_groups(struct pinctrl_dev *pctldev,
330*4882a593Smuzhiyun unsigned selector,
331*4882a593Smuzhiyun const char * const **groups,
332*4882a593Smuzhiyun unsigned * const num_groups)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun *groups = pmx->pfc->info->functions[selector].groups;
337*4882a593Smuzhiyun *num_groups = pmx->pfc->info->functions[selector].nr_groups;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
sh_pfc_func_set_mux(struct pinctrl_dev * pctldev,unsigned selector,unsigned group)342*4882a593Smuzhiyun static int sh_pfc_func_set_mux(struct pinctrl_dev *pctldev, unsigned selector,
343*4882a593Smuzhiyun unsigned group)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
346*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
347*4882a593Smuzhiyun const struct sh_pfc_pin_group *grp = &pfc->info->groups[group];
348*4882a593Smuzhiyun unsigned long flags;
349*4882a593Smuzhiyun unsigned int i;
350*4882a593Smuzhiyun int ret = 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun dev_dbg(pctldev->dev, "Configuring pin group %s\n", grp->name);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun for (i = 0; i < grp->nr_pins; ++i) {
357*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, grp->pins[i]);
358*4882a593Smuzhiyun struct sh_pfc_pin_config *cfg = &pmx->configs[idx];
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * This driver cannot manage both gpio and mux when the gpio
362*4882a593Smuzhiyun * pin is already enabled. So, this function fails.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun if (cfg->gpio_enabled) {
365*4882a593Smuzhiyun ret = -EBUSY;
366*4882a593Smuzhiyun goto done;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = sh_pfc_config_mux(pfc, grp->mux[i], PINMUX_TYPE_FUNCTION);
370*4882a593Smuzhiyun if (ret < 0)
371*4882a593Smuzhiyun goto done;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* All group pins are configured, mark the pins as mux_set */
375*4882a593Smuzhiyun for (i = 0; i < grp->nr_pins; ++i) {
376*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, grp->pins[i]);
377*4882a593Smuzhiyun struct sh_pfc_pin_config *cfg = &pmx->configs[idx];
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun cfg->mux_set = true;
380*4882a593Smuzhiyun cfg->mux_mark = grp->mux[i];
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun done:
384*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
385*4882a593Smuzhiyun return ret;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
sh_pfc_gpio_request_enable(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)388*4882a593Smuzhiyun static int sh_pfc_gpio_request_enable(struct pinctrl_dev *pctldev,
389*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
390*4882a593Smuzhiyun unsigned offset)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
393*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
394*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, offset);
395*4882a593Smuzhiyun struct sh_pfc_pin_config *cfg = &pmx->configs[idx];
396*4882a593Smuzhiyun unsigned long flags;
397*4882a593Smuzhiyun int ret;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (!pfc->gpio) {
402*4882a593Smuzhiyun /* If GPIOs are handled externally the pin mux type need to be
403*4882a593Smuzhiyun * set to GPIO here.
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun const struct sh_pfc_pin *pin = &pfc->info->pins[idx];
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = sh_pfc_config_mux(pfc, pin->enum_id, PINMUX_TYPE_GPIO);
408*4882a593Smuzhiyun if (ret < 0)
409*4882a593Smuzhiyun goto done;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun cfg->gpio_enabled = true;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ret = 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun done:
417*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
sh_pfc_gpio_disable_free(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset)422*4882a593Smuzhiyun static void sh_pfc_gpio_disable_free(struct pinctrl_dev *pctldev,
423*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
424*4882a593Smuzhiyun unsigned offset)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
427*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
428*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, offset);
429*4882a593Smuzhiyun struct sh_pfc_pin_config *cfg = &pmx->configs[idx];
430*4882a593Smuzhiyun unsigned long flags;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
433*4882a593Smuzhiyun cfg->gpio_enabled = false;
434*4882a593Smuzhiyun /* If mux is already set, this configures it here */
435*4882a593Smuzhiyun if (cfg->mux_set)
436*4882a593Smuzhiyun sh_pfc_config_mux(pfc, cfg->mux_mark, PINMUX_TYPE_FUNCTION);
437*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
sh_pfc_gpio_set_direction(struct pinctrl_dev * pctldev,struct pinctrl_gpio_range * range,unsigned offset,bool input)440*4882a593Smuzhiyun static int sh_pfc_gpio_set_direction(struct pinctrl_dev *pctldev,
441*4882a593Smuzhiyun struct pinctrl_gpio_range *range,
442*4882a593Smuzhiyun unsigned offset, bool input)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
445*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
446*4882a593Smuzhiyun int new_type = input ? PINMUX_TYPE_INPUT : PINMUX_TYPE_OUTPUT;
447*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, offset);
448*4882a593Smuzhiyun const struct sh_pfc_pin *pin = &pfc->info->pins[idx];
449*4882a593Smuzhiyun unsigned long flags;
450*4882a593Smuzhiyun unsigned int dir;
451*4882a593Smuzhiyun int ret;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /* Check if the requested direction is supported by the pin. Not all SoC
454*4882a593Smuzhiyun * provide pin config data, so perform the check conditionally.
455*4882a593Smuzhiyun */
456*4882a593Smuzhiyun if (pin->configs) {
457*4882a593Smuzhiyun dir = input ? SH_PFC_PIN_CFG_INPUT : SH_PFC_PIN_CFG_OUTPUT;
458*4882a593Smuzhiyun if (!(pin->configs & dir))
459*4882a593Smuzhiyun return -EINVAL;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ret = sh_pfc_config_mux(pfc, pin->enum_id, new_type);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun goto done;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun done:
469*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
470*4882a593Smuzhiyun return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const struct pinmux_ops sh_pfc_pinmux_ops = {
474*4882a593Smuzhiyun .get_functions_count = sh_pfc_get_functions_count,
475*4882a593Smuzhiyun .get_function_name = sh_pfc_get_function_name,
476*4882a593Smuzhiyun .get_function_groups = sh_pfc_get_function_groups,
477*4882a593Smuzhiyun .set_mux = sh_pfc_func_set_mux,
478*4882a593Smuzhiyun .gpio_request_enable = sh_pfc_gpio_request_enable,
479*4882a593Smuzhiyun .gpio_disable_free = sh_pfc_gpio_disable_free,
480*4882a593Smuzhiyun .gpio_set_direction = sh_pfc_gpio_set_direction,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
sh_pfc_pinconf_find_drive_strength_reg(struct sh_pfc * pfc,unsigned int pin,unsigned int * offset,unsigned int * size)483*4882a593Smuzhiyun static u32 sh_pfc_pinconf_find_drive_strength_reg(struct sh_pfc *pfc,
484*4882a593Smuzhiyun unsigned int pin, unsigned int *offset, unsigned int *size)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun const struct pinmux_drive_reg_field *field;
487*4882a593Smuzhiyun const struct pinmux_drive_reg *reg;
488*4882a593Smuzhiyun unsigned int i;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun for (reg = pfc->info->drive_regs; reg->reg; ++reg) {
491*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(reg->fields); ++i) {
492*4882a593Smuzhiyun field = ®->fields[i];
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (field->size && field->pin == pin) {
495*4882a593Smuzhiyun *offset = field->offset;
496*4882a593Smuzhiyun *size = field->size;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return reg->reg;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
sh_pfc_pinconf_get_drive_strength(struct sh_pfc * pfc,unsigned int pin)506*4882a593Smuzhiyun static int sh_pfc_pinconf_get_drive_strength(struct sh_pfc *pfc,
507*4882a593Smuzhiyun unsigned int pin)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun unsigned long flags;
510*4882a593Smuzhiyun unsigned int offset;
511*4882a593Smuzhiyun unsigned int size;
512*4882a593Smuzhiyun u32 reg;
513*4882a593Smuzhiyun u32 val;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun reg = sh_pfc_pinconf_find_drive_strength_reg(pfc, pin, &offset, &size);
516*4882a593Smuzhiyun if (!reg)
517*4882a593Smuzhiyun return -EINVAL;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
520*4882a593Smuzhiyun val = sh_pfc_read(pfc, reg);
521*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun val = (val >> offset) & GENMASK(size - 1, 0);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Convert the value to mA based on a full drive strength value of 24mA.
526*4882a593Smuzhiyun * We can make the full value configurable later if needed.
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun return (val + 1) * (size == 2 ? 6 : 3);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun
sh_pfc_pinconf_set_drive_strength(struct sh_pfc * pfc,unsigned int pin,u16 strength)531*4882a593Smuzhiyun static int sh_pfc_pinconf_set_drive_strength(struct sh_pfc *pfc,
532*4882a593Smuzhiyun unsigned int pin, u16 strength)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun unsigned long flags;
535*4882a593Smuzhiyun unsigned int offset;
536*4882a593Smuzhiyun unsigned int size;
537*4882a593Smuzhiyun unsigned int step;
538*4882a593Smuzhiyun u32 reg;
539*4882a593Smuzhiyun u32 val;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun reg = sh_pfc_pinconf_find_drive_strength_reg(pfc, pin, &offset, &size);
542*4882a593Smuzhiyun if (!reg)
543*4882a593Smuzhiyun return -EINVAL;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun step = size == 2 ? 6 : 3;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (strength < step || strength > 24)
548*4882a593Smuzhiyun return -EINVAL;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* Convert the value from mA based on a full drive strength value of
551*4882a593Smuzhiyun * 24mA. We can make the full value configurable later if needed.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun strength = strength / step - 1;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun val = sh_pfc_read(pfc, reg);
558*4882a593Smuzhiyun val &= ~GENMASK(offset + size - 1, offset);
559*4882a593Smuzhiyun val |= strength << offset;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun sh_pfc_write(pfc, reg, val);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* Check whether the requested parameter is supported for a pin. */
sh_pfc_pinconf_validate(struct sh_pfc * pfc,unsigned int _pin,enum pin_config_param param)569*4882a593Smuzhiyun static bool sh_pfc_pinconf_validate(struct sh_pfc *pfc, unsigned int _pin,
570*4882a593Smuzhiyun enum pin_config_param param)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun int idx = sh_pfc_get_pin_index(pfc, _pin);
573*4882a593Smuzhiyun const struct sh_pfc_pin *pin = &pfc->info->pins[idx];
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun switch (param) {
576*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
577*4882a593Smuzhiyun return pin->configs & SH_PFC_PIN_CFG_PULL_UP_DOWN;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
580*4882a593Smuzhiyun return pin->configs & SH_PFC_PIN_CFG_PULL_UP;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
583*4882a593Smuzhiyun return pin->configs & SH_PFC_PIN_CFG_PULL_DOWN;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH:
586*4882a593Smuzhiyun return pin->configs & SH_PFC_PIN_CFG_DRIVE_STRENGTH;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun case PIN_CONFIG_POWER_SOURCE:
589*4882a593Smuzhiyun return pin->configs & SH_PFC_PIN_CFG_IO_VOLTAGE;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun default:
592*4882a593Smuzhiyun return false;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
sh_pfc_pinconf_get(struct pinctrl_dev * pctldev,unsigned _pin,unsigned long * config)596*4882a593Smuzhiyun static int sh_pfc_pinconf_get(struct pinctrl_dev *pctldev, unsigned _pin,
597*4882a593Smuzhiyun unsigned long *config)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
600*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
601*4882a593Smuzhiyun enum pin_config_param param = pinconf_to_config_param(*config);
602*4882a593Smuzhiyun unsigned long flags;
603*4882a593Smuzhiyun unsigned int arg;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (!sh_pfc_pinconf_validate(pfc, _pin, param))
606*4882a593Smuzhiyun return -ENOTSUPP;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun switch (param) {
609*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
610*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
611*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN: {
612*4882a593Smuzhiyun unsigned int bias;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (!pfc->info->ops || !pfc->info->ops->get_bias)
615*4882a593Smuzhiyun return -ENOTSUPP;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
618*4882a593Smuzhiyun bias = pfc->info->ops->get_bias(pfc, _pin);
619*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (bias != param)
622*4882a593Smuzhiyun return -EINVAL;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun arg = 0;
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH: {
629*4882a593Smuzhiyun int ret;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = sh_pfc_pinconf_get_drive_strength(pfc, _pin);
632*4882a593Smuzhiyun if (ret < 0)
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun arg = ret;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun case PIN_CONFIG_POWER_SOURCE: {
640*4882a593Smuzhiyun u32 pocctrl, val;
641*4882a593Smuzhiyun int bit;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (!pfc->info->ops || !pfc->info->ops->pin_to_pocctrl)
644*4882a593Smuzhiyun return -ENOTSUPP;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun bit = pfc->info->ops->pin_to_pocctrl(pfc, _pin, &pocctrl);
647*4882a593Smuzhiyun if (WARN(bit < 0, "invalid pin %#x", _pin))
648*4882a593Smuzhiyun return bit;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
651*4882a593Smuzhiyun val = sh_pfc_read(pfc, pocctrl);
652*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun arg = (val & BIT(bit)) ? 3300 : 1800;
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun default:
659*4882a593Smuzhiyun return -ENOTSUPP;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun *config = pinconf_to_config_packed(param, arg);
663*4882a593Smuzhiyun return 0;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
sh_pfc_pinconf_set(struct pinctrl_dev * pctldev,unsigned _pin,unsigned long * configs,unsigned num_configs)666*4882a593Smuzhiyun static int sh_pfc_pinconf_set(struct pinctrl_dev *pctldev, unsigned _pin,
667*4882a593Smuzhiyun unsigned long *configs, unsigned num_configs)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
670*4882a593Smuzhiyun struct sh_pfc *pfc = pmx->pfc;
671*4882a593Smuzhiyun enum pin_config_param param;
672*4882a593Smuzhiyun unsigned long flags;
673*4882a593Smuzhiyun unsigned int i;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun for (i = 0; i < num_configs; i++) {
676*4882a593Smuzhiyun param = pinconf_to_config_param(configs[i]);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun if (!sh_pfc_pinconf_validate(pfc, _pin, param))
679*4882a593Smuzhiyun return -ENOTSUPP;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun switch (param) {
682*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_UP:
683*4882a593Smuzhiyun case PIN_CONFIG_BIAS_PULL_DOWN:
684*4882a593Smuzhiyun case PIN_CONFIG_BIAS_DISABLE:
685*4882a593Smuzhiyun if (!pfc->info->ops || !pfc->info->ops->set_bias)
686*4882a593Smuzhiyun return -ENOTSUPP;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
689*4882a593Smuzhiyun pfc->info->ops->set_bias(pfc, _pin, param);
690*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun case PIN_CONFIG_DRIVE_STRENGTH: {
695*4882a593Smuzhiyun unsigned int arg =
696*4882a593Smuzhiyun pinconf_to_config_argument(configs[i]);
697*4882a593Smuzhiyun int ret;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun ret = sh_pfc_pinconf_set_drive_strength(pfc, _pin, arg);
700*4882a593Smuzhiyun if (ret < 0)
701*4882a593Smuzhiyun return ret;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun break;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun case PIN_CONFIG_POWER_SOURCE: {
707*4882a593Smuzhiyun unsigned int mV = pinconf_to_config_argument(configs[i]);
708*4882a593Smuzhiyun u32 pocctrl, val;
709*4882a593Smuzhiyun int bit;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (!pfc->info->ops || !pfc->info->ops->pin_to_pocctrl)
712*4882a593Smuzhiyun return -ENOTSUPP;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun bit = pfc->info->ops->pin_to_pocctrl(pfc, _pin, &pocctrl);
715*4882a593Smuzhiyun if (WARN(bit < 0, "invalid pin %#x", _pin))
716*4882a593Smuzhiyun return bit;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (mV != 1800 && mV != 3300)
719*4882a593Smuzhiyun return -EINVAL;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun spin_lock_irqsave(&pfc->lock, flags);
722*4882a593Smuzhiyun val = sh_pfc_read(pfc, pocctrl);
723*4882a593Smuzhiyun if (mV == 3300)
724*4882a593Smuzhiyun val |= BIT(bit);
725*4882a593Smuzhiyun else
726*4882a593Smuzhiyun val &= ~BIT(bit);
727*4882a593Smuzhiyun sh_pfc_write(pfc, pocctrl, val);
728*4882a593Smuzhiyun spin_unlock_irqrestore(&pfc->lock, flags);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun default:
734*4882a593Smuzhiyun return -ENOTSUPP;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun } /* for each config */
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
sh_pfc_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned group,unsigned long * configs,unsigned num_configs)741*4882a593Smuzhiyun static int sh_pfc_pinconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
742*4882a593Smuzhiyun unsigned long *configs,
743*4882a593Smuzhiyun unsigned num_configs)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx = pinctrl_dev_get_drvdata(pctldev);
746*4882a593Smuzhiyun const unsigned int *pins;
747*4882a593Smuzhiyun unsigned int num_pins;
748*4882a593Smuzhiyun unsigned int i, ret;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun pins = pmx->pfc->info->groups[group].pins;
751*4882a593Smuzhiyun num_pins = pmx->pfc->info->groups[group].nr_pins;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun for (i = 0; i < num_pins; ++i) {
754*4882a593Smuzhiyun ret = sh_pfc_pinconf_set(pctldev, pins[i], configs, num_configs);
755*4882a593Smuzhiyun if (ret)
756*4882a593Smuzhiyun return ret;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun return 0;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct pinconf_ops sh_pfc_pinconf_ops = {
763*4882a593Smuzhiyun .is_generic = true,
764*4882a593Smuzhiyun .pin_config_get = sh_pfc_pinconf_get,
765*4882a593Smuzhiyun .pin_config_set = sh_pfc_pinconf_set,
766*4882a593Smuzhiyun .pin_config_group_set = sh_pfc_pinconf_group_set,
767*4882a593Smuzhiyun .pin_config_config_dbg_show = pinconf_generic_dump_config,
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* PFC ranges -> pinctrl pin descs */
sh_pfc_map_pins(struct sh_pfc * pfc,struct sh_pfc_pinctrl * pmx)771*4882a593Smuzhiyun static int sh_pfc_map_pins(struct sh_pfc *pfc, struct sh_pfc_pinctrl *pmx)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun unsigned int i;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Allocate and initialize the pins and configs arrays. */
776*4882a593Smuzhiyun pmx->pins = devm_kcalloc(pfc->dev,
777*4882a593Smuzhiyun pfc->info->nr_pins, sizeof(*pmx->pins),
778*4882a593Smuzhiyun GFP_KERNEL);
779*4882a593Smuzhiyun if (unlikely(!pmx->pins))
780*4882a593Smuzhiyun return -ENOMEM;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun pmx->configs = devm_kcalloc(pfc->dev,
783*4882a593Smuzhiyun pfc->info->nr_pins, sizeof(*pmx->configs),
784*4882a593Smuzhiyun GFP_KERNEL);
785*4882a593Smuzhiyun if (unlikely(!pmx->configs))
786*4882a593Smuzhiyun return -ENOMEM;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun for (i = 0; i < pfc->info->nr_pins; ++i) {
789*4882a593Smuzhiyun const struct sh_pfc_pin *info = &pfc->info->pins[i];
790*4882a593Smuzhiyun struct pinctrl_pin_desc *pin = &pmx->pins[i];
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* If the pin number is equal to -1 all pins are considered */
793*4882a593Smuzhiyun pin->number = info->pin != (u16)-1 ? info->pin : i;
794*4882a593Smuzhiyun pin->name = info->name;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return 0;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
sh_pfc_register_pinctrl(struct sh_pfc * pfc)800*4882a593Smuzhiyun int sh_pfc_register_pinctrl(struct sh_pfc *pfc)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun struct sh_pfc_pinctrl *pmx;
803*4882a593Smuzhiyun int ret;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun pmx = devm_kzalloc(pfc->dev, sizeof(*pmx), GFP_KERNEL);
806*4882a593Smuzhiyun if (unlikely(!pmx))
807*4882a593Smuzhiyun return -ENOMEM;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun pmx->pfc = pfc;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ret = sh_pfc_map_pins(pfc, pmx);
812*4882a593Smuzhiyun if (ret < 0)
813*4882a593Smuzhiyun return ret;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun pmx->pctl_desc.name = DRV_NAME;
816*4882a593Smuzhiyun pmx->pctl_desc.owner = THIS_MODULE;
817*4882a593Smuzhiyun pmx->pctl_desc.pctlops = &sh_pfc_pinctrl_ops;
818*4882a593Smuzhiyun pmx->pctl_desc.pmxops = &sh_pfc_pinmux_ops;
819*4882a593Smuzhiyun pmx->pctl_desc.confops = &sh_pfc_pinconf_ops;
820*4882a593Smuzhiyun pmx->pctl_desc.pins = pmx->pins;
821*4882a593Smuzhiyun pmx->pctl_desc.npins = pfc->info->nr_pins;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun ret = devm_pinctrl_register_and_init(pfc->dev, &pmx->pctl_desc, pmx,
824*4882a593Smuzhiyun &pmx->pctl);
825*4882a593Smuzhiyun if (ret) {
826*4882a593Smuzhiyun dev_err(pfc->dev, "could not register: %i\n", ret);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun return ret;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun return pinctrl_enable(pmx->pctl);
832*4882a593Smuzhiyun }
833