xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/pinctrl-rzn1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014-2018 Renesas Electronics Europe Limited
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Phil Edworthy <phil.edworthy@renesas.com>
6*4882a593Smuzhiyun  * Based on a driver originally written by Michel Pollet at Renesas.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <dt-bindings/pinctrl/rzn1-pinctrl.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
17*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include "../core.h"
21*4882a593Smuzhiyun #include "../pinconf.h"
22*4882a593Smuzhiyun #include "../pinctrl-utils.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Field positions and masks in the pinmux registers */
25*4882a593Smuzhiyun #define RZN1_L1_PIN_DRIVE_STRENGTH	10
26*4882a593Smuzhiyun #define RZN1_L1_PIN_DRIVE_STRENGTH_4MA	0
27*4882a593Smuzhiyun #define RZN1_L1_PIN_DRIVE_STRENGTH_6MA	1
28*4882a593Smuzhiyun #define RZN1_L1_PIN_DRIVE_STRENGTH_8MA	2
29*4882a593Smuzhiyun #define RZN1_L1_PIN_DRIVE_STRENGTH_12MA	3
30*4882a593Smuzhiyun #define RZN1_L1_PIN_PULL		8
31*4882a593Smuzhiyun #define RZN1_L1_PIN_PULL_NONE		0
32*4882a593Smuzhiyun #define RZN1_L1_PIN_PULL_UP		1
33*4882a593Smuzhiyun #define RZN1_L1_PIN_PULL_DOWN		3
34*4882a593Smuzhiyun #define RZN1_L1_FUNCTION		0
35*4882a593Smuzhiyun #define RZN1_L1_FUNC_MASK		0xf
36*4882a593Smuzhiyun #define RZN1_L1_FUNCTION_L2		0xf
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * The hardware manual describes two levels of multiplexing, but it's more
40*4882a593Smuzhiyun  * logical to think of the hardware as three levels, with level 3 consisting of
41*4882a593Smuzhiyun  * the multiplexing for Ethernet MDIO signals.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * Level 1 functions go from 0 to 9, with level 1 function '15' (0xf) specifying
44*4882a593Smuzhiyun  * that level 2 functions are used instead. Level 2 has a lot more options,
45*4882a593Smuzhiyun  * going from 0 to 61. Level 3 allows selection of MDIO functions which can be
46*4882a593Smuzhiyun  * floating, or one of seven internal peripherals. Unfortunately, there are two
47*4882a593Smuzhiyun  * level 2 functions that can select MDIO, and two MDIO channels so we have four
48*4882a593Smuzhiyun  * sets of level 3 functions.
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * For this driver, we've compounded the numbers together, so:
51*4882a593Smuzhiyun  *    0 to   9 is level 1
52*4882a593Smuzhiyun  *   10 to  71 is 10 + level 2 number
53*4882a593Smuzhiyun  *   72 to  79 is 72 + MDIO0 source for level 2 MDIO function.
54*4882a593Smuzhiyun  *   80 to  87 is 80 + MDIO0 source for level 2 MDIO_E1 function.
55*4882a593Smuzhiyun  *   88 to  95 is 88 + MDIO1 source for level 2 MDIO function.
56*4882a593Smuzhiyun  *   96 to 103 is 96 + MDIO1 source for level 2 MDIO_E1 function.
57*4882a593Smuzhiyun  * Examples:
58*4882a593Smuzhiyun  *  Function 28 corresponds UART0
59*4882a593Smuzhiyun  *  Function 73 corresponds to MDIO0 to GMAC0
60*4882a593Smuzhiyun  *
61*4882a593Smuzhiyun  * There are 170 configurable pins (called PL_GPIO in the datasheet).
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * Structure detailing the HW registers on the RZ/N1 devices.
66*4882a593Smuzhiyun  * Both the Level 1 mux registers and Level 2 mux registers have the same
67*4882a593Smuzhiyun  * structure. The only difference is that Level 2 has additional MDIO registers
68*4882a593Smuzhiyun  * at the end.
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun struct rzn1_pinctrl_regs {
71*4882a593Smuzhiyun 	u32	conf[170];
72*4882a593Smuzhiyun 	u32	pad0[86];
73*4882a593Smuzhiyun 	u32	status_protect;	/* 0x400 */
74*4882a593Smuzhiyun 	/* MDIO mux registers, level2 only */
75*4882a593Smuzhiyun 	u32	l2_mdio[2];
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun  * struct rzn1_pmx_func - describes rzn1 pinmux functions
80*4882a593Smuzhiyun  * @name: the name of this specific function
81*4882a593Smuzhiyun  * @groups: corresponding pin groups
82*4882a593Smuzhiyun  * @num_groups: the number of groups
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun struct rzn1_pmx_func {
85*4882a593Smuzhiyun 	const char *name;
86*4882a593Smuzhiyun 	const char **groups;
87*4882a593Smuzhiyun 	unsigned int num_groups;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /**
91*4882a593Smuzhiyun  * struct rzn1_pin_group - describes an rzn1 pin group
92*4882a593Smuzhiyun  * @name: the name of this specific pin group
93*4882a593Smuzhiyun  * @func: the name of the function selected by this group
94*4882a593Smuzhiyun  * @npins: the number of pins in this group array, i.e. the number of
95*4882a593Smuzhiyun  *	elements in .pins so we can iterate over that array
96*4882a593Smuzhiyun  * @pins: array of pins. Needed due to pinctrl_ops.get_group_pins()
97*4882a593Smuzhiyun  * @pin_ids: array of pin_ids, i.e. the value used to select the mux
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun struct rzn1_pin_group {
100*4882a593Smuzhiyun 	const char *name;
101*4882a593Smuzhiyun 	const char *func;
102*4882a593Smuzhiyun 	unsigned int npins;
103*4882a593Smuzhiyun 	unsigned int *pins;
104*4882a593Smuzhiyun 	u8 *pin_ids;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun struct rzn1_pinctrl {
108*4882a593Smuzhiyun 	struct device *dev;
109*4882a593Smuzhiyun 	struct clk *clk;
110*4882a593Smuzhiyun 	struct pinctrl_dev *pctl;
111*4882a593Smuzhiyun 	struct rzn1_pinctrl_regs __iomem *lev1;
112*4882a593Smuzhiyun 	struct rzn1_pinctrl_regs __iomem *lev2;
113*4882a593Smuzhiyun 	u32 lev1_protect_phys;
114*4882a593Smuzhiyun 	u32 lev2_protect_phys;
115*4882a593Smuzhiyun 	int mdio_func[2];
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	struct rzn1_pin_group *groups;
118*4882a593Smuzhiyun 	unsigned int ngroups;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	struct rzn1_pmx_func *functions;
121*4882a593Smuzhiyun 	unsigned int nfunctions;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define RZN1_PINS_PROP "pinmux"
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define RZN1_PIN(pin) PINCTRL_PIN(pin, "pl_gpio"#pin)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const struct pinctrl_pin_desc rzn1_pins[] = {
129*4882a593Smuzhiyun 	RZN1_PIN(0), RZN1_PIN(1), RZN1_PIN(2), RZN1_PIN(3), RZN1_PIN(4),
130*4882a593Smuzhiyun 	RZN1_PIN(5), RZN1_PIN(6), RZN1_PIN(7), RZN1_PIN(8), RZN1_PIN(9),
131*4882a593Smuzhiyun 	RZN1_PIN(10), RZN1_PIN(11), RZN1_PIN(12), RZN1_PIN(13), RZN1_PIN(14),
132*4882a593Smuzhiyun 	RZN1_PIN(15), RZN1_PIN(16), RZN1_PIN(17), RZN1_PIN(18), RZN1_PIN(19),
133*4882a593Smuzhiyun 	RZN1_PIN(20), RZN1_PIN(21), RZN1_PIN(22), RZN1_PIN(23), RZN1_PIN(24),
134*4882a593Smuzhiyun 	RZN1_PIN(25), RZN1_PIN(26), RZN1_PIN(27), RZN1_PIN(28), RZN1_PIN(29),
135*4882a593Smuzhiyun 	RZN1_PIN(30), RZN1_PIN(31), RZN1_PIN(32), RZN1_PIN(33), RZN1_PIN(34),
136*4882a593Smuzhiyun 	RZN1_PIN(35), RZN1_PIN(36), RZN1_PIN(37), RZN1_PIN(38), RZN1_PIN(39),
137*4882a593Smuzhiyun 	RZN1_PIN(40), RZN1_PIN(41), RZN1_PIN(42), RZN1_PIN(43), RZN1_PIN(44),
138*4882a593Smuzhiyun 	RZN1_PIN(45), RZN1_PIN(46), RZN1_PIN(47), RZN1_PIN(48), RZN1_PIN(49),
139*4882a593Smuzhiyun 	RZN1_PIN(50), RZN1_PIN(51), RZN1_PIN(52), RZN1_PIN(53), RZN1_PIN(54),
140*4882a593Smuzhiyun 	RZN1_PIN(55), RZN1_PIN(56), RZN1_PIN(57), RZN1_PIN(58), RZN1_PIN(59),
141*4882a593Smuzhiyun 	RZN1_PIN(60), RZN1_PIN(61), RZN1_PIN(62), RZN1_PIN(63), RZN1_PIN(64),
142*4882a593Smuzhiyun 	RZN1_PIN(65), RZN1_PIN(66), RZN1_PIN(67), RZN1_PIN(68), RZN1_PIN(69),
143*4882a593Smuzhiyun 	RZN1_PIN(70), RZN1_PIN(71), RZN1_PIN(72), RZN1_PIN(73), RZN1_PIN(74),
144*4882a593Smuzhiyun 	RZN1_PIN(75), RZN1_PIN(76), RZN1_PIN(77), RZN1_PIN(78), RZN1_PIN(79),
145*4882a593Smuzhiyun 	RZN1_PIN(80), RZN1_PIN(81), RZN1_PIN(82), RZN1_PIN(83), RZN1_PIN(84),
146*4882a593Smuzhiyun 	RZN1_PIN(85), RZN1_PIN(86), RZN1_PIN(87), RZN1_PIN(88), RZN1_PIN(89),
147*4882a593Smuzhiyun 	RZN1_PIN(90), RZN1_PIN(91), RZN1_PIN(92), RZN1_PIN(93), RZN1_PIN(94),
148*4882a593Smuzhiyun 	RZN1_PIN(95), RZN1_PIN(96), RZN1_PIN(97), RZN1_PIN(98), RZN1_PIN(99),
149*4882a593Smuzhiyun 	RZN1_PIN(100), RZN1_PIN(101), RZN1_PIN(102), RZN1_PIN(103),
150*4882a593Smuzhiyun 	RZN1_PIN(104), RZN1_PIN(105), RZN1_PIN(106), RZN1_PIN(107),
151*4882a593Smuzhiyun 	RZN1_PIN(108), RZN1_PIN(109), RZN1_PIN(110), RZN1_PIN(111),
152*4882a593Smuzhiyun 	RZN1_PIN(112), RZN1_PIN(113), RZN1_PIN(114), RZN1_PIN(115),
153*4882a593Smuzhiyun 	RZN1_PIN(116), RZN1_PIN(117), RZN1_PIN(118), RZN1_PIN(119),
154*4882a593Smuzhiyun 	RZN1_PIN(120), RZN1_PIN(121), RZN1_PIN(122), RZN1_PIN(123),
155*4882a593Smuzhiyun 	RZN1_PIN(124), RZN1_PIN(125), RZN1_PIN(126), RZN1_PIN(127),
156*4882a593Smuzhiyun 	RZN1_PIN(128), RZN1_PIN(129), RZN1_PIN(130), RZN1_PIN(131),
157*4882a593Smuzhiyun 	RZN1_PIN(132), RZN1_PIN(133), RZN1_PIN(134), RZN1_PIN(135),
158*4882a593Smuzhiyun 	RZN1_PIN(136), RZN1_PIN(137), RZN1_PIN(138), RZN1_PIN(139),
159*4882a593Smuzhiyun 	RZN1_PIN(140), RZN1_PIN(141), RZN1_PIN(142), RZN1_PIN(143),
160*4882a593Smuzhiyun 	RZN1_PIN(144), RZN1_PIN(145), RZN1_PIN(146), RZN1_PIN(147),
161*4882a593Smuzhiyun 	RZN1_PIN(148), RZN1_PIN(149), RZN1_PIN(150), RZN1_PIN(151),
162*4882a593Smuzhiyun 	RZN1_PIN(152), RZN1_PIN(153), RZN1_PIN(154), RZN1_PIN(155),
163*4882a593Smuzhiyun 	RZN1_PIN(156), RZN1_PIN(157), RZN1_PIN(158), RZN1_PIN(159),
164*4882a593Smuzhiyun 	RZN1_PIN(160), RZN1_PIN(161), RZN1_PIN(162), RZN1_PIN(163),
165*4882a593Smuzhiyun 	RZN1_PIN(164), RZN1_PIN(165), RZN1_PIN(166), RZN1_PIN(167),
166*4882a593Smuzhiyun 	RZN1_PIN(168), RZN1_PIN(169),
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun enum {
170*4882a593Smuzhiyun 	LOCK_LEVEL1 = 0x1,
171*4882a593Smuzhiyun 	LOCK_LEVEL2 = 0x2,
172*4882a593Smuzhiyun 	LOCK_ALL = LOCK_LEVEL1 | LOCK_LEVEL2,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
rzn1_hw_set_lock(struct rzn1_pinctrl * ipctl,u8 lock,u8 value)175*4882a593Smuzhiyun static void rzn1_hw_set_lock(struct rzn1_pinctrl *ipctl, u8 lock, u8 value)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	/*
178*4882a593Smuzhiyun 	 * The pinmux configuration is locked by writing the physical address of
179*4882a593Smuzhiyun 	 * the status_protect register to itself. It is unlocked by writing the
180*4882a593Smuzhiyun 	 * address | 1.
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	if (lock & LOCK_LEVEL1) {
183*4882a593Smuzhiyun 		u32 val = ipctl->lev1_protect_phys | !(value & LOCK_LEVEL1);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 		writel(val, &ipctl->lev1->status_protect);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (lock & LOCK_LEVEL2) {
189*4882a593Smuzhiyun 		u32 val = ipctl->lev2_protect_phys | !(value & LOCK_LEVEL2);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		writel(val, &ipctl->lev2->status_protect);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
rzn1_pinctrl_mdio_select(struct rzn1_pinctrl * ipctl,int mdio,u32 func)195*4882a593Smuzhiyun static void rzn1_pinctrl_mdio_select(struct rzn1_pinctrl *ipctl, int mdio,
196*4882a593Smuzhiyun 				     u32 func)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	if (ipctl->mdio_func[mdio] >= 0 && ipctl->mdio_func[mdio] != func)
199*4882a593Smuzhiyun 		dev_warn(ipctl->dev, "conflicting setting for mdio%d!\n", mdio);
200*4882a593Smuzhiyun 	ipctl->mdio_func[mdio] = func;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "setting mdio%d to %u\n", mdio, func);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	writel(func, &ipctl->lev2->l2_mdio[mdio]);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * Using a composite pin description, set the hardware pinmux registers
209*4882a593Smuzhiyun  * with the corresponding values.
210*4882a593Smuzhiyun  * Make sure to unlock write protection and reset it afterward.
211*4882a593Smuzhiyun  *
212*4882a593Smuzhiyun  * NOTE: There is no protection for potential concurrency, it is assumed these
213*4882a593Smuzhiyun  * calls are serialized already.
214*4882a593Smuzhiyun  */
rzn1_set_hw_pin_func(struct rzn1_pinctrl * ipctl,unsigned int pin,u32 pin_config,u8 use_locks)215*4882a593Smuzhiyun static int rzn1_set_hw_pin_func(struct rzn1_pinctrl *ipctl, unsigned int pin,
216*4882a593Smuzhiyun 				u32 pin_config, u8 use_locks)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	u32 l1_cache;
219*4882a593Smuzhiyun 	u32 l2_cache;
220*4882a593Smuzhiyun 	u32 l1;
221*4882a593Smuzhiyun 	u32 l2;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Level 3 MDIO multiplexing */
224*4882a593Smuzhiyun 	if (pin_config >= RZN1_FUNC_MDIO0_HIGHZ &&
225*4882a593Smuzhiyun 	    pin_config <= RZN1_FUNC_MDIO1_E1_SWITCH) {
226*4882a593Smuzhiyun 		int mdio_channel;
227*4882a593Smuzhiyun 		u32 mdio_func;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		if (pin_config <= RZN1_FUNC_MDIO1_HIGHZ)
230*4882a593Smuzhiyun 			mdio_channel = 0;
231*4882a593Smuzhiyun 		else
232*4882a593Smuzhiyun 			mdio_channel = 1;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		/* Get MDIO func, and convert the func to the level 2 number */
235*4882a593Smuzhiyun 		if (pin_config <= RZN1_FUNC_MDIO0_SWITCH) {
236*4882a593Smuzhiyun 			mdio_func = pin_config - RZN1_FUNC_MDIO0_HIGHZ;
237*4882a593Smuzhiyun 			pin_config = RZN1_FUNC_ETH_MDIO;
238*4882a593Smuzhiyun 		} else if (pin_config <= RZN1_FUNC_MDIO0_E1_SWITCH) {
239*4882a593Smuzhiyun 			mdio_func = pin_config - RZN1_FUNC_MDIO0_E1_HIGHZ;
240*4882a593Smuzhiyun 			pin_config = RZN1_FUNC_ETH_MDIO_E1;
241*4882a593Smuzhiyun 		} else if (pin_config <= RZN1_FUNC_MDIO1_SWITCH) {
242*4882a593Smuzhiyun 			mdio_func = pin_config - RZN1_FUNC_MDIO1_HIGHZ;
243*4882a593Smuzhiyun 			pin_config = RZN1_FUNC_ETH_MDIO;
244*4882a593Smuzhiyun 		} else {
245*4882a593Smuzhiyun 			mdio_func = pin_config - RZN1_FUNC_MDIO1_E1_HIGHZ;
246*4882a593Smuzhiyun 			pin_config = RZN1_FUNC_ETH_MDIO_E1;
247*4882a593Smuzhiyun 		}
248*4882a593Smuzhiyun 		rzn1_pinctrl_mdio_select(ipctl, mdio_channel, mdio_func);
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Note here, we do not allow anything past the MDIO Mux values */
252*4882a593Smuzhiyun 	if (pin >= ARRAY_SIZE(ipctl->lev1->conf) ||
253*4882a593Smuzhiyun 	    pin_config >= RZN1_FUNC_MDIO0_HIGHZ)
254*4882a593Smuzhiyun 		return -EINVAL;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	l1 = readl(&ipctl->lev1->conf[pin]);
257*4882a593Smuzhiyun 	l1_cache = l1;
258*4882a593Smuzhiyun 	l2 = readl(&ipctl->lev2->conf[pin]);
259*4882a593Smuzhiyun 	l2_cache = l2;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "setting func for pin %u to %u\n", pin, pin_config);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	l1 &= ~(RZN1_L1_FUNC_MASK << RZN1_L1_FUNCTION);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (pin_config < RZN1_FUNC_L2_OFFSET) {
266*4882a593Smuzhiyun 		l1 |= (pin_config << RZN1_L1_FUNCTION);
267*4882a593Smuzhiyun 	} else {
268*4882a593Smuzhiyun 		l1 |= (RZN1_L1_FUNCTION_L2 << RZN1_L1_FUNCTION);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		l2 = pin_config - RZN1_FUNC_L2_OFFSET;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* If either configuration changes, we update both anyway */
274*4882a593Smuzhiyun 	if (l1 != l1_cache || l2 != l2_cache) {
275*4882a593Smuzhiyun 		writel(l1, &ipctl->lev1->conf[pin]);
276*4882a593Smuzhiyun 		writel(l2, &ipctl->lev2->conf[pin]);
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
rzn1_pinctrl_find_group_by_name(const struct rzn1_pinctrl * ipctl,const char * name)282*4882a593Smuzhiyun static const struct rzn1_pin_group *rzn1_pinctrl_find_group_by_name(
283*4882a593Smuzhiyun 	const struct rzn1_pinctrl *ipctl, const char *name)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	unsigned int i;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	for (i = 0; i < ipctl->ngroups; i++) {
288*4882a593Smuzhiyun 		if (!strcmp(ipctl->groups[i].name, name))
289*4882a593Smuzhiyun 			return &ipctl->groups[i];
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return NULL;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
rzn1_get_groups_count(struct pinctrl_dev * pctldev)295*4882a593Smuzhiyun static int rzn1_get_groups_count(struct pinctrl_dev *pctldev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return ipctl->ngroups;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
rzn1_get_group_name(struct pinctrl_dev * pctldev,unsigned int selector)302*4882a593Smuzhiyun static const char *rzn1_get_group_name(struct pinctrl_dev *pctldev,
303*4882a593Smuzhiyun 				       unsigned int selector)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return ipctl->groups[selector].name;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
rzn1_get_group_pins(struct pinctrl_dev * pctldev,unsigned int selector,const unsigned int ** pins,unsigned int * npins)310*4882a593Smuzhiyun static int rzn1_get_group_pins(struct pinctrl_dev *pctldev,
311*4882a593Smuzhiyun 			       unsigned int selector, const unsigned int **pins,
312*4882a593Smuzhiyun 			       unsigned int *npins)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (selector >= ipctl->ngroups)
317*4882a593Smuzhiyun 		return -EINVAL;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	*pins = ipctl->groups[selector].pins;
320*4882a593Smuzhiyun 	*npins = ipctl->groups[selector].npins;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun  * This function is called for each pinctl 'Function' node.
327*4882a593Smuzhiyun  * Sub-nodes can be used to describe multiple 'Groups' for the 'Function'
328*4882a593Smuzhiyun  * If there aren't any sub-nodes, the 'Group' is essentially the 'Function'.
329*4882a593Smuzhiyun  * Each 'Group' uses pinmux = <...> to detail the pins and data used to select
330*4882a593Smuzhiyun  * the functionality. Each 'Group' has optional pin configurations that apply
331*4882a593Smuzhiyun  * to all pins in the 'Group'.
332*4882a593Smuzhiyun  */
rzn1_dt_node_to_map_one(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned int * num_maps)333*4882a593Smuzhiyun static int rzn1_dt_node_to_map_one(struct pinctrl_dev *pctldev,
334*4882a593Smuzhiyun 				   struct device_node *np,
335*4882a593Smuzhiyun 				   struct pinctrl_map **map,
336*4882a593Smuzhiyun 				   unsigned int *num_maps)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
339*4882a593Smuzhiyun 	const struct rzn1_pin_group *grp;
340*4882a593Smuzhiyun 	unsigned long *configs = NULL;
341*4882a593Smuzhiyun 	unsigned int reserved_maps = *num_maps;
342*4882a593Smuzhiyun 	unsigned int num_configs = 0;
343*4882a593Smuzhiyun 	unsigned int reserve = 1;
344*4882a593Smuzhiyun 	int ret;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "processing node %pOF\n", np);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	grp = rzn1_pinctrl_find_group_by_name(ipctl, np->name);
349*4882a593Smuzhiyun 	if (!grp) {
350*4882a593Smuzhiyun 		dev_err(ipctl->dev, "unable to find group for node %pOF\n", np);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		return -EINVAL;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* Get the group's pin configuration */
356*4882a593Smuzhiyun 	ret = pinconf_generic_parse_dt_config(np, pctldev, &configs,
357*4882a593Smuzhiyun 					      &num_configs);
358*4882a593Smuzhiyun 	if (ret < 0) {
359*4882a593Smuzhiyun 		dev_err(ipctl->dev, "%pOF: could not parse property\n", np);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		return ret;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (num_configs)
365*4882a593Smuzhiyun 		reserve++;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Increase the number of maps to cover this group */
368*4882a593Smuzhiyun 	ret = pinctrl_utils_reserve_map(pctldev, map, &reserved_maps, num_maps,
369*4882a593Smuzhiyun 					reserve);
370*4882a593Smuzhiyun 	if (ret < 0)
371*4882a593Smuzhiyun 		goto out;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Associate the group with the function */
374*4882a593Smuzhiyun 	ret = pinctrl_utils_add_map_mux(pctldev, map, &reserved_maps, num_maps,
375*4882a593Smuzhiyun 					grp->name, grp->func);
376*4882a593Smuzhiyun 	if (ret < 0)
377*4882a593Smuzhiyun 		goto out;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (num_configs) {
380*4882a593Smuzhiyun 		/* Associate the group's pin configuration with the group */
381*4882a593Smuzhiyun 		ret = pinctrl_utils_add_map_configs(pctldev, map,
382*4882a593Smuzhiyun 				&reserved_maps, num_maps, grp->name,
383*4882a593Smuzhiyun 				configs, num_configs,
384*4882a593Smuzhiyun 				PIN_MAP_TYPE_CONFIGS_GROUP);
385*4882a593Smuzhiyun 		if (ret < 0)
386*4882a593Smuzhiyun 			goto out;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	dev_dbg(pctldev->dev, "maps: function %s group %s (%d pins)\n",
390*4882a593Smuzhiyun 		grp->func, grp->name, grp->npins);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun out:
393*4882a593Smuzhiyun 	kfree(configs);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	return ret;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
rzn1_dt_node_to_map(struct pinctrl_dev * pctldev,struct device_node * np,struct pinctrl_map ** map,unsigned int * num_maps)398*4882a593Smuzhiyun static int rzn1_dt_node_to_map(struct pinctrl_dev *pctldev,
399*4882a593Smuzhiyun 			       struct device_node *np,
400*4882a593Smuzhiyun 			       struct pinctrl_map **map,
401*4882a593Smuzhiyun 			       unsigned int *num_maps)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct device_node *child;
404*4882a593Smuzhiyun 	int ret;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	*map = NULL;
407*4882a593Smuzhiyun 	*num_maps = 0;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	ret = rzn1_dt_node_to_map_one(pctldev, np, map, num_maps);
410*4882a593Smuzhiyun 	if (ret < 0)
411*4882a593Smuzhiyun 		return ret;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
414*4882a593Smuzhiyun 		ret = rzn1_dt_node_to_map_one(pctldev, child, map, num_maps);
415*4882a593Smuzhiyun 		if (ret < 0) {
416*4882a593Smuzhiyun 			of_node_put(child);
417*4882a593Smuzhiyun 			return ret;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct pinctrl_ops rzn1_pctrl_ops = {
425*4882a593Smuzhiyun 	.get_groups_count = rzn1_get_groups_count,
426*4882a593Smuzhiyun 	.get_group_name = rzn1_get_group_name,
427*4882a593Smuzhiyun 	.get_group_pins = rzn1_get_group_pins,
428*4882a593Smuzhiyun 	.dt_node_to_map = rzn1_dt_node_to_map,
429*4882a593Smuzhiyun 	.dt_free_map = pinctrl_utils_free_map,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
rzn1_pmx_get_funcs_count(struct pinctrl_dev * pctldev)432*4882a593Smuzhiyun static int rzn1_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return ipctl->nfunctions;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
rzn1_pmx_get_func_name(struct pinctrl_dev * pctldev,unsigned int selector)439*4882a593Smuzhiyun static const char *rzn1_pmx_get_func_name(struct pinctrl_dev *pctldev,
440*4882a593Smuzhiyun 					  unsigned int selector)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return ipctl->functions[selector].name;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
rzn1_pmx_get_groups(struct pinctrl_dev * pctldev,unsigned int selector,const char * const ** groups,unsigned int * const num_groups)447*4882a593Smuzhiyun static int rzn1_pmx_get_groups(struct pinctrl_dev *pctldev,
448*4882a593Smuzhiyun 			       unsigned int selector,
449*4882a593Smuzhiyun 			       const char * const **groups,
450*4882a593Smuzhiyun 			       unsigned int * const num_groups)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	*groups = ipctl->functions[selector].groups;
455*4882a593Smuzhiyun 	*num_groups = ipctl->functions[selector].num_groups;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
rzn1_set_mux(struct pinctrl_dev * pctldev,unsigned int selector,unsigned int group)460*4882a593Smuzhiyun static int rzn1_set_mux(struct pinctrl_dev *pctldev, unsigned int selector,
461*4882a593Smuzhiyun 			unsigned int group)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
464*4882a593Smuzhiyun 	struct rzn1_pin_group *grp = &ipctl->groups[group];
465*4882a593Smuzhiyun 	unsigned int i, grp_pins = grp->npins;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "set mux %s(%d) group %s(%d)\n",
468*4882a593Smuzhiyun 		ipctl->functions[selector].name, selector, grp->name, group);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	rzn1_hw_set_lock(ipctl, LOCK_ALL, LOCK_ALL);
471*4882a593Smuzhiyun 	for (i = 0; i < grp_pins; i++)
472*4882a593Smuzhiyun 		rzn1_set_hw_pin_func(ipctl, grp->pins[i], grp->pin_ids[i], 0);
473*4882a593Smuzhiyun 	rzn1_hw_set_lock(ipctl, LOCK_ALL, 0);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const struct pinmux_ops rzn1_pmx_ops = {
479*4882a593Smuzhiyun 	.get_functions_count = rzn1_pmx_get_funcs_count,
480*4882a593Smuzhiyun 	.get_function_name = rzn1_pmx_get_func_name,
481*4882a593Smuzhiyun 	.get_function_groups = rzn1_pmx_get_groups,
482*4882a593Smuzhiyun 	.set_mux = rzn1_set_mux,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
rzn1_pinconf_get(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * config)485*4882a593Smuzhiyun static int rzn1_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
486*4882a593Smuzhiyun 			    unsigned long *config)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
489*4882a593Smuzhiyun 	enum pin_config_param param = pinconf_to_config_param(*config);
490*4882a593Smuzhiyun 	static const u32 reg_drive[4] = { 4, 6, 8, 12 };
491*4882a593Smuzhiyun 	u32 pull, drive, l1mux;
492*4882a593Smuzhiyun 	u32 l1, l2, arg = 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	if (pin >= ARRAY_SIZE(ipctl->lev1->conf))
495*4882a593Smuzhiyun 		return -EINVAL;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	l1 = readl(&ipctl->lev1->conf[pin]);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	l1mux = l1 & RZN1_L1_FUNC_MASK;
500*4882a593Smuzhiyun 	pull = (l1 >> RZN1_L1_PIN_PULL) & 0x3;
501*4882a593Smuzhiyun 	drive = (l1 >> RZN1_L1_PIN_DRIVE_STRENGTH) & 0x3;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	switch (param) {
504*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
505*4882a593Smuzhiyun 		if (pull != RZN1_L1_PIN_PULL_UP)
506*4882a593Smuzhiyun 			return -EINVAL;
507*4882a593Smuzhiyun 		break;
508*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
509*4882a593Smuzhiyun 		if (pull != RZN1_L1_PIN_PULL_DOWN)
510*4882a593Smuzhiyun 			return -EINVAL;
511*4882a593Smuzhiyun 		break;
512*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_DISABLE:
513*4882a593Smuzhiyun 		if (pull != RZN1_L1_PIN_PULL_NONE)
514*4882a593Smuzhiyun 			return -EINVAL;
515*4882a593Smuzhiyun 		break;
516*4882a593Smuzhiyun 	case PIN_CONFIG_DRIVE_STRENGTH:
517*4882a593Smuzhiyun 		arg = reg_drive[drive];
518*4882a593Smuzhiyun 		break;
519*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
520*4882a593Smuzhiyun 		l2 = readl(&ipctl->lev2->conf[pin]);
521*4882a593Smuzhiyun 		if (l1mux == RZN1_L1_FUNCTION_L2) {
522*4882a593Smuzhiyun 			if (l2 != 0)
523*4882a593Smuzhiyun 				return -EINVAL;
524*4882a593Smuzhiyun 		} else if (l1mux != RZN1_FUNC_HIGHZ) {
525*4882a593Smuzhiyun 			return -EINVAL;
526*4882a593Smuzhiyun 		}
527*4882a593Smuzhiyun 		break;
528*4882a593Smuzhiyun 	default:
529*4882a593Smuzhiyun 		return -ENOTSUPP;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	*config = pinconf_to_config_packed(param, arg);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	return 0;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
rzn1_pinconf_set(struct pinctrl_dev * pctldev,unsigned int pin,unsigned long * configs,unsigned int num_configs)537*4882a593Smuzhiyun static int rzn1_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
538*4882a593Smuzhiyun 			    unsigned long *configs, unsigned int num_configs)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
541*4882a593Smuzhiyun 	enum pin_config_param param;
542*4882a593Smuzhiyun 	unsigned int i;
543*4882a593Smuzhiyun 	u32 l1, l1_cache;
544*4882a593Smuzhiyun 	u32 drv;
545*4882a593Smuzhiyun 	u32 arg;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (pin >= ARRAY_SIZE(ipctl->lev1->conf))
548*4882a593Smuzhiyun 		return -EINVAL;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	l1 = readl(&ipctl->lev1->conf[pin]);
551*4882a593Smuzhiyun 	l1_cache = l1;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	for (i = 0; i < num_configs; i++) {
554*4882a593Smuzhiyun 		param = pinconf_to_config_param(configs[i]);
555*4882a593Smuzhiyun 		arg = pinconf_to_config_argument(configs[i]);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		switch (param) {
558*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_UP:
559*4882a593Smuzhiyun 			dev_dbg(ipctl->dev, "set pin %d pull up\n", pin);
560*4882a593Smuzhiyun 			l1 &= ~(0x3 << RZN1_L1_PIN_PULL);
561*4882a593Smuzhiyun 			l1 |= (RZN1_L1_PIN_PULL_UP << RZN1_L1_PIN_PULL);
562*4882a593Smuzhiyun 			break;
563*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_PULL_DOWN:
564*4882a593Smuzhiyun 			dev_dbg(ipctl->dev, "set pin %d pull down\n", pin);
565*4882a593Smuzhiyun 			l1 &= ~(0x3 << RZN1_L1_PIN_PULL);
566*4882a593Smuzhiyun 			l1 |= (RZN1_L1_PIN_PULL_DOWN << RZN1_L1_PIN_PULL);
567*4882a593Smuzhiyun 			break;
568*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_DISABLE:
569*4882a593Smuzhiyun 			dev_dbg(ipctl->dev, "set pin %d bias off\n", pin);
570*4882a593Smuzhiyun 			l1 &= ~(0x3 << RZN1_L1_PIN_PULL);
571*4882a593Smuzhiyun 			l1 |= (RZN1_L1_PIN_PULL_NONE << RZN1_L1_PIN_PULL);
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 		case PIN_CONFIG_DRIVE_STRENGTH:
574*4882a593Smuzhiyun 			dev_dbg(ipctl->dev, "set pin %d drv %umA\n", pin, arg);
575*4882a593Smuzhiyun 			switch (arg) {
576*4882a593Smuzhiyun 			case 4:
577*4882a593Smuzhiyun 				drv = RZN1_L1_PIN_DRIVE_STRENGTH_4MA;
578*4882a593Smuzhiyun 				break;
579*4882a593Smuzhiyun 			case 6:
580*4882a593Smuzhiyun 				drv = RZN1_L1_PIN_DRIVE_STRENGTH_6MA;
581*4882a593Smuzhiyun 				break;
582*4882a593Smuzhiyun 			case 8:
583*4882a593Smuzhiyun 				drv = RZN1_L1_PIN_DRIVE_STRENGTH_8MA;
584*4882a593Smuzhiyun 				break;
585*4882a593Smuzhiyun 			case 12:
586*4882a593Smuzhiyun 				drv = RZN1_L1_PIN_DRIVE_STRENGTH_12MA;
587*4882a593Smuzhiyun 				break;
588*4882a593Smuzhiyun 			default:
589*4882a593Smuzhiyun 				dev_err(ipctl->dev,
590*4882a593Smuzhiyun 					"Drive strength %umA not supported\n",
591*4882a593Smuzhiyun 					arg);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 				return -EINVAL;
594*4882a593Smuzhiyun 			}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 			l1 &= ~(0x3 << RZN1_L1_PIN_DRIVE_STRENGTH);
597*4882a593Smuzhiyun 			l1 |= (drv << RZN1_L1_PIN_DRIVE_STRENGTH);
598*4882a593Smuzhiyun 			break;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
601*4882a593Smuzhiyun 			dev_dbg(ipctl->dev, "set pin %d High-Z\n", pin);
602*4882a593Smuzhiyun 			l1 &= ~RZN1_L1_FUNC_MASK;
603*4882a593Smuzhiyun 			l1 |= RZN1_FUNC_HIGHZ;
604*4882a593Smuzhiyun 			break;
605*4882a593Smuzhiyun 		default:
606*4882a593Smuzhiyun 			return -ENOTSUPP;
607*4882a593Smuzhiyun 		}
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (l1 != l1_cache) {
611*4882a593Smuzhiyun 		rzn1_hw_set_lock(ipctl, LOCK_LEVEL1, LOCK_LEVEL1);
612*4882a593Smuzhiyun 		writel(l1, &ipctl->lev1->conf[pin]);
613*4882a593Smuzhiyun 		rzn1_hw_set_lock(ipctl, LOCK_LEVEL1, 0);
614*4882a593Smuzhiyun 	}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
rzn1_pinconf_group_get(struct pinctrl_dev * pctldev,unsigned int selector,unsigned long * config)619*4882a593Smuzhiyun static int rzn1_pinconf_group_get(struct pinctrl_dev *pctldev,
620*4882a593Smuzhiyun 				  unsigned int selector,
621*4882a593Smuzhiyun 				  unsigned long *config)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
624*4882a593Smuzhiyun 	struct rzn1_pin_group *grp = &ipctl->groups[selector];
625*4882a593Smuzhiyun 	unsigned long old = 0;
626*4882a593Smuzhiyun 	unsigned int i;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "group get %s selector:%u\n", grp->name, selector);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
631*4882a593Smuzhiyun 		if (rzn1_pinconf_get(pctldev, grp->pins[i], config))
632*4882a593Smuzhiyun 			return -ENOTSUPP;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		/* configs do not match between two pins */
635*4882a593Smuzhiyun 		if (i && (old != *config))
636*4882a593Smuzhiyun 			return -ENOTSUPP;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		old = *config;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
rzn1_pinconf_group_set(struct pinctrl_dev * pctldev,unsigned int selector,unsigned long * configs,unsigned int num_configs)644*4882a593Smuzhiyun static int rzn1_pinconf_group_set(struct pinctrl_dev *pctldev,
645*4882a593Smuzhiyun 				  unsigned int selector,
646*4882a593Smuzhiyun 				  unsigned long *configs,
647*4882a593Smuzhiyun 				  unsigned int num_configs)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
650*4882a593Smuzhiyun 	struct rzn1_pin_group *grp = &ipctl->groups[selector];
651*4882a593Smuzhiyun 	unsigned int i;
652*4882a593Smuzhiyun 	int ret;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "group set %s selector:%u configs:%p/%d\n",
655*4882a593Smuzhiyun 		grp->name, selector, configs, num_configs);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
658*4882a593Smuzhiyun 		unsigned int pin = grp->pins[i];
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		ret = rzn1_pinconf_set(pctldev, pin, configs, num_configs);
661*4882a593Smuzhiyun 		if (ret)
662*4882a593Smuzhiyun 			return ret;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun static const struct pinconf_ops rzn1_pinconf_ops = {
669*4882a593Smuzhiyun 	.is_generic = true,
670*4882a593Smuzhiyun 	.pin_config_get = rzn1_pinconf_get,
671*4882a593Smuzhiyun 	.pin_config_set = rzn1_pinconf_set,
672*4882a593Smuzhiyun 	.pin_config_group_get = rzn1_pinconf_group_get,
673*4882a593Smuzhiyun 	.pin_config_group_set = rzn1_pinconf_group_set,
674*4882a593Smuzhiyun 	.pin_config_config_dbg_show = pinconf_generic_dump_config,
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun static struct pinctrl_desc rzn1_pinctrl_desc = {
678*4882a593Smuzhiyun 	.pctlops = &rzn1_pctrl_ops,
679*4882a593Smuzhiyun 	.pmxops = &rzn1_pmx_ops,
680*4882a593Smuzhiyun 	.confops = &rzn1_pinconf_ops,
681*4882a593Smuzhiyun 	.owner = THIS_MODULE,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
rzn1_pinctrl_parse_groups(struct device_node * np,struct rzn1_pin_group * grp,struct rzn1_pinctrl * ipctl)684*4882a593Smuzhiyun static int rzn1_pinctrl_parse_groups(struct device_node *np,
685*4882a593Smuzhiyun 				     struct rzn1_pin_group *grp,
686*4882a593Smuzhiyun 				     struct rzn1_pinctrl *ipctl)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	const __be32 *list;
689*4882a593Smuzhiyun 	unsigned int i;
690*4882a593Smuzhiyun 	int size;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "%s: %s\n", __func__, np->name);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Initialise group */
695*4882a593Smuzhiyun 	grp->name = np->name;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/*
698*4882a593Smuzhiyun 	 * The binding format is
699*4882a593Smuzhiyun 	 *	pinmux = <PIN_FUNC_ID CONFIG ...>,
700*4882a593Smuzhiyun 	 * do sanity check and calculate pins number
701*4882a593Smuzhiyun 	 */
702*4882a593Smuzhiyun 	list = of_get_property(np, RZN1_PINS_PROP, &size);
703*4882a593Smuzhiyun 	if (!list) {
704*4882a593Smuzhiyun 		dev_err(ipctl->dev,
705*4882a593Smuzhiyun 			"no " RZN1_PINS_PROP " property in node %pOF\n", np);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		return -EINVAL;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!size) {
711*4882a593Smuzhiyun 		dev_err(ipctl->dev, "Invalid " RZN1_PINS_PROP " in node %pOF\n",
712*4882a593Smuzhiyun 			np);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		return -EINVAL;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	grp->npins = size / sizeof(list[0]);
718*4882a593Smuzhiyun 	grp->pin_ids = devm_kmalloc_array(ipctl->dev,
719*4882a593Smuzhiyun 					  grp->npins, sizeof(grp->pin_ids[0]),
720*4882a593Smuzhiyun 					  GFP_KERNEL);
721*4882a593Smuzhiyun 	grp->pins = devm_kmalloc_array(ipctl->dev,
722*4882a593Smuzhiyun 				       grp->npins, sizeof(grp->pins[0]),
723*4882a593Smuzhiyun 				       GFP_KERNEL);
724*4882a593Smuzhiyun 	if (!grp->pin_ids || !grp->pins)
725*4882a593Smuzhiyun 		return -ENOMEM;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	for (i = 0; i < grp->npins; i++) {
728*4882a593Smuzhiyun 		u32 pin_id = be32_to_cpu(*list++);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		grp->pins[i] = pin_id & 0xff;
731*4882a593Smuzhiyun 		grp->pin_ids[i] = (pin_id >> 8) & 0x7f;
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return grp->npins;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
rzn1_pinctrl_count_function_groups(struct device_node * np)737*4882a593Smuzhiyun static int rzn1_pinctrl_count_function_groups(struct device_node *np)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct device_node *child;
740*4882a593Smuzhiyun 	int count = 0;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (of_property_count_u32_elems(np, RZN1_PINS_PROP) > 0)
743*4882a593Smuzhiyun 		count++;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
746*4882a593Smuzhiyun 		if (of_property_count_u32_elems(child, RZN1_PINS_PROP) > 0)
747*4882a593Smuzhiyun 			count++;
748*4882a593Smuzhiyun 	}
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	return count;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
rzn1_pinctrl_parse_functions(struct device_node * np,struct rzn1_pinctrl * ipctl,unsigned int index)753*4882a593Smuzhiyun static int rzn1_pinctrl_parse_functions(struct device_node *np,
754*4882a593Smuzhiyun 					struct rzn1_pinctrl *ipctl,
755*4882a593Smuzhiyun 					unsigned int index)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct rzn1_pmx_func *func;
758*4882a593Smuzhiyun 	struct rzn1_pin_group *grp;
759*4882a593Smuzhiyun 	struct device_node *child;
760*4882a593Smuzhiyun 	unsigned int i = 0;
761*4882a593Smuzhiyun 	int ret;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	func = &ipctl->functions[index];
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Initialise function */
766*4882a593Smuzhiyun 	func->name = np->name;
767*4882a593Smuzhiyun 	func->num_groups = rzn1_pinctrl_count_function_groups(np);
768*4882a593Smuzhiyun 	if (func->num_groups == 0) {
769*4882a593Smuzhiyun 		dev_err(ipctl->dev, "no groups defined in %pOF\n", np);
770*4882a593Smuzhiyun 		return -EINVAL;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "function %s has %d groups\n",
773*4882a593Smuzhiyun 		np->name, func->num_groups);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	func->groups = devm_kmalloc_array(ipctl->dev,
776*4882a593Smuzhiyun 					  func->num_groups, sizeof(char *),
777*4882a593Smuzhiyun 					  GFP_KERNEL);
778*4882a593Smuzhiyun 	if (!func->groups)
779*4882a593Smuzhiyun 		return -ENOMEM;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (of_property_count_u32_elems(np, RZN1_PINS_PROP) > 0) {
782*4882a593Smuzhiyun 		func->groups[i] = np->name;
783*4882a593Smuzhiyun 		grp = &ipctl->groups[ipctl->ngroups];
784*4882a593Smuzhiyun 		grp->func = func->name;
785*4882a593Smuzhiyun 		ret = rzn1_pinctrl_parse_groups(np, grp, ipctl);
786*4882a593Smuzhiyun 		if (ret < 0)
787*4882a593Smuzhiyun 			return ret;
788*4882a593Smuzhiyun 		i++;
789*4882a593Smuzhiyun 		ipctl->ngroups++;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
793*4882a593Smuzhiyun 		func->groups[i] = child->name;
794*4882a593Smuzhiyun 		grp = &ipctl->groups[ipctl->ngroups];
795*4882a593Smuzhiyun 		grp->func = func->name;
796*4882a593Smuzhiyun 		ret = rzn1_pinctrl_parse_groups(child, grp, ipctl);
797*4882a593Smuzhiyun 		if (ret < 0) {
798*4882a593Smuzhiyun 			of_node_put(child);
799*4882a593Smuzhiyun 			return ret;
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 		i++;
802*4882a593Smuzhiyun 		ipctl->ngroups++;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	dev_dbg(ipctl->dev, "function %s parsed %u/%u groups\n",
806*4882a593Smuzhiyun 		np->name, i, func->num_groups);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
rzn1_pinctrl_probe_dt(struct platform_device * pdev,struct rzn1_pinctrl * ipctl)811*4882a593Smuzhiyun static int rzn1_pinctrl_probe_dt(struct platform_device *pdev,
812*4882a593Smuzhiyun 				 struct rzn1_pinctrl *ipctl)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
815*4882a593Smuzhiyun 	struct device_node *child;
816*4882a593Smuzhiyun 	unsigned int maxgroups = 0;
817*4882a593Smuzhiyun 	unsigned int i = 0;
818*4882a593Smuzhiyun 	int nfuncs = 0;
819*4882a593Smuzhiyun 	int ret;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	nfuncs = of_get_child_count(np);
822*4882a593Smuzhiyun 	if (nfuncs <= 0)
823*4882a593Smuzhiyun 		return 0;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	ipctl->nfunctions = nfuncs;
826*4882a593Smuzhiyun 	ipctl->functions = devm_kmalloc_array(&pdev->dev, nfuncs,
827*4882a593Smuzhiyun 					      sizeof(*ipctl->functions),
828*4882a593Smuzhiyun 					      GFP_KERNEL);
829*4882a593Smuzhiyun 	if (!ipctl->functions)
830*4882a593Smuzhiyun 		return -ENOMEM;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	ipctl->ngroups = 0;
833*4882a593Smuzhiyun 	for_each_child_of_node(np, child)
834*4882a593Smuzhiyun 		maxgroups += rzn1_pinctrl_count_function_groups(child);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	ipctl->groups = devm_kmalloc_array(&pdev->dev,
837*4882a593Smuzhiyun 					   maxgroups,
838*4882a593Smuzhiyun 					   sizeof(*ipctl->groups),
839*4882a593Smuzhiyun 					   GFP_KERNEL);
840*4882a593Smuzhiyun 	if (!ipctl->groups)
841*4882a593Smuzhiyun 		return -ENOMEM;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	for_each_child_of_node(np, child) {
844*4882a593Smuzhiyun 		ret = rzn1_pinctrl_parse_functions(child, ipctl, i++);
845*4882a593Smuzhiyun 		if (ret < 0) {
846*4882a593Smuzhiyun 			of_node_put(child);
847*4882a593Smuzhiyun 			return ret;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return 0;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
rzn1_pinctrl_probe(struct platform_device * pdev)854*4882a593Smuzhiyun static int rzn1_pinctrl_probe(struct platform_device *pdev)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl;
857*4882a593Smuzhiyun 	struct resource *res;
858*4882a593Smuzhiyun 	int ret;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* Create state holders etc for this driver */
861*4882a593Smuzhiyun 	ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
862*4882a593Smuzhiyun 	if (!ipctl)
863*4882a593Smuzhiyun 		return -ENOMEM;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	ipctl->mdio_func[0] = -1;
866*4882a593Smuzhiyun 	ipctl->mdio_func[1] = -1;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	ipctl->lev1 = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
869*4882a593Smuzhiyun 	if (IS_ERR(ipctl->lev1))
870*4882a593Smuzhiyun 		return PTR_ERR(ipctl->lev1);
871*4882a593Smuzhiyun 	ipctl->lev1_protect_phys = (u32)res->start + 0x400;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	ipctl->lev2 = devm_platform_get_and_ioremap_resource(pdev, 1, &res);
874*4882a593Smuzhiyun 	if (IS_ERR(ipctl->lev2))
875*4882a593Smuzhiyun 		return PTR_ERR(ipctl->lev2);
876*4882a593Smuzhiyun 	ipctl->lev2_protect_phys = (u32)res->start + 0x400;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	ipctl->clk = devm_clk_get(&pdev->dev, NULL);
879*4882a593Smuzhiyun 	if (IS_ERR(ipctl->clk))
880*4882a593Smuzhiyun 		return PTR_ERR(ipctl->clk);
881*4882a593Smuzhiyun 	ret = clk_prepare_enable(ipctl->clk);
882*4882a593Smuzhiyun 	if (ret)
883*4882a593Smuzhiyun 		return ret;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	ipctl->dev = &pdev->dev;
886*4882a593Smuzhiyun 	rzn1_pinctrl_desc.name = dev_name(&pdev->dev);
887*4882a593Smuzhiyun 	rzn1_pinctrl_desc.pins = rzn1_pins;
888*4882a593Smuzhiyun 	rzn1_pinctrl_desc.npins = ARRAY_SIZE(rzn1_pins);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	ret = rzn1_pinctrl_probe_dt(pdev, ipctl);
891*4882a593Smuzhiyun 	if (ret) {
892*4882a593Smuzhiyun 		dev_err(&pdev->dev, "fail to probe dt properties\n");
893*4882a593Smuzhiyun 		goto err_clk;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ipctl);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	ret = devm_pinctrl_register_and_init(&pdev->dev, &rzn1_pinctrl_desc,
899*4882a593Smuzhiyun 					     ipctl, &ipctl->pctl);
900*4882a593Smuzhiyun 	if (ret) {
901*4882a593Smuzhiyun 		dev_err(&pdev->dev, "could not register rzn1 pinctrl driver\n");
902*4882a593Smuzhiyun 		goto err_clk;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	ret = pinctrl_enable(ipctl->pctl);
906*4882a593Smuzhiyun 	if (ret)
907*4882a593Smuzhiyun 		goto err_clk;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	dev_info(&pdev->dev, "probed\n");
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun err_clk:
914*4882a593Smuzhiyun 	clk_disable_unprepare(ipctl->clk);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	return ret;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
rzn1_pinctrl_remove(struct platform_device * pdev)919*4882a593Smuzhiyun static int rzn1_pinctrl_remove(struct platform_device *pdev)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct rzn1_pinctrl *ipctl = platform_get_drvdata(pdev);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	clk_disable_unprepare(ipctl->clk);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun static const struct of_device_id rzn1_pinctrl_match[] = {
929*4882a593Smuzhiyun 	{ .compatible = "renesas,rzn1-pinctrl", },
930*4882a593Smuzhiyun 	{}
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rzn1_pinctrl_match);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun static struct platform_driver rzn1_pinctrl_driver = {
935*4882a593Smuzhiyun 	.probe	= rzn1_pinctrl_probe,
936*4882a593Smuzhiyun 	.remove = rzn1_pinctrl_remove,
937*4882a593Smuzhiyun 	.driver	= {
938*4882a593Smuzhiyun 		.name		= "rzn1-pinctrl",
939*4882a593Smuzhiyun 		.of_match_table	= rzn1_pinctrl_match,
940*4882a593Smuzhiyun 	},
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
_pinctrl_drv_register(void)943*4882a593Smuzhiyun static int __init _pinctrl_drv_register(void)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	return platform_driver_register(&rzn1_pinctrl_driver);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun subsys_initcall(_pinctrl_drv_register);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun MODULE_AUTHOR("Phil Edworthy <phil.edworthy@renesas.com>");
950*4882a593Smuzhiyun MODULE_DESCRIPTION("Renesas RZ/N1 pinctrl driver");
951*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
952