xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/pfc-sh73a0.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * sh73a0 processor support - PFC hardware block
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Renesas Solutions Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2010 NISHIMOTO Hiroki
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
12*4882a593Smuzhiyun #include <linux/regulator/driver.h>
13*4882a593Smuzhiyun #include <linux/regulator/machine.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "core.h"
17*4882a593Smuzhiyun #include "sh_pfc.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CPU_ALL_PORT(fn, pfx, sfx)					\
20*4882a593Smuzhiyun 	PORT_10(0,  fn, pfx, sfx), PORT_90(0, fn, pfx, sfx),		\
21*4882a593Smuzhiyun 	PORT_10(100, fn, pfx##10, sfx),					\
22*4882a593Smuzhiyun 	PORT_1(110, fn, pfx##110, sfx), PORT_1(111, fn, pfx##111, sfx),	\
23*4882a593Smuzhiyun 	PORT_1(112, fn, pfx##112, sfx), PORT_1(113, fn, pfx##113, sfx),	\
24*4882a593Smuzhiyun 	PORT_1(114, fn, pfx##114, sfx), PORT_1(115, fn, pfx##115, sfx),	\
25*4882a593Smuzhiyun 	PORT_1(116, fn, pfx##116, sfx), PORT_1(117, fn, pfx##117, sfx),	\
26*4882a593Smuzhiyun 	PORT_1(118, fn, pfx##118, sfx),					\
27*4882a593Smuzhiyun 	PORT_1(128, fn, pfx##128, sfx), PORT_1(129, fn, pfx##129, sfx),	\
28*4882a593Smuzhiyun 	PORT_10(130, fn, pfx##13, sfx), PORT_10(140, fn, pfx##14, sfx),	\
29*4882a593Smuzhiyun 	PORT_10(150, fn, pfx##15, sfx),					\
30*4882a593Smuzhiyun 	PORT_1(160, fn, pfx##160, sfx), PORT_1(161, fn, pfx##161, sfx),	\
31*4882a593Smuzhiyun 	PORT_1(162, fn, pfx##162, sfx), PORT_1(163, fn, pfx##163, sfx),	\
32*4882a593Smuzhiyun 	PORT_1(164, fn, pfx##164, sfx),					\
33*4882a593Smuzhiyun 	PORT_1(192, fn, pfx##192, sfx), PORT_1(193, fn, pfx##193, sfx),	\
34*4882a593Smuzhiyun 	PORT_1(194, fn, pfx##194, sfx), PORT_1(195, fn, pfx##195, sfx),	\
35*4882a593Smuzhiyun 	PORT_1(196, fn, pfx##196, sfx), PORT_1(197, fn, pfx##197, sfx),	\
36*4882a593Smuzhiyun 	PORT_1(198, fn, pfx##198, sfx), PORT_1(199, fn, pfx##199, sfx),	\
37*4882a593Smuzhiyun 	PORT_10(200, fn, pfx##20, sfx), PORT_10(210, fn, pfx##21, sfx),	\
38*4882a593Smuzhiyun 	PORT_10(220, fn, pfx##22, sfx), PORT_10(230, fn, pfx##23, sfx),	\
39*4882a593Smuzhiyun 	PORT_10(240, fn, pfx##24, sfx), PORT_10(250, fn, pfx##25, sfx),	\
40*4882a593Smuzhiyun 	PORT_10(260, fn, pfx##26, sfx), PORT_10(270, fn, pfx##27, sfx),	\
41*4882a593Smuzhiyun 	PORT_1(280, fn, pfx##280, sfx), PORT_1(281, fn, pfx##281, sfx),	\
42*4882a593Smuzhiyun 	PORT_1(282, fn, pfx##282, sfx),					\
43*4882a593Smuzhiyun 	PORT_1(288, fn, pfx##288, sfx), PORT_1(289, fn, pfx##289, sfx),	\
44*4882a593Smuzhiyun 	PORT_10(290, fn, pfx##29, sfx), PORT_10(300, fn, pfx##30, sfx)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define CPU_ALL_NOGP(fn)	\
47*4882a593Smuzhiyun 	PIN_NOGP(A11, "F26", fn)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun enum {
50*4882a593Smuzhiyun 	PINMUX_RESERVED = 0,
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	PINMUX_DATA_BEGIN,
53*4882a593Smuzhiyun 	PORT_ALL(DATA),			/* PORT0_DATA -> PORT309_DATA */
54*4882a593Smuzhiyun 	PINMUX_DATA_END,
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	PINMUX_INPUT_BEGIN,
57*4882a593Smuzhiyun 	PORT_ALL(IN),			/* PORT0_IN -> PORT309_IN */
58*4882a593Smuzhiyun 	PINMUX_INPUT_END,
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	PINMUX_OUTPUT_BEGIN,
61*4882a593Smuzhiyun 	PORT_ALL(OUT),			/* PORT0_OUT -> PORT309_OUT */
62*4882a593Smuzhiyun 	PINMUX_OUTPUT_END,
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	PINMUX_FUNCTION_BEGIN,
65*4882a593Smuzhiyun 	PORT_ALL(FN_IN),		/* PORT0_FN_IN -> PORT309_FN_IN */
66*4882a593Smuzhiyun 	PORT_ALL(FN_OUT),		/* PORT0_FN_OUT -> PORT309_FN_OUT */
67*4882a593Smuzhiyun 	PORT_ALL(FN0),			/* PORT0_FN0 -> PORT309_FN0 */
68*4882a593Smuzhiyun 	PORT_ALL(FN1),			/* PORT0_FN1 -> PORT309_FN1 */
69*4882a593Smuzhiyun 	PORT_ALL(FN2),			/* PORT0_FN2 -> PORT309_FN2 */
70*4882a593Smuzhiyun 	PORT_ALL(FN3),			/* PORT0_FN3 -> PORT309_FN3 */
71*4882a593Smuzhiyun 	PORT_ALL(FN4),			/* PORT0_FN4 -> PORT309_FN4 */
72*4882a593Smuzhiyun 	PORT_ALL(FN5),			/* PORT0_FN5 -> PORT309_FN5 */
73*4882a593Smuzhiyun 	PORT_ALL(FN6),			/* PORT0_FN6 -> PORT309_FN6 */
74*4882a593Smuzhiyun 	PORT_ALL(FN7),			/* PORT0_FN7 -> PORT309_FN7 */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
77*4882a593Smuzhiyun 	MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
78*4882a593Smuzhiyun 	MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
79*4882a593Smuzhiyun 	MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
80*4882a593Smuzhiyun 	MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
81*4882a593Smuzhiyun 	MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
82*4882a593Smuzhiyun 	MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
83*4882a593Smuzhiyun 	MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
84*4882a593Smuzhiyun 	MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
85*4882a593Smuzhiyun 	MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
86*4882a593Smuzhiyun 	MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
87*4882a593Smuzhiyun 	MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
88*4882a593Smuzhiyun 	MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
89*4882a593Smuzhiyun 	MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
90*4882a593Smuzhiyun 	MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
91*4882a593Smuzhiyun 	MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
92*4882a593Smuzhiyun 	MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
93*4882a593Smuzhiyun 	MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
94*4882a593Smuzhiyun 	MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
95*4882a593Smuzhiyun 	MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
96*4882a593Smuzhiyun 	MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
97*4882a593Smuzhiyun 	MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
98*4882a593Smuzhiyun 	MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
99*4882a593Smuzhiyun 	MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
100*4882a593Smuzhiyun 	MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
101*4882a593Smuzhiyun 	MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
102*4882a593Smuzhiyun 	MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
103*4882a593Smuzhiyun 	MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
104*4882a593Smuzhiyun 	MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
105*4882a593Smuzhiyun 	MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
106*4882a593Smuzhiyun 	MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
107*4882a593Smuzhiyun 	MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
108*4882a593Smuzhiyun 	MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
109*4882a593Smuzhiyun 	MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
110*4882a593Smuzhiyun 	MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
111*4882a593Smuzhiyun 	MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
112*4882a593Smuzhiyun 	MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
113*4882a593Smuzhiyun 	MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
114*4882a593Smuzhiyun 	MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
115*4882a593Smuzhiyun 	MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
116*4882a593Smuzhiyun 	MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
117*4882a593Smuzhiyun 	MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
118*4882a593Smuzhiyun 	PINMUX_FUNCTION_END,
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	PINMUX_MARK_BEGIN,
121*4882a593Smuzhiyun 	/* Hardware manual Table 25-1 (Function 0-7) */
122*4882a593Smuzhiyun 	VBUS_0_MARK,
123*4882a593Smuzhiyun 	GPI0_MARK,
124*4882a593Smuzhiyun 	GPI1_MARK,
125*4882a593Smuzhiyun 	GPI2_MARK,
126*4882a593Smuzhiyun 	GPI3_MARK,
127*4882a593Smuzhiyun 	GPI4_MARK,
128*4882a593Smuzhiyun 	GPI5_MARK,
129*4882a593Smuzhiyun 	GPI6_MARK,
130*4882a593Smuzhiyun 	GPI7_MARK,
131*4882a593Smuzhiyun 	SCIFA7_RXD_MARK,
132*4882a593Smuzhiyun 	SCIFA7_CTS__MARK,
133*4882a593Smuzhiyun 	GPO7_MARK, MFG0_OUT2_MARK,
134*4882a593Smuzhiyun 	GPO6_MARK, MFG1_OUT2_MARK,
135*4882a593Smuzhiyun 	GPO5_MARK, SCIFA0_SCK_MARK, FSICOSLDT3_MARK, PORT16_VIO_CKOR_MARK,
136*4882a593Smuzhiyun 	SCIFA0_TXD_MARK,
137*4882a593Smuzhiyun 	SCIFA7_TXD_MARK,
138*4882a593Smuzhiyun 	SCIFA7_RTS__MARK, PORT19_VIO_CKO2_MARK,
139*4882a593Smuzhiyun 	GPO0_MARK,
140*4882a593Smuzhiyun 	GPO1_MARK,
141*4882a593Smuzhiyun 	GPO2_MARK, STATUS0_MARK,
142*4882a593Smuzhiyun 	GPO3_MARK, STATUS1_MARK,
143*4882a593Smuzhiyun 	GPO4_MARK, STATUS2_MARK,
144*4882a593Smuzhiyun 	VINT_MARK,
145*4882a593Smuzhiyun 	TCKON_MARK,
146*4882a593Smuzhiyun 	XDVFS1_MARK, PORT27_I2C_SCL2_MARK, PORT27_I2C_SCL3_MARK, \
147*4882a593Smuzhiyun 	MFG0_OUT1_MARK, PORT27_IROUT_MARK,
148*4882a593Smuzhiyun 	XDVFS2_MARK, PORT28_I2C_SDA2_MARK, PORT28_I2C_SDA3_MARK, \
149*4882a593Smuzhiyun 	PORT28_TPU1TO1_MARK,
150*4882a593Smuzhiyun 	SIM_RST_MARK, PORT29_TPU1TO1_MARK,
151*4882a593Smuzhiyun 	SIM_CLK_MARK, PORT30_VIO_CKOR_MARK,
152*4882a593Smuzhiyun 	SIM_D_MARK, PORT31_IROUT_MARK,
153*4882a593Smuzhiyun 	SCIFA4_TXD_MARK,
154*4882a593Smuzhiyun 	SCIFA4_RXD_MARK, XWUP_MARK,
155*4882a593Smuzhiyun 	SCIFA4_RTS__MARK,
156*4882a593Smuzhiyun 	SCIFA4_CTS__MARK,
157*4882a593Smuzhiyun 	FSIBOBT_MARK, FSIBIBT_MARK,
158*4882a593Smuzhiyun 	FSIBOLR_MARK, FSIBILR_MARK,
159*4882a593Smuzhiyun 	FSIBOSLD_MARK,
160*4882a593Smuzhiyun 	FSIBISLD_MARK,
161*4882a593Smuzhiyun 	VACK_MARK,
162*4882a593Smuzhiyun 	XTAL1L_MARK,
163*4882a593Smuzhiyun 	SCIFA0_RTS__MARK, FSICOSLDT2_MARK,
164*4882a593Smuzhiyun 	SCIFA0_RXD_MARK,
165*4882a593Smuzhiyun 	SCIFA0_CTS__MARK, FSICOSLDT1_MARK,
166*4882a593Smuzhiyun 	FSICOBT_MARK, FSICIBT_MARK, FSIDOBT_MARK, FSIDIBT_MARK,
167*4882a593Smuzhiyun 	FSICOLR_MARK, FSICILR_MARK, FSIDOLR_MARK, FSIDILR_MARK,
168*4882a593Smuzhiyun 	FSICOSLD_MARK, PORT47_FSICSPDIF_MARK,
169*4882a593Smuzhiyun 	FSICISLD_MARK, FSIDISLD_MARK,
170*4882a593Smuzhiyun 	FSIACK_MARK, PORT49_IRDA_OUT_MARK, PORT49_IROUT_MARK, FSIAOMC_MARK,
171*4882a593Smuzhiyun 	FSIAOLR_MARK, BBIF2_TSYNC2_MARK, TPU2TO2_MARK, FSIAILR_MARK,
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	FSIAOBT_MARK, BBIF2_TSCK2_MARK, TPU2TO3_MARK, FSIAIBT_MARK,
174*4882a593Smuzhiyun 	FSIAOSLD_MARK, BBIF2_TXD2_MARK,
175*4882a593Smuzhiyun 	FSIASPDIF_MARK, PORT53_IRDA_IN_MARK, TPU3TO3_MARK, FSIBSPDIF_MARK, \
176*4882a593Smuzhiyun 	PORT53_FSICSPDIF_MARK,
177*4882a593Smuzhiyun 	FSIBCK_MARK, PORT54_IRDA_FIRSEL_MARK, TPU3TO2_MARK, FSIBOMC_MARK, \
178*4882a593Smuzhiyun 	FSICCK_MARK, FSICOMC_MARK,
179*4882a593Smuzhiyun 	FSIAISLD_MARK, TPU0TO0_MARK,
180*4882a593Smuzhiyun 	A0_MARK, BS__MARK,
181*4882a593Smuzhiyun 	A12_MARK, PORT58_KEYOUT7_MARK, TPU4TO2_MARK,
182*4882a593Smuzhiyun 	A13_MARK, PORT59_KEYOUT6_MARK, TPU0TO1_MARK,
183*4882a593Smuzhiyun 	A14_MARK, KEYOUT5_MARK,
184*4882a593Smuzhiyun 	A15_MARK, KEYOUT4_MARK,
185*4882a593Smuzhiyun 	A16_MARK, KEYOUT3_MARK, MSIOF0_SS1_MARK,
186*4882a593Smuzhiyun 	A17_MARK, KEYOUT2_MARK, MSIOF0_TSYNC_MARK,
187*4882a593Smuzhiyun 	A18_MARK, KEYOUT1_MARK, MSIOF0_TSCK_MARK,
188*4882a593Smuzhiyun 	A19_MARK, KEYOUT0_MARK, MSIOF0_TXD_MARK,
189*4882a593Smuzhiyun 	A20_MARK, KEYIN0_MARK, MSIOF0_RSCK_MARK,
190*4882a593Smuzhiyun 	A21_MARK, KEYIN1_MARK, MSIOF0_RSYNC_MARK,
191*4882a593Smuzhiyun 	A22_MARK, KEYIN2_MARK, MSIOF0_MCK0_MARK,
192*4882a593Smuzhiyun 	A23_MARK, KEYIN3_MARK, MSIOF0_MCK1_MARK,
193*4882a593Smuzhiyun 	A24_MARK, KEYIN4_MARK, MSIOF0_RXD_MARK,
194*4882a593Smuzhiyun 	A25_MARK, KEYIN5_MARK, MSIOF0_SS2_MARK,
195*4882a593Smuzhiyun 	A26_MARK, KEYIN6_MARK,
196*4882a593Smuzhiyun 	KEYIN7_MARK,
197*4882a593Smuzhiyun 	D0_NAF0_MARK,
198*4882a593Smuzhiyun 	D1_NAF1_MARK,
199*4882a593Smuzhiyun 	D2_NAF2_MARK,
200*4882a593Smuzhiyun 	D3_NAF3_MARK,
201*4882a593Smuzhiyun 	D4_NAF4_MARK,
202*4882a593Smuzhiyun 	D5_NAF5_MARK,
203*4882a593Smuzhiyun 	D6_NAF6_MARK,
204*4882a593Smuzhiyun 	D7_NAF7_MARK,
205*4882a593Smuzhiyun 	D8_NAF8_MARK,
206*4882a593Smuzhiyun 	D9_NAF9_MARK,
207*4882a593Smuzhiyun 	D10_NAF10_MARK,
208*4882a593Smuzhiyun 	D11_NAF11_MARK,
209*4882a593Smuzhiyun 	D12_NAF12_MARK,
210*4882a593Smuzhiyun 	D13_NAF13_MARK,
211*4882a593Smuzhiyun 	D14_NAF14_MARK,
212*4882a593Smuzhiyun 	D15_NAF15_MARK,
213*4882a593Smuzhiyun 	CS4__MARK,
214*4882a593Smuzhiyun 	CS5A__MARK, PORT91_RDWR_MARK,
215*4882a593Smuzhiyun 	CS5B__MARK, FCE1__MARK,
216*4882a593Smuzhiyun 	CS6B__MARK, DACK0_MARK,
217*4882a593Smuzhiyun 	FCE0__MARK, CS6A__MARK,
218*4882a593Smuzhiyun 	WAIT__MARK, DREQ0_MARK,
219*4882a593Smuzhiyun 	RD__FSC_MARK,
220*4882a593Smuzhiyun 	WE0__FWE_MARK, RDWR_FWE_MARK,
221*4882a593Smuzhiyun 	WE1__MARK,
222*4882a593Smuzhiyun 	FRB_MARK,
223*4882a593Smuzhiyun 	CKO_MARK,
224*4882a593Smuzhiyun 	NBRSTOUT__MARK,
225*4882a593Smuzhiyun 	NBRST__MARK,
226*4882a593Smuzhiyun 	BBIF2_TXD_MARK,
227*4882a593Smuzhiyun 	BBIF2_RXD_MARK,
228*4882a593Smuzhiyun 	BBIF2_SYNC_MARK,
229*4882a593Smuzhiyun 	BBIF2_SCK_MARK,
230*4882a593Smuzhiyun 	SCIFA3_CTS__MARK, MFG3_IN2_MARK,
231*4882a593Smuzhiyun 	SCIFA3_RXD_MARK, MFG3_IN1_MARK,
232*4882a593Smuzhiyun 	BBIF1_SS2_MARK, SCIFA3_RTS__MARK, MFG3_OUT1_MARK,
233*4882a593Smuzhiyun 	SCIFA3_TXD_MARK,
234*4882a593Smuzhiyun 	HSI_RX_DATA_MARK, BBIF1_RXD_MARK,
235*4882a593Smuzhiyun 	HSI_TX_WAKE_MARK, BBIF1_TSCK_MARK,
236*4882a593Smuzhiyun 	HSI_TX_DATA_MARK, BBIF1_TSYNC_MARK,
237*4882a593Smuzhiyun 	HSI_TX_READY_MARK, BBIF1_TXD_MARK,
238*4882a593Smuzhiyun 	HSI_RX_READY_MARK, BBIF1_RSCK_MARK, PORT115_I2C_SCL2_MARK, \
239*4882a593Smuzhiyun 	PORT115_I2C_SCL3_MARK,
240*4882a593Smuzhiyun 	HSI_RX_WAKE_MARK, BBIF1_RSYNC_MARK, PORT116_I2C_SDA2_MARK, \
241*4882a593Smuzhiyun 	PORT116_I2C_SDA3_MARK,
242*4882a593Smuzhiyun 	HSI_RX_FLAG_MARK, BBIF1_SS1_MARK, BBIF1_FLOW_MARK,
243*4882a593Smuzhiyun 	HSI_TX_FLAG_MARK,
244*4882a593Smuzhiyun 	VIO_VD_MARK, PORT128_LCD2VSYN_MARK, VIO2_VD_MARK, LCD2D0_MARK,
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	VIO_HD_MARK, PORT129_LCD2HSYN_MARK, PORT129_LCD2CS__MARK, \
247*4882a593Smuzhiyun 	VIO2_HD_MARK, LCD2D1_MARK,
248*4882a593Smuzhiyun 	VIO_D0_MARK, PORT130_MSIOF2_RXD_MARK, LCD2D10_MARK,
249*4882a593Smuzhiyun 	VIO_D1_MARK, PORT131_KEYOUT6_MARK, PORT131_MSIOF2_SS1_MARK, \
250*4882a593Smuzhiyun 	PORT131_KEYOUT11_MARK, LCD2D11_MARK,
251*4882a593Smuzhiyun 	VIO_D2_MARK, PORT132_KEYOUT7_MARK, PORT132_MSIOF2_SS2_MARK, \
252*4882a593Smuzhiyun 	PORT132_KEYOUT10_MARK, LCD2D12_MARK,
253*4882a593Smuzhiyun 	VIO_D3_MARK, MSIOF2_TSYNC_MARK, LCD2D13_MARK,
254*4882a593Smuzhiyun 	VIO_D4_MARK, MSIOF2_TXD_MARK, LCD2D14_MARK,
255*4882a593Smuzhiyun 	VIO_D5_MARK, MSIOF2_TSCK_MARK, LCD2D15_MARK,
256*4882a593Smuzhiyun 	VIO_D6_MARK, PORT136_KEYOUT8_MARK, LCD2D16_MARK,
257*4882a593Smuzhiyun 	VIO_D7_MARK, PORT137_KEYOUT9_MARK, LCD2D17_MARK,
258*4882a593Smuzhiyun 	VIO_D8_MARK, PORT138_KEYOUT8_MARK, VIO2_D0_MARK, LCD2D6_MARK,
259*4882a593Smuzhiyun 	VIO_D9_MARK, PORT139_KEYOUT9_MARK, VIO2_D1_MARK, LCD2D7_MARK,
260*4882a593Smuzhiyun 	VIO_D10_MARK, TPU0TO2_MARK, VIO2_D2_MARK, LCD2D8_MARK,
261*4882a593Smuzhiyun 	VIO_D11_MARK, TPU0TO3_MARK, VIO2_D3_MARK, LCD2D9_MARK,
262*4882a593Smuzhiyun 	VIO_D12_MARK, PORT142_KEYOUT10_MARK, VIO2_D4_MARK, LCD2D2_MARK,
263*4882a593Smuzhiyun 	VIO_D13_MARK, PORT143_KEYOUT11_MARK, PORT143_KEYOUT6_MARK, \
264*4882a593Smuzhiyun 	VIO2_D5_MARK, LCD2D3_MARK,
265*4882a593Smuzhiyun 	VIO_D14_MARK, PORT144_KEYOUT7_MARK, VIO2_D6_MARK, LCD2D4_MARK,
266*4882a593Smuzhiyun 	VIO_D15_MARK, TPU1TO3_MARK, PORT145_LCD2DISP_MARK, \
267*4882a593Smuzhiyun 	PORT145_LCD2RS_MARK, VIO2_D7_MARK, LCD2D5_MARK,
268*4882a593Smuzhiyun 	VIO_CLK_MARK, LCD2DCK_MARK, PORT146_LCD2WR__MARK, VIO2_CLK_MARK, \
269*4882a593Smuzhiyun 	LCD2D18_MARK,
270*4882a593Smuzhiyun 	VIO_FIELD_MARK, LCD2RD__MARK, VIO2_FIELD_MARK, LCD2D19_MARK,
271*4882a593Smuzhiyun 	VIO_CKO_MARK,
272*4882a593Smuzhiyun 	A27_MARK, PORT149_RDWR_MARK, MFG0_IN1_MARK, PORT149_KEYOUT9_MARK,
273*4882a593Smuzhiyun 	MFG0_IN2_MARK,
274*4882a593Smuzhiyun 	TS_SPSYNC3_MARK, MSIOF2_RSCK_MARK,
275*4882a593Smuzhiyun 	TS_SDAT3_MARK, MSIOF2_RSYNC_MARK,
276*4882a593Smuzhiyun 	TPU1TO2_MARK, TS_SDEN3_MARK, PORT153_MSIOF2_SS1_MARK,
277*4882a593Smuzhiyun 	SCIFA2_TXD1_MARK, MSIOF2_MCK0_MARK,
278*4882a593Smuzhiyun 	SCIFA2_RXD1_MARK, MSIOF2_MCK1_MARK,
279*4882a593Smuzhiyun 	SCIFA2_RTS1__MARK, PORT156_MSIOF2_SS2_MARK,
280*4882a593Smuzhiyun 	SCIFA2_CTS1__MARK, PORT157_MSIOF2_RXD_MARK,
281*4882a593Smuzhiyun 	DINT__MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK,
282*4882a593Smuzhiyun 	PORT159_SCIFB_SCK_MARK, PORT159_SCIFA5_SCK_MARK, NMI_MARK,
283*4882a593Smuzhiyun 	PORT160_SCIFB_TXD_MARK, PORT160_SCIFA5_TXD_MARK,
284*4882a593Smuzhiyun 	PORT161_SCIFB_CTS__MARK, PORT161_SCIFA5_CTS__MARK,
285*4882a593Smuzhiyun 	PORT162_SCIFB_RXD_MARK, PORT162_SCIFA5_RXD_MARK,
286*4882a593Smuzhiyun 	PORT163_SCIFB_RTS__MARK, PORT163_SCIFA5_RTS__MARK, TPU3TO0_MARK,
287*4882a593Smuzhiyun 	LCDD0_MARK,
288*4882a593Smuzhiyun 	LCDD1_MARK, PORT193_SCIFA5_CTS__MARK, BBIF2_TSYNC1_MARK,
289*4882a593Smuzhiyun 	LCDD2_MARK, PORT194_SCIFA5_RTS__MARK, BBIF2_TSCK1_MARK,
290*4882a593Smuzhiyun 	LCDD3_MARK, PORT195_SCIFA5_RXD_MARK, BBIF2_TXD1_MARK,
291*4882a593Smuzhiyun 	LCDD4_MARK, PORT196_SCIFA5_TXD_MARK,
292*4882a593Smuzhiyun 	LCDD5_MARK, PORT197_SCIFA5_SCK_MARK, MFG2_OUT2_MARK, TPU2TO1_MARK,
293*4882a593Smuzhiyun 	LCDD6_MARK,
294*4882a593Smuzhiyun 	LCDD7_MARK, TPU4TO1_MARK, MFG4_OUT2_MARK,
295*4882a593Smuzhiyun 	LCDD8_MARK, D16_MARK,
296*4882a593Smuzhiyun 	LCDD9_MARK, D17_MARK,
297*4882a593Smuzhiyun 	LCDD10_MARK, D18_MARK,
298*4882a593Smuzhiyun 	LCDD11_MARK, D19_MARK,
299*4882a593Smuzhiyun 	LCDD12_MARK, D20_MARK,
300*4882a593Smuzhiyun 	LCDD13_MARK, D21_MARK,
301*4882a593Smuzhiyun 	LCDD14_MARK, D22_MARK,
302*4882a593Smuzhiyun 	LCDD15_MARK, PORT207_MSIOF0L_SS1_MARK, D23_MARK,
303*4882a593Smuzhiyun 	LCDD16_MARK, PORT208_MSIOF0L_SS2_MARK, D24_MARK,
304*4882a593Smuzhiyun 	LCDD17_MARK, D25_MARK,
305*4882a593Smuzhiyun 	LCDD18_MARK, DREQ2_MARK, PORT210_MSIOF0L_SS1_MARK, D26_MARK,
306*4882a593Smuzhiyun 	LCDD19_MARK, PORT211_MSIOF0L_SS2_MARK, D27_MARK,
307*4882a593Smuzhiyun 	LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK,
308*4882a593Smuzhiyun 	LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK,
309*4882a593Smuzhiyun 	LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_RSCK_MARK, D30_MARK,
310*4882a593Smuzhiyun 	LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_RSYNC_MARK, D31_MARK,
311*4882a593Smuzhiyun 	LCDDCK_MARK, LCDWR__MARK,
312*4882a593Smuzhiyun 	LCDRD__MARK, DACK2_MARK, PORT217_LCD2RS_MARK, MSIOF0L_TSYNC_MARK, \
313*4882a593Smuzhiyun 	VIO2_FIELD3_MARK, PORT217_LCD2DISP_MARK,
314*4882a593Smuzhiyun 	LCDHSYN_MARK, LCDCS__MARK, LCDCS2__MARK, DACK3_MARK, \
315*4882a593Smuzhiyun 	PORT218_VIO_CKOR_MARK,
316*4882a593Smuzhiyun 	LCDDISP_MARK, LCDRS_MARK, PORT219_LCD2WR__MARK, DREQ3_MARK, \
317*4882a593Smuzhiyun 	MSIOF0L_TSCK_MARK, VIO2_CLK3_MARK, LCD2DCK_2_MARK,
318*4882a593Smuzhiyun 	LCDVSYN_MARK, LCDVSYN2_MARK,
319*4882a593Smuzhiyun 	LCDLCLK_MARK, DREQ1_MARK, PORT221_LCD2CS__MARK, PWEN_MARK, \
320*4882a593Smuzhiyun 	MSIOF0L_RXD_MARK, VIO2_HD3_MARK, PORT221_LCD2HSYN_MARK,
321*4882a593Smuzhiyun 	LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, OVCN_MARK, MSIOF0L_TXD_MARK, \
322*4882a593Smuzhiyun 	VIO2_VD3_MARK, PORT222_LCD2VSYN_MARK,
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	SCIFA1_TXD_MARK, OVCN2_MARK,
325*4882a593Smuzhiyun 	EXTLP_MARK, SCIFA1_SCK_MARK, PORT226_VIO_CKO2_MARK,
326*4882a593Smuzhiyun 	SCIFA1_RTS__MARK, IDIN_MARK,
327*4882a593Smuzhiyun 	SCIFA1_RXD_MARK,
328*4882a593Smuzhiyun 	SCIFA1_CTS__MARK, MFG1_IN1_MARK,
329*4882a593Smuzhiyun 	MSIOF1_TXD_MARK, SCIFA2_TXD2_MARK,
330*4882a593Smuzhiyun 	MSIOF1_TSYNC_MARK, SCIFA2_CTS2__MARK,
331*4882a593Smuzhiyun 	MSIOF1_TSCK_MARK, SCIFA2_SCK2_MARK,
332*4882a593Smuzhiyun 	MSIOF1_RXD_MARK, SCIFA2_RXD2_MARK,
333*4882a593Smuzhiyun 	MSIOF1_RSCK_MARK, SCIFA2_RTS2__MARK, VIO2_CLK2_MARK, LCD2D20_MARK,
334*4882a593Smuzhiyun 	MSIOF1_RSYNC_MARK, MFG1_IN2_MARK, VIO2_VD2_MARK, LCD2D21_MARK,
335*4882a593Smuzhiyun 	MSIOF1_MCK0_MARK, PORT236_I2C_SDA2_MARK,
336*4882a593Smuzhiyun 	MSIOF1_MCK1_MARK, PORT237_I2C_SCL2_MARK,
337*4882a593Smuzhiyun 	MSIOF1_SS1_MARK, VIO2_FIELD2_MARK, LCD2D22_MARK,
338*4882a593Smuzhiyun 	MSIOF1_SS2_MARK, VIO2_HD2_MARK, LCD2D23_MARK,
339*4882a593Smuzhiyun 	SCIFA6_TXD_MARK,
340*4882a593Smuzhiyun 	PORT241_IRDA_OUT_MARK, PORT241_IROUT_MARK, MFG4_OUT1_MARK, TPU4TO0_MARK,
341*4882a593Smuzhiyun 	PORT242_IRDA_IN_MARK, MFG4_IN2_MARK,
342*4882a593Smuzhiyun 	PORT243_IRDA_FIRSEL_MARK, PORT243_VIO_CKO2_MARK,
343*4882a593Smuzhiyun 	PORT244_SCIFA5_CTS__MARK, MFG2_IN1_MARK, PORT244_SCIFB_CTS__MARK, \
344*4882a593Smuzhiyun 	MSIOF2R_RXD_MARK,
345*4882a593Smuzhiyun 	PORT245_SCIFA5_RTS__MARK, MFG2_IN2_MARK, PORT245_SCIFB_RTS__MARK, \
346*4882a593Smuzhiyun 	MSIOF2R_TXD_MARK,
347*4882a593Smuzhiyun 	PORT246_SCIFA5_RXD_MARK, MFG1_OUT1_MARK, PORT246_SCIFB_RXD_MARK, \
348*4882a593Smuzhiyun 	TPU1TO0_MARK,
349*4882a593Smuzhiyun 	PORT247_SCIFA5_TXD_MARK, MFG3_OUT2_MARK, PORT247_SCIFB_TXD_MARK, \
350*4882a593Smuzhiyun 	TPU3TO1_MARK,
351*4882a593Smuzhiyun 	PORT248_SCIFA5_SCK_MARK, MFG2_OUT1_MARK, PORT248_SCIFB_SCK_MARK, \
352*4882a593Smuzhiyun 	TPU2TO0_MARK, PORT248_I2C_SCL3_MARK, MSIOF2R_TSCK_MARK,
353*4882a593Smuzhiyun 	PORT249_IROUT_MARK, MFG4_IN1_MARK, PORT249_I2C_SDA3_MARK, \
354*4882a593Smuzhiyun 	MSIOF2R_TSYNC_MARK,
355*4882a593Smuzhiyun 	SDHICLK0_MARK,
356*4882a593Smuzhiyun 	SDHICD0_MARK,
357*4882a593Smuzhiyun 	SDHID0_0_MARK,
358*4882a593Smuzhiyun 	SDHID0_1_MARK,
359*4882a593Smuzhiyun 	SDHID0_2_MARK,
360*4882a593Smuzhiyun 	SDHID0_3_MARK,
361*4882a593Smuzhiyun 	SDHICMD0_MARK,
362*4882a593Smuzhiyun 	SDHIWP0_MARK,
363*4882a593Smuzhiyun 	SDHICLK1_MARK,
364*4882a593Smuzhiyun 	SDHID1_0_MARK, TS_SPSYNC2_MARK,
365*4882a593Smuzhiyun 	SDHID1_1_MARK, TS_SDAT2_MARK,
366*4882a593Smuzhiyun 	SDHID1_2_MARK, TS_SDEN2_MARK,
367*4882a593Smuzhiyun 	SDHID1_3_MARK, TS_SCK2_MARK,
368*4882a593Smuzhiyun 	SDHICMD1_MARK,
369*4882a593Smuzhiyun 	SDHICLK2_MARK,
370*4882a593Smuzhiyun 	SDHID2_0_MARK, TS_SPSYNC4_MARK,
371*4882a593Smuzhiyun 	SDHID2_1_MARK, TS_SDAT4_MARK,
372*4882a593Smuzhiyun 	SDHID2_2_MARK, TS_SDEN4_MARK,
373*4882a593Smuzhiyun 	SDHID2_3_MARK, TS_SCK4_MARK,
374*4882a593Smuzhiyun 	SDHICMD2_MARK,
375*4882a593Smuzhiyun 	MMCCLK0_MARK,
376*4882a593Smuzhiyun 	MMCD0_0_MARK,
377*4882a593Smuzhiyun 	MMCD0_1_MARK,
378*4882a593Smuzhiyun 	MMCD0_2_MARK,
379*4882a593Smuzhiyun 	MMCD0_3_MARK,
380*4882a593Smuzhiyun 	MMCD0_4_MARK, TS_SPSYNC5_MARK,
381*4882a593Smuzhiyun 	MMCD0_5_MARK, TS_SDAT5_MARK,
382*4882a593Smuzhiyun 	MMCD0_6_MARK, TS_SDEN5_MARK,
383*4882a593Smuzhiyun 	MMCD0_7_MARK, TS_SCK5_MARK,
384*4882a593Smuzhiyun 	MMCCMD0_MARK,
385*4882a593Smuzhiyun 	RESETOUTS__MARK, EXTAL2OUT_MARK,
386*4882a593Smuzhiyun 	MCP_WAIT__MCP_FRB_MARK,
387*4882a593Smuzhiyun 	MCP_CKO_MARK, MMCCLK1_MARK,
388*4882a593Smuzhiyun 	MCP_D15_MCP_NAF15_MARK,
389*4882a593Smuzhiyun 	MCP_D14_MCP_NAF14_MARK,
390*4882a593Smuzhiyun 	MCP_D13_MCP_NAF13_MARK,
391*4882a593Smuzhiyun 	MCP_D12_MCP_NAF12_MARK,
392*4882a593Smuzhiyun 	MCP_D11_MCP_NAF11_MARK,
393*4882a593Smuzhiyun 	MCP_D10_MCP_NAF10_MARK,
394*4882a593Smuzhiyun 	MCP_D9_MCP_NAF9_MARK,
395*4882a593Smuzhiyun 	MCP_D8_MCP_NAF8_MARK, MMCCMD1_MARK,
396*4882a593Smuzhiyun 	MCP_D7_MCP_NAF7_MARK, MMCD1_7_MARK,
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	MCP_D6_MCP_NAF6_MARK, MMCD1_6_MARK,
399*4882a593Smuzhiyun 	MCP_D5_MCP_NAF5_MARK, MMCD1_5_MARK,
400*4882a593Smuzhiyun 	MCP_D4_MCP_NAF4_MARK, MMCD1_4_MARK,
401*4882a593Smuzhiyun 	MCP_D3_MCP_NAF3_MARK, MMCD1_3_MARK,
402*4882a593Smuzhiyun 	MCP_D2_MCP_NAF2_MARK, MMCD1_2_MARK,
403*4882a593Smuzhiyun 	MCP_D1_MCP_NAF1_MARK, MMCD1_1_MARK,
404*4882a593Smuzhiyun 	MCP_D0_MCP_NAF0_MARK, MMCD1_0_MARK,
405*4882a593Smuzhiyun 	MCP_NBRSTOUT__MARK,
406*4882a593Smuzhiyun 	MCP_WE0__MCP_FWE_MARK, MCP_RDWR_MCP_FWE_MARK,
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* MSEL2 special cases */
409*4882a593Smuzhiyun 	TSIF2_TS_XX1_MARK,
410*4882a593Smuzhiyun 	TSIF2_TS_XX2_MARK,
411*4882a593Smuzhiyun 	TSIF2_TS_XX3_MARK,
412*4882a593Smuzhiyun 	TSIF2_TS_XX4_MARK,
413*4882a593Smuzhiyun 	TSIF2_TS_XX5_MARK,
414*4882a593Smuzhiyun 	TSIF1_TS_XX1_MARK,
415*4882a593Smuzhiyun 	TSIF1_TS_XX2_MARK,
416*4882a593Smuzhiyun 	TSIF1_TS_XX3_MARK,
417*4882a593Smuzhiyun 	TSIF1_TS_XX4_MARK,
418*4882a593Smuzhiyun 	TSIF1_TS_XX5_MARK,
419*4882a593Smuzhiyun 	TSIF0_TS_XX1_MARK,
420*4882a593Smuzhiyun 	TSIF0_TS_XX2_MARK,
421*4882a593Smuzhiyun 	TSIF0_TS_XX3_MARK,
422*4882a593Smuzhiyun 	TSIF0_TS_XX4_MARK,
423*4882a593Smuzhiyun 	TSIF0_TS_XX5_MARK,
424*4882a593Smuzhiyun 	MST1_TS_XX1_MARK,
425*4882a593Smuzhiyun 	MST1_TS_XX2_MARK,
426*4882a593Smuzhiyun 	MST1_TS_XX3_MARK,
427*4882a593Smuzhiyun 	MST1_TS_XX4_MARK,
428*4882a593Smuzhiyun 	MST1_TS_XX5_MARK,
429*4882a593Smuzhiyun 	MST0_TS_XX1_MARK,
430*4882a593Smuzhiyun 	MST0_TS_XX2_MARK,
431*4882a593Smuzhiyun 	MST0_TS_XX3_MARK,
432*4882a593Smuzhiyun 	MST0_TS_XX4_MARK,
433*4882a593Smuzhiyun 	MST0_TS_XX5_MARK,
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* MSEL3 special cases */
436*4882a593Smuzhiyun 	SDHI0_VCCQ_MC0_ON_MARK,
437*4882a593Smuzhiyun 	SDHI0_VCCQ_MC0_OFF_MARK,
438*4882a593Smuzhiyun 	DEBUG_MON_VIO_MARK,
439*4882a593Smuzhiyun 	DEBUG_MON_LCDD_MARK,
440*4882a593Smuzhiyun 	LCDC_LCDC0_MARK,
441*4882a593Smuzhiyun 	LCDC_LCDC1_MARK,
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* MSEL4 special cases */
444*4882a593Smuzhiyun 	IRQ9_MEM_INT_MARK,
445*4882a593Smuzhiyun 	IRQ9_MCP_INT_MARK,
446*4882a593Smuzhiyun 	A11_MARK,
447*4882a593Smuzhiyun 	KEYOUT8_MARK,
448*4882a593Smuzhiyun 	TPU4TO3_MARK,
449*4882a593Smuzhiyun 	RESETA_N_PU_ON_MARK,
450*4882a593Smuzhiyun 	RESETA_N_PU_OFF_MARK,
451*4882a593Smuzhiyun 	EDBGREQ_PD_MARK,
452*4882a593Smuzhiyun 	EDBGREQ_PU_MARK,
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	PINMUX_MARK_END,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static const u16 pinmux_data[] = {
458*4882a593Smuzhiyun 	/* specify valid pin states for each pin in GPIO mode */
459*4882a593Smuzhiyun 	PINMUX_DATA_ALL(),
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Table 25-1 (Function 0-7) */
462*4882a593Smuzhiyun 	PINMUX_DATA(VBUS_0_MARK, PORT0_FN1),
463*4882a593Smuzhiyun 	PINMUX_DATA(GPI0_MARK, PORT1_FN1),
464*4882a593Smuzhiyun 	PINMUX_DATA(GPI1_MARK, PORT2_FN1),
465*4882a593Smuzhiyun 	PINMUX_DATA(GPI2_MARK, PORT3_FN1),
466*4882a593Smuzhiyun 	PINMUX_DATA(GPI3_MARK, PORT4_FN1),
467*4882a593Smuzhiyun 	PINMUX_DATA(GPI4_MARK, PORT5_FN1),
468*4882a593Smuzhiyun 	PINMUX_DATA(GPI5_MARK, PORT6_FN1),
469*4882a593Smuzhiyun 	PINMUX_DATA(GPI6_MARK, PORT7_FN1),
470*4882a593Smuzhiyun 	PINMUX_DATA(GPI7_MARK, PORT8_FN1),
471*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_RXD_MARK, PORT12_FN2),
472*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_CTS__MARK, PORT13_FN2),
473*4882a593Smuzhiyun 	PINMUX_DATA(GPO7_MARK, PORT14_FN1), \
474*4882a593Smuzhiyun 	PINMUX_DATA(MFG0_OUT2_MARK, PORT14_FN4),
475*4882a593Smuzhiyun 	PINMUX_DATA(GPO6_MARK, PORT15_FN1), \
476*4882a593Smuzhiyun 	PINMUX_DATA(MFG1_OUT2_MARK, PORT15_FN4),
477*4882a593Smuzhiyun 	PINMUX_DATA(GPO5_MARK, PORT16_FN1), \
478*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_SCK_MARK, PORT16_FN2), \
479*4882a593Smuzhiyun 	PINMUX_DATA(FSICOSLDT3_MARK, PORT16_FN3), \
480*4882a593Smuzhiyun 	PINMUX_DATA(PORT16_VIO_CKOR_MARK, PORT16_FN4),
481*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_TXD_MARK, PORT17_FN2),
482*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_TXD_MARK, PORT18_FN2),
483*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA7_RTS__MARK, PORT19_FN2), \
484*4882a593Smuzhiyun 	PINMUX_DATA(PORT19_VIO_CKO2_MARK, PORT19_FN3),
485*4882a593Smuzhiyun 	PINMUX_DATA(GPO0_MARK, PORT20_FN1),
486*4882a593Smuzhiyun 	PINMUX_DATA(GPO1_MARK, PORT21_FN1),
487*4882a593Smuzhiyun 	PINMUX_DATA(GPO2_MARK, PORT22_FN1), \
488*4882a593Smuzhiyun 	PINMUX_DATA(STATUS0_MARK, PORT22_FN2),
489*4882a593Smuzhiyun 	PINMUX_DATA(GPO3_MARK, PORT23_FN1), \
490*4882a593Smuzhiyun 	PINMUX_DATA(STATUS1_MARK, PORT23_FN2),
491*4882a593Smuzhiyun 	PINMUX_DATA(GPO4_MARK, PORT24_FN1), \
492*4882a593Smuzhiyun 	PINMUX_DATA(STATUS2_MARK, PORT24_FN2),
493*4882a593Smuzhiyun 	PINMUX_DATA(VINT_MARK, PORT25_FN1),
494*4882a593Smuzhiyun 	PINMUX_DATA(TCKON_MARK, PORT26_FN1),
495*4882a593Smuzhiyun 	PINMUX_DATA(XDVFS1_MARK, PORT27_FN1), \
496*4882a593Smuzhiyun 	PINMUX_DATA(PORT27_I2C_SCL2_MARK, PORT27_FN2, MSEL2CR_MSEL17_0,
497*4882a593Smuzhiyun 		MSEL2CR_MSEL16_1), \
498*4882a593Smuzhiyun 	PINMUX_DATA(PORT27_I2C_SCL3_MARK, PORT27_FN3, MSEL2CR_MSEL19_0,
499*4882a593Smuzhiyun 		MSEL2CR_MSEL18_1), \
500*4882a593Smuzhiyun 	PINMUX_DATA(MFG0_OUT1_MARK, PORT27_FN4), \
501*4882a593Smuzhiyun 	PINMUX_DATA(PORT27_IROUT_MARK, PORT27_FN7),
502*4882a593Smuzhiyun 	PINMUX_DATA(XDVFS2_MARK, PORT28_FN1), \
503*4882a593Smuzhiyun 	PINMUX_DATA(PORT28_I2C_SDA2_MARK, PORT28_FN2, MSEL2CR_MSEL17_0,
504*4882a593Smuzhiyun 		MSEL2CR_MSEL16_1), \
505*4882a593Smuzhiyun 	PINMUX_DATA(PORT28_I2C_SDA3_MARK, PORT28_FN3, MSEL2CR_MSEL19_0,
506*4882a593Smuzhiyun 		MSEL2CR_MSEL18_1), \
507*4882a593Smuzhiyun 	PINMUX_DATA(PORT28_TPU1TO1_MARK, PORT28_FN7),
508*4882a593Smuzhiyun 	PINMUX_DATA(SIM_RST_MARK, PORT29_FN1), \
509*4882a593Smuzhiyun 	PINMUX_DATA(PORT29_TPU1TO1_MARK, PORT29_FN4),
510*4882a593Smuzhiyun 	PINMUX_DATA(SIM_CLK_MARK, PORT30_FN1), \
511*4882a593Smuzhiyun 	PINMUX_DATA(PORT30_VIO_CKOR_MARK, PORT30_FN4),
512*4882a593Smuzhiyun 	PINMUX_DATA(SIM_D_MARK, PORT31_FN1), \
513*4882a593Smuzhiyun 	PINMUX_DATA(PORT31_IROUT_MARK, PORT31_FN4),
514*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_TXD_MARK, PORT32_FN2),
515*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_RXD_MARK, PORT33_FN2), \
516*4882a593Smuzhiyun 	PINMUX_DATA(XWUP_MARK, PORT33_FN3),
517*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_RTS__MARK, PORT34_FN2),
518*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA4_CTS__MARK, PORT35_FN2),
519*4882a593Smuzhiyun 	PINMUX_DATA(FSIBOBT_MARK, PORT36_FN1), \
520*4882a593Smuzhiyun 	PINMUX_DATA(FSIBIBT_MARK, PORT36_FN2),
521*4882a593Smuzhiyun 	PINMUX_DATA(FSIBOLR_MARK, PORT37_FN1), \
522*4882a593Smuzhiyun 	PINMUX_DATA(FSIBILR_MARK, PORT37_FN2),
523*4882a593Smuzhiyun 	PINMUX_DATA(FSIBOSLD_MARK, PORT38_FN1),
524*4882a593Smuzhiyun 	PINMUX_DATA(FSIBISLD_MARK, PORT39_FN1),
525*4882a593Smuzhiyun 	PINMUX_DATA(VACK_MARK, PORT40_FN1),
526*4882a593Smuzhiyun 	PINMUX_DATA(XTAL1L_MARK, PORT41_FN1),
527*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_RTS__MARK, PORT42_FN2), \
528*4882a593Smuzhiyun 	PINMUX_DATA(FSICOSLDT2_MARK, PORT42_FN3),
529*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_RXD_MARK, PORT43_FN2),
530*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA0_CTS__MARK, PORT44_FN2), \
531*4882a593Smuzhiyun 	PINMUX_DATA(FSICOSLDT1_MARK, PORT44_FN3),
532*4882a593Smuzhiyun 	PINMUX_DATA(FSICOBT_MARK, PORT45_FN1), \
533*4882a593Smuzhiyun 	PINMUX_DATA(FSICIBT_MARK, PORT45_FN2), \
534*4882a593Smuzhiyun 	PINMUX_DATA(FSIDOBT_MARK, PORT45_FN3), \
535*4882a593Smuzhiyun 	PINMUX_DATA(FSIDIBT_MARK, PORT45_FN4),
536*4882a593Smuzhiyun 	PINMUX_DATA(FSICOLR_MARK, PORT46_FN1), \
537*4882a593Smuzhiyun 	PINMUX_DATA(FSICILR_MARK, PORT46_FN2), \
538*4882a593Smuzhiyun 	PINMUX_DATA(FSIDOLR_MARK, PORT46_FN3), \
539*4882a593Smuzhiyun 	PINMUX_DATA(FSIDILR_MARK, PORT46_FN4),
540*4882a593Smuzhiyun 	PINMUX_DATA(FSICOSLD_MARK, PORT47_FN1), \
541*4882a593Smuzhiyun 	PINMUX_DATA(PORT47_FSICSPDIF_MARK, PORT47_FN2),
542*4882a593Smuzhiyun 	PINMUX_DATA(FSICISLD_MARK, PORT48_FN1), \
543*4882a593Smuzhiyun 	PINMUX_DATA(FSIDISLD_MARK, PORT48_FN3),
544*4882a593Smuzhiyun 	PINMUX_DATA(FSIACK_MARK, PORT49_FN1), \
545*4882a593Smuzhiyun 	PINMUX_DATA(PORT49_IRDA_OUT_MARK, PORT49_FN2, MSEL4CR_MSEL19_1), \
546*4882a593Smuzhiyun 	PINMUX_DATA(PORT49_IROUT_MARK, PORT49_FN4), \
547*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOMC_MARK, PORT49_FN5),
548*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOLR_MARK, PORT50_FN1), \
549*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSYNC2_MARK, PORT50_FN2), \
550*4882a593Smuzhiyun 	PINMUX_DATA(TPU2TO2_MARK, PORT50_FN3), \
551*4882a593Smuzhiyun 	PINMUX_DATA(FSIAILR_MARK, PORT50_FN5),
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOBT_MARK, PORT51_FN1), \
554*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSCK2_MARK, PORT51_FN2), \
555*4882a593Smuzhiyun 	PINMUX_DATA(TPU2TO3_MARK, PORT51_FN3), \
556*4882a593Smuzhiyun 	PINMUX_DATA(FSIAIBT_MARK, PORT51_FN5),
557*4882a593Smuzhiyun 	PINMUX_DATA(FSIAOSLD_MARK, PORT52_FN1), \
558*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TXD2_MARK, PORT52_FN2),
559*4882a593Smuzhiyun 	PINMUX_DATA(FSIASPDIF_MARK, PORT53_FN1), \
560*4882a593Smuzhiyun 	PINMUX_DATA(PORT53_IRDA_IN_MARK, PORT53_FN2, MSEL4CR_MSEL19_1), \
561*4882a593Smuzhiyun 	PINMUX_DATA(TPU3TO3_MARK, PORT53_FN3), \
562*4882a593Smuzhiyun 	PINMUX_DATA(FSIBSPDIF_MARK, PORT53_FN5), \
563*4882a593Smuzhiyun 	PINMUX_DATA(PORT53_FSICSPDIF_MARK, PORT53_FN6),
564*4882a593Smuzhiyun 	PINMUX_DATA(FSIBCK_MARK, PORT54_FN1), \
565*4882a593Smuzhiyun 	PINMUX_DATA(PORT54_IRDA_FIRSEL_MARK, PORT54_FN2, MSEL4CR_MSEL19_1), \
566*4882a593Smuzhiyun 	PINMUX_DATA(TPU3TO2_MARK, PORT54_FN3), \
567*4882a593Smuzhiyun 	PINMUX_DATA(FSIBOMC_MARK, PORT54_FN5), \
568*4882a593Smuzhiyun 	PINMUX_DATA(FSICCK_MARK, PORT54_FN6), \
569*4882a593Smuzhiyun 	PINMUX_DATA(FSICOMC_MARK, PORT54_FN7),
570*4882a593Smuzhiyun 	PINMUX_DATA(FSIAISLD_MARK, PORT55_FN1), \
571*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO0_MARK, PORT55_FN3),
572*4882a593Smuzhiyun 	PINMUX_DATA(A0_MARK, PORT57_FN1), \
573*4882a593Smuzhiyun 	PINMUX_DATA(BS__MARK, PORT57_FN2),
574*4882a593Smuzhiyun 	PINMUX_DATA(A12_MARK, PORT58_FN1), \
575*4882a593Smuzhiyun 	PINMUX_DATA(PORT58_KEYOUT7_MARK, PORT58_FN2), \
576*4882a593Smuzhiyun 	PINMUX_DATA(TPU4TO2_MARK, PORT58_FN4),
577*4882a593Smuzhiyun 	PINMUX_DATA(A13_MARK, PORT59_FN1), \
578*4882a593Smuzhiyun 	PINMUX_DATA(PORT59_KEYOUT6_MARK, PORT59_FN2), \
579*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO1_MARK, PORT59_FN4),
580*4882a593Smuzhiyun 	PINMUX_DATA(A14_MARK, PORT60_FN1), \
581*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT5_MARK, PORT60_FN2),
582*4882a593Smuzhiyun 	PINMUX_DATA(A15_MARK, PORT61_FN1), \
583*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT4_MARK, PORT61_FN2),
584*4882a593Smuzhiyun 	PINMUX_DATA(A16_MARK, PORT62_FN1), \
585*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT3_MARK, PORT62_FN2), \
586*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_SS1_MARK, PORT62_FN4, MSEL3CR_MSEL11_0),
587*4882a593Smuzhiyun 	PINMUX_DATA(A17_MARK, PORT63_FN1), \
588*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT2_MARK, PORT63_FN2), \
589*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT63_FN4, MSEL3CR_MSEL11_0),
590*4882a593Smuzhiyun 	PINMUX_DATA(A18_MARK, PORT64_FN1), \
591*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT1_MARK, PORT64_FN2), \
592*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TSCK_MARK, PORT64_FN4, MSEL3CR_MSEL11_0),
593*4882a593Smuzhiyun 	PINMUX_DATA(A19_MARK, PORT65_FN1), \
594*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT0_MARK, PORT65_FN2), \
595*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_TXD_MARK, PORT65_FN4, MSEL3CR_MSEL11_0),
596*4882a593Smuzhiyun 	PINMUX_DATA(A20_MARK, PORT66_FN1), \
597*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN0_MARK, PORT66_FN2), \
598*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RSCK_MARK, PORT66_FN4, MSEL3CR_MSEL11_0),
599*4882a593Smuzhiyun 	PINMUX_DATA(A21_MARK, PORT67_FN1), \
600*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN1_MARK, PORT67_FN2), \
601*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT67_FN4, MSEL3CR_MSEL11_0),
602*4882a593Smuzhiyun 	PINMUX_DATA(A22_MARK, PORT68_FN1), \
603*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN2_MARK, PORT68_FN2), \
604*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_MCK0_MARK, PORT68_FN4, MSEL3CR_MSEL11_0),
605*4882a593Smuzhiyun 	PINMUX_DATA(A23_MARK, PORT69_FN1), \
606*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN3_MARK, PORT69_FN2), \
607*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_MCK1_MARK, PORT69_FN4, MSEL3CR_MSEL11_0),
608*4882a593Smuzhiyun 	PINMUX_DATA(A24_MARK, PORT70_FN1), \
609*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN4_MARK, PORT70_FN2), \
610*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_RXD_MARK, PORT70_FN4, MSEL3CR_MSEL11_0),
611*4882a593Smuzhiyun 	PINMUX_DATA(A25_MARK, PORT71_FN1), \
612*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN5_MARK, PORT71_FN2), \
613*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0_SS2_MARK, PORT71_FN4, MSEL3CR_MSEL11_0),
614*4882a593Smuzhiyun 	PINMUX_DATA(A26_MARK, PORT72_FN1), \
615*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN6_MARK, PORT72_FN2),
616*4882a593Smuzhiyun 	PINMUX_DATA(KEYIN7_MARK, PORT73_FN2),
617*4882a593Smuzhiyun 	PINMUX_DATA(D0_NAF0_MARK, PORT74_FN1),
618*4882a593Smuzhiyun 	PINMUX_DATA(D1_NAF1_MARK, PORT75_FN1),
619*4882a593Smuzhiyun 	PINMUX_DATA(D2_NAF2_MARK, PORT76_FN1),
620*4882a593Smuzhiyun 	PINMUX_DATA(D3_NAF3_MARK, PORT77_FN1),
621*4882a593Smuzhiyun 	PINMUX_DATA(D4_NAF4_MARK, PORT78_FN1),
622*4882a593Smuzhiyun 	PINMUX_DATA(D5_NAF5_MARK, PORT79_FN1),
623*4882a593Smuzhiyun 	PINMUX_DATA(D6_NAF6_MARK, PORT80_FN1),
624*4882a593Smuzhiyun 	PINMUX_DATA(D7_NAF7_MARK, PORT81_FN1),
625*4882a593Smuzhiyun 	PINMUX_DATA(D8_NAF8_MARK, PORT82_FN1),
626*4882a593Smuzhiyun 	PINMUX_DATA(D9_NAF9_MARK, PORT83_FN1),
627*4882a593Smuzhiyun 	PINMUX_DATA(D10_NAF10_MARK, PORT84_FN1),
628*4882a593Smuzhiyun 	PINMUX_DATA(D11_NAF11_MARK, PORT85_FN1),
629*4882a593Smuzhiyun 	PINMUX_DATA(D12_NAF12_MARK, PORT86_FN1),
630*4882a593Smuzhiyun 	PINMUX_DATA(D13_NAF13_MARK, PORT87_FN1),
631*4882a593Smuzhiyun 	PINMUX_DATA(D14_NAF14_MARK, PORT88_FN1),
632*4882a593Smuzhiyun 	PINMUX_DATA(D15_NAF15_MARK, PORT89_FN1),
633*4882a593Smuzhiyun 	PINMUX_DATA(CS4__MARK, PORT90_FN1),
634*4882a593Smuzhiyun 	PINMUX_DATA(CS5A__MARK, PORT91_FN1), \
635*4882a593Smuzhiyun 	PINMUX_DATA(PORT91_RDWR_MARK, PORT91_FN2),
636*4882a593Smuzhiyun 	PINMUX_DATA(CS5B__MARK, PORT92_FN1), \
637*4882a593Smuzhiyun 	PINMUX_DATA(FCE1__MARK, PORT92_FN2),
638*4882a593Smuzhiyun 	PINMUX_DATA(CS6B__MARK, PORT93_FN1), \
639*4882a593Smuzhiyun 	PINMUX_DATA(DACK0_MARK, PORT93_FN4),
640*4882a593Smuzhiyun 	PINMUX_DATA(FCE0__MARK, PORT94_FN1), \
641*4882a593Smuzhiyun 	PINMUX_DATA(CS6A__MARK, PORT94_FN2),
642*4882a593Smuzhiyun 	PINMUX_DATA(WAIT__MARK, PORT95_FN1), \
643*4882a593Smuzhiyun 	PINMUX_DATA(DREQ0_MARK, PORT95_FN2),
644*4882a593Smuzhiyun 	PINMUX_DATA(RD__FSC_MARK, PORT96_FN1),
645*4882a593Smuzhiyun 	PINMUX_DATA(WE0__FWE_MARK, PORT97_FN1), \
646*4882a593Smuzhiyun 	PINMUX_DATA(RDWR_FWE_MARK, PORT97_FN2),
647*4882a593Smuzhiyun 	PINMUX_DATA(WE1__MARK, PORT98_FN1),
648*4882a593Smuzhiyun 	PINMUX_DATA(FRB_MARK, PORT99_FN1),
649*4882a593Smuzhiyun 	PINMUX_DATA(CKO_MARK, PORT100_FN1),
650*4882a593Smuzhiyun 	PINMUX_DATA(NBRSTOUT__MARK, PORT101_FN1),
651*4882a593Smuzhiyun 	PINMUX_DATA(NBRST__MARK, PORT102_FN1),
652*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TXD_MARK, PORT103_FN3),
653*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_RXD_MARK, PORT104_FN3),
654*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_SYNC_MARK, PORT105_FN3),
655*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_SCK_MARK, PORT106_FN3),
656*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_CTS__MARK, PORT107_FN3), \
657*4882a593Smuzhiyun 	PINMUX_DATA(MFG3_IN2_MARK, PORT107_FN4),
658*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RXD_MARK, PORT108_FN3), \
659*4882a593Smuzhiyun 	PINMUX_DATA(MFG3_IN1_MARK, PORT108_FN4),
660*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_SS2_MARK, PORT109_FN2), \
661*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_RTS__MARK, PORT109_FN3), \
662*4882a593Smuzhiyun 	PINMUX_DATA(MFG3_OUT1_MARK, PORT109_FN4),
663*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA3_TXD_MARK, PORT110_FN3),
664*4882a593Smuzhiyun 	PINMUX_DATA(HSI_RX_DATA_MARK, PORT111_FN1), \
665*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RXD_MARK, PORT111_FN3),
666*4882a593Smuzhiyun 	PINMUX_DATA(HSI_TX_WAKE_MARK, PORT112_FN1), \
667*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TSCK_MARK, PORT112_FN3),
668*4882a593Smuzhiyun 	PINMUX_DATA(HSI_TX_DATA_MARK, PORT113_FN1), \
669*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TSYNC_MARK, PORT113_FN3),
670*4882a593Smuzhiyun 	PINMUX_DATA(HSI_TX_READY_MARK, PORT114_FN1), \
671*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_TXD_MARK, PORT114_FN3),
672*4882a593Smuzhiyun 	PINMUX_DATA(HSI_RX_READY_MARK, PORT115_FN1), \
673*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RSCK_MARK, PORT115_FN3), \
674*4882a593Smuzhiyun 	PINMUX_DATA(PORT115_I2C_SCL2_MARK, PORT115_FN5, MSEL2CR_MSEL17_1), \
675*4882a593Smuzhiyun 	PINMUX_DATA(PORT115_I2C_SCL3_MARK, PORT115_FN6, MSEL2CR_MSEL19_1),
676*4882a593Smuzhiyun 	PINMUX_DATA(HSI_RX_WAKE_MARK, PORT116_FN1), \
677*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_RSYNC_MARK, PORT116_FN3), \
678*4882a593Smuzhiyun 	PINMUX_DATA(PORT116_I2C_SDA2_MARK, PORT116_FN5, MSEL2CR_MSEL17_1), \
679*4882a593Smuzhiyun 	PINMUX_DATA(PORT116_I2C_SDA3_MARK, PORT116_FN6, MSEL2CR_MSEL19_1),
680*4882a593Smuzhiyun 	PINMUX_DATA(HSI_RX_FLAG_MARK, PORT117_FN1), \
681*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_SS1_MARK, PORT117_FN2), \
682*4882a593Smuzhiyun 	PINMUX_DATA(BBIF1_FLOW_MARK, PORT117_FN3),
683*4882a593Smuzhiyun 	PINMUX_DATA(HSI_TX_FLAG_MARK, PORT118_FN1),
684*4882a593Smuzhiyun 	PINMUX_DATA(VIO_VD_MARK, PORT128_FN1), \
685*4882a593Smuzhiyun 	PINMUX_DATA(PORT128_LCD2VSYN_MARK, PORT128_FN4, MSEL3CR_MSEL2_0), \
686*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_VD_MARK, PORT128_FN6, MSEL4CR_MSEL27_0), \
687*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D0_MARK, PORT128_FN7),
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	PINMUX_DATA(VIO_HD_MARK, PORT129_FN1), \
690*4882a593Smuzhiyun 	PINMUX_DATA(PORT129_LCD2HSYN_MARK, PORT129_FN4), \
691*4882a593Smuzhiyun 	PINMUX_DATA(PORT129_LCD2CS__MARK, PORT129_FN5), \
692*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_HD_MARK, PORT129_FN6, MSEL4CR_MSEL27_0), \
693*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D1_MARK, PORT129_FN7),
694*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D0_MARK, PORT130_FN1), \
695*4882a593Smuzhiyun 	PINMUX_DATA(PORT130_MSIOF2_RXD_MARK, PORT130_FN3, MSEL4CR_MSEL11_0,
696*4882a593Smuzhiyun 		MSEL4CR_MSEL10_1), \
697*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D10_MARK, PORT130_FN7),
698*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D1_MARK, PORT131_FN1), \
699*4882a593Smuzhiyun 	PINMUX_DATA(PORT131_KEYOUT6_MARK, PORT131_FN2), \
700*4882a593Smuzhiyun 	PINMUX_DATA(PORT131_MSIOF2_SS1_MARK, PORT131_FN3), \
701*4882a593Smuzhiyun 	PINMUX_DATA(PORT131_KEYOUT11_MARK, PORT131_FN4), \
702*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D11_MARK, PORT131_FN7),
703*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D2_MARK, PORT132_FN1), \
704*4882a593Smuzhiyun 	PINMUX_DATA(PORT132_KEYOUT7_MARK, PORT132_FN2), \
705*4882a593Smuzhiyun 	PINMUX_DATA(PORT132_MSIOF2_SS2_MARK, PORT132_FN3), \
706*4882a593Smuzhiyun 	PINMUX_DATA(PORT132_KEYOUT10_MARK, PORT132_FN4), \
707*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),
708*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \
709*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \
710*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D13_MARK, PORT133_FN7),
711*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D4_MARK, PORT134_FN1), \
712*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TXD_MARK, PORT134_FN3, MSEL4CR_MSEL11_0), \
713*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D14_MARK, PORT134_FN7),
714*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D5_MARK, PORT135_FN1), \
715*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_TSCK_MARK, PORT135_FN3, MSEL4CR_MSEL11_0), \
716*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D15_MARK, PORT135_FN7),
717*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D6_MARK, PORT136_FN1), \
718*4882a593Smuzhiyun 	PINMUX_DATA(PORT136_KEYOUT8_MARK, PORT136_FN2), \
719*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D16_MARK, PORT136_FN7),
720*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D7_MARK, PORT137_FN1), \
721*4882a593Smuzhiyun 	PINMUX_DATA(PORT137_KEYOUT9_MARK, PORT137_FN2), \
722*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D17_MARK, PORT137_FN7),
723*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D8_MARK, PORT138_FN1), \
724*4882a593Smuzhiyun 	PINMUX_DATA(PORT138_KEYOUT8_MARK, PORT138_FN2), \
725*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D0_MARK, PORT138_FN6), \
726*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D6_MARK, PORT138_FN7),
727*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D9_MARK, PORT139_FN1), \
728*4882a593Smuzhiyun 	PINMUX_DATA(PORT139_KEYOUT9_MARK, PORT139_FN2), \
729*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D1_MARK, PORT139_FN6), \
730*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D7_MARK, PORT139_FN7),
731*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D10_MARK, PORT140_FN1), \
732*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO2_MARK, PORT140_FN4), \
733*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D2_MARK, PORT140_FN6), \
734*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D8_MARK, PORT140_FN7),
735*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D11_MARK, PORT141_FN1), \
736*4882a593Smuzhiyun 	PINMUX_DATA(TPU0TO3_MARK, PORT141_FN4), \
737*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D3_MARK, PORT141_FN6), \
738*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D9_MARK, PORT141_FN7),
739*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D12_MARK, PORT142_FN1), \
740*4882a593Smuzhiyun 	PINMUX_DATA(PORT142_KEYOUT10_MARK, PORT142_FN2), \
741*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D4_MARK, PORT142_FN6), \
742*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D2_MARK, PORT142_FN7),
743*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D13_MARK, PORT143_FN1), \
744*4882a593Smuzhiyun 	PINMUX_DATA(PORT143_KEYOUT11_MARK, PORT143_FN2), \
745*4882a593Smuzhiyun 	PINMUX_DATA(PORT143_KEYOUT6_MARK, PORT143_FN3), \
746*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D5_MARK, PORT143_FN6), \
747*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D3_MARK, PORT143_FN7),
748*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D14_MARK, PORT144_FN1), \
749*4882a593Smuzhiyun 	PINMUX_DATA(PORT144_KEYOUT7_MARK, PORT144_FN2), \
750*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D6_MARK, PORT144_FN6), \
751*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D4_MARK, PORT144_FN7),
752*4882a593Smuzhiyun 	PINMUX_DATA(VIO_D15_MARK, PORT145_FN1), \
753*4882a593Smuzhiyun 	PINMUX_DATA(TPU1TO3_MARK, PORT145_FN3), \
754*4882a593Smuzhiyun 	PINMUX_DATA(PORT145_LCD2DISP_MARK, PORT145_FN4), \
755*4882a593Smuzhiyun 	PINMUX_DATA(PORT145_LCD2RS_MARK, PORT145_FN5), \
756*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_D7_MARK, PORT145_FN6), \
757*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D5_MARK, PORT145_FN7),
758*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CLK_MARK, PORT146_FN1), \
759*4882a593Smuzhiyun 	PINMUX_DATA(LCD2DCK_MARK, PORT146_FN4), \
760*4882a593Smuzhiyun 	PINMUX_DATA(PORT146_LCD2WR__MARK, PORT146_FN5), \
761*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_CLK_MARK, PORT146_FN6, MSEL4CR_MSEL27_0), \
762*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D18_MARK, PORT146_FN7),
763*4882a593Smuzhiyun 	PINMUX_DATA(VIO_FIELD_MARK, PORT147_FN1), \
764*4882a593Smuzhiyun 	PINMUX_DATA(LCD2RD__MARK, PORT147_FN4), \
765*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_FIELD_MARK, PORT147_FN6, MSEL4CR_MSEL27_0), \
766*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D19_MARK, PORT147_FN7),
767*4882a593Smuzhiyun 	PINMUX_DATA(VIO_CKO_MARK, PORT148_FN1),
768*4882a593Smuzhiyun 	PINMUX_DATA(A27_MARK, PORT149_FN1), \
769*4882a593Smuzhiyun 	PINMUX_DATA(PORT149_RDWR_MARK, PORT149_FN2), \
770*4882a593Smuzhiyun 	PINMUX_DATA(MFG0_IN1_MARK, PORT149_FN3), \
771*4882a593Smuzhiyun 	PINMUX_DATA(PORT149_KEYOUT9_MARK, PORT149_FN4),
772*4882a593Smuzhiyun 	PINMUX_DATA(MFG0_IN2_MARK, PORT150_FN3),
773*4882a593Smuzhiyun 	PINMUX_DATA(TS_SPSYNC3_MARK, PORT151_FN4), \
774*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_RSCK_MARK, PORT151_FN5),
775*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDAT3_MARK, PORT152_FN4), \
776*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT152_FN5),
777*4882a593Smuzhiyun 	PINMUX_DATA(TPU1TO2_MARK, PORT153_FN3), \
778*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDEN3_MARK, PORT153_FN4), \
779*4882a593Smuzhiyun 	PINMUX_DATA(PORT153_MSIOF2_SS1_MARK, PORT153_FN5),
780*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_TXD1_MARK, PORT154_FN2, MSEL3CR_MSEL9_0), \
781*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_MCK0_MARK, PORT154_FN5),
782*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RXD1_MARK, PORT155_FN2, MSEL3CR_MSEL9_0), \
783*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2_MCK1_MARK, PORT155_FN5),
784*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RTS1__MARK, PORT156_FN2, MSEL3CR_MSEL9_0), \
785*4882a593Smuzhiyun 	PINMUX_DATA(PORT156_MSIOF2_SS2_MARK, PORT156_FN5),
786*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_CTS1__MARK, PORT157_FN2, MSEL3CR_MSEL9_0), \
787*4882a593Smuzhiyun 	PINMUX_DATA(PORT157_MSIOF2_RXD_MARK, PORT157_FN5, MSEL4CR_MSEL11_0,
788*4882a593Smuzhiyun 		MSEL4CR_MSEL10_0),
789*4882a593Smuzhiyun 	PINMUX_DATA(DINT__MARK, PORT158_FN1), \
790*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_SCK1_MARK, PORT158_FN2, MSEL3CR_MSEL9_0), \
791*4882a593Smuzhiyun 	PINMUX_DATA(TS_SCK3_MARK, PORT158_FN4),
792*4882a593Smuzhiyun 	PINMUX_DATA(PORT159_SCIFB_SCK_MARK, PORT159_FN1, MSEL4CR_MSEL22_0), \
793*4882a593Smuzhiyun 	PINMUX_DATA(PORT159_SCIFA5_SCK_MARK, PORT159_FN2, MSEL4CR_MSEL21_1), \
794*4882a593Smuzhiyun 	PINMUX_DATA(NMI_MARK, PORT159_FN3),
795*4882a593Smuzhiyun 	PINMUX_DATA(PORT160_SCIFB_TXD_MARK, PORT160_FN1, MSEL4CR_MSEL22_0), \
796*4882a593Smuzhiyun 	PINMUX_DATA(PORT160_SCIFA5_TXD_MARK, PORT160_FN2, MSEL4CR_MSEL21_1),
797*4882a593Smuzhiyun 	PINMUX_DATA(PORT161_SCIFB_CTS__MARK, PORT161_FN1, MSEL4CR_MSEL22_0), \
798*4882a593Smuzhiyun 	PINMUX_DATA(PORT161_SCIFA5_CTS__MARK, PORT161_FN2, MSEL4CR_MSEL21_1),
799*4882a593Smuzhiyun 	PINMUX_DATA(PORT162_SCIFB_RXD_MARK, PORT162_FN1, MSEL4CR_MSEL22_0), \
800*4882a593Smuzhiyun 	PINMUX_DATA(PORT162_SCIFA5_RXD_MARK, PORT162_FN2, MSEL4CR_MSEL21_1),
801*4882a593Smuzhiyun 	PINMUX_DATA(PORT163_SCIFB_RTS__MARK, PORT163_FN1, MSEL4CR_MSEL22_0), \
802*4882a593Smuzhiyun 	PINMUX_DATA(PORT163_SCIFA5_RTS__MARK, PORT163_FN2, MSEL4CR_MSEL21_1), \
803*4882a593Smuzhiyun 	PINMUX_DATA(TPU3TO0_MARK, PORT163_FN5),
804*4882a593Smuzhiyun 	PINMUX_DATA(LCDD0_MARK, PORT192_FN1),
805*4882a593Smuzhiyun 	PINMUX_DATA(LCDD1_MARK, PORT193_FN1), \
806*4882a593Smuzhiyun 	PINMUX_DATA(PORT193_SCIFA5_CTS__MARK, PORT193_FN3, MSEL4CR_MSEL21_0,
807*4882a593Smuzhiyun 		MSEL4CR_MSEL20_1), \
808*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT193_FN5),
809*4882a593Smuzhiyun 	PINMUX_DATA(LCDD2_MARK, PORT194_FN1), \
810*4882a593Smuzhiyun 	PINMUX_DATA(PORT194_SCIFA5_RTS__MARK, PORT194_FN3, MSEL4CR_MSEL21_0,
811*4882a593Smuzhiyun 		MSEL4CR_MSEL20_1), \
812*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TSCK1_MARK, PORT194_FN5),
813*4882a593Smuzhiyun 	PINMUX_DATA(LCDD3_MARK, PORT195_FN1), \
814*4882a593Smuzhiyun 	PINMUX_DATA(PORT195_SCIFA5_RXD_MARK, PORT195_FN3, MSEL4CR_MSEL21_0,
815*4882a593Smuzhiyun 		MSEL4CR_MSEL20_1), \
816*4882a593Smuzhiyun 	PINMUX_DATA(BBIF2_TXD1_MARK, PORT195_FN5),
817*4882a593Smuzhiyun 	PINMUX_DATA(LCDD4_MARK, PORT196_FN1), \
818*4882a593Smuzhiyun 	PINMUX_DATA(PORT196_SCIFA5_TXD_MARK, PORT196_FN3, MSEL4CR_MSEL21_0,
819*4882a593Smuzhiyun 		MSEL4CR_MSEL20_1),
820*4882a593Smuzhiyun 	PINMUX_DATA(LCDD5_MARK, PORT197_FN1), \
821*4882a593Smuzhiyun 	PINMUX_DATA(PORT197_SCIFA5_SCK_MARK, PORT197_FN3, MSEL4CR_MSEL21_0,
822*4882a593Smuzhiyun 		MSEL4CR_MSEL20_1), \
823*4882a593Smuzhiyun 	PINMUX_DATA(MFG2_OUT2_MARK, PORT197_FN5), \
824*4882a593Smuzhiyun 	PINMUX_DATA(TPU2TO1_MARK, PORT197_FN7),
825*4882a593Smuzhiyun 	PINMUX_DATA(LCDD6_MARK, PORT198_FN1),
826*4882a593Smuzhiyun 	PINMUX_DATA(LCDD7_MARK, PORT199_FN1), \
827*4882a593Smuzhiyun 	PINMUX_DATA(TPU4TO1_MARK, PORT199_FN2), \
828*4882a593Smuzhiyun 	PINMUX_DATA(MFG4_OUT2_MARK, PORT199_FN5),
829*4882a593Smuzhiyun 	PINMUX_DATA(LCDD8_MARK, PORT200_FN1), \
830*4882a593Smuzhiyun 	PINMUX_DATA(D16_MARK, PORT200_FN6),
831*4882a593Smuzhiyun 	PINMUX_DATA(LCDD9_MARK, PORT201_FN1), \
832*4882a593Smuzhiyun 	PINMUX_DATA(D17_MARK, PORT201_FN6),
833*4882a593Smuzhiyun 	PINMUX_DATA(LCDD10_MARK, PORT202_FN1), \
834*4882a593Smuzhiyun 	PINMUX_DATA(D18_MARK, PORT202_FN6),
835*4882a593Smuzhiyun 	PINMUX_DATA(LCDD11_MARK, PORT203_FN1), \
836*4882a593Smuzhiyun 	PINMUX_DATA(D19_MARK, PORT203_FN6),
837*4882a593Smuzhiyun 	PINMUX_DATA(LCDD12_MARK, PORT204_FN1), \
838*4882a593Smuzhiyun 	PINMUX_DATA(D20_MARK, PORT204_FN6),
839*4882a593Smuzhiyun 	PINMUX_DATA(LCDD13_MARK, PORT205_FN1), \
840*4882a593Smuzhiyun 	PINMUX_DATA(D21_MARK, PORT205_FN6),
841*4882a593Smuzhiyun 	PINMUX_DATA(LCDD14_MARK, PORT206_FN1), \
842*4882a593Smuzhiyun 	PINMUX_DATA(D22_MARK, PORT206_FN6),
843*4882a593Smuzhiyun 	PINMUX_DATA(LCDD15_MARK, PORT207_FN1), \
844*4882a593Smuzhiyun 	PINMUX_DATA(PORT207_MSIOF0L_SS1_MARK, PORT207_FN2, MSEL3CR_MSEL11_1), \
845*4882a593Smuzhiyun 	PINMUX_DATA(D23_MARK, PORT207_FN6),
846*4882a593Smuzhiyun 	PINMUX_DATA(LCDD16_MARK, PORT208_FN1), \
847*4882a593Smuzhiyun 	PINMUX_DATA(PORT208_MSIOF0L_SS2_MARK, PORT208_FN2, MSEL3CR_MSEL11_1), \
848*4882a593Smuzhiyun 	PINMUX_DATA(D24_MARK, PORT208_FN6),
849*4882a593Smuzhiyun 	PINMUX_DATA(LCDD17_MARK, PORT209_FN1), \
850*4882a593Smuzhiyun 	PINMUX_DATA(D25_MARK, PORT209_FN6),
851*4882a593Smuzhiyun 	PINMUX_DATA(LCDD18_MARK, PORT210_FN1), \
852*4882a593Smuzhiyun 	PINMUX_DATA(DREQ2_MARK, PORT210_FN2), \
853*4882a593Smuzhiyun 	PINMUX_DATA(PORT210_MSIOF0L_SS1_MARK, PORT210_FN5, MSEL3CR_MSEL11_1), \
854*4882a593Smuzhiyun 	PINMUX_DATA(D26_MARK, PORT210_FN6),
855*4882a593Smuzhiyun 	PINMUX_DATA(LCDD19_MARK, PORT211_FN1), \
856*4882a593Smuzhiyun 	PINMUX_DATA(PORT211_MSIOF0L_SS2_MARK, PORT211_FN5, MSEL3CR_MSEL11_1), \
857*4882a593Smuzhiyun 	PINMUX_DATA(D27_MARK, PORT211_FN6),
858*4882a593Smuzhiyun 	PINMUX_DATA(LCDD20_MARK, PORT212_FN1), \
859*4882a593Smuzhiyun 	PINMUX_DATA(TS_SPSYNC1_MARK, PORT212_FN2), \
860*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT212_FN5, MSEL3CR_MSEL11_1), \
861*4882a593Smuzhiyun 	PINMUX_DATA(D28_MARK, PORT212_FN6),
862*4882a593Smuzhiyun 	PINMUX_DATA(LCDD21_MARK, PORT213_FN1), \
863*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDAT1_MARK, PORT213_FN2), \
864*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT213_FN5, MSEL3CR_MSEL11_1), \
865*4882a593Smuzhiyun 	PINMUX_DATA(D29_MARK, PORT213_FN6),
866*4882a593Smuzhiyun 	PINMUX_DATA(LCDD22_MARK, PORT214_FN1), \
867*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDEN1_MARK, PORT214_FN2), \
868*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT214_FN5, MSEL3CR_MSEL11_1), \
869*4882a593Smuzhiyun 	PINMUX_DATA(D30_MARK, PORT214_FN6),
870*4882a593Smuzhiyun 	PINMUX_DATA(LCDD23_MARK, PORT215_FN1), \
871*4882a593Smuzhiyun 	PINMUX_DATA(TS_SCK1_MARK, PORT215_FN2), \
872*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT215_FN5, MSEL3CR_MSEL11_1), \
873*4882a593Smuzhiyun 	PINMUX_DATA(D31_MARK, PORT215_FN6),
874*4882a593Smuzhiyun 	PINMUX_DATA(LCDDCK_MARK, PORT216_FN1), \
875*4882a593Smuzhiyun 	PINMUX_DATA(LCDWR__MARK, PORT216_FN2),
876*4882a593Smuzhiyun 	PINMUX_DATA(LCDRD__MARK, PORT217_FN1), \
877*4882a593Smuzhiyun 	PINMUX_DATA(DACK2_MARK, PORT217_FN2), \
878*4882a593Smuzhiyun 	PINMUX_DATA(PORT217_LCD2RS_MARK, PORT217_FN3), \
879*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT217_FN5, MSEL3CR_MSEL11_1), \
880*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_FIELD3_MARK, PORT217_FN6, MSEL4CR_MSEL27_1,
881*4882a593Smuzhiyun 		MSEL4CR_MSEL26_1), \
882*4882a593Smuzhiyun 	PINMUX_DATA(PORT217_LCD2DISP_MARK, PORT217_FN7),
883*4882a593Smuzhiyun 	PINMUX_DATA(LCDHSYN_MARK, PORT218_FN1), \
884*4882a593Smuzhiyun 	PINMUX_DATA(LCDCS__MARK, PORT218_FN2), \
885*4882a593Smuzhiyun 	PINMUX_DATA(LCDCS2__MARK, PORT218_FN3), \
886*4882a593Smuzhiyun 	PINMUX_DATA(DACK3_MARK, PORT218_FN4), \
887*4882a593Smuzhiyun 	PINMUX_DATA(PORT218_VIO_CKOR_MARK, PORT218_FN5),
888*4882a593Smuzhiyun 	PINMUX_DATA(LCDDISP_MARK, PORT219_FN1), \
889*4882a593Smuzhiyun 	PINMUX_DATA(LCDRS_MARK, PORT219_FN2), \
890*4882a593Smuzhiyun 	PINMUX_DATA(PORT219_LCD2WR__MARK, PORT219_FN3), \
891*4882a593Smuzhiyun 	PINMUX_DATA(DREQ3_MARK, PORT219_FN4), \
892*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT219_FN5, MSEL3CR_MSEL11_1), \
893*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_CLK3_MARK, PORT219_FN6, MSEL4CR_MSEL27_1,
894*4882a593Smuzhiyun 		MSEL4CR_MSEL26_1), \
895*4882a593Smuzhiyun 	PINMUX_DATA(LCD2DCK_2_MARK, PORT219_FN7),
896*4882a593Smuzhiyun 	PINMUX_DATA(LCDVSYN_MARK, PORT220_FN1), \
897*4882a593Smuzhiyun 	PINMUX_DATA(LCDVSYN2_MARK, PORT220_FN2),
898*4882a593Smuzhiyun 	PINMUX_DATA(LCDLCLK_MARK, PORT221_FN1), \
899*4882a593Smuzhiyun 	PINMUX_DATA(DREQ1_MARK, PORT221_FN2), \
900*4882a593Smuzhiyun 	PINMUX_DATA(PORT221_LCD2CS__MARK, PORT221_FN3), \
901*4882a593Smuzhiyun 	PINMUX_DATA(PWEN_MARK, PORT221_FN4), \
902*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_RXD_MARK, PORT221_FN5, MSEL3CR_MSEL11_1), \
903*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_HD3_MARK, PORT221_FN6, MSEL4CR_MSEL27_1,
904*4882a593Smuzhiyun 		MSEL4CR_MSEL26_1), \
905*4882a593Smuzhiyun 	PINMUX_DATA(PORT221_LCD2HSYN_MARK, PORT221_FN7),
906*4882a593Smuzhiyun 	PINMUX_DATA(LCDDON_MARK, PORT222_FN1), \
907*4882a593Smuzhiyun 	PINMUX_DATA(LCDDON2_MARK, PORT222_FN2), \
908*4882a593Smuzhiyun 	PINMUX_DATA(DACK1_MARK, PORT222_FN3), \
909*4882a593Smuzhiyun 	PINMUX_DATA(OVCN_MARK, PORT222_FN4), \
910*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF0L_TXD_MARK, PORT222_FN5, MSEL3CR_MSEL11_1), \
911*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_VD3_MARK, PORT222_FN6, MSEL4CR_MSEL27_1,
912*4882a593Smuzhiyun 		MSEL4CR_MSEL26_1), \
913*4882a593Smuzhiyun 	PINMUX_DATA(PORT222_LCD2VSYN_MARK, PORT222_FN7, MSEL3CR_MSEL2_1),
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_TXD_MARK, PORT225_FN2), \
916*4882a593Smuzhiyun 	PINMUX_DATA(OVCN2_MARK, PORT225_FN4),
917*4882a593Smuzhiyun 	PINMUX_DATA(EXTLP_MARK, PORT226_FN1), \
918*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_SCK_MARK, PORT226_FN2), \
919*4882a593Smuzhiyun 	PINMUX_DATA(PORT226_VIO_CKO2_MARK, PORT226_FN5),
920*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_RTS__MARK, PORT227_FN2), \
921*4882a593Smuzhiyun 	PINMUX_DATA(IDIN_MARK, PORT227_FN4),
922*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_RXD_MARK, PORT228_FN2),
923*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA1_CTS__MARK, PORT229_FN2), \
924*4882a593Smuzhiyun 	PINMUX_DATA(MFG1_IN1_MARK, PORT229_FN3),
925*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TXD_MARK, PORT230_FN1), \
926*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_TXD2_MARK, PORT230_FN2, MSEL3CR_MSEL9_1),
927*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSYNC_MARK, PORT231_FN1), \
928*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_CTS2__MARK, PORT231_FN2, MSEL3CR_MSEL9_1),
929*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_TSCK_MARK, PORT232_FN1), \
930*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_SCK2_MARK, PORT232_FN2, MSEL3CR_MSEL9_1),
931*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RXD_MARK, PORT233_FN1), \
932*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RXD2_MARK, PORT233_FN2, MSEL3CR_MSEL9_1),
933*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RSCK_MARK, PORT234_FN1), \
934*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA2_RTS2__MARK, PORT234_FN2, MSEL3CR_MSEL9_1), \
935*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_CLK2_MARK, PORT234_FN6, MSEL4CR_MSEL27_1,
936*4882a593Smuzhiyun 		MSEL4CR_MSEL26_0), \
937*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D20_MARK, PORT234_FN7),
938*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT235_FN1), \
939*4882a593Smuzhiyun 	PINMUX_DATA(MFG1_IN2_MARK, PORT235_FN3), \
940*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_VD2_MARK, PORT235_FN6, MSEL4CR_MSEL27_1,
941*4882a593Smuzhiyun 		MSEL4CR_MSEL26_0), \
942*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D21_MARK, PORT235_FN7),
943*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_MCK0_MARK, PORT236_FN1), \
944*4882a593Smuzhiyun 	PINMUX_DATA(PORT236_I2C_SDA2_MARK, PORT236_FN2, MSEL2CR_MSEL17_0,
945*4882a593Smuzhiyun 		MSEL2CR_MSEL16_0),
946*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_MCK1_MARK, PORT237_FN1), \
947*4882a593Smuzhiyun 	PINMUX_DATA(PORT237_I2C_SCL2_MARK, PORT237_FN2, MSEL2CR_MSEL17_0,
948*4882a593Smuzhiyun 		MSEL2CR_MSEL16_0),
949*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS1_MARK, PORT238_FN1), \
950*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_FIELD2_MARK, PORT238_FN6, MSEL4CR_MSEL27_1,
951*4882a593Smuzhiyun 		MSEL4CR_MSEL26_0), \
952*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D22_MARK, PORT238_FN7),
953*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF1_SS2_MARK, PORT239_FN1), \
954*4882a593Smuzhiyun 	PINMUX_DATA(VIO2_HD2_MARK, PORT239_FN6, MSEL4CR_MSEL27_1,
955*4882a593Smuzhiyun 		MSEL4CR_MSEL26_0), \
956*4882a593Smuzhiyun 	PINMUX_DATA(LCD2D23_MARK, PORT239_FN7),
957*4882a593Smuzhiyun 	PINMUX_DATA(SCIFA6_TXD_MARK, PORT240_FN1),
958*4882a593Smuzhiyun 	PINMUX_DATA(PORT241_IRDA_OUT_MARK, PORT241_FN1, MSEL4CR_MSEL19_0), \
959*4882a593Smuzhiyun 	PINMUX_DATA(PORT241_IROUT_MARK, PORT241_FN2), \
960*4882a593Smuzhiyun 	PINMUX_DATA(MFG4_OUT1_MARK, PORT241_FN3), \
961*4882a593Smuzhiyun 	PINMUX_DATA(TPU4TO0_MARK, PORT241_FN4),
962*4882a593Smuzhiyun 	PINMUX_DATA(PORT242_IRDA_IN_MARK, PORT242_FN1, MSEL4CR_MSEL19_0), \
963*4882a593Smuzhiyun 	PINMUX_DATA(MFG4_IN2_MARK, PORT242_FN3),
964*4882a593Smuzhiyun 	PINMUX_DATA(PORT243_IRDA_FIRSEL_MARK, PORT243_FN1, MSEL4CR_MSEL19_0), \
965*4882a593Smuzhiyun 	PINMUX_DATA(PORT243_VIO_CKO2_MARK, PORT243_FN2),
966*4882a593Smuzhiyun 	PINMUX_DATA(PORT244_SCIFA5_CTS__MARK, PORT244_FN1, MSEL4CR_MSEL21_0,
967*4882a593Smuzhiyun 		MSEL4CR_MSEL20_0), \
968*4882a593Smuzhiyun 	PINMUX_DATA(MFG2_IN1_MARK, PORT244_FN2), \
969*4882a593Smuzhiyun 	PINMUX_DATA(PORT244_SCIFB_CTS__MARK, PORT244_FN3, MSEL4CR_MSEL22_1), \
970*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2R_RXD_MARK, PORT244_FN7, MSEL4CR_MSEL11_1),
971*4882a593Smuzhiyun 	PINMUX_DATA(PORT245_SCIFA5_RTS__MARK, PORT245_FN1, MSEL4CR_MSEL21_0,
972*4882a593Smuzhiyun 		MSEL4CR_MSEL20_0), \
973*4882a593Smuzhiyun 	PINMUX_DATA(MFG2_IN2_MARK, PORT245_FN2), \
974*4882a593Smuzhiyun 	PINMUX_DATA(PORT245_SCIFB_RTS__MARK, PORT245_FN3, MSEL4CR_MSEL22_1), \
975*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2R_TXD_MARK, PORT245_FN7, MSEL4CR_MSEL11_1),
976*4882a593Smuzhiyun 	PINMUX_DATA(PORT246_SCIFA5_RXD_MARK, PORT246_FN1, MSEL4CR_MSEL21_0,
977*4882a593Smuzhiyun 		MSEL4CR_MSEL20_0), \
978*4882a593Smuzhiyun 	PINMUX_DATA(MFG1_OUT1_MARK, PORT246_FN2), \
979*4882a593Smuzhiyun 	PINMUX_DATA(PORT246_SCIFB_RXD_MARK, PORT246_FN3, MSEL4CR_MSEL22_1), \
980*4882a593Smuzhiyun 	PINMUX_DATA(TPU1TO0_MARK, PORT246_FN4),
981*4882a593Smuzhiyun 	PINMUX_DATA(PORT247_SCIFA5_TXD_MARK, PORT247_FN1, MSEL4CR_MSEL21_0,
982*4882a593Smuzhiyun 		MSEL4CR_MSEL20_0), \
983*4882a593Smuzhiyun 	PINMUX_DATA(MFG3_OUT2_MARK, PORT247_FN2), \
984*4882a593Smuzhiyun 	PINMUX_DATA(PORT247_SCIFB_TXD_MARK, PORT247_FN3, MSEL4CR_MSEL22_1), \
985*4882a593Smuzhiyun 	PINMUX_DATA(TPU3TO1_MARK, PORT247_FN4),
986*4882a593Smuzhiyun 	PINMUX_DATA(PORT248_SCIFA5_SCK_MARK, PORT248_FN1, MSEL4CR_MSEL21_0,
987*4882a593Smuzhiyun 		MSEL4CR_MSEL20_0), \
988*4882a593Smuzhiyun 	PINMUX_DATA(MFG2_OUT1_MARK, PORT248_FN2), \
989*4882a593Smuzhiyun 	PINMUX_DATA(PORT248_SCIFB_SCK_MARK, PORT248_FN3, MSEL4CR_MSEL22_1), \
990*4882a593Smuzhiyun 	PINMUX_DATA(TPU2TO0_MARK, PORT248_FN4), \
991*4882a593Smuzhiyun 	PINMUX_DATA(PORT248_I2C_SCL3_MARK, PORT248_FN5, MSEL2CR_MSEL19_0,
992*4882a593Smuzhiyun 		MSEL2CR_MSEL18_0), \
993*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2R_TSCK_MARK, PORT248_FN7, MSEL4CR_MSEL11_1),
994*4882a593Smuzhiyun 	PINMUX_DATA(PORT249_IROUT_MARK, PORT249_FN1), \
995*4882a593Smuzhiyun 	PINMUX_DATA(MFG4_IN1_MARK, PORT249_FN2), \
996*4882a593Smuzhiyun 	PINMUX_DATA(PORT249_I2C_SDA3_MARK, PORT249_FN5, MSEL2CR_MSEL19_0,
997*4882a593Smuzhiyun 		MSEL2CR_MSEL18_0), \
998*4882a593Smuzhiyun 	PINMUX_DATA(MSIOF2R_TSYNC_MARK, PORT249_FN7, MSEL4CR_MSEL11_1),
999*4882a593Smuzhiyun 	PINMUX_DATA(SDHICLK0_MARK, PORT250_FN1),
1000*4882a593Smuzhiyun 	PINMUX_DATA(SDHICD0_MARK, PORT251_FN1),
1001*4882a593Smuzhiyun 	PINMUX_DATA(SDHID0_0_MARK, PORT252_FN1),
1002*4882a593Smuzhiyun 	PINMUX_DATA(SDHID0_1_MARK, PORT253_FN1),
1003*4882a593Smuzhiyun 	PINMUX_DATA(SDHID0_2_MARK, PORT254_FN1),
1004*4882a593Smuzhiyun 	PINMUX_DATA(SDHID0_3_MARK, PORT255_FN1),
1005*4882a593Smuzhiyun 	PINMUX_DATA(SDHICMD0_MARK, PORT256_FN1),
1006*4882a593Smuzhiyun 	PINMUX_DATA(SDHIWP0_MARK, PORT257_FN1),
1007*4882a593Smuzhiyun 	PINMUX_DATA(SDHICLK1_MARK, PORT258_FN1),
1008*4882a593Smuzhiyun 	PINMUX_DATA(SDHID1_0_MARK, PORT259_FN1), \
1009*4882a593Smuzhiyun 	PINMUX_DATA(TS_SPSYNC2_MARK, PORT259_FN3),
1010*4882a593Smuzhiyun 	PINMUX_DATA(SDHID1_1_MARK, PORT260_FN1), \
1011*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDAT2_MARK, PORT260_FN3),
1012*4882a593Smuzhiyun 	PINMUX_DATA(SDHID1_2_MARK, PORT261_FN1), \
1013*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDEN2_MARK, PORT261_FN3),
1014*4882a593Smuzhiyun 	PINMUX_DATA(SDHID1_3_MARK, PORT262_FN1), \
1015*4882a593Smuzhiyun 	PINMUX_DATA(TS_SCK2_MARK, PORT262_FN3),
1016*4882a593Smuzhiyun 	PINMUX_DATA(SDHICMD1_MARK, PORT263_FN1),
1017*4882a593Smuzhiyun 	PINMUX_DATA(SDHICLK2_MARK, PORT264_FN1),
1018*4882a593Smuzhiyun 	PINMUX_DATA(SDHID2_0_MARK, PORT265_FN1), \
1019*4882a593Smuzhiyun 	PINMUX_DATA(TS_SPSYNC4_MARK, PORT265_FN3),
1020*4882a593Smuzhiyun 	PINMUX_DATA(SDHID2_1_MARK, PORT266_FN1), \
1021*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDAT4_MARK, PORT266_FN3),
1022*4882a593Smuzhiyun 	PINMUX_DATA(SDHID2_2_MARK, PORT267_FN1), \
1023*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDEN4_MARK, PORT267_FN3),
1024*4882a593Smuzhiyun 	PINMUX_DATA(SDHID2_3_MARK, PORT268_FN1), \
1025*4882a593Smuzhiyun 	PINMUX_DATA(TS_SCK4_MARK, PORT268_FN3),
1026*4882a593Smuzhiyun 	PINMUX_DATA(SDHICMD2_MARK, PORT269_FN1),
1027*4882a593Smuzhiyun 	PINMUX_DATA(MMCCLK0_MARK, PORT270_FN1, MSEL4CR_MSEL15_0),
1028*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_0_MARK, PORT271_FN1, MSEL4CR_MSEL15_0),
1029*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_1_MARK, PORT272_FN1, MSEL4CR_MSEL15_0),
1030*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_2_MARK, PORT273_FN1, MSEL4CR_MSEL15_0),
1031*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_3_MARK, PORT274_FN1, MSEL4CR_MSEL15_0),
1032*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_4_MARK, PORT275_FN1, MSEL4CR_MSEL15_0),
1033*4882a593Smuzhiyun 	PINMUX_DATA(TS_SPSYNC5_MARK, PORT275_FN3),
1034*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_5_MARK, PORT276_FN1, MSEL4CR_MSEL15_0),
1035*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDAT5_MARK, PORT276_FN3),
1036*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_6_MARK, PORT277_FN1, MSEL4CR_MSEL15_0),
1037*4882a593Smuzhiyun 	PINMUX_DATA(TS_SDEN5_MARK, PORT277_FN3),
1038*4882a593Smuzhiyun 	PINMUX_DATA(MMCD0_7_MARK, PORT278_FN1, MSEL4CR_MSEL15_0),
1039*4882a593Smuzhiyun 	PINMUX_DATA(TS_SCK5_MARK, PORT278_FN3),
1040*4882a593Smuzhiyun 	PINMUX_DATA(MMCCMD0_MARK, PORT279_FN1, MSEL4CR_MSEL15_0),
1041*4882a593Smuzhiyun 	PINMUX_DATA(RESETOUTS__MARK, PORT281_FN1), \
1042*4882a593Smuzhiyun 	PINMUX_DATA(EXTAL2OUT_MARK, PORT281_FN2),
1043*4882a593Smuzhiyun 	PINMUX_DATA(MCP_WAIT__MCP_FRB_MARK, PORT288_FN1),
1044*4882a593Smuzhiyun 	PINMUX_DATA(MCP_CKO_MARK, PORT289_FN1), \
1045*4882a593Smuzhiyun 	PINMUX_DATA(MMCCLK1_MARK, PORT289_FN2, MSEL4CR_MSEL15_1),
1046*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D15_MCP_NAF15_MARK, PORT290_FN1),
1047*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D14_MCP_NAF14_MARK, PORT291_FN1),
1048*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D13_MCP_NAF13_MARK, PORT292_FN1),
1049*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D12_MCP_NAF12_MARK, PORT293_FN1),
1050*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D11_MCP_NAF11_MARK, PORT294_FN1),
1051*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D10_MCP_NAF10_MARK, PORT295_FN1),
1052*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D9_MCP_NAF9_MARK, PORT296_FN1),
1053*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D8_MCP_NAF8_MARK, PORT297_FN1), \
1054*4882a593Smuzhiyun 	PINMUX_DATA(MMCCMD1_MARK, PORT297_FN2, MSEL4CR_MSEL15_1),
1055*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D7_MCP_NAF7_MARK, PORT298_FN1), \
1056*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_7_MARK, PORT298_FN2, MSEL4CR_MSEL15_1),
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D6_MCP_NAF6_MARK, PORT299_FN1), \
1059*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_6_MARK, PORT299_FN2, MSEL4CR_MSEL15_1),
1060*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D5_MCP_NAF5_MARK, PORT300_FN1), \
1061*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_5_MARK, PORT300_FN2, MSEL4CR_MSEL15_1),
1062*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D4_MCP_NAF4_MARK, PORT301_FN1), \
1063*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_4_MARK, PORT301_FN2, MSEL4CR_MSEL15_1),
1064*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D3_MCP_NAF3_MARK, PORT302_FN1), \
1065*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_3_MARK, PORT302_FN2, MSEL4CR_MSEL15_1),
1066*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D2_MCP_NAF2_MARK, PORT303_FN1), \
1067*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_2_MARK, PORT303_FN2, MSEL4CR_MSEL15_1),
1068*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D1_MCP_NAF1_MARK, PORT304_FN1), \
1069*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_1_MARK, PORT304_FN2, MSEL4CR_MSEL15_1),
1070*4882a593Smuzhiyun 	PINMUX_DATA(MCP_D0_MCP_NAF0_MARK, PORT305_FN1), \
1071*4882a593Smuzhiyun 	PINMUX_DATA(MMCD1_0_MARK, PORT305_FN2, MSEL4CR_MSEL15_1),
1072*4882a593Smuzhiyun 	PINMUX_DATA(MCP_NBRSTOUT__MARK, PORT306_FN1),
1073*4882a593Smuzhiyun 	PINMUX_DATA(MCP_WE0__MCP_FWE_MARK, PORT309_FN1), \
1074*4882a593Smuzhiyun 	PINMUX_DATA(MCP_RDWR_MCP_FWE_MARK, PORT309_FN2),
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* MSEL2 special cases */
1077*4882a593Smuzhiyun 	PINMUX_DATA(TSIF2_TS_XX1_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
1078*4882a593Smuzhiyun 		MSEL2CR_MSEL12_0),
1079*4882a593Smuzhiyun 	PINMUX_DATA(TSIF2_TS_XX2_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
1080*4882a593Smuzhiyun 		MSEL2CR_MSEL12_1),
1081*4882a593Smuzhiyun 	PINMUX_DATA(TSIF2_TS_XX3_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
1082*4882a593Smuzhiyun 		MSEL2CR_MSEL12_0),
1083*4882a593Smuzhiyun 	PINMUX_DATA(TSIF2_TS_XX4_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
1084*4882a593Smuzhiyun 		MSEL2CR_MSEL12_1),
1085*4882a593Smuzhiyun 	PINMUX_DATA(TSIF2_TS_XX5_MARK, MSEL2CR_MSEL14_1, MSEL2CR_MSEL13_0,
1086*4882a593Smuzhiyun 		MSEL2CR_MSEL12_0),
1087*4882a593Smuzhiyun 	PINMUX_DATA(TSIF1_TS_XX1_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
1088*4882a593Smuzhiyun 		MSEL2CR_MSEL9_0),
1089*4882a593Smuzhiyun 	PINMUX_DATA(TSIF1_TS_XX2_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
1090*4882a593Smuzhiyun 		MSEL2CR_MSEL9_1),
1091*4882a593Smuzhiyun 	PINMUX_DATA(TSIF1_TS_XX3_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
1092*4882a593Smuzhiyun 		MSEL2CR_MSEL9_0),
1093*4882a593Smuzhiyun 	PINMUX_DATA(TSIF1_TS_XX4_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
1094*4882a593Smuzhiyun 		MSEL2CR_MSEL9_1),
1095*4882a593Smuzhiyun 	PINMUX_DATA(TSIF1_TS_XX5_MARK, MSEL2CR_MSEL11_1, MSEL2CR_MSEL10_0,
1096*4882a593Smuzhiyun 		MSEL2CR_MSEL9_0),
1097*4882a593Smuzhiyun 	PINMUX_DATA(TSIF0_TS_XX1_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
1098*4882a593Smuzhiyun 		MSEL2CR_MSEL6_0),
1099*4882a593Smuzhiyun 	PINMUX_DATA(TSIF0_TS_XX2_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
1100*4882a593Smuzhiyun 		MSEL2CR_MSEL6_1),
1101*4882a593Smuzhiyun 	PINMUX_DATA(TSIF0_TS_XX3_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
1102*4882a593Smuzhiyun 		MSEL2CR_MSEL6_0),
1103*4882a593Smuzhiyun 	PINMUX_DATA(TSIF0_TS_XX4_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
1104*4882a593Smuzhiyun 		MSEL2CR_MSEL6_1),
1105*4882a593Smuzhiyun 	PINMUX_DATA(TSIF0_TS_XX5_MARK, MSEL2CR_MSEL8_1, MSEL2CR_MSEL7_0,
1106*4882a593Smuzhiyun 		MSEL2CR_MSEL6_0),
1107*4882a593Smuzhiyun 	PINMUX_DATA(MST1_TS_XX1_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
1108*4882a593Smuzhiyun 		MSEL2CR_MSEL3_0),
1109*4882a593Smuzhiyun 	PINMUX_DATA(MST1_TS_XX2_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
1110*4882a593Smuzhiyun 		MSEL2CR_MSEL3_1),
1111*4882a593Smuzhiyun 	PINMUX_DATA(MST1_TS_XX3_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
1112*4882a593Smuzhiyun 		MSEL2CR_MSEL3_0),
1113*4882a593Smuzhiyun 	PINMUX_DATA(MST1_TS_XX4_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
1114*4882a593Smuzhiyun 		MSEL2CR_MSEL3_1),
1115*4882a593Smuzhiyun 	PINMUX_DATA(MST1_TS_XX5_MARK, MSEL2CR_MSEL5_1, MSEL2CR_MSEL4_0,
1116*4882a593Smuzhiyun 		MSEL2CR_MSEL3_0),
1117*4882a593Smuzhiyun 	PINMUX_DATA(MST0_TS_XX1_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
1118*4882a593Smuzhiyun 		MSEL2CR_MSEL0_0),
1119*4882a593Smuzhiyun 	PINMUX_DATA(MST0_TS_XX2_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
1120*4882a593Smuzhiyun 		MSEL2CR_MSEL0_1),
1121*4882a593Smuzhiyun 	PINMUX_DATA(MST0_TS_XX3_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
1122*4882a593Smuzhiyun 		MSEL2CR_MSEL0_0),
1123*4882a593Smuzhiyun 	PINMUX_DATA(MST0_TS_XX4_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
1124*4882a593Smuzhiyun 		MSEL2CR_MSEL0_1),
1125*4882a593Smuzhiyun 	PINMUX_DATA(MST0_TS_XX5_MARK, MSEL2CR_MSEL2_1, MSEL2CR_MSEL1_0,
1126*4882a593Smuzhiyun 		MSEL2CR_MSEL0_0),
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* MSEL3 special cases */
1129*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_VCCQ_MC0_ON_MARK, MSEL3CR_MSEL28_1),
1130*4882a593Smuzhiyun 	PINMUX_DATA(SDHI0_VCCQ_MC0_OFF_MARK, MSEL3CR_MSEL28_0),
1131*4882a593Smuzhiyun 	PINMUX_DATA(DEBUG_MON_VIO_MARK, MSEL3CR_MSEL15_0),
1132*4882a593Smuzhiyun 	PINMUX_DATA(DEBUG_MON_LCDD_MARK, MSEL3CR_MSEL15_1),
1133*4882a593Smuzhiyun 	PINMUX_DATA(LCDC_LCDC0_MARK, MSEL3CR_MSEL6_0),
1134*4882a593Smuzhiyun 	PINMUX_DATA(LCDC_LCDC1_MARK, MSEL3CR_MSEL6_1),
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	/* MSEL4 special cases */
1137*4882a593Smuzhiyun 	PINMUX_DATA(IRQ9_MEM_INT_MARK, MSEL4CR_MSEL29_0),
1138*4882a593Smuzhiyun 	PINMUX_DATA(IRQ9_MCP_INT_MARK, MSEL4CR_MSEL29_1),
1139*4882a593Smuzhiyun 	PINMUX_DATA(A11_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_0),
1140*4882a593Smuzhiyun 	PINMUX_DATA(KEYOUT8_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_1),
1141*4882a593Smuzhiyun 	PINMUX_DATA(TPU4TO3_MARK, MSEL4CR_MSEL13_1, MSEL4CR_MSEL12_0),
1142*4882a593Smuzhiyun 	PINMUX_DATA(RESETA_N_PU_ON_MARK, MSEL4CR_MSEL4_0),
1143*4882a593Smuzhiyun 	PINMUX_DATA(RESETA_N_PU_OFF_MARK, MSEL4CR_MSEL4_1),
1144*4882a593Smuzhiyun 	PINMUX_DATA(EDBGREQ_PD_MARK, MSEL4CR_MSEL1_0),
1145*4882a593Smuzhiyun 	PINMUX_DATA(EDBGREQ_PU_MARK, MSEL4CR_MSEL1_1),
1146*4882a593Smuzhiyun };
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #define __I		(SH_PFC_PIN_CFG_INPUT)
1149*4882a593Smuzhiyun #define __O		(SH_PFC_PIN_CFG_OUTPUT)
1150*4882a593Smuzhiyun #define __IO		(SH_PFC_PIN_CFG_INPUT | SH_PFC_PIN_CFG_OUTPUT)
1151*4882a593Smuzhiyun #define __PD		(SH_PFC_PIN_CFG_PULL_DOWN)
1152*4882a593Smuzhiyun #define __PU		(SH_PFC_PIN_CFG_PULL_UP)
1153*4882a593Smuzhiyun #define __PUD		(SH_PFC_PIN_CFG_PULL_UP_DOWN)
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun #define SH73A0_PIN_I_PD(pin)		SH_PFC_PIN_CFG(pin, __I | __PD)
1156*4882a593Smuzhiyun #define SH73A0_PIN_I_PU(pin)		SH_PFC_PIN_CFG(pin, __I | __PU)
1157*4882a593Smuzhiyun #define SH73A0_PIN_I_PU_PD(pin)		SH_PFC_PIN_CFG(pin, __I | __PUD)
1158*4882a593Smuzhiyun #define SH73A0_PIN_IO(pin)		SH_PFC_PIN_CFG(pin, __IO)
1159*4882a593Smuzhiyun #define SH73A0_PIN_IO_PD(pin)		SH_PFC_PIN_CFG(pin, __IO | __PD)
1160*4882a593Smuzhiyun #define SH73A0_PIN_IO_PU(pin)		SH_PFC_PIN_CFG(pin, __IO | __PU)
1161*4882a593Smuzhiyun #define SH73A0_PIN_IO_PU_PD(pin)	SH_PFC_PIN_CFG(pin, __IO | __PUD)
1162*4882a593Smuzhiyun #define SH73A0_PIN_O(pin)		SH_PFC_PIN_CFG(pin, __O)
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun /*
1165*4882a593Smuzhiyun  * Pins not associated with a GPIO port.
1166*4882a593Smuzhiyun  */
1167*4882a593Smuzhiyun enum {
1168*4882a593Smuzhiyun 	PORT_ASSIGN_LAST(),
1169*4882a593Smuzhiyun 	NOGP_ALL(),
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1173*4882a593Smuzhiyun 	/* Table 25-1 (I/O and Pull U/D) */
1174*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(0),
1175*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(1),
1176*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(2),
1177*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(3),
1178*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(4),
1179*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(5),
1180*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(6),
1181*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(7),
1182*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(8),
1183*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(9),
1184*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(10),
1185*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(11),
1186*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(12),
1187*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(13),
1188*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(14),
1189*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(15),
1190*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(16),
1191*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(17),
1192*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(18),
1193*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(19),
1194*4882a593Smuzhiyun 	SH73A0_PIN_O(20),
1195*4882a593Smuzhiyun 	SH73A0_PIN_O(21),
1196*4882a593Smuzhiyun 	SH73A0_PIN_O(22),
1197*4882a593Smuzhiyun 	SH73A0_PIN_O(23),
1198*4882a593Smuzhiyun 	SH73A0_PIN_O(24),
1199*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(25),
1200*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(26),
1201*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(27),
1202*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(28),
1203*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(29),
1204*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(30),
1205*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(31),
1206*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(32),
1207*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(33),
1208*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(34),
1209*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(35),
1210*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(36),
1211*4882a593Smuzhiyun 	SH73A0_PIN_IO(37),
1212*4882a593Smuzhiyun 	SH73A0_PIN_O(38),
1213*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(39),
1214*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(40),
1215*4882a593Smuzhiyun 	SH73A0_PIN_O(41),
1216*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(42),
1217*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(43),
1218*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(44),
1219*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(45),
1220*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(46),
1221*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(47),
1222*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(48),
1223*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(49),
1224*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(50),
1225*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(51),
1226*4882a593Smuzhiyun 	SH73A0_PIN_O(52),
1227*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(53),
1228*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(54),
1229*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(55),
1230*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(56),
1231*4882a593Smuzhiyun 	SH73A0_PIN_IO(57),
1232*4882a593Smuzhiyun 	SH73A0_PIN_IO(58),
1233*4882a593Smuzhiyun 	SH73A0_PIN_IO(59),
1234*4882a593Smuzhiyun 	SH73A0_PIN_IO(60),
1235*4882a593Smuzhiyun 	SH73A0_PIN_IO(61),
1236*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(62),
1237*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(63),
1238*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(64),
1239*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(65),
1240*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(66),
1241*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(67),
1242*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(68),
1243*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(69),
1244*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(70),
1245*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(71),
1246*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(72),
1247*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(73),
1248*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(74),
1249*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(75),
1250*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(76),
1251*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(77),
1252*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(78),
1253*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(79),
1254*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(80),
1255*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(81),
1256*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(82),
1257*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(83),
1258*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(84),
1259*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(85),
1260*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(86),
1261*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(87),
1262*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(88),
1263*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(89),
1264*4882a593Smuzhiyun 	SH73A0_PIN_O(90),
1265*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(91),
1266*4882a593Smuzhiyun 	SH73A0_PIN_O(92),
1267*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(93),
1268*4882a593Smuzhiyun 	SH73A0_PIN_O(94),
1269*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(95),
1270*4882a593Smuzhiyun 	SH73A0_PIN_IO(96),
1271*4882a593Smuzhiyun 	SH73A0_PIN_IO(97),
1272*4882a593Smuzhiyun 	SH73A0_PIN_IO(98),
1273*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(99),
1274*4882a593Smuzhiyun 	SH73A0_PIN_O(100),
1275*4882a593Smuzhiyun 	SH73A0_PIN_O(101),
1276*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(102),
1277*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(103),
1278*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(104),
1279*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(105),
1280*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(106),
1281*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(107),
1282*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(108),
1283*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(109),
1284*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(110),
1285*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(111),
1286*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(112),
1287*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(113),
1288*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(114),
1289*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(115),
1290*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU(116),
1291*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(117),
1292*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(118),
1293*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(128),
1294*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(129),
1295*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(130),
1296*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(131),
1297*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(132),
1298*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(133),
1299*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(134),
1300*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(135),
1301*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(136),
1302*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(137),
1303*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(138),
1304*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(139),
1305*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(140),
1306*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(141),
1307*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(142),
1308*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(143),
1309*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(144),
1310*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(145),
1311*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(146),
1312*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(147),
1313*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(148),
1314*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(149),
1315*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(150),
1316*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(151),
1317*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(152),
1318*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(153),
1319*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(154),
1320*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(155),
1321*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(156),
1322*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(157),
1323*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(158),
1324*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(159),
1325*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(160),
1326*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(161),
1327*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(162),
1328*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(163),
1329*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(164),
1330*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(192),
1331*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(193),
1332*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(194),
1333*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(195),
1334*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(196),
1335*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(197),
1336*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(198),
1337*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(199),
1338*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(200),
1339*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(201),
1340*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(202),
1341*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(203),
1342*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(204),
1343*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(205),
1344*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(206),
1345*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(207),
1346*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(208),
1347*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(209),
1348*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(210),
1349*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(211),
1350*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(212),
1351*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(213),
1352*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(214),
1353*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(215),
1354*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(216),
1355*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(217),
1356*4882a593Smuzhiyun 	SH73A0_PIN_O(218),
1357*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(219),
1358*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(220),
1359*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(221),
1360*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(222),
1361*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(223),
1362*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(224),
1363*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(225),
1364*4882a593Smuzhiyun 	SH73A0_PIN_O(226),
1365*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(227),
1366*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(228),
1367*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(229),
1368*4882a593Smuzhiyun 	SH73A0_PIN_IO(230),
1369*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(231),
1370*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(232),
1371*4882a593Smuzhiyun 	SH73A0_PIN_I_PU_PD(233),
1372*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(234),
1373*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(235),
1374*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(236),
1375*4882a593Smuzhiyun 	SH73A0_PIN_IO_PD(237),
1376*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(238),
1377*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(239),
1378*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(240),
1379*4882a593Smuzhiyun 	SH73A0_PIN_O(241),
1380*4882a593Smuzhiyun 	SH73A0_PIN_I_PD(242),
1381*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(243),
1382*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(244),
1383*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(245),
1384*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(246),
1385*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(247),
1386*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(248),
1387*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(249),
1388*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(250),
1389*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(251),
1390*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(252),
1391*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(253),
1392*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(254),
1393*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(255),
1394*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(256),
1395*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(257),
1396*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(258),
1397*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(259),
1398*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(260),
1399*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(261),
1400*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(262),
1401*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(263),
1402*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(264),
1403*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(265),
1404*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(266),
1405*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(267),
1406*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(268),
1407*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(269),
1408*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(270),
1409*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(271),
1410*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(272),
1411*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(273),
1412*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(274),
1413*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(275),
1414*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(276),
1415*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(277),
1416*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(278),
1417*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(279),
1418*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(280),
1419*4882a593Smuzhiyun 	SH73A0_PIN_O(281),
1420*4882a593Smuzhiyun 	SH73A0_PIN_O(282),
1421*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(288),
1422*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(289),
1423*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(290),
1424*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(291),
1425*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(292),
1426*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(293),
1427*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(294),
1428*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(295),
1429*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(296),
1430*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(297),
1431*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(298),
1432*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(299),
1433*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(300),
1434*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(301),
1435*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(302),
1436*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(303),
1437*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(304),
1438*4882a593Smuzhiyun 	SH73A0_PIN_IO_PU_PD(305),
1439*4882a593Smuzhiyun 	SH73A0_PIN_O(306),
1440*4882a593Smuzhiyun 	SH73A0_PIN_O(307),
1441*4882a593Smuzhiyun 	SH73A0_PIN_I_PU(308),
1442*4882a593Smuzhiyun 	SH73A0_PIN_O(309),
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	/* Pins not associated with a GPIO port */
1445*4882a593Smuzhiyun 	PINMUX_NOGP_ALL(),
1446*4882a593Smuzhiyun };
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun /* - BSC -------------------------------------------------------------------- */
1449*4882a593Smuzhiyun static const unsigned int bsc_data_0_7_pins[] = {
1450*4882a593Smuzhiyun 	/* D[0:7] */
1451*4882a593Smuzhiyun 	74, 75, 76, 77, 78, 79, 80, 81,
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun static const unsigned int bsc_data_0_7_mux[] = {
1454*4882a593Smuzhiyun 	D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
1455*4882a593Smuzhiyun 	D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun static const unsigned int bsc_data_8_15_pins[] = {
1458*4882a593Smuzhiyun 	/* D[8:15] */
1459*4882a593Smuzhiyun 	82, 83, 84, 85, 86, 87, 88, 89,
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun static const unsigned int bsc_data_8_15_mux[] = {
1462*4882a593Smuzhiyun 	D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
1463*4882a593Smuzhiyun 	D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun static const unsigned int bsc_cs4_pins[] = {
1466*4882a593Smuzhiyun 	/* CS */
1467*4882a593Smuzhiyun 	90,
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun static const unsigned int bsc_cs4_mux[] = {
1470*4882a593Smuzhiyun 	CS4__MARK,
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun static const unsigned int bsc_cs5_a_pins[] = {
1473*4882a593Smuzhiyun 	/* CS */
1474*4882a593Smuzhiyun 	91,
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun static const unsigned int bsc_cs5_a_mux[] = {
1477*4882a593Smuzhiyun 	CS5A__MARK,
1478*4882a593Smuzhiyun };
1479*4882a593Smuzhiyun static const unsigned int bsc_cs5_b_pins[] = {
1480*4882a593Smuzhiyun 	/* CS */
1481*4882a593Smuzhiyun 	92,
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun static const unsigned int bsc_cs5_b_mux[] = {
1484*4882a593Smuzhiyun 	CS5B__MARK,
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun static const unsigned int bsc_cs6_a_pins[] = {
1487*4882a593Smuzhiyun 	/* CS */
1488*4882a593Smuzhiyun 	94,
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun static const unsigned int bsc_cs6_a_mux[] = {
1491*4882a593Smuzhiyun 	CS6A__MARK,
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun static const unsigned int bsc_cs6_b_pins[] = {
1494*4882a593Smuzhiyun 	/* CS */
1495*4882a593Smuzhiyun 	93,
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun static const unsigned int bsc_cs6_b_mux[] = {
1498*4882a593Smuzhiyun 	CS6B__MARK,
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun static const unsigned int bsc_rd_pins[] = {
1501*4882a593Smuzhiyun 	/* RD */
1502*4882a593Smuzhiyun 	96,
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun static const unsigned int bsc_rd_mux[] = {
1505*4882a593Smuzhiyun 	RD__FSC_MARK,
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun static const unsigned int bsc_rdwr_0_pins[] = {
1508*4882a593Smuzhiyun 	/* RDWR */
1509*4882a593Smuzhiyun 	91,
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun static const unsigned int bsc_rdwr_0_mux[] = {
1512*4882a593Smuzhiyun 	PORT91_RDWR_MARK,
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun static const unsigned int bsc_rdwr_1_pins[] = {
1515*4882a593Smuzhiyun 	/* RDWR */
1516*4882a593Smuzhiyun 	97,
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun static const unsigned int bsc_rdwr_1_mux[] = {
1519*4882a593Smuzhiyun 	RDWR_FWE_MARK,
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun static const unsigned int bsc_rdwr_2_pins[] = {
1522*4882a593Smuzhiyun 	/* RDWR */
1523*4882a593Smuzhiyun 	149,
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun static const unsigned int bsc_rdwr_2_mux[] = {
1526*4882a593Smuzhiyun 	PORT149_RDWR_MARK,
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun static const unsigned int bsc_we0_pins[] = {
1529*4882a593Smuzhiyun 	/* WE0 */
1530*4882a593Smuzhiyun 	97,
1531*4882a593Smuzhiyun };
1532*4882a593Smuzhiyun static const unsigned int bsc_we0_mux[] = {
1533*4882a593Smuzhiyun 	WE0__FWE_MARK,
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun static const unsigned int bsc_we1_pins[] = {
1536*4882a593Smuzhiyun 	/* WE1 */
1537*4882a593Smuzhiyun 	98,
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun static const unsigned int bsc_we1_mux[] = {
1540*4882a593Smuzhiyun 	WE1__MARK,
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun /* - FSIA ------------------------------------------------------------------- */
1543*4882a593Smuzhiyun static const unsigned int fsia_mclk_in_pins[] = {
1544*4882a593Smuzhiyun 	/* CK */
1545*4882a593Smuzhiyun 	49,
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun static const unsigned int fsia_mclk_in_mux[] = {
1548*4882a593Smuzhiyun 	FSIACK_MARK,
1549*4882a593Smuzhiyun };
1550*4882a593Smuzhiyun static const unsigned int fsia_mclk_out_pins[] = {
1551*4882a593Smuzhiyun 	/* OMC */
1552*4882a593Smuzhiyun 	49,
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun static const unsigned int fsia_mclk_out_mux[] = {
1555*4882a593Smuzhiyun 	FSIAOMC_MARK,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun static const unsigned int fsia_sclk_in_pins[] = {
1558*4882a593Smuzhiyun 	/* ILR, IBT */
1559*4882a593Smuzhiyun 	50, 51,
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun static const unsigned int fsia_sclk_in_mux[] = {
1562*4882a593Smuzhiyun 	FSIAILR_MARK, FSIAIBT_MARK,
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun static const unsigned int fsia_sclk_out_pins[] = {
1565*4882a593Smuzhiyun 	/* OLR, OBT */
1566*4882a593Smuzhiyun 	50, 51,
1567*4882a593Smuzhiyun };
1568*4882a593Smuzhiyun static const unsigned int fsia_sclk_out_mux[] = {
1569*4882a593Smuzhiyun 	FSIAOLR_MARK, FSIAOBT_MARK,
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun static const unsigned int fsia_data_in_pins[] = {
1572*4882a593Smuzhiyun 	/* ISLD */
1573*4882a593Smuzhiyun 	55,
1574*4882a593Smuzhiyun };
1575*4882a593Smuzhiyun static const unsigned int fsia_data_in_mux[] = {
1576*4882a593Smuzhiyun 	FSIAISLD_MARK,
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun static const unsigned int fsia_data_out_pins[] = {
1579*4882a593Smuzhiyun 	/* OSLD */
1580*4882a593Smuzhiyun 	52,
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun static const unsigned int fsia_data_out_mux[] = {
1583*4882a593Smuzhiyun 	FSIAOSLD_MARK,
1584*4882a593Smuzhiyun };
1585*4882a593Smuzhiyun static const unsigned int fsia_spdif_pins[] = {
1586*4882a593Smuzhiyun 	/* SPDIF */
1587*4882a593Smuzhiyun 	53,
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun static const unsigned int fsia_spdif_mux[] = {
1590*4882a593Smuzhiyun 	FSIASPDIF_MARK,
1591*4882a593Smuzhiyun };
1592*4882a593Smuzhiyun /* - FSIB ------------------------------------------------------------------- */
1593*4882a593Smuzhiyun static const unsigned int fsib_mclk_in_pins[] = {
1594*4882a593Smuzhiyun 	/* CK */
1595*4882a593Smuzhiyun 	54,
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun static const unsigned int fsib_mclk_in_mux[] = {
1598*4882a593Smuzhiyun 	FSIBCK_MARK,
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun static const unsigned int fsib_mclk_out_pins[] = {
1601*4882a593Smuzhiyun 	/* OMC */
1602*4882a593Smuzhiyun 	54,
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun static const unsigned int fsib_mclk_out_mux[] = {
1605*4882a593Smuzhiyun 	FSIBOMC_MARK,
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun static const unsigned int fsib_sclk_in_pins[] = {
1608*4882a593Smuzhiyun 	/* ILR, IBT */
1609*4882a593Smuzhiyun 	37, 36,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun static const unsigned int fsib_sclk_in_mux[] = {
1612*4882a593Smuzhiyun 	FSIBILR_MARK, FSIBIBT_MARK,
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun static const unsigned int fsib_sclk_out_pins[] = {
1615*4882a593Smuzhiyun 	/* OLR, OBT */
1616*4882a593Smuzhiyun 	37, 36,
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun static const unsigned int fsib_sclk_out_mux[] = {
1619*4882a593Smuzhiyun 	FSIBOLR_MARK, FSIBOBT_MARK,
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun static const unsigned int fsib_data_in_pins[] = {
1622*4882a593Smuzhiyun 	/* ISLD */
1623*4882a593Smuzhiyun 	39,
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun static const unsigned int fsib_data_in_mux[] = {
1626*4882a593Smuzhiyun 	FSIBISLD_MARK,
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun static const unsigned int fsib_data_out_pins[] = {
1629*4882a593Smuzhiyun 	/* OSLD */
1630*4882a593Smuzhiyun 	38,
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun static const unsigned int fsib_data_out_mux[] = {
1633*4882a593Smuzhiyun 	FSIBOSLD_MARK,
1634*4882a593Smuzhiyun };
1635*4882a593Smuzhiyun static const unsigned int fsib_spdif_pins[] = {
1636*4882a593Smuzhiyun 	/* SPDIF */
1637*4882a593Smuzhiyun 	53,
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun static const unsigned int fsib_spdif_mux[] = {
1640*4882a593Smuzhiyun 	FSIBSPDIF_MARK,
1641*4882a593Smuzhiyun };
1642*4882a593Smuzhiyun /* - FSIC ------------------------------------------------------------------- */
1643*4882a593Smuzhiyun static const unsigned int fsic_mclk_in_pins[] = {
1644*4882a593Smuzhiyun 	/* CK */
1645*4882a593Smuzhiyun 	54,
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun static const unsigned int fsic_mclk_in_mux[] = {
1648*4882a593Smuzhiyun 	FSICCK_MARK,
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun static const unsigned int fsic_mclk_out_pins[] = {
1651*4882a593Smuzhiyun 	/* OMC */
1652*4882a593Smuzhiyun 	54,
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun static const unsigned int fsic_mclk_out_mux[] = {
1655*4882a593Smuzhiyun 	FSICOMC_MARK,
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun static const unsigned int fsic_sclk_in_pins[] = {
1658*4882a593Smuzhiyun 	/* ILR, IBT */
1659*4882a593Smuzhiyun 	46, 45,
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun static const unsigned int fsic_sclk_in_mux[] = {
1662*4882a593Smuzhiyun 	FSICILR_MARK, FSICIBT_MARK,
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun static const unsigned int fsic_sclk_out_pins[] = {
1665*4882a593Smuzhiyun 	/* OLR, OBT */
1666*4882a593Smuzhiyun 	46, 45,
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun static const unsigned int fsic_sclk_out_mux[] = {
1669*4882a593Smuzhiyun 	FSICOLR_MARK, FSICOBT_MARK,
1670*4882a593Smuzhiyun };
1671*4882a593Smuzhiyun static const unsigned int fsic_data_in_pins[] = {
1672*4882a593Smuzhiyun 	/* ISLD */
1673*4882a593Smuzhiyun 	48,
1674*4882a593Smuzhiyun };
1675*4882a593Smuzhiyun static const unsigned int fsic_data_in_mux[] = {
1676*4882a593Smuzhiyun 	FSICISLD_MARK,
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun static const unsigned int fsic_data_out_pins[] = {
1679*4882a593Smuzhiyun 	/* OSLD, OSLDT1, OSLDT2, OSLDT3 */
1680*4882a593Smuzhiyun 	47, 44, 42, 16,
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun static const unsigned int fsic_data_out_mux[] = {
1683*4882a593Smuzhiyun 	FSICOSLD_MARK, FSICOSLDT1_MARK, FSICOSLDT2_MARK, FSICOSLDT3_MARK,
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun static const unsigned int fsic_spdif_0_pins[] = {
1686*4882a593Smuzhiyun 	/* SPDIF */
1687*4882a593Smuzhiyun 	53,
1688*4882a593Smuzhiyun };
1689*4882a593Smuzhiyun static const unsigned int fsic_spdif_0_mux[] = {
1690*4882a593Smuzhiyun 	PORT53_FSICSPDIF_MARK,
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun static const unsigned int fsic_spdif_1_pins[] = {
1693*4882a593Smuzhiyun 	/* SPDIF */
1694*4882a593Smuzhiyun 	47,
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun static const unsigned int fsic_spdif_1_mux[] = {
1697*4882a593Smuzhiyun 	PORT47_FSICSPDIF_MARK,
1698*4882a593Smuzhiyun };
1699*4882a593Smuzhiyun /* - FSID ------------------------------------------------------------------- */
1700*4882a593Smuzhiyun static const unsigned int fsid_sclk_in_pins[] = {
1701*4882a593Smuzhiyun 	/* ILR, IBT */
1702*4882a593Smuzhiyun 	46, 45,
1703*4882a593Smuzhiyun };
1704*4882a593Smuzhiyun static const unsigned int fsid_sclk_in_mux[] = {
1705*4882a593Smuzhiyun 	FSIDILR_MARK, FSIDIBT_MARK,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun static const unsigned int fsid_sclk_out_pins[] = {
1708*4882a593Smuzhiyun 	/* OLR, OBT */
1709*4882a593Smuzhiyun 	46, 45,
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun static const unsigned int fsid_sclk_out_mux[] = {
1712*4882a593Smuzhiyun 	FSIDOLR_MARK, FSIDOBT_MARK,
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun static const unsigned int fsid_data_in_pins[] = {
1715*4882a593Smuzhiyun 	/* ISLD */
1716*4882a593Smuzhiyun 	48,
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun static const unsigned int fsid_data_in_mux[] = {
1719*4882a593Smuzhiyun 	FSIDISLD_MARK,
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------- */
1722*4882a593Smuzhiyun static const unsigned int i2c2_0_pins[] = {
1723*4882a593Smuzhiyun 	/* SCL, SDA */
1724*4882a593Smuzhiyun 	237, 236,
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun static const unsigned int i2c2_0_mux[] = {
1727*4882a593Smuzhiyun 	PORT237_I2C_SCL2_MARK, PORT236_I2C_SDA2_MARK,
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun static const unsigned int i2c2_1_pins[] = {
1730*4882a593Smuzhiyun 	/* SCL, SDA */
1731*4882a593Smuzhiyun 	27, 28,
1732*4882a593Smuzhiyun };
1733*4882a593Smuzhiyun static const unsigned int i2c2_1_mux[] = {
1734*4882a593Smuzhiyun 	PORT27_I2C_SCL2_MARK, PORT28_I2C_SDA2_MARK,
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun static const unsigned int i2c2_2_pins[] = {
1737*4882a593Smuzhiyun 	/* SCL, SDA */
1738*4882a593Smuzhiyun 	115, 116,
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun static const unsigned int i2c2_2_mux[] = {
1741*4882a593Smuzhiyun 	PORT115_I2C_SCL2_MARK, PORT116_I2C_SDA2_MARK,
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------- */
1744*4882a593Smuzhiyun static const unsigned int i2c3_0_pins[] = {
1745*4882a593Smuzhiyun 	/* SCL, SDA */
1746*4882a593Smuzhiyun 	248, 249,
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun static const unsigned int i2c3_0_mux[] = {
1749*4882a593Smuzhiyun 	PORT248_I2C_SCL3_MARK, PORT249_I2C_SDA3_MARK,
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun static const unsigned int i2c3_1_pins[] = {
1752*4882a593Smuzhiyun 	/* SCL, SDA */
1753*4882a593Smuzhiyun 	27, 28,
1754*4882a593Smuzhiyun };
1755*4882a593Smuzhiyun static const unsigned int i2c3_1_mux[] = {
1756*4882a593Smuzhiyun 	PORT27_I2C_SCL3_MARK, PORT28_I2C_SDA3_MARK,
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun static const unsigned int i2c3_2_pins[] = {
1759*4882a593Smuzhiyun 	/* SCL, SDA */
1760*4882a593Smuzhiyun 	115, 116,
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun static const unsigned int i2c3_2_mux[] = {
1763*4882a593Smuzhiyun 	PORT115_I2C_SCL3_MARK, PORT116_I2C_SDA3_MARK,
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun /* - IrDA ------------------------------------------------------------------- */
1766*4882a593Smuzhiyun static const unsigned int irda_0_pins[] = {
1767*4882a593Smuzhiyun 	/* OUT, IN, FIRSEL */
1768*4882a593Smuzhiyun 	241, 242, 243,
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun static const unsigned int irda_0_mux[] = {
1771*4882a593Smuzhiyun 	PORT241_IRDA_OUT_MARK, PORT242_IRDA_IN_MARK, PORT243_IRDA_FIRSEL_MARK,
1772*4882a593Smuzhiyun };
1773*4882a593Smuzhiyun static const unsigned int irda_1_pins[] = {
1774*4882a593Smuzhiyun 	/* OUT, IN, FIRSEL */
1775*4882a593Smuzhiyun 	49, 53, 54,
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun static const unsigned int irda_1_mux[] = {
1778*4882a593Smuzhiyun 	PORT49_IRDA_OUT_MARK, PORT53_IRDA_IN_MARK, PORT54_IRDA_FIRSEL_MARK,
1779*4882a593Smuzhiyun };
1780*4882a593Smuzhiyun /* - KEYSC ------------------------------------------------------------------ */
1781*4882a593Smuzhiyun static const unsigned int keysc_in5_pins[] = {
1782*4882a593Smuzhiyun 	/* KEYIN[0:4] */
1783*4882a593Smuzhiyun 	66, 67, 68, 69, 70,
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun static const unsigned int keysc_in5_mux[] = {
1786*4882a593Smuzhiyun 	KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
1787*4882a593Smuzhiyun 	KEYIN4_MARK,
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun static const unsigned int keysc_in6_pins[] = {
1790*4882a593Smuzhiyun 	/* KEYIN[0:5] */
1791*4882a593Smuzhiyun 	66, 67, 68, 69, 70, 71,
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun static const unsigned int keysc_in6_mux[] = {
1794*4882a593Smuzhiyun 	KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
1795*4882a593Smuzhiyun 	KEYIN4_MARK, KEYIN5_MARK,
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun static const unsigned int keysc_in7_pins[] = {
1798*4882a593Smuzhiyun 	/* KEYIN[0:6] */
1799*4882a593Smuzhiyun 	66, 67, 68, 69, 70, 71, 72,
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun static const unsigned int keysc_in7_mux[] = {
1802*4882a593Smuzhiyun 	KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
1803*4882a593Smuzhiyun 	KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK,
1804*4882a593Smuzhiyun };
1805*4882a593Smuzhiyun static const unsigned int keysc_in8_pins[] = {
1806*4882a593Smuzhiyun 	/* KEYIN[0:7] */
1807*4882a593Smuzhiyun 	66, 67, 68, 69, 70, 71, 72, 73,
1808*4882a593Smuzhiyun };
1809*4882a593Smuzhiyun static const unsigned int keysc_in8_mux[] = {
1810*4882a593Smuzhiyun 	KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
1811*4882a593Smuzhiyun 	KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun static const unsigned int keysc_out04_pins[] = {
1814*4882a593Smuzhiyun 	/* KEYOUT[0:4] */
1815*4882a593Smuzhiyun 	65, 64, 63, 62, 61,
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun static const unsigned int keysc_out04_mux[] = {
1818*4882a593Smuzhiyun 	KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK, KEYOUT4_MARK,
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun static const unsigned int keysc_out5_pins[] = {
1821*4882a593Smuzhiyun 	/* KEYOUT5 */
1822*4882a593Smuzhiyun 	60,
1823*4882a593Smuzhiyun };
1824*4882a593Smuzhiyun static const unsigned int keysc_out5_mux[] = {
1825*4882a593Smuzhiyun 	KEYOUT5_MARK,
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun static const unsigned int keysc_out6_0_pins[] = {
1828*4882a593Smuzhiyun 	/* KEYOUT6 */
1829*4882a593Smuzhiyun 	59,
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun static const unsigned int keysc_out6_0_mux[] = {
1832*4882a593Smuzhiyun 	PORT59_KEYOUT6_MARK,
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun static const unsigned int keysc_out6_1_pins[] = {
1835*4882a593Smuzhiyun 	/* KEYOUT6 */
1836*4882a593Smuzhiyun 	131,
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun static const unsigned int keysc_out6_1_mux[] = {
1839*4882a593Smuzhiyun 	PORT131_KEYOUT6_MARK,
1840*4882a593Smuzhiyun };
1841*4882a593Smuzhiyun static const unsigned int keysc_out6_2_pins[] = {
1842*4882a593Smuzhiyun 	/* KEYOUT6 */
1843*4882a593Smuzhiyun 	143,
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun static const unsigned int keysc_out6_2_mux[] = {
1846*4882a593Smuzhiyun 	PORT143_KEYOUT6_MARK,
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun static const unsigned int keysc_out7_0_pins[] = {
1849*4882a593Smuzhiyun 	/* KEYOUT7 */
1850*4882a593Smuzhiyun 	58,
1851*4882a593Smuzhiyun };
1852*4882a593Smuzhiyun static const unsigned int keysc_out7_0_mux[] = {
1853*4882a593Smuzhiyun 	PORT58_KEYOUT7_MARK,
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun static const unsigned int keysc_out7_1_pins[] = {
1856*4882a593Smuzhiyun 	/* KEYOUT7 */
1857*4882a593Smuzhiyun 	132,
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun static const unsigned int keysc_out7_1_mux[] = {
1860*4882a593Smuzhiyun 	PORT132_KEYOUT7_MARK,
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun static const unsigned int keysc_out7_2_pins[] = {
1863*4882a593Smuzhiyun 	/* KEYOUT7 */
1864*4882a593Smuzhiyun 	144,
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun static const unsigned int keysc_out7_2_mux[] = {
1867*4882a593Smuzhiyun 	PORT144_KEYOUT7_MARK,
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun static const unsigned int keysc_out8_0_pins[] = {
1870*4882a593Smuzhiyun 	/* KEYOUT8 */
1871*4882a593Smuzhiyun 	PIN_A11,
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun static const unsigned int keysc_out8_0_mux[] = {
1874*4882a593Smuzhiyun 	KEYOUT8_MARK,
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun static const unsigned int keysc_out8_1_pins[] = {
1877*4882a593Smuzhiyun 	/* KEYOUT8 */
1878*4882a593Smuzhiyun 	136,
1879*4882a593Smuzhiyun };
1880*4882a593Smuzhiyun static const unsigned int keysc_out8_1_mux[] = {
1881*4882a593Smuzhiyun 	PORT136_KEYOUT8_MARK,
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun static const unsigned int keysc_out8_2_pins[] = {
1884*4882a593Smuzhiyun 	/* KEYOUT8 */
1885*4882a593Smuzhiyun 	138,
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun static const unsigned int keysc_out8_2_mux[] = {
1888*4882a593Smuzhiyun 	PORT138_KEYOUT8_MARK,
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun static const unsigned int keysc_out9_0_pins[] = {
1891*4882a593Smuzhiyun 	/* KEYOUT9 */
1892*4882a593Smuzhiyun 	137,
1893*4882a593Smuzhiyun };
1894*4882a593Smuzhiyun static const unsigned int keysc_out9_0_mux[] = {
1895*4882a593Smuzhiyun 	PORT137_KEYOUT9_MARK,
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun static const unsigned int keysc_out9_1_pins[] = {
1898*4882a593Smuzhiyun 	/* KEYOUT9 */
1899*4882a593Smuzhiyun 	139,
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun static const unsigned int keysc_out9_1_mux[] = {
1902*4882a593Smuzhiyun 	PORT139_KEYOUT9_MARK,
1903*4882a593Smuzhiyun };
1904*4882a593Smuzhiyun static const unsigned int keysc_out9_2_pins[] = {
1905*4882a593Smuzhiyun 	/* KEYOUT9 */
1906*4882a593Smuzhiyun 	149,
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun static const unsigned int keysc_out9_2_mux[] = {
1909*4882a593Smuzhiyun 	PORT149_KEYOUT9_MARK,
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun static const unsigned int keysc_out10_0_pins[] = {
1912*4882a593Smuzhiyun 	/* KEYOUT10 */
1913*4882a593Smuzhiyun 	132,
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun static const unsigned int keysc_out10_0_mux[] = {
1916*4882a593Smuzhiyun 	PORT132_KEYOUT10_MARK,
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun static const unsigned int keysc_out10_1_pins[] = {
1919*4882a593Smuzhiyun 	/* KEYOUT10 */
1920*4882a593Smuzhiyun 	142,
1921*4882a593Smuzhiyun };
1922*4882a593Smuzhiyun static const unsigned int keysc_out10_1_mux[] = {
1923*4882a593Smuzhiyun 	PORT142_KEYOUT10_MARK,
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun static const unsigned int keysc_out11_0_pins[] = {
1926*4882a593Smuzhiyun 	/* KEYOUT11 */
1927*4882a593Smuzhiyun 	131,
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun static const unsigned int keysc_out11_0_mux[] = {
1930*4882a593Smuzhiyun 	PORT131_KEYOUT11_MARK,
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun static const unsigned int keysc_out11_1_pins[] = {
1933*4882a593Smuzhiyun 	/* KEYOUT11 */
1934*4882a593Smuzhiyun 	143,
1935*4882a593Smuzhiyun };
1936*4882a593Smuzhiyun static const unsigned int keysc_out11_1_mux[] = {
1937*4882a593Smuzhiyun 	PORT143_KEYOUT11_MARK,
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun /* - LCD -------------------------------------------------------------------- */
1940*4882a593Smuzhiyun static const unsigned int lcd_data8_pins[] = {
1941*4882a593Smuzhiyun 	/* D[0:7] */
1942*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun static const unsigned int lcd_data8_mux[] = {
1945*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
1946*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
1947*4882a593Smuzhiyun };
1948*4882a593Smuzhiyun static const unsigned int lcd_data9_pins[] = {
1949*4882a593Smuzhiyun 	/* D[0:8] */
1950*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1951*4882a593Smuzhiyun 	200,
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun static const unsigned int lcd_data9_mux[] = {
1954*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
1955*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
1956*4882a593Smuzhiyun 	LCDD8_MARK,
1957*4882a593Smuzhiyun };
1958*4882a593Smuzhiyun static const unsigned int lcd_data12_pins[] = {
1959*4882a593Smuzhiyun 	/* D[0:11] */
1960*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1961*4882a593Smuzhiyun 	200, 201, 202, 203,
1962*4882a593Smuzhiyun };
1963*4882a593Smuzhiyun static const unsigned int lcd_data12_mux[] = {
1964*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
1965*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
1966*4882a593Smuzhiyun 	LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
1967*4882a593Smuzhiyun };
1968*4882a593Smuzhiyun static const unsigned int lcd_data16_pins[] = {
1969*4882a593Smuzhiyun 	/* D[0:15] */
1970*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1971*4882a593Smuzhiyun 	200, 201, 202, 203, 204, 205, 206, 207,
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun static const unsigned int lcd_data16_mux[] = {
1974*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
1975*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
1976*4882a593Smuzhiyun 	LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
1977*4882a593Smuzhiyun 	LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
1978*4882a593Smuzhiyun };
1979*4882a593Smuzhiyun static const unsigned int lcd_data18_pins[] = {
1980*4882a593Smuzhiyun 	/* D[0:17] */
1981*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1982*4882a593Smuzhiyun 	200, 201, 202, 203, 204, 205, 206, 207,
1983*4882a593Smuzhiyun 	208, 209,
1984*4882a593Smuzhiyun };
1985*4882a593Smuzhiyun static const unsigned int lcd_data18_mux[] = {
1986*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
1987*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
1988*4882a593Smuzhiyun 	LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
1989*4882a593Smuzhiyun 	LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
1990*4882a593Smuzhiyun 	LCDD16_MARK, LCDD17_MARK,
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun static const unsigned int lcd_data24_pins[] = {
1993*4882a593Smuzhiyun 	/* D[0:23] */
1994*4882a593Smuzhiyun 	192, 193, 194, 195, 196, 197, 198, 199,
1995*4882a593Smuzhiyun 	200, 201, 202, 203, 204, 205, 206, 207,
1996*4882a593Smuzhiyun 	208, 209, 210, 211, 212, 213, 214, 215
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun static const unsigned int lcd_data24_mux[] = {
1999*4882a593Smuzhiyun 	LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
2000*4882a593Smuzhiyun 	LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
2001*4882a593Smuzhiyun 	LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
2002*4882a593Smuzhiyun 	LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
2003*4882a593Smuzhiyun 	LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
2004*4882a593Smuzhiyun 	LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun static const unsigned int lcd_display_pins[] = {
2007*4882a593Smuzhiyun 	/* DON */
2008*4882a593Smuzhiyun 	222,
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun static const unsigned int lcd_display_mux[] = {
2011*4882a593Smuzhiyun 	LCDDON_MARK,
2012*4882a593Smuzhiyun };
2013*4882a593Smuzhiyun static const unsigned int lcd_lclk_pins[] = {
2014*4882a593Smuzhiyun 	/* LCLK */
2015*4882a593Smuzhiyun 	221,
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun static const unsigned int lcd_lclk_mux[] = {
2018*4882a593Smuzhiyun 	LCDLCLK_MARK,
2019*4882a593Smuzhiyun };
2020*4882a593Smuzhiyun static const unsigned int lcd_sync_pins[] = {
2021*4882a593Smuzhiyun 	/* VSYN, HSYN, DCK, DISP */
2022*4882a593Smuzhiyun 	220, 218, 216, 219,
2023*4882a593Smuzhiyun };
2024*4882a593Smuzhiyun static const unsigned int lcd_sync_mux[] = {
2025*4882a593Smuzhiyun 	LCDVSYN_MARK, LCDHSYN_MARK, LCDDCK_MARK, LCDDISP_MARK,
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun static const unsigned int lcd_sys_pins[] = {
2028*4882a593Smuzhiyun 	/* CS, WR, RD, RS */
2029*4882a593Smuzhiyun 	218, 216, 217, 219,
2030*4882a593Smuzhiyun };
2031*4882a593Smuzhiyun static const unsigned int lcd_sys_mux[] = {
2032*4882a593Smuzhiyun 	LCDCS__MARK, LCDWR__MARK, LCDRD__MARK, LCDRS_MARK,
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun /* - LCD2 ------------------------------------------------------------------- */
2035*4882a593Smuzhiyun static const unsigned int lcd2_data8_pins[] = {
2036*4882a593Smuzhiyun 	/* D[0:7] */
2037*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2038*4882a593Smuzhiyun };
2039*4882a593Smuzhiyun static const unsigned int lcd2_data8_mux[] = {
2040*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2041*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun static const unsigned int lcd2_data9_pins[] = {
2044*4882a593Smuzhiyun 	/* D[0:8] */
2045*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2046*4882a593Smuzhiyun 	140,
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun static const unsigned int lcd2_data9_mux[] = {
2049*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2050*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2051*4882a593Smuzhiyun 	LCD2D8_MARK,
2052*4882a593Smuzhiyun };
2053*4882a593Smuzhiyun static const unsigned int lcd2_data12_pins[] = {
2054*4882a593Smuzhiyun 	/* D[0:11] */
2055*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2056*4882a593Smuzhiyun 	140, 141, 130, 131,
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun static const unsigned int lcd2_data12_mux[] = {
2059*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2060*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2061*4882a593Smuzhiyun 	LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
2062*4882a593Smuzhiyun };
2063*4882a593Smuzhiyun static const unsigned int lcd2_data16_pins[] = {
2064*4882a593Smuzhiyun 	/* D[0:15] */
2065*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2066*4882a593Smuzhiyun 	140, 141, 130, 131, 132, 133, 134, 135,
2067*4882a593Smuzhiyun };
2068*4882a593Smuzhiyun static const unsigned int lcd2_data16_mux[] = {
2069*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2070*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2071*4882a593Smuzhiyun 	LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
2072*4882a593Smuzhiyun 	LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
2073*4882a593Smuzhiyun };
2074*4882a593Smuzhiyun static const unsigned int lcd2_data18_pins[] = {
2075*4882a593Smuzhiyun 	/* D[0:17] */
2076*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2077*4882a593Smuzhiyun 	140, 141, 130, 131, 132, 133, 134, 135,
2078*4882a593Smuzhiyun 	136, 137,
2079*4882a593Smuzhiyun };
2080*4882a593Smuzhiyun static const unsigned int lcd2_data18_mux[] = {
2081*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2082*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2083*4882a593Smuzhiyun 	LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
2084*4882a593Smuzhiyun 	LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
2085*4882a593Smuzhiyun 	LCD2D16_MARK, LCD2D17_MARK,
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun static const unsigned int lcd2_data24_pins[] = {
2088*4882a593Smuzhiyun 	/* D[0:23] */
2089*4882a593Smuzhiyun 	128, 129, 142, 143, 144, 145, 138, 139,
2090*4882a593Smuzhiyun 	140, 141, 130, 131, 132, 133, 134, 135,
2091*4882a593Smuzhiyun 	136, 137, 146, 147, 234, 235, 238, 239
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun static const unsigned int lcd2_data24_mux[] = {
2094*4882a593Smuzhiyun 	LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
2095*4882a593Smuzhiyun 	LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
2096*4882a593Smuzhiyun 	LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
2097*4882a593Smuzhiyun 	LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
2098*4882a593Smuzhiyun 	LCD2D16_MARK, LCD2D17_MARK, LCD2D18_MARK, LCD2D19_MARK,
2099*4882a593Smuzhiyun 	LCD2D20_MARK, LCD2D21_MARK, LCD2D22_MARK, LCD2D23_MARK,
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun static const unsigned int lcd2_sync_0_pins[] = {
2102*4882a593Smuzhiyun 	/* VSYN, HSYN, DCK, DISP */
2103*4882a593Smuzhiyun 	128, 129, 146, 145,
2104*4882a593Smuzhiyun };
2105*4882a593Smuzhiyun static const unsigned int lcd2_sync_0_mux[] = {
2106*4882a593Smuzhiyun 	PORT128_LCD2VSYN_MARK, PORT129_LCD2HSYN_MARK,
2107*4882a593Smuzhiyun 	LCD2DCK_MARK, PORT145_LCD2DISP_MARK,
2108*4882a593Smuzhiyun };
2109*4882a593Smuzhiyun static const unsigned int lcd2_sync_1_pins[] = {
2110*4882a593Smuzhiyun 	/* VSYN, HSYN, DCK, DISP */
2111*4882a593Smuzhiyun 	222, 221, 219, 217,
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun static const unsigned int lcd2_sync_1_mux[] = {
2114*4882a593Smuzhiyun 	PORT222_LCD2VSYN_MARK, PORT221_LCD2HSYN_MARK,
2115*4882a593Smuzhiyun 	LCD2DCK_2_MARK, PORT217_LCD2DISP_MARK,
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun static const unsigned int lcd2_sys_0_pins[] = {
2118*4882a593Smuzhiyun 	/* CS, WR, RD, RS */
2119*4882a593Smuzhiyun 	129, 146, 147, 145,
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun static const unsigned int lcd2_sys_0_mux[] = {
2122*4882a593Smuzhiyun 	PORT129_LCD2CS__MARK, PORT146_LCD2WR__MARK,
2123*4882a593Smuzhiyun 	LCD2RD__MARK, PORT145_LCD2RS_MARK,
2124*4882a593Smuzhiyun };
2125*4882a593Smuzhiyun static const unsigned int lcd2_sys_1_pins[] = {
2126*4882a593Smuzhiyun 	/* CS, WR, RD, RS */
2127*4882a593Smuzhiyun 	221, 219, 147, 217,
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun static const unsigned int lcd2_sys_1_mux[] = {
2130*4882a593Smuzhiyun 	PORT221_LCD2CS__MARK, PORT219_LCD2WR__MARK,
2131*4882a593Smuzhiyun 	LCD2RD__MARK, PORT217_LCD2RS_MARK,
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun /* - MMCIF ------------------------------------------------------------------ */
2134*4882a593Smuzhiyun static const unsigned int mmc0_data1_0_pins[] = {
2135*4882a593Smuzhiyun 	/* D[0] */
2136*4882a593Smuzhiyun 	271,
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun static const unsigned int mmc0_data1_0_mux[] = {
2139*4882a593Smuzhiyun 	MMCD0_0_MARK,
2140*4882a593Smuzhiyun };
2141*4882a593Smuzhiyun static const unsigned int mmc0_data4_0_pins[] = {
2142*4882a593Smuzhiyun 	/* D[0:3] */
2143*4882a593Smuzhiyun 	271, 272, 273, 274,
2144*4882a593Smuzhiyun };
2145*4882a593Smuzhiyun static const unsigned int mmc0_data4_0_mux[] = {
2146*4882a593Smuzhiyun 	MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
2147*4882a593Smuzhiyun };
2148*4882a593Smuzhiyun static const unsigned int mmc0_data8_0_pins[] = {
2149*4882a593Smuzhiyun 	/* D[0:7] */
2150*4882a593Smuzhiyun 	271, 272, 273, 274, 275, 276, 277, 278,
2151*4882a593Smuzhiyun };
2152*4882a593Smuzhiyun static const unsigned int mmc0_data8_0_mux[] = {
2153*4882a593Smuzhiyun 	MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
2154*4882a593Smuzhiyun 	MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
2155*4882a593Smuzhiyun };
2156*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_0_pins[] = {
2157*4882a593Smuzhiyun 	/* CMD, CLK */
2158*4882a593Smuzhiyun 	279, 270,
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_0_mux[] = {
2161*4882a593Smuzhiyun 	MMCCMD0_MARK, MMCCLK0_MARK,
2162*4882a593Smuzhiyun };
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun static const unsigned int mmc0_data1_1_pins[] = {
2165*4882a593Smuzhiyun 	/* D[0] */
2166*4882a593Smuzhiyun 	305,
2167*4882a593Smuzhiyun };
2168*4882a593Smuzhiyun static const unsigned int mmc0_data1_1_mux[] = {
2169*4882a593Smuzhiyun 	MMCD1_0_MARK,
2170*4882a593Smuzhiyun };
2171*4882a593Smuzhiyun static const unsigned int mmc0_data4_1_pins[] = {
2172*4882a593Smuzhiyun 	/* D[0:3] */
2173*4882a593Smuzhiyun 	305, 304, 303, 302,
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun static const unsigned int mmc0_data4_1_mux[] = {
2176*4882a593Smuzhiyun 	MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun static const unsigned int mmc0_data8_1_pins[] = {
2179*4882a593Smuzhiyun 	/* D[0:7] */
2180*4882a593Smuzhiyun 	305, 304, 303, 302, 301, 300, 299, 298,
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun static const unsigned int mmc0_data8_1_mux[] = {
2183*4882a593Smuzhiyun 	MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
2184*4882a593Smuzhiyun 	MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
2185*4882a593Smuzhiyun };
2186*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_1_pins[] = {
2187*4882a593Smuzhiyun 	/* CMD, CLK */
2188*4882a593Smuzhiyun 	297, 289,
2189*4882a593Smuzhiyun };
2190*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_1_mux[] = {
2191*4882a593Smuzhiyun 	MMCCMD1_MARK, MMCCLK1_MARK,
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
2194*4882a593Smuzhiyun static const unsigned int msiof0_rsck_pins[] = {
2195*4882a593Smuzhiyun 	/* RSCK */
2196*4882a593Smuzhiyun 	66,
2197*4882a593Smuzhiyun };
2198*4882a593Smuzhiyun static const unsigned int msiof0_rsck_mux[] = {
2199*4882a593Smuzhiyun 	MSIOF0_RSCK_MARK,
2200*4882a593Smuzhiyun };
2201*4882a593Smuzhiyun static const unsigned int msiof0_tsck_pins[] = {
2202*4882a593Smuzhiyun 	/* TSCK */
2203*4882a593Smuzhiyun 	64,
2204*4882a593Smuzhiyun };
2205*4882a593Smuzhiyun static const unsigned int msiof0_tsck_mux[] = {
2206*4882a593Smuzhiyun 	MSIOF0_TSCK_MARK,
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun static const unsigned int msiof0_rsync_pins[] = {
2209*4882a593Smuzhiyun 	/* RSYNC */
2210*4882a593Smuzhiyun 	67,
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun static const unsigned int msiof0_rsync_mux[] = {
2213*4882a593Smuzhiyun 	MSIOF0_RSYNC_MARK,
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun static const unsigned int msiof0_tsync_pins[] = {
2216*4882a593Smuzhiyun 	/* TSYNC */
2217*4882a593Smuzhiyun 	63,
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun static const unsigned int msiof0_tsync_mux[] = {
2220*4882a593Smuzhiyun 	MSIOF0_TSYNC_MARK,
2221*4882a593Smuzhiyun };
2222*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
2223*4882a593Smuzhiyun 	/* SS1 */
2224*4882a593Smuzhiyun 	62,
2225*4882a593Smuzhiyun };
2226*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
2227*4882a593Smuzhiyun 	MSIOF0_SS1_MARK,
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
2230*4882a593Smuzhiyun 	/* SS2 */
2231*4882a593Smuzhiyun 	71,
2232*4882a593Smuzhiyun };
2233*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
2234*4882a593Smuzhiyun 	MSIOF0_SS2_MARK,
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun static const unsigned int msiof0_rxd_pins[] = {
2237*4882a593Smuzhiyun 	/* RXD */
2238*4882a593Smuzhiyun 	70,
2239*4882a593Smuzhiyun };
2240*4882a593Smuzhiyun static const unsigned int msiof0_rxd_mux[] = {
2241*4882a593Smuzhiyun 	MSIOF0_RXD_MARK,
2242*4882a593Smuzhiyun };
2243*4882a593Smuzhiyun static const unsigned int msiof0_txd_pins[] = {
2244*4882a593Smuzhiyun 	/* TXD */
2245*4882a593Smuzhiyun 	65,
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun static const unsigned int msiof0_txd_mux[] = {
2248*4882a593Smuzhiyun 	MSIOF0_TXD_MARK,
2249*4882a593Smuzhiyun };
2250*4882a593Smuzhiyun static const unsigned int msiof0_mck0_pins[] = {
2251*4882a593Smuzhiyun 	/* MSCK0 */
2252*4882a593Smuzhiyun 	68,
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun static const unsigned int msiof0_mck0_mux[] = {
2255*4882a593Smuzhiyun 	MSIOF0_MCK0_MARK,
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun static const unsigned int msiof0_mck1_pins[] = {
2259*4882a593Smuzhiyun 	/* MSCK1 */
2260*4882a593Smuzhiyun 	69,
2261*4882a593Smuzhiyun };
2262*4882a593Smuzhiyun static const unsigned int msiof0_mck1_mux[] = {
2263*4882a593Smuzhiyun 	MSIOF0_MCK1_MARK,
2264*4882a593Smuzhiyun };
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun static const unsigned int msiof0l_rsck_pins[] = {
2267*4882a593Smuzhiyun 	/* RSCK */
2268*4882a593Smuzhiyun 	214,
2269*4882a593Smuzhiyun };
2270*4882a593Smuzhiyun static const unsigned int msiof0l_rsck_mux[] = {
2271*4882a593Smuzhiyun 	MSIOF0L_RSCK_MARK,
2272*4882a593Smuzhiyun };
2273*4882a593Smuzhiyun static const unsigned int msiof0l_tsck_pins[] = {
2274*4882a593Smuzhiyun 	/* TSCK */
2275*4882a593Smuzhiyun 	219,
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun static const unsigned int msiof0l_tsck_mux[] = {
2278*4882a593Smuzhiyun 	MSIOF0L_TSCK_MARK,
2279*4882a593Smuzhiyun };
2280*4882a593Smuzhiyun static const unsigned int msiof0l_rsync_pins[] = {
2281*4882a593Smuzhiyun 	/* RSYNC */
2282*4882a593Smuzhiyun 	215,
2283*4882a593Smuzhiyun };
2284*4882a593Smuzhiyun static const unsigned int msiof0l_rsync_mux[] = {
2285*4882a593Smuzhiyun 	MSIOF0L_RSYNC_MARK,
2286*4882a593Smuzhiyun };
2287*4882a593Smuzhiyun static const unsigned int msiof0l_tsync_pins[] = {
2288*4882a593Smuzhiyun 	/* TSYNC */
2289*4882a593Smuzhiyun 	217,
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun static const unsigned int msiof0l_tsync_mux[] = {
2292*4882a593Smuzhiyun 	MSIOF0L_TSYNC_MARK,
2293*4882a593Smuzhiyun };
2294*4882a593Smuzhiyun static const unsigned int msiof0l_ss1_a_pins[] = {
2295*4882a593Smuzhiyun 	/* SS1 */
2296*4882a593Smuzhiyun 	207,
2297*4882a593Smuzhiyun };
2298*4882a593Smuzhiyun static const unsigned int msiof0l_ss1_a_mux[] = {
2299*4882a593Smuzhiyun 	PORT207_MSIOF0L_SS1_MARK,
2300*4882a593Smuzhiyun };
2301*4882a593Smuzhiyun static const unsigned int msiof0l_ss1_b_pins[] = {
2302*4882a593Smuzhiyun 	/* SS1 */
2303*4882a593Smuzhiyun 	210,
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun static const unsigned int msiof0l_ss1_b_mux[] = {
2306*4882a593Smuzhiyun 	PORT210_MSIOF0L_SS1_MARK,
2307*4882a593Smuzhiyun };
2308*4882a593Smuzhiyun static const unsigned int msiof0l_ss2_a_pins[] = {
2309*4882a593Smuzhiyun 	/* SS2 */
2310*4882a593Smuzhiyun 	208,
2311*4882a593Smuzhiyun };
2312*4882a593Smuzhiyun static const unsigned int msiof0l_ss2_a_mux[] = {
2313*4882a593Smuzhiyun 	PORT208_MSIOF0L_SS2_MARK,
2314*4882a593Smuzhiyun };
2315*4882a593Smuzhiyun static const unsigned int msiof0l_ss2_b_pins[] = {
2316*4882a593Smuzhiyun 	/* SS2 */
2317*4882a593Smuzhiyun 	211,
2318*4882a593Smuzhiyun };
2319*4882a593Smuzhiyun static const unsigned int msiof0l_ss2_b_mux[] = {
2320*4882a593Smuzhiyun 	PORT211_MSIOF0L_SS2_MARK,
2321*4882a593Smuzhiyun };
2322*4882a593Smuzhiyun static const unsigned int msiof0l_rxd_pins[] = {
2323*4882a593Smuzhiyun 	/* RXD */
2324*4882a593Smuzhiyun 	221,
2325*4882a593Smuzhiyun };
2326*4882a593Smuzhiyun static const unsigned int msiof0l_rxd_mux[] = {
2327*4882a593Smuzhiyun 	MSIOF0L_RXD_MARK,
2328*4882a593Smuzhiyun };
2329*4882a593Smuzhiyun static const unsigned int msiof0l_txd_pins[] = {
2330*4882a593Smuzhiyun 	/* TXD */
2331*4882a593Smuzhiyun 	222,
2332*4882a593Smuzhiyun };
2333*4882a593Smuzhiyun static const unsigned int msiof0l_txd_mux[] = {
2334*4882a593Smuzhiyun 	MSIOF0L_TXD_MARK,
2335*4882a593Smuzhiyun };
2336*4882a593Smuzhiyun static const unsigned int msiof0l_mck0_pins[] = {
2337*4882a593Smuzhiyun 	/* MSCK0 */
2338*4882a593Smuzhiyun 	212,
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun static const unsigned int msiof0l_mck0_mux[] = {
2341*4882a593Smuzhiyun 	MSIOF0L_MCK0_MARK,
2342*4882a593Smuzhiyun };
2343*4882a593Smuzhiyun static const unsigned int msiof0l_mck1_pins[] = {
2344*4882a593Smuzhiyun 	/* MSCK1 */
2345*4882a593Smuzhiyun 	213,
2346*4882a593Smuzhiyun };
2347*4882a593Smuzhiyun static const unsigned int msiof0l_mck1_mux[] = {
2348*4882a593Smuzhiyun 	MSIOF0L_MCK1_MARK,
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
2351*4882a593Smuzhiyun static const unsigned int msiof1_rsck_pins[] = {
2352*4882a593Smuzhiyun 	/* RSCK */
2353*4882a593Smuzhiyun 	234,
2354*4882a593Smuzhiyun };
2355*4882a593Smuzhiyun static const unsigned int msiof1_rsck_mux[] = {
2356*4882a593Smuzhiyun 	MSIOF1_RSCK_MARK,
2357*4882a593Smuzhiyun };
2358*4882a593Smuzhiyun static const unsigned int msiof1_tsck_pins[] = {
2359*4882a593Smuzhiyun 	/* TSCK */
2360*4882a593Smuzhiyun 	232,
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun static const unsigned int msiof1_tsck_mux[] = {
2363*4882a593Smuzhiyun 	MSIOF1_TSCK_MARK,
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun static const unsigned int msiof1_rsync_pins[] = {
2366*4882a593Smuzhiyun 	/* RSYNC */
2367*4882a593Smuzhiyun 	235,
2368*4882a593Smuzhiyun };
2369*4882a593Smuzhiyun static const unsigned int msiof1_rsync_mux[] = {
2370*4882a593Smuzhiyun 	MSIOF1_RSYNC_MARK,
2371*4882a593Smuzhiyun };
2372*4882a593Smuzhiyun static const unsigned int msiof1_tsync_pins[] = {
2373*4882a593Smuzhiyun 	/* TSYNC */
2374*4882a593Smuzhiyun 	231,
2375*4882a593Smuzhiyun };
2376*4882a593Smuzhiyun static const unsigned int msiof1_tsync_mux[] = {
2377*4882a593Smuzhiyun 	MSIOF1_TSYNC_MARK,
2378*4882a593Smuzhiyun };
2379*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
2380*4882a593Smuzhiyun 	/* SS1 */
2381*4882a593Smuzhiyun 	238,
2382*4882a593Smuzhiyun };
2383*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
2384*4882a593Smuzhiyun 	MSIOF1_SS1_MARK,
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
2387*4882a593Smuzhiyun 	/* SS2 */
2388*4882a593Smuzhiyun 	239,
2389*4882a593Smuzhiyun };
2390*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
2391*4882a593Smuzhiyun 	MSIOF1_SS2_MARK,
2392*4882a593Smuzhiyun };
2393*4882a593Smuzhiyun static const unsigned int msiof1_rxd_pins[] = {
2394*4882a593Smuzhiyun 	/* RXD */
2395*4882a593Smuzhiyun 	233,
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun static const unsigned int msiof1_rxd_mux[] = {
2398*4882a593Smuzhiyun 	MSIOF1_RXD_MARK,
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun static const unsigned int msiof1_txd_pins[] = {
2401*4882a593Smuzhiyun 	/* TXD */
2402*4882a593Smuzhiyun 	230,
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun static const unsigned int msiof1_txd_mux[] = {
2405*4882a593Smuzhiyun 	MSIOF1_TXD_MARK,
2406*4882a593Smuzhiyun };
2407*4882a593Smuzhiyun static const unsigned int msiof1_mck0_pins[] = {
2408*4882a593Smuzhiyun 	/* MSCK0 */
2409*4882a593Smuzhiyun 	236,
2410*4882a593Smuzhiyun };
2411*4882a593Smuzhiyun static const unsigned int msiof1_mck0_mux[] = {
2412*4882a593Smuzhiyun 	MSIOF1_MCK0_MARK,
2413*4882a593Smuzhiyun };
2414*4882a593Smuzhiyun static const unsigned int msiof1_mck1_pins[] = {
2415*4882a593Smuzhiyun 	/* MSCK1 */
2416*4882a593Smuzhiyun 	237,
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun static const unsigned int msiof1_mck1_mux[] = {
2419*4882a593Smuzhiyun 	MSIOF1_MCK1_MARK,
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
2422*4882a593Smuzhiyun static const unsigned int msiof2_rsck_pins[] = {
2423*4882a593Smuzhiyun 	/* RSCK */
2424*4882a593Smuzhiyun 	151,
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun static const unsigned int msiof2_rsck_mux[] = {
2427*4882a593Smuzhiyun 	MSIOF2_RSCK_MARK,
2428*4882a593Smuzhiyun };
2429*4882a593Smuzhiyun static const unsigned int msiof2_tsck_pins[] = {
2430*4882a593Smuzhiyun 	/* TSCK */
2431*4882a593Smuzhiyun 	135,
2432*4882a593Smuzhiyun };
2433*4882a593Smuzhiyun static const unsigned int msiof2_tsck_mux[] = {
2434*4882a593Smuzhiyun 	MSIOF2_TSCK_MARK,
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun static const unsigned int msiof2_rsync_pins[] = {
2437*4882a593Smuzhiyun 	/* RSYNC */
2438*4882a593Smuzhiyun 	152,
2439*4882a593Smuzhiyun };
2440*4882a593Smuzhiyun static const unsigned int msiof2_rsync_mux[] = {
2441*4882a593Smuzhiyun 	MSIOF2_RSYNC_MARK,
2442*4882a593Smuzhiyun };
2443*4882a593Smuzhiyun static const unsigned int msiof2_tsync_pins[] = {
2444*4882a593Smuzhiyun 	/* TSYNC */
2445*4882a593Smuzhiyun 	133,
2446*4882a593Smuzhiyun };
2447*4882a593Smuzhiyun static const unsigned int msiof2_tsync_mux[] = {
2448*4882a593Smuzhiyun 	MSIOF2_TSYNC_MARK,
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_pins[] = {
2451*4882a593Smuzhiyun 	/* SS1 */
2452*4882a593Smuzhiyun 	131,
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_mux[] = {
2455*4882a593Smuzhiyun 	PORT131_MSIOF2_SS1_MARK,
2456*4882a593Smuzhiyun };
2457*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_pins[] = {
2458*4882a593Smuzhiyun 	/* SS1 */
2459*4882a593Smuzhiyun 	153,
2460*4882a593Smuzhiyun };
2461*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_mux[] = {
2462*4882a593Smuzhiyun 	PORT153_MSIOF2_SS1_MARK,
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_pins[] = {
2465*4882a593Smuzhiyun 	/* SS2 */
2466*4882a593Smuzhiyun 	132,
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_mux[] = {
2469*4882a593Smuzhiyun 	PORT132_MSIOF2_SS2_MARK,
2470*4882a593Smuzhiyun };
2471*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_pins[] = {
2472*4882a593Smuzhiyun 	/* SS2 */
2473*4882a593Smuzhiyun 	156,
2474*4882a593Smuzhiyun };
2475*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_mux[] = {
2476*4882a593Smuzhiyun 	PORT156_MSIOF2_SS2_MARK,
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_pins[] = {
2479*4882a593Smuzhiyun 	/* RXD */
2480*4882a593Smuzhiyun 	130,
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_mux[] = {
2483*4882a593Smuzhiyun 	PORT130_MSIOF2_RXD_MARK,
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_pins[] = {
2486*4882a593Smuzhiyun 	/* RXD */
2487*4882a593Smuzhiyun 	157,
2488*4882a593Smuzhiyun };
2489*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_mux[] = {
2490*4882a593Smuzhiyun 	PORT157_MSIOF2_RXD_MARK,
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun static const unsigned int msiof2_txd_pins[] = {
2493*4882a593Smuzhiyun 	/* TXD */
2494*4882a593Smuzhiyun 	134,
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun static const unsigned int msiof2_txd_mux[] = {
2497*4882a593Smuzhiyun 	MSIOF2_TXD_MARK,
2498*4882a593Smuzhiyun };
2499*4882a593Smuzhiyun static const unsigned int msiof2_mck0_pins[] = {
2500*4882a593Smuzhiyun 	/* MSCK0 */
2501*4882a593Smuzhiyun 	154,
2502*4882a593Smuzhiyun };
2503*4882a593Smuzhiyun static const unsigned int msiof2_mck0_mux[] = {
2504*4882a593Smuzhiyun 	MSIOF2_MCK0_MARK,
2505*4882a593Smuzhiyun };
2506*4882a593Smuzhiyun static const unsigned int msiof2_mck1_pins[] = {
2507*4882a593Smuzhiyun 	/* MSCK1 */
2508*4882a593Smuzhiyun 	155,
2509*4882a593Smuzhiyun };
2510*4882a593Smuzhiyun static const unsigned int msiof2_mck1_mux[] = {
2511*4882a593Smuzhiyun 	MSIOF2_MCK1_MARK,
2512*4882a593Smuzhiyun };
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun static const unsigned int msiof2r_tsck_pins[] = {
2515*4882a593Smuzhiyun 	/* TSCK */
2516*4882a593Smuzhiyun 	248,
2517*4882a593Smuzhiyun };
2518*4882a593Smuzhiyun static const unsigned int msiof2r_tsck_mux[] = {
2519*4882a593Smuzhiyun 	MSIOF2R_TSCK_MARK,
2520*4882a593Smuzhiyun };
2521*4882a593Smuzhiyun static const unsigned int msiof2r_tsync_pins[] = {
2522*4882a593Smuzhiyun 	/* TSYNC */
2523*4882a593Smuzhiyun 	249,
2524*4882a593Smuzhiyun };
2525*4882a593Smuzhiyun static const unsigned int msiof2r_tsync_mux[] = {
2526*4882a593Smuzhiyun 	MSIOF2R_TSYNC_MARK,
2527*4882a593Smuzhiyun };
2528*4882a593Smuzhiyun static const unsigned int msiof2r_rxd_pins[] = {
2529*4882a593Smuzhiyun 	/* RXD */
2530*4882a593Smuzhiyun 	244,
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun static const unsigned int msiof2r_rxd_mux[] = {
2533*4882a593Smuzhiyun 	MSIOF2R_RXD_MARK,
2534*4882a593Smuzhiyun };
2535*4882a593Smuzhiyun static const unsigned int msiof2r_txd_pins[] = {
2536*4882a593Smuzhiyun 	/* TXD */
2537*4882a593Smuzhiyun 	245,
2538*4882a593Smuzhiyun };
2539*4882a593Smuzhiyun static const unsigned int msiof2r_txd_mux[] = {
2540*4882a593Smuzhiyun 	MSIOF2R_TXD_MARK,
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun /* - MSIOF3 (Pin function name of MSIOF3 is named BBIF1) -------------------- */
2543*4882a593Smuzhiyun static const unsigned int msiof3_rsck_pins[] = {
2544*4882a593Smuzhiyun 	/* RSCK */
2545*4882a593Smuzhiyun 	115,
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun static const unsigned int msiof3_rsck_mux[] = {
2548*4882a593Smuzhiyun 	BBIF1_RSCK_MARK,
2549*4882a593Smuzhiyun };
2550*4882a593Smuzhiyun static const unsigned int msiof3_tsck_pins[] = {
2551*4882a593Smuzhiyun 	/* TSCK */
2552*4882a593Smuzhiyun 	112,
2553*4882a593Smuzhiyun };
2554*4882a593Smuzhiyun static const unsigned int msiof3_tsck_mux[] = {
2555*4882a593Smuzhiyun 	BBIF1_TSCK_MARK,
2556*4882a593Smuzhiyun };
2557*4882a593Smuzhiyun static const unsigned int msiof3_rsync_pins[] = {
2558*4882a593Smuzhiyun 	/* RSYNC */
2559*4882a593Smuzhiyun 	116,
2560*4882a593Smuzhiyun };
2561*4882a593Smuzhiyun static const unsigned int msiof3_rsync_mux[] = {
2562*4882a593Smuzhiyun 	BBIF1_RSYNC_MARK,
2563*4882a593Smuzhiyun };
2564*4882a593Smuzhiyun static const unsigned int msiof3_tsync_pins[] = {
2565*4882a593Smuzhiyun 	/* TSYNC */
2566*4882a593Smuzhiyun 	113,
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun static const unsigned int msiof3_tsync_mux[] = {
2569*4882a593Smuzhiyun 	BBIF1_TSYNC_MARK,
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun static const unsigned int msiof3_ss1_pins[] = {
2572*4882a593Smuzhiyun 	/* SS1 */
2573*4882a593Smuzhiyun 	117,
2574*4882a593Smuzhiyun };
2575*4882a593Smuzhiyun static const unsigned int msiof3_ss1_mux[] = {
2576*4882a593Smuzhiyun 	BBIF1_SS1_MARK,
2577*4882a593Smuzhiyun };
2578*4882a593Smuzhiyun static const unsigned int msiof3_ss2_pins[] = {
2579*4882a593Smuzhiyun 	/* SS2 */
2580*4882a593Smuzhiyun 	109,
2581*4882a593Smuzhiyun };
2582*4882a593Smuzhiyun static const unsigned int msiof3_ss2_mux[] = {
2583*4882a593Smuzhiyun 	BBIF1_SS2_MARK,
2584*4882a593Smuzhiyun };
2585*4882a593Smuzhiyun static const unsigned int msiof3_rxd_pins[] = {
2586*4882a593Smuzhiyun 	/* RXD */
2587*4882a593Smuzhiyun 	111,
2588*4882a593Smuzhiyun };
2589*4882a593Smuzhiyun static const unsigned int msiof3_rxd_mux[] = {
2590*4882a593Smuzhiyun 	BBIF1_RXD_MARK,
2591*4882a593Smuzhiyun };
2592*4882a593Smuzhiyun static const unsigned int msiof3_txd_pins[] = {
2593*4882a593Smuzhiyun 	/* TXD */
2594*4882a593Smuzhiyun 	114,
2595*4882a593Smuzhiyun };
2596*4882a593Smuzhiyun static const unsigned int msiof3_txd_mux[] = {
2597*4882a593Smuzhiyun 	BBIF1_TXD_MARK,
2598*4882a593Smuzhiyun };
2599*4882a593Smuzhiyun static const unsigned int msiof3_flow_pins[] = {
2600*4882a593Smuzhiyun 	/* FLOW */
2601*4882a593Smuzhiyun 	117,
2602*4882a593Smuzhiyun };
2603*4882a593Smuzhiyun static const unsigned int msiof3_flow_mux[] = {
2604*4882a593Smuzhiyun 	BBIF1_FLOW_MARK,
2605*4882a593Smuzhiyun };
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun /* - SCIFA0 ----------------------------------------------------------------- */
2608*4882a593Smuzhiyun static const unsigned int scifa0_data_pins[] = {
2609*4882a593Smuzhiyun 	/* RXD, TXD */
2610*4882a593Smuzhiyun 	43, 17,
2611*4882a593Smuzhiyun };
2612*4882a593Smuzhiyun static const unsigned int scifa0_data_mux[] = {
2613*4882a593Smuzhiyun 	SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
2614*4882a593Smuzhiyun };
2615*4882a593Smuzhiyun static const unsigned int scifa0_clk_pins[] = {
2616*4882a593Smuzhiyun 	/* SCK */
2617*4882a593Smuzhiyun 	16,
2618*4882a593Smuzhiyun };
2619*4882a593Smuzhiyun static const unsigned int scifa0_clk_mux[] = {
2620*4882a593Smuzhiyun 	SCIFA0_SCK_MARK,
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun static const unsigned int scifa0_ctrl_pins[] = {
2623*4882a593Smuzhiyun 	/* RTS, CTS */
2624*4882a593Smuzhiyun 	42, 44,
2625*4882a593Smuzhiyun };
2626*4882a593Smuzhiyun static const unsigned int scifa0_ctrl_mux[] = {
2627*4882a593Smuzhiyun 	SCIFA0_RTS__MARK, SCIFA0_CTS__MARK,
2628*4882a593Smuzhiyun };
2629*4882a593Smuzhiyun /* - SCIFA1 ----------------------------------------------------------------- */
2630*4882a593Smuzhiyun static const unsigned int scifa1_data_pins[] = {
2631*4882a593Smuzhiyun 	/* RXD, TXD */
2632*4882a593Smuzhiyun 	228, 225,
2633*4882a593Smuzhiyun };
2634*4882a593Smuzhiyun static const unsigned int scifa1_data_mux[] = {
2635*4882a593Smuzhiyun 	SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun static const unsigned int scifa1_clk_pins[] = {
2638*4882a593Smuzhiyun 	/* SCK */
2639*4882a593Smuzhiyun 	226,
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun static const unsigned int scifa1_clk_mux[] = {
2642*4882a593Smuzhiyun 	SCIFA1_SCK_MARK,
2643*4882a593Smuzhiyun };
2644*4882a593Smuzhiyun static const unsigned int scifa1_ctrl_pins[] = {
2645*4882a593Smuzhiyun 	/* RTS, CTS */
2646*4882a593Smuzhiyun 	227, 229,
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun static const unsigned int scifa1_ctrl_mux[] = {
2649*4882a593Smuzhiyun 	SCIFA1_RTS__MARK, SCIFA1_CTS__MARK,
2650*4882a593Smuzhiyun };
2651*4882a593Smuzhiyun /* - SCIFA2 ----------------------------------------------------------------- */
2652*4882a593Smuzhiyun static const unsigned int scifa2_data_0_pins[] = {
2653*4882a593Smuzhiyun 	/* RXD, TXD */
2654*4882a593Smuzhiyun 	155, 154,
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun static const unsigned int scifa2_data_0_mux[] = {
2657*4882a593Smuzhiyun 	SCIFA2_RXD1_MARK, SCIFA2_TXD1_MARK,
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun static const unsigned int scifa2_clk_0_pins[] = {
2660*4882a593Smuzhiyun 	/* SCK */
2661*4882a593Smuzhiyun 	158,
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun static const unsigned int scifa2_clk_0_mux[] = {
2664*4882a593Smuzhiyun 	SCIFA2_SCK1_MARK,
2665*4882a593Smuzhiyun };
2666*4882a593Smuzhiyun static const unsigned int scifa2_ctrl_0_pins[] = {
2667*4882a593Smuzhiyun 	/* RTS, CTS */
2668*4882a593Smuzhiyun 	156, 157,
2669*4882a593Smuzhiyun };
2670*4882a593Smuzhiyun static const unsigned int scifa2_ctrl_0_mux[] = {
2671*4882a593Smuzhiyun 	SCIFA2_RTS1__MARK, SCIFA2_CTS1__MARK,
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun static const unsigned int scifa2_data_1_pins[] = {
2674*4882a593Smuzhiyun 	/* RXD, TXD */
2675*4882a593Smuzhiyun 	233, 230,
2676*4882a593Smuzhiyun };
2677*4882a593Smuzhiyun static const unsigned int scifa2_data_1_mux[] = {
2678*4882a593Smuzhiyun 	SCIFA2_RXD2_MARK, SCIFA2_TXD2_MARK,
2679*4882a593Smuzhiyun };
2680*4882a593Smuzhiyun static const unsigned int scifa2_clk_1_pins[] = {
2681*4882a593Smuzhiyun 	/* SCK */
2682*4882a593Smuzhiyun 	232,
2683*4882a593Smuzhiyun };
2684*4882a593Smuzhiyun static const unsigned int scifa2_clk_1_mux[] = {
2685*4882a593Smuzhiyun 	SCIFA2_SCK2_MARK,
2686*4882a593Smuzhiyun };
2687*4882a593Smuzhiyun static const unsigned int scifa2_ctrl_1_pins[] = {
2688*4882a593Smuzhiyun 	/* RTS, CTS */
2689*4882a593Smuzhiyun 	234, 231,
2690*4882a593Smuzhiyun };
2691*4882a593Smuzhiyun static const unsigned int scifa2_ctrl_1_mux[] = {
2692*4882a593Smuzhiyun 	SCIFA2_RTS2__MARK, SCIFA2_CTS2__MARK,
2693*4882a593Smuzhiyun };
2694*4882a593Smuzhiyun /* - SCIFA3 ----------------------------------------------------------------- */
2695*4882a593Smuzhiyun static const unsigned int scifa3_data_pins[] = {
2696*4882a593Smuzhiyun 	/* RXD, TXD */
2697*4882a593Smuzhiyun 	108, 110,
2698*4882a593Smuzhiyun };
2699*4882a593Smuzhiyun static const unsigned int scifa3_data_mux[] = {
2700*4882a593Smuzhiyun 	SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
2701*4882a593Smuzhiyun };
2702*4882a593Smuzhiyun static const unsigned int scifa3_ctrl_pins[] = {
2703*4882a593Smuzhiyun 	/* RTS, CTS */
2704*4882a593Smuzhiyun 	109, 107,
2705*4882a593Smuzhiyun };
2706*4882a593Smuzhiyun static const unsigned int scifa3_ctrl_mux[] = {
2707*4882a593Smuzhiyun 	SCIFA3_RTS__MARK, SCIFA3_CTS__MARK,
2708*4882a593Smuzhiyun };
2709*4882a593Smuzhiyun /* - SCIFA4 ----------------------------------------------------------------- */
2710*4882a593Smuzhiyun static const unsigned int scifa4_data_pins[] = {
2711*4882a593Smuzhiyun 	/* RXD, TXD */
2712*4882a593Smuzhiyun 	33, 32,
2713*4882a593Smuzhiyun };
2714*4882a593Smuzhiyun static const unsigned int scifa4_data_mux[] = {
2715*4882a593Smuzhiyun 	SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
2716*4882a593Smuzhiyun };
2717*4882a593Smuzhiyun static const unsigned int scifa4_ctrl_pins[] = {
2718*4882a593Smuzhiyun 	/* RTS, CTS */
2719*4882a593Smuzhiyun 	34, 35,
2720*4882a593Smuzhiyun };
2721*4882a593Smuzhiyun static const unsigned int scifa4_ctrl_mux[] = {
2722*4882a593Smuzhiyun 	SCIFA4_RTS__MARK, SCIFA4_CTS__MARK,
2723*4882a593Smuzhiyun };
2724*4882a593Smuzhiyun /* - SCIFA5 ----------------------------------------------------------------- */
2725*4882a593Smuzhiyun static const unsigned int scifa5_data_0_pins[] = {
2726*4882a593Smuzhiyun 	/* RXD, TXD */
2727*4882a593Smuzhiyun 	246, 247,
2728*4882a593Smuzhiyun };
2729*4882a593Smuzhiyun static const unsigned int scifa5_data_0_mux[] = {
2730*4882a593Smuzhiyun 	PORT246_SCIFA5_RXD_MARK, PORT247_SCIFA5_TXD_MARK,
2731*4882a593Smuzhiyun };
2732*4882a593Smuzhiyun static const unsigned int scifa5_clk_0_pins[] = {
2733*4882a593Smuzhiyun 	/* SCK */
2734*4882a593Smuzhiyun 	248,
2735*4882a593Smuzhiyun };
2736*4882a593Smuzhiyun static const unsigned int scifa5_clk_0_mux[] = {
2737*4882a593Smuzhiyun 	PORT248_SCIFA5_SCK_MARK,
2738*4882a593Smuzhiyun };
2739*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_0_pins[] = {
2740*4882a593Smuzhiyun 	/* RTS, CTS */
2741*4882a593Smuzhiyun 	245, 244,
2742*4882a593Smuzhiyun };
2743*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_0_mux[] = {
2744*4882a593Smuzhiyun 	PORT245_SCIFA5_RTS__MARK, PORT244_SCIFA5_CTS__MARK,
2745*4882a593Smuzhiyun };
2746*4882a593Smuzhiyun static const unsigned int scifa5_data_1_pins[] = {
2747*4882a593Smuzhiyun 	/* RXD, TXD */
2748*4882a593Smuzhiyun 	195, 196,
2749*4882a593Smuzhiyun };
2750*4882a593Smuzhiyun static const unsigned int scifa5_data_1_mux[] = {
2751*4882a593Smuzhiyun 	PORT195_SCIFA5_RXD_MARK, PORT196_SCIFA5_TXD_MARK,
2752*4882a593Smuzhiyun };
2753*4882a593Smuzhiyun static const unsigned int scifa5_clk_1_pins[] = {
2754*4882a593Smuzhiyun 	/* SCK */
2755*4882a593Smuzhiyun 	197,
2756*4882a593Smuzhiyun };
2757*4882a593Smuzhiyun static const unsigned int scifa5_clk_1_mux[] = {
2758*4882a593Smuzhiyun 	PORT197_SCIFA5_SCK_MARK,
2759*4882a593Smuzhiyun };
2760*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_1_pins[] = {
2761*4882a593Smuzhiyun 	/* RTS, CTS */
2762*4882a593Smuzhiyun 	194, 193,
2763*4882a593Smuzhiyun };
2764*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_1_mux[] = {
2765*4882a593Smuzhiyun 	PORT194_SCIFA5_RTS__MARK, PORT193_SCIFA5_CTS__MARK,
2766*4882a593Smuzhiyun };
2767*4882a593Smuzhiyun static const unsigned int scifa5_data_2_pins[] = {
2768*4882a593Smuzhiyun 	/* RXD, TXD */
2769*4882a593Smuzhiyun 	162, 160,
2770*4882a593Smuzhiyun };
2771*4882a593Smuzhiyun static const unsigned int scifa5_data_2_mux[] = {
2772*4882a593Smuzhiyun 	PORT162_SCIFA5_RXD_MARK, PORT160_SCIFA5_TXD_MARK,
2773*4882a593Smuzhiyun };
2774*4882a593Smuzhiyun static const unsigned int scifa5_clk_2_pins[] = {
2775*4882a593Smuzhiyun 	/* SCK */
2776*4882a593Smuzhiyun 	159,
2777*4882a593Smuzhiyun };
2778*4882a593Smuzhiyun static const unsigned int scifa5_clk_2_mux[] = {
2779*4882a593Smuzhiyun 	PORT159_SCIFA5_SCK_MARK,
2780*4882a593Smuzhiyun };
2781*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_2_pins[] = {
2782*4882a593Smuzhiyun 	/* RTS, CTS */
2783*4882a593Smuzhiyun 	163, 161,
2784*4882a593Smuzhiyun };
2785*4882a593Smuzhiyun static const unsigned int scifa5_ctrl_2_mux[] = {
2786*4882a593Smuzhiyun 	PORT163_SCIFA5_RTS__MARK, PORT161_SCIFA5_CTS__MARK,
2787*4882a593Smuzhiyun };
2788*4882a593Smuzhiyun /* - SCIFA6 ----------------------------------------------------------------- */
2789*4882a593Smuzhiyun static const unsigned int scifa6_pins[] = {
2790*4882a593Smuzhiyun 	/* TXD */
2791*4882a593Smuzhiyun 	240,
2792*4882a593Smuzhiyun };
2793*4882a593Smuzhiyun static const unsigned int scifa6_mux[] = {
2794*4882a593Smuzhiyun 	SCIFA6_TXD_MARK,
2795*4882a593Smuzhiyun };
2796*4882a593Smuzhiyun /* - SCIFA7 ----------------------------------------------------------------- */
2797*4882a593Smuzhiyun static const unsigned int scifa7_data_pins[] = {
2798*4882a593Smuzhiyun 	/* RXD, TXD */
2799*4882a593Smuzhiyun 	12, 18,
2800*4882a593Smuzhiyun };
2801*4882a593Smuzhiyun static const unsigned int scifa7_data_mux[] = {
2802*4882a593Smuzhiyun 	SCIFA7_RXD_MARK, SCIFA7_TXD_MARK,
2803*4882a593Smuzhiyun };
2804*4882a593Smuzhiyun static const unsigned int scifa7_ctrl_pins[] = {
2805*4882a593Smuzhiyun 	/* RTS, CTS */
2806*4882a593Smuzhiyun 	19, 13,
2807*4882a593Smuzhiyun };
2808*4882a593Smuzhiyun static const unsigned int scifa7_ctrl_mux[] = {
2809*4882a593Smuzhiyun 	SCIFA7_RTS__MARK, SCIFA7_CTS__MARK,
2810*4882a593Smuzhiyun };
2811*4882a593Smuzhiyun /* - SCIFB ------------------------------------------------------------------ */
2812*4882a593Smuzhiyun static const unsigned int scifb_data_0_pins[] = {
2813*4882a593Smuzhiyun 	/* RXD, TXD */
2814*4882a593Smuzhiyun 	162, 160,
2815*4882a593Smuzhiyun };
2816*4882a593Smuzhiyun static const unsigned int scifb_data_0_mux[] = {
2817*4882a593Smuzhiyun 	PORT162_SCIFB_RXD_MARK, PORT160_SCIFB_TXD_MARK,
2818*4882a593Smuzhiyun };
2819*4882a593Smuzhiyun static const unsigned int scifb_clk_0_pins[] = {
2820*4882a593Smuzhiyun 	/* SCK */
2821*4882a593Smuzhiyun 	159,
2822*4882a593Smuzhiyun };
2823*4882a593Smuzhiyun static const unsigned int scifb_clk_0_mux[] = {
2824*4882a593Smuzhiyun 	PORT159_SCIFB_SCK_MARK,
2825*4882a593Smuzhiyun };
2826*4882a593Smuzhiyun static const unsigned int scifb_ctrl_0_pins[] = {
2827*4882a593Smuzhiyun 	/* RTS, CTS */
2828*4882a593Smuzhiyun 	163, 161,
2829*4882a593Smuzhiyun };
2830*4882a593Smuzhiyun static const unsigned int scifb_ctrl_0_mux[] = {
2831*4882a593Smuzhiyun 	PORT163_SCIFB_RTS__MARK, PORT161_SCIFB_CTS__MARK,
2832*4882a593Smuzhiyun };
2833*4882a593Smuzhiyun static const unsigned int scifb_data_1_pins[] = {
2834*4882a593Smuzhiyun 	/* RXD, TXD */
2835*4882a593Smuzhiyun 	246, 247,
2836*4882a593Smuzhiyun };
2837*4882a593Smuzhiyun static const unsigned int scifb_data_1_mux[] = {
2838*4882a593Smuzhiyun 	PORT246_SCIFB_RXD_MARK, PORT247_SCIFB_TXD_MARK,
2839*4882a593Smuzhiyun };
2840*4882a593Smuzhiyun static const unsigned int scifb_clk_1_pins[] = {
2841*4882a593Smuzhiyun 	/* SCK */
2842*4882a593Smuzhiyun 	248,
2843*4882a593Smuzhiyun };
2844*4882a593Smuzhiyun static const unsigned int scifb_clk_1_mux[] = {
2845*4882a593Smuzhiyun 	PORT248_SCIFB_SCK_MARK,
2846*4882a593Smuzhiyun };
2847*4882a593Smuzhiyun static const unsigned int scifb_ctrl_1_pins[] = {
2848*4882a593Smuzhiyun 	/* RTS, CTS */
2849*4882a593Smuzhiyun 	245, 244,
2850*4882a593Smuzhiyun };
2851*4882a593Smuzhiyun static const unsigned int scifb_ctrl_1_mux[] = {
2852*4882a593Smuzhiyun 	PORT245_SCIFB_RTS__MARK, PORT244_SCIFB_CTS__MARK,
2853*4882a593Smuzhiyun };
2854*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
2855*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
2856*4882a593Smuzhiyun 	/* D0 */
2857*4882a593Smuzhiyun 	252,
2858*4882a593Smuzhiyun };
2859*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
2860*4882a593Smuzhiyun 	SDHID0_0_MARK,
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
2863*4882a593Smuzhiyun 	/* D[0:3] */
2864*4882a593Smuzhiyun 	252, 253, 254, 255,
2865*4882a593Smuzhiyun };
2866*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
2867*4882a593Smuzhiyun 	SDHID0_0_MARK, SDHID0_1_MARK, SDHID0_2_MARK, SDHID0_3_MARK,
2868*4882a593Smuzhiyun };
2869*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
2870*4882a593Smuzhiyun 	/* CMD, CLK */
2871*4882a593Smuzhiyun 	256, 250,
2872*4882a593Smuzhiyun };
2873*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
2874*4882a593Smuzhiyun 	SDHICMD0_MARK, SDHICLK0_MARK,
2875*4882a593Smuzhiyun };
2876*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
2877*4882a593Smuzhiyun 	/* CD */
2878*4882a593Smuzhiyun 	251,
2879*4882a593Smuzhiyun };
2880*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
2881*4882a593Smuzhiyun 	SDHICD0_MARK,
2882*4882a593Smuzhiyun };
2883*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
2884*4882a593Smuzhiyun 	/* WP */
2885*4882a593Smuzhiyun 	257,
2886*4882a593Smuzhiyun };
2887*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
2888*4882a593Smuzhiyun 	SDHIWP0_MARK,
2889*4882a593Smuzhiyun };
2890*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
2891*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
2892*4882a593Smuzhiyun 	/* D0 */
2893*4882a593Smuzhiyun 	259,
2894*4882a593Smuzhiyun };
2895*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
2896*4882a593Smuzhiyun 	SDHID1_0_MARK,
2897*4882a593Smuzhiyun };
2898*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
2899*4882a593Smuzhiyun 	/* D[0:3] */
2900*4882a593Smuzhiyun 	259, 260, 261, 262,
2901*4882a593Smuzhiyun };
2902*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
2903*4882a593Smuzhiyun 	SDHID1_0_MARK, SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
2904*4882a593Smuzhiyun };
2905*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
2906*4882a593Smuzhiyun 	/* CMD, CLK */
2907*4882a593Smuzhiyun 	263, 258,
2908*4882a593Smuzhiyun };
2909*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
2910*4882a593Smuzhiyun 	SDHICMD1_MARK, SDHICLK1_MARK,
2911*4882a593Smuzhiyun };
2912*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
2913*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
2914*4882a593Smuzhiyun 	/* D0 */
2915*4882a593Smuzhiyun 	265,
2916*4882a593Smuzhiyun };
2917*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
2918*4882a593Smuzhiyun 	SDHID2_0_MARK,
2919*4882a593Smuzhiyun };
2920*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
2921*4882a593Smuzhiyun 	/* D[0:3] */
2922*4882a593Smuzhiyun 	265, 266, 267, 268,
2923*4882a593Smuzhiyun };
2924*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
2925*4882a593Smuzhiyun 	SDHID2_0_MARK, SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
2926*4882a593Smuzhiyun };
2927*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
2928*4882a593Smuzhiyun 	/* CMD, CLK */
2929*4882a593Smuzhiyun 	269, 264,
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
2932*4882a593Smuzhiyun 	SDHICMD2_MARK, SDHICLK2_MARK,
2933*4882a593Smuzhiyun };
2934*4882a593Smuzhiyun /* - TPU0 ------------------------------------------------------------------- */
2935*4882a593Smuzhiyun static const unsigned int tpu0_to0_pins[] = {
2936*4882a593Smuzhiyun 	/* TO */
2937*4882a593Smuzhiyun 	55,
2938*4882a593Smuzhiyun };
2939*4882a593Smuzhiyun static const unsigned int tpu0_to0_mux[] = {
2940*4882a593Smuzhiyun 	TPU0TO0_MARK,
2941*4882a593Smuzhiyun };
2942*4882a593Smuzhiyun static const unsigned int tpu0_to1_pins[] = {
2943*4882a593Smuzhiyun 	/* TO */
2944*4882a593Smuzhiyun 	59,
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun static const unsigned int tpu0_to1_mux[] = {
2947*4882a593Smuzhiyun 	TPU0TO1_MARK,
2948*4882a593Smuzhiyun };
2949*4882a593Smuzhiyun static const unsigned int tpu0_to2_pins[] = {
2950*4882a593Smuzhiyun 	/* TO */
2951*4882a593Smuzhiyun 	140,
2952*4882a593Smuzhiyun };
2953*4882a593Smuzhiyun static const unsigned int tpu0_to2_mux[] = {
2954*4882a593Smuzhiyun 	TPU0TO2_MARK,
2955*4882a593Smuzhiyun };
2956*4882a593Smuzhiyun static const unsigned int tpu0_to3_pins[] = {
2957*4882a593Smuzhiyun 	/* TO */
2958*4882a593Smuzhiyun 	141,
2959*4882a593Smuzhiyun };
2960*4882a593Smuzhiyun static const unsigned int tpu0_to3_mux[] = {
2961*4882a593Smuzhiyun 	TPU0TO3_MARK,
2962*4882a593Smuzhiyun };
2963*4882a593Smuzhiyun /* - TPU1 ------------------------------------------------------------------- */
2964*4882a593Smuzhiyun static const unsigned int tpu1_to0_pins[] = {
2965*4882a593Smuzhiyun 	/* TO */
2966*4882a593Smuzhiyun 	246,
2967*4882a593Smuzhiyun };
2968*4882a593Smuzhiyun static const unsigned int tpu1_to0_mux[] = {
2969*4882a593Smuzhiyun 	TPU1TO0_MARK,
2970*4882a593Smuzhiyun };
2971*4882a593Smuzhiyun static const unsigned int tpu1_to1_0_pins[] = {
2972*4882a593Smuzhiyun 	/* TO */
2973*4882a593Smuzhiyun 	28,
2974*4882a593Smuzhiyun };
2975*4882a593Smuzhiyun static const unsigned int tpu1_to1_0_mux[] = {
2976*4882a593Smuzhiyun 	PORT28_TPU1TO1_MARK,
2977*4882a593Smuzhiyun };
2978*4882a593Smuzhiyun static const unsigned int tpu1_to1_1_pins[] = {
2979*4882a593Smuzhiyun 	/* TO */
2980*4882a593Smuzhiyun 	29,
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun static const unsigned int tpu1_to1_1_mux[] = {
2983*4882a593Smuzhiyun 	PORT29_TPU1TO1_MARK,
2984*4882a593Smuzhiyun };
2985*4882a593Smuzhiyun static const unsigned int tpu1_to2_pins[] = {
2986*4882a593Smuzhiyun 	/* TO */
2987*4882a593Smuzhiyun 	153,
2988*4882a593Smuzhiyun };
2989*4882a593Smuzhiyun static const unsigned int tpu1_to2_mux[] = {
2990*4882a593Smuzhiyun 	TPU1TO2_MARK,
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun static const unsigned int tpu1_to3_pins[] = {
2993*4882a593Smuzhiyun 	/* TO */
2994*4882a593Smuzhiyun 	145,
2995*4882a593Smuzhiyun };
2996*4882a593Smuzhiyun static const unsigned int tpu1_to3_mux[] = {
2997*4882a593Smuzhiyun 	TPU1TO3_MARK,
2998*4882a593Smuzhiyun };
2999*4882a593Smuzhiyun /* - TPU2 ------------------------------------------------------------------- */
3000*4882a593Smuzhiyun static const unsigned int tpu2_to0_pins[] = {
3001*4882a593Smuzhiyun 	/* TO */
3002*4882a593Smuzhiyun 	248,
3003*4882a593Smuzhiyun };
3004*4882a593Smuzhiyun static const unsigned int tpu2_to0_mux[] = {
3005*4882a593Smuzhiyun 	TPU2TO0_MARK,
3006*4882a593Smuzhiyun };
3007*4882a593Smuzhiyun static const unsigned int tpu2_to1_pins[] = {
3008*4882a593Smuzhiyun 	/* TO */
3009*4882a593Smuzhiyun 	197,
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun static const unsigned int tpu2_to1_mux[] = {
3012*4882a593Smuzhiyun 	TPU2TO1_MARK,
3013*4882a593Smuzhiyun };
3014*4882a593Smuzhiyun static const unsigned int tpu2_to2_pins[] = {
3015*4882a593Smuzhiyun 	/* TO */
3016*4882a593Smuzhiyun 	50,
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun static const unsigned int tpu2_to2_mux[] = {
3019*4882a593Smuzhiyun 	TPU2TO2_MARK,
3020*4882a593Smuzhiyun };
3021*4882a593Smuzhiyun static const unsigned int tpu2_to3_pins[] = {
3022*4882a593Smuzhiyun 	/* TO */
3023*4882a593Smuzhiyun 	51,
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun static const unsigned int tpu2_to3_mux[] = {
3026*4882a593Smuzhiyun 	TPU2TO3_MARK,
3027*4882a593Smuzhiyun };
3028*4882a593Smuzhiyun /* - TPU3 ------------------------------------------------------------------- */
3029*4882a593Smuzhiyun static const unsigned int tpu3_to0_pins[] = {
3030*4882a593Smuzhiyun 	/* TO */
3031*4882a593Smuzhiyun 	163,
3032*4882a593Smuzhiyun };
3033*4882a593Smuzhiyun static const unsigned int tpu3_to0_mux[] = {
3034*4882a593Smuzhiyun 	TPU3TO0_MARK,
3035*4882a593Smuzhiyun };
3036*4882a593Smuzhiyun static const unsigned int tpu3_to1_pins[] = {
3037*4882a593Smuzhiyun 	/* TO */
3038*4882a593Smuzhiyun 	247,
3039*4882a593Smuzhiyun };
3040*4882a593Smuzhiyun static const unsigned int tpu3_to1_mux[] = {
3041*4882a593Smuzhiyun 	TPU3TO1_MARK,
3042*4882a593Smuzhiyun };
3043*4882a593Smuzhiyun static const unsigned int tpu3_to2_pins[] = {
3044*4882a593Smuzhiyun 	/* TO */
3045*4882a593Smuzhiyun 	54,
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun static const unsigned int tpu3_to2_mux[] = {
3048*4882a593Smuzhiyun 	TPU3TO2_MARK,
3049*4882a593Smuzhiyun };
3050*4882a593Smuzhiyun static const unsigned int tpu3_to3_pins[] = {
3051*4882a593Smuzhiyun 	/* TO */
3052*4882a593Smuzhiyun 	53,
3053*4882a593Smuzhiyun };
3054*4882a593Smuzhiyun static const unsigned int tpu3_to3_mux[] = {
3055*4882a593Smuzhiyun 	TPU3TO3_MARK,
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun /* - TPU4 ------------------------------------------------------------------- */
3058*4882a593Smuzhiyun static const unsigned int tpu4_to0_pins[] = {
3059*4882a593Smuzhiyun 	/* TO */
3060*4882a593Smuzhiyun 	241,
3061*4882a593Smuzhiyun };
3062*4882a593Smuzhiyun static const unsigned int tpu4_to0_mux[] = {
3063*4882a593Smuzhiyun 	TPU4TO0_MARK,
3064*4882a593Smuzhiyun };
3065*4882a593Smuzhiyun static const unsigned int tpu4_to1_pins[] = {
3066*4882a593Smuzhiyun 	/* TO */
3067*4882a593Smuzhiyun 	199,
3068*4882a593Smuzhiyun };
3069*4882a593Smuzhiyun static const unsigned int tpu4_to1_mux[] = {
3070*4882a593Smuzhiyun 	TPU4TO1_MARK,
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun static const unsigned int tpu4_to2_pins[] = {
3073*4882a593Smuzhiyun 	/* TO */
3074*4882a593Smuzhiyun 	58,
3075*4882a593Smuzhiyun };
3076*4882a593Smuzhiyun static const unsigned int tpu4_to2_mux[] = {
3077*4882a593Smuzhiyun 	TPU4TO2_MARK,
3078*4882a593Smuzhiyun };
3079*4882a593Smuzhiyun static const unsigned int tpu4_to3_pins[] = {
3080*4882a593Smuzhiyun 	/* TO */
3081*4882a593Smuzhiyun 	PIN_A11,
3082*4882a593Smuzhiyun };
3083*4882a593Smuzhiyun static const unsigned int tpu4_to3_mux[] = {
3084*4882a593Smuzhiyun 	TPU4TO3_MARK,
3085*4882a593Smuzhiyun };
3086*4882a593Smuzhiyun /* - USB -------------------------------------------------------------------- */
3087*4882a593Smuzhiyun static const unsigned int usb_vbus_pins[] = {
3088*4882a593Smuzhiyun 	/* VBUS */
3089*4882a593Smuzhiyun 	0,
3090*4882a593Smuzhiyun };
3091*4882a593Smuzhiyun static const unsigned int usb_vbus_mux[] = {
3092*4882a593Smuzhiyun 	VBUS_0_MARK,
3093*4882a593Smuzhiyun };
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
3096*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_data_0_7),
3097*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_data_8_15),
3098*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_cs4),
3099*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_cs5_a),
3100*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_cs5_b),
3101*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_cs6_a),
3102*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_cs6_b),
3103*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_rd),
3104*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_rdwr_0),
3105*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_rdwr_1),
3106*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_rdwr_2),
3107*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_we0),
3108*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(bsc_we1),
3109*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_mclk_in),
3110*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_mclk_out),
3111*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_sclk_in),
3112*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_sclk_out),
3113*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_data_in),
3114*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_data_out),
3115*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsia_spdif),
3116*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_mclk_in),
3117*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_mclk_out),
3118*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_sclk_in),
3119*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_sclk_out),
3120*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_data_in),
3121*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_data_out),
3122*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsib_spdif),
3123*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_mclk_in),
3124*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_mclk_out),
3125*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_sclk_in),
3126*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_sclk_out),
3127*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_data_in),
3128*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_data_out),
3129*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_spdif_0),
3130*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsic_spdif_1),
3131*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsid_sclk_in),
3132*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsid_sclk_out),
3133*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(fsid_data_in),
3134*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_0),
3135*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_1),
3136*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_2),
3137*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_0),
3138*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_1),
3139*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_2),
3140*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(irda_0),
3141*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(irda_1),
3142*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_in5),
3143*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_in6),
3144*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_in7),
3145*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_in8),
3146*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out04),
3147*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out5),
3148*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out6_0),
3149*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out6_1),
3150*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out6_2),
3151*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out7_0),
3152*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out7_1),
3153*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out7_2),
3154*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out8_0),
3155*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out8_1),
3156*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out8_2),
3157*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out9_0),
3158*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out9_1),
3159*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out9_2),
3160*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out10_0),
3161*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out10_1),
3162*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out11_0),
3163*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(keysc_out11_1),
3164*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data8),
3165*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data9),
3166*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data12),
3167*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data16),
3168*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data18),
3169*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_data24),
3170*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_display),
3171*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_lclk),
3172*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_sync),
3173*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd_sys),
3174*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data8),
3175*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data9),
3176*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data12),
3177*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data16),
3178*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data18),
3179*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_data24),
3180*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_sync_0),
3181*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_sync_1),
3182*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_sys_0),
3183*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lcd2_sys_1),
3184*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data1_0),
3185*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data4_0),
3186*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data8_0),
3187*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_ctrl_0),
3188*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data1_1),
3189*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data4_1),
3190*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data8_1),
3191*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_ctrl_1),
3192*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_rsck),
3193*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_tsck),
3194*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_rsync),
3195*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_tsync),
3196*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_ss1),
3197*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_ss2),
3198*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_rxd),
3199*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_txd),
3200*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_mck0),
3201*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0_mck1),
3202*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_rsck),
3203*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_tsck),
3204*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_rsync),
3205*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_tsync),
3206*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_ss1_a),
3207*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_ss1_b),
3208*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_ss2_a),
3209*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_ss2_b),
3210*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_rxd),
3211*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_txd),
3212*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_mck0),
3213*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof0l_mck1),
3214*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_rsck),
3215*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_tsck),
3216*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_rsync),
3217*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_tsync),
3218*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_ss1),
3219*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_ss2),
3220*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_rxd),
3221*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_txd),
3222*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_mck0),
3223*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof1_mck1),
3224*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_rsck),
3225*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_tsck),
3226*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_rsync),
3227*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_tsync),
3228*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_ss1_a),
3229*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_ss1_b),
3230*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_ss2_a),
3231*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_ss2_b),
3232*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_rxd_a),
3233*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_rxd_b),
3234*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_txd),
3235*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_mck0),
3236*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2_mck1),
3237*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2r_tsck),
3238*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2r_tsync),
3239*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2r_rxd),
3240*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof2r_txd),
3241*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_rsck),
3242*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_tsck),
3243*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_rsync),
3244*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_tsync),
3245*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_ss1),
3246*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_ss2),
3247*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_rxd),
3248*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_txd),
3249*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(msiof3_flow),
3250*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa0_data),
3251*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa0_clk),
3252*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa0_ctrl),
3253*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa1_data),
3254*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa1_clk),
3255*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa1_ctrl),
3256*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_data_0),
3257*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_clk_0),
3258*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_ctrl_0),
3259*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_data_1),
3260*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_clk_1),
3261*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa2_ctrl_1),
3262*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa3_data),
3263*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa3_ctrl),
3264*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa4_data),
3265*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa4_ctrl),
3266*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_data_0),
3267*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_clk_0),
3268*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_ctrl_0),
3269*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_data_1),
3270*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_clk_1),
3271*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_ctrl_1),
3272*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_data_2),
3273*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_clk_2),
3274*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa5_ctrl_2),
3275*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa6),
3276*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa7_data),
3277*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifa7_ctrl),
3278*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_data_0),
3279*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_clk_0),
3280*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_ctrl_0),
3281*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_data_1),
3282*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_clk_1),
3283*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scifb_ctrl_1),
3284*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data1),
3285*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data4),
3286*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_ctrl),
3287*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_cd),
3288*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_wp),
3289*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data1),
3290*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data4),
3291*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_ctrl),
3292*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data1),
3293*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data4),
3294*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_ctrl),
3295*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu0_to0),
3296*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu0_to1),
3297*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu0_to2),
3298*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu0_to3),
3299*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu1_to0),
3300*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu1_to1_0),
3301*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu1_to1_1),
3302*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu1_to2),
3303*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu1_to3),
3304*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu2_to0),
3305*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu2_to1),
3306*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu2_to2),
3307*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu2_to3),
3308*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu3_to0),
3309*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu3_to1),
3310*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu3_to2),
3311*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu3_to3),
3312*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu4_to0),
3313*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu4_to1),
3314*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu4_to2),
3315*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(tpu4_to3),
3316*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb_vbus),
3317*4882a593Smuzhiyun };
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun static const char * const bsc_groups[] = {
3320*4882a593Smuzhiyun 	"bsc_data_0_7",
3321*4882a593Smuzhiyun 	"bsc_data_8_15",
3322*4882a593Smuzhiyun 	"bsc_cs4",
3323*4882a593Smuzhiyun 	"bsc_cs5_a",
3324*4882a593Smuzhiyun 	"bsc_cs5_b",
3325*4882a593Smuzhiyun 	"bsc_cs6_a",
3326*4882a593Smuzhiyun 	"bsc_cs6_b",
3327*4882a593Smuzhiyun 	"bsc_rd",
3328*4882a593Smuzhiyun 	"bsc_rdwr_0",
3329*4882a593Smuzhiyun 	"bsc_rdwr_1",
3330*4882a593Smuzhiyun 	"bsc_rdwr_2",
3331*4882a593Smuzhiyun 	"bsc_we0",
3332*4882a593Smuzhiyun 	"bsc_we1",
3333*4882a593Smuzhiyun };
3334*4882a593Smuzhiyun 
3335*4882a593Smuzhiyun static const char * const fsia_groups[] = {
3336*4882a593Smuzhiyun 	"fsia_mclk_in",
3337*4882a593Smuzhiyun 	"fsia_mclk_out",
3338*4882a593Smuzhiyun 	"fsia_sclk_in",
3339*4882a593Smuzhiyun 	"fsia_sclk_out",
3340*4882a593Smuzhiyun 	"fsia_data_in",
3341*4882a593Smuzhiyun 	"fsia_data_out",
3342*4882a593Smuzhiyun 	"fsia_spdif",
3343*4882a593Smuzhiyun };
3344*4882a593Smuzhiyun 
3345*4882a593Smuzhiyun static const char * const fsib_groups[] = {
3346*4882a593Smuzhiyun 	"fsib_mclk_in",
3347*4882a593Smuzhiyun 	"fsib_mclk_out",
3348*4882a593Smuzhiyun 	"fsib_sclk_in",
3349*4882a593Smuzhiyun 	"fsib_sclk_out",
3350*4882a593Smuzhiyun 	"fsib_data_in",
3351*4882a593Smuzhiyun 	"fsib_data_out",
3352*4882a593Smuzhiyun 	"fsib_spdif",
3353*4882a593Smuzhiyun };
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun static const char * const fsic_groups[] = {
3356*4882a593Smuzhiyun 	"fsic_mclk_in",
3357*4882a593Smuzhiyun 	"fsic_mclk_out",
3358*4882a593Smuzhiyun 	"fsic_sclk_in",
3359*4882a593Smuzhiyun 	"fsic_sclk_out",
3360*4882a593Smuzhiyun 	"fsic_data_in",
3361*4882a593Smuzhiyun 	"fsic_data_out",
3362*4882a593Smuzhiyun 	"fsic_spdif_0",
3363*4882a593Smuzhiyun 	"fsic_spdif_1",
3364*4882a593Smuzhiyun };
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun static const char * const fsid_groups[] = {
3367*4882a593Smuzhiyun 	"fsid_sclk_in",
3368*4882a593Smuzhiyun 	"fsid_sclk_out",
3369*4882a593Smuzhiyun 	"fsid_data_in",
3370*4882a593Smuzhiyun };
3371*4882a593Smuzhiyun 
3372*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
3373*4882a593Smuzhiyun 	"i2c2_0",
3374*4882a593Smuzhiyun 	"i2c2_1",
3375*4882a593Smuzhiyun 	"i2c2_2",
3376*4882a593Smuzhiyun };
3377*4882a593Smuzhiyun 
3378*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
3379*4882a593Smuzhiyun 	"i2c3_0",
3380*4882a593Smuzhiyun 	"i2c3_1",
3381*4882a593Smuzhiyun 	"i2c3_2",
3382*4882a593Smuzhiyun };
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun static const char * const irda_groups[] = {
3385*4882a593Smuzhiyun 	"irda_0",
3386*4882a593Smuzhiyun 	"irda_1",
3387*4882a593Smuzhiyun };
3388*4882a593Smuzhiyun 
3389*4882a593Smuzhiyun static const char * const keysc_groups[] = {
3390*4882a593Smuzhiyun 	"keysc_in5",
3391*4882a593Smuzhiyun 	"keysc_in6",
3392*4882a593Smuzhiyun 	"keysc_in7",
3393*4882a593Smuzhiyun 	"keysc_in8",
3394*4882a593Smuzhiyun 	"keysc_out04",
3395*4882a593Smuzhiyun 	"keysc_out5",
3396*4882a593Smuzhiyun 	"keysc_out6_0",
3397*4882a593Smuzhiyun 	"keysc_out6_1",
3398*4882a593Smuzhiyun 	"keysc_out6_2",
3399*4882a593Smuzhiyun 	"keysc_out7_0",
3400*4882a593Smuzhiyun 	"keysc_out7_1",
3401*4882a593Smuzhiyun 	"keysc_out7_2",
3402*4882a593Smuzhiyun 	"keysc_out8_0",
3403*4882a593Smuzhiyun 	"keysc_out8_1",
3404*4882a593Smuzhiyun 	"keysc_out8_2",
3405*4882a593Smuzhiyun 	"keysc_out9_0",
3406*4882a593Smuzhiyun 	"keysc_out9_1",
3407*4882a593Smuzhiyun 	"keysc_out9_2",
3408*4882a593Smuzhiyun 	"keysc_out10_0",
3409*4882a593Smuzhiyun 	"keysc_out10_1",
3410*4882a593Smuzhiyun 	"keysc_out11_0",
3411*4882a593Smuzhiyun 	"keysc_out11_1",
3412*4882a593Smuzhiyun };
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun static const char * const lcd_groups[] = {
3415*4882a593Smuzhiyun 	"lcd_data8",
3416*4882a593Smuzhiyun 	"lcd_data9",
3417*4882a593Smuzhiyun 	"lcd_data12",
3418*4882a593Smuzhiyun 	"lcd_data16",
3419*4882a593Smuzhiyun 	"lcd_data18",
3420*4882a593Smuzhiyun 	"lcd_data24",
3421*4882a593Smuzhiyun 	"lcd_display",
3422*4882a593Smuzhiyun 	"lcd_lclk",
3423*4882a593Smuzhiyun 	"lcd_sync",
3424*4882a593Smuzhiyun 	"lcd_sys",
3425*4882a593Smuzhiyun };
3426*4882a593Smuzhiyun 
3427*4882a593Smuzhiyun static const char * const lcd2_groups[] = {
3428*4882a593Smuzhiyun 	"lcd2_data8",
3429*4882a593Smuzhiyun 	"lcd2_data9",
3430*4882a593Smuzhiyun 	"lcd2_data12",
3431*4882a593Smuzhiyun 	"lcd2_data16",
3432*4882a593Smuzhiyun 	"lcd2_data18",
3433*4882a593Smuzhiyun 	"lcd2_data24",
3434*4882a593Smuzhiyun 	"lcd2_sync_0",
3435*4882a593Smuzhiyun 	"lcd2_sync_1",
3436*4882a593Smuzhiyun 	"lcd2_sys_0",
3437*4882a593Smuzhiyun 	"lcd2_sys_1",
3438*4882a593Smuzhiyun };
3439*4882a593Smuzhiyun 
3440*4882a593Smuzhiyun static const char * const mmc0_groups[] = {
3441*4882a593Smuzhiyun 	"mmc0_data1_0",
3442*4882a593Smuzhiyun 	"mmc0_data4_0",
3443*4882a593Smuzhiyun 	"mmc0_data8_0",
3444*4882a593Smuzhiyun 	"mmc0_ctrl_0",
3445*4882a593Smuzhiyun 	"mmc0_data1_1",
3446*4882a593Smuzhiyun 	"mmc0_data4_1",
3447*4882a593Smuzhiyun 	"mmc0_data8_1",
3448*4882a593Smuzhiyun 	"mmc0_ctrl_1",
3449*4882a593Smuzhiyun };
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
3452*4882a593Smuzhiyun 	"msiof0_rsck",
3453*4882a593Smuzhiyun 	"msiof0_tsck",
3454*4882a593Smuzhiyun 	"msiof0_rsync",
3455*4882a593Smuzhiyun 	"msiof0_tsync",
3456*4882a593Smuzhiyun 	"msiof0_ss1",
3457*4882a593Smuzhiyun 	"msiof0_ss2",
3458*4882a593Smuzhiyun 	"msiof0_rxd",
3459*4882a593Smuzhiyun 	"msiof0_txd",
3460*4882a593Smuzhiyun 	"msiof0_mck0",
3461*4882a593Smuzhiyun 	"msiof0_mck1",
3462*4882a593Smuzhiyun 	"msiof0l_rsck",
3463*4882a593Smuzhiyun 	"msiof0l_tsck",
3464*4882a593Smuzhiyun 	"msiof0l_rsync",
3465*4882a593Smuzhiyun 	"msiof0l_tsync",
3466*4882a593Smuzhiyun 	"msiof0l_ss1_a",
3467*4882a593Smuzhiyun 	"msiof0l_ss1_b",
3468*4882a593Smuzhiyun 	"msiof0l_ss2_a",
3469*4882a593Smuzhiyun 	"msiof0l_ss2_b",
3470*4882a593Smuzhiyun 	"msiof0l_rxd",
3471*4882a593Smuzhiyun 	"msiof0l_txd",
3472*4882a593Smuzhiyun 	"msiof0l_mck0",
3473*4882a593Smuzhiyun 	"msiof0l_mck1",
3474*4882a593Smuzhiyun };
3475*4882a593Smuzhiyun 
3476*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
3477*4882a593Smuzhiyun 	"msiof1_rsck",
3478*4882a593Smuzhiyun 	"msiof1_tsck",
3479*4882a593Smuzhiyun 	"msiof1_rsync",
3480*4882a593Smuzhiyun 	"msiof1_tsync",
3481*4882a593Smuzhiyun 	"msiof1_ss1",
3482*4882a593Smuzhiyun 	"msiof1_ss2",
3483*4882a593Smuzhiyun 	"msiof1_rxd",
3484*4882a593Smuzhiyun 	"msiof1_txd",
3485*4882a593Smuzhiyun 	"msiof1_mck0",
3486*4882a593Smuzhiyun 	"msiof1_mck1",
3487*4882a593Smuzhiyun };
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
3490*4882a593Smuzhiyun 	"msiof2_rsck",
3491*4882a593Smuzhiyun 	"msiof2_tsck",
3492*4882a593Smuzhiyun 	"msiof2_rsync",
3493*4882a593Smuzhiyun 	"msiof2_tsync",
3494*4882a593Smuzhiyun 	"msiof2_ss1_a",
3495*4882a593Smuzhiyun 	"msiof2_ss1_b",
3496*4882a593Smuzhiyun 	"msiof2_ss2_a",
3497*4882a593Smuzhiyun 	"msiof2_ss2_b",
3498*4882a593Smuzhiyun 	"msiof2_rxd_a",
3499*4882a593Smuzhiyun 	"msiof2_rxd_b",
3500*4882a593Smuzhiyun 	"msiof2_txd",
3501*4882a593Smuzhiyun 	"msiof2_mck0",
3502*4882a593Smuzhiyun 	"msiof2_mck1",
3503*4882a593Smuzhiyun 	"msiof2r_tsck",
3504*4882a593Smuzhiyun 	"msiof2r_tsync",
3505*4882a593Smuzhiyun 	"msiof2r_rxd",
3506*4882a593Smuzhiyun 	"msiof2r_txd",
3507*4882a593Smuzhiyun };
3508*4882a593Smuzhiyun 
3509*4882a593Smuzhiyun static const char * const msiof3_groups[] = {
3510*4882a593Smuzhiyun 	"msiof3_rsck",
3511*4882a593Smuzhiyun 	"msiof3_tsck",
3512*4882a593Smuzhiyun 	"msiof3_rsync",
3513*4882a593Smuzhiyun 	"msiof3_tsync",
3514*4882a593Smuzhiyun 	"msiof3_ss1",
3515*4882a593Smuzhiyun 	"msiof3_ss2",
3516*4882a593Smuzhiyun 	"msiof3_rxd",
3517*4882a593Smuzhiyun 	"msiof3_txd",
3518*4882a593Smuzhiyun 	"msiof3_flow",
3519*4882a593Smuzhiyun };
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun static const char * const scifa0_groups[] = {
3522*4882a593Smuzhiyun 	"scifa0_data",
3523*4882a593Smuzhiyun 	"scifa0_clk",
3524*4882a593Smuzhiyun 	"scifa0_ctrl",
3525*4882a593Smuzhiyun };
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun static const char * const scifa1_groups[] = {
3528*4882a593Smuzhiyun 	"scifa1_data",
3529*4882a593Smuzhiyun 	"scifa1_clk",
3530*4882a593Smuzhiyun 	"scifa1_ctrl",
3531*4882a593Smuzhiyun };
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun static const char * const scifa2_groups[] = {
3534*4882a593Smuzhiyun 	"scifa2_data_0",
3535*4882a593Smuzhiyun 	"scifa2_clk_0",
3536*4882a593Smuzhiyun 	"scifa2_ctrl_0",
3537*4882a593Smuzhiyun 	"scifa2_data_1",
3538*4882a593Smuzhiyun 	"scifa2_clk_1",
3539*4882a593Smuzhiyun 	"scifa2_ctrl_1",
3540*4882a593Smuzhiyun };
3541*4882a593Smuzhiyun 
3542*4882a593Smuzhiyun static const char * const scifa3_groups[] = {
3543*4882a593Smuzhiyun 	"scifa3_data",
3544*4882a593Smuzhiyun 	"scifa3_ctrl",
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun 
3547*4882a593Smuzhiyun static const char * const scifa4_groups[] = {
3548*4882a593Smuzhiyun 	"scifa4_data",
3549*4882a593Smuzhiyun 	"scifa4_ctrl",
3550*4882a593Smuzhiyun };
3551*4882a593Smuzhiyun 
3552*4882a593Smuzhiyun static const char * const scifa5_groups[] = {
3553*4882a593Smuzhiyun 	"scifa5_data_0",
3554*4882a593Smuzhiyun 	"scifa5_clk_0",
3555*4882a593Smuzhiyun 	"scifa5_ctrl_0",
3556*4882a593Smuzhiyun 	"scifa5_data_1",
3557*4882a593Smuzhiyun 	"scifa5_clk_1",
3558*4882a593Smuzhiyun 	"scifa5_ctrl_1",
3559*4882a593Smuzhiyun 	"scifa5_data_2",
3560*4882a593Smuzhiyun 	"scifa5_clk_2",
3561*4882a593Smuzhiyun 	"scifa5_ctrl_2",
3562*4882a593Smuzhiyun };
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun static const char * const scifa6_groups[] = {
3565*4882a593Smuzhiyun 	"scifa6",
3566*4882a593Smuzhiyun };
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun static const char * const scifa7_groups[] = {
3569*4882a593Smuzhiyun 	"scifa7_data",
3570*4882a593Smuzhiyun 	"scifa7_ctrl",
3571*4882a593Smuzhiyun };
3572*4882a593Smuzhiyun 
3573*4882a593Smuzhiyun static const char * const scifb_groups[] = {
3574*4882a593Smuzhiyun 	"scifb_data_0",
3575*4882a593Smuzhiyun 	"scifb_clk_0",
3576*4882a593Smuzhiyun 	"scifb_ctrl_0",
3577*4882a593Smuzhiyun 	"scifb_data_1",
3578*4882a593Smuzhiyun 	"scifb_clk_1",
3579*4882a593Smuzhiyun 	"scifb_ctrl_1",
3580*4882a593Smuzhiyun };
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
3583*4882a593Smuzhiyun 	"sdhi0_data1",
3584*4882a593Smuzhiyun 	"sdhi0_data4",
3585*4882a593Smuzhiyun 	"sdhi0_ctrl",
3586*4882a593Smuzhiyun 	"sdhi0_cd",
3587*4882a593Smuzhiyun 	"sdhi0_wp",
3588*4882a593Smuzhiyun };
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
3591*4882a593Smuzhiyun 	"sdhi1_data1",
3592*4882a593Smuzhiyun 	"sdhi1_data4",
3593*4882a593Smuzhiyun 	"sdhi1_ctrl",
3594*4882a593Smuzhiyun };
3595*4882a593Smuzhiyun 
3596*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
3597*4882a593Smuzhiyun 	"sdhi2_data1",
3598*4882a593Smuzhiyun 	"sdhi2_data4",
3599*4882a593Smuzhiyun 	"sdhi2_ctrl",
3600*4882a593Smuzhiyun };
3601*4882a593Smuzhiyun 
3602*4882a593Smuzhiyun static const char * const usb_groups[] = {
3603*4882a593Smuzhiyun 	"usb_vbus",
3604*4882a593Smuzhiyun };
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun static const char * const tpu0_groups[] = {
3607*4882a593Smuzhiyun 	"tpu0_to0",
3608*4882a593Smuzhiyun 	"tpu0_to1",
3609*4882a593Smuzhiyun 	"tpu0_to2",
3610*4882a593Smuzhiyun 	"tpu0_to3",
3611*4882a593Smuzhiyun };
3612*4882a593Smuzhiyun 
3613*4882a593Smuzhiyun static const char * const tpu1_groups[] = {
3614*4882a593Smuzhiyun 	"tpu1_to0",
3615*4882a593Smuzhiyun 	"tpu1_to1_0",
3616*4882a593Smuzhiyun 	"tpu1_to1_1",
3617*4882a593Smuzhiyun 	"tpu1_to2",
3618*4882a593Smuzhiyun 	"tpu1_to3",
3619*4882a593Smuzhiyun };
3620*4882a593Smuzhiyun 
3621*4882a593Smuzhiyun static const char * const tpu2_groups[] = {
3622*4882a593Smuzhiyun 	"tpu2_to0",
3623*4882a593Smuzhiyun 	"tpu2_to1",
3624*4882a593Smuzhiyun 	"tpu2_to2",
3625*4882a593Smuzhiyun 	"tpu2_to3",
3626*4882a593Smuzhiyun };
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun static const char * const tpu3_groups[] = {
3629*4882a593Smuzhiyun 	"tpu3_to0",
3630*4882a593Smuzhiyun 	"tpu3_to1",
3631*4882a593Smuzhiyun 	"tpu3_to2",
3632*4882a593Smuzhiyun 	"tpu3_to3",
3633*4882a593Smuzhiyun };
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun static const char * const tpu4_groups[] = {
3636*4882a593Smuzhiyun 	"tpu4_to0",
3637*4882a593Smuzhiyun 	"tpu4_to1",
3638*4882a593Smuzhiyun 	"tpu4_to2",
3639*4882a593Smuzhiyun 	"tpu4_to3",
3640*4882a593Smuzhiyun };
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
3643*4882a593Smuzhiyun 	SH_PFC_FUNCTION(bsc),
3644*4882a593Smuzhiyun 	SH_PFC_FUNCTION(fsia),
3645*4882a593Smuzhiyun 	SH_PFC_FUNCTION(fsib),
3646*4882a593Smuzhiyun 	SH_PFC_FUNCTION(fsic),
3647*4882a593Smuzhiyun 	SH_PFC_FUNCTION(fsid),
3648*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c2),
3649*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c3),
3650*4882a593Smuzhiyun 	SH_PFC_FUNCTION(irda),
3651*4882a593Smuzhiyun 	SH_PFC_FUNCTION(keysc),
3652*4882a593Smuzhiyun 	SH_PFC_FUNCTION(lcd),
3653*4882a593Smuzhiyun 	SH_PFC_FUNCTION(lcd2),
3654*4882a593Smuzhiyun 	SH_PFC_FUNCTION(mmc0),
3655*4882a593Smuzhiyun 	SH_PFC_FUNCTION(msiof0),
3656*4882a593Smuzhiyun 	SH_PFC_FUNCTION(msiof1),
3657*4882a593Smuzhiyun 	SH_PFC_FUNCTION(msiof2),
3658*4882a593Smuzhiyun 	SH_PFC_FUNCTION(msiof3),
3659*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa0),
3660*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa1),
3661*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa2),
3662*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa3),
3663*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa4),
3664*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa5),
3665*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa6),
3666*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifa7),
3667*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scifb),
3668*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi0),
3669*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi1),
3670*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi2),
3671*4882a593Smuzhiyun 	SH_PFC_FUNCTION(tpu0),
3672*4882a593Smuzhiyun 	SH_PFC_FUNCTION(tpu1),
3673*4882a593Smuzhiyun 	SH_PFC_FUNCTION(tpu2),
3674*4882a593Smuzhiyun 	SH_PFC_FUNCTION(tpu3),
3675*4882a593Smuzhiyun 	SH_PFC_FUNCTION(tpu4),
3676*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb),
3677*4882a593Smuzhiyun };
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
3680*4882a593Smuzhiyun 	PORTCR(0, 0xe6050000), /* PORT0CR */
3681*4882a593Smuzhiyun 	PORTCR(1, 0xe6050001), /* PORT1CR */
3682*4882a593Smuzhiyun 	PORTCR(2, 0xe6050002), /* PORT2CR */
3683*4882a593Smuzhiyun 	PORTCR(3, 0xe6050003), /* PORT3CR */
3684*4882a593Smuzhiyun 	PORTCR(4, 0xe6050004), /* PORT4CR */
3685*4882a593Smuzhiyun 	PORTCR(5, 0xe6050005), /* PORT5CR */
3686*4882a593Smuzhiyun 	PORTCR(6, 0xe6050006), /* PORT6CR */
3687*4882a593Smuzhiyun 	PORTCR(7, 0xe6050007), /* PORT7CR */
3688*4882a593Smuzhiyun 	PORTCR(8, 0xe6050008), /* PORT8CR */
3689*4882a593Smuzhiyun 	PORTCR(9, 0xe6050009), /* PORT9CR */
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun 	PORTCR(10, 0xe605000a), /* PORT10CR */
3692*4882a593Smuzhiyun 	PORTCR(11, 0xe605000b), /* PORT11CR */
3693*4882a593Smuzhiyun 	PORTCR(12, 0xe605000c), /* PORT12CR */
3694*4882a593Smuzhiyun 	PORTCR(13, 0xe605000d), /* PORT13CR */
3695*4882a593Smuzhiyun 	PORTCR(14, 0xe605000e), /* PORT14CR */
3696*4882a593Smuzhiyun 	PORTCR(15, 0xe605000f), /* PORT15CR */
3697*4882a593Smuzhiyun 	PORTCR(16, 0xe6050010), /* PORT16CR */
3698*4882a593Smuzhiyun 	PORTCR(17, 0xe6050011), /* PORT17CR */
3699*4882a593Smuzhiyun 	PORTCR(18, 0xe6050012), /* PORT18CR */
3700*4882a593Smuzhiyun 	PORTCR(19, 0xe6050013), /* PORT19CR */
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 	PORTCR(20, 0xe6050014), /* PORT20CR */
3703*4882a593Smuzhiyun 	PORTCR(21, 0xe6050015), /* PORT21CR */
3704*4882a593Smuzhiyun 	PORTCR(22, 0xe6050016), /* PORT22CR */
3705*4882a593Smuzhiyun 	PORTCR(23, 0xe6050017), /* PORT23CR */
3706*4882a593Smuzhiyun 	PORTCR(24, 0xe6050018), /* PORT24CR */
3707*4882a593Smuzhiyun 	PORTCR(25, 0xe6050019), /* PORT25CR */
3708*4882a593Smuzhiyun 	PORTCR(26, 0xe605001a), /* PORT26CR */
3709*4882a593Smuzhiyun 	PORTCR(27, 0xe605001b), /* PORT27CR */
3710*4882a593Smuzhiyun 	PORTCR(28, 0xe605001c), /* PORT28CR */
3711*4882a593Smuzhiyun 	PORTCR(29, 0xe605001d), /* PORT29CR */
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun 	PORTCR(30, 0xe605001e), /* PORT30CR */
3714*4882a593Smuzhiyun 	PORTCR(31, 0xe605001f), /* PORT31CR */
3715*4882a593Smuzhiyun 	PORTCR(32, 0xe6051020), /* PORT32CR */
3716*4882a593Smuzhiyun 	PORTCR(33, 0xe6051021), /* PORT33CR */
3717*4882a593Smuzhiyun 	PORTCR(34, 0xe6051022), /* PORT34CR */
3718*4882a593Smuzhiyun 	PORTCR(35, 0xe6051023), /* PORT35CR */
3719*4882a593Smuzhiyun 	PORTCR(36, 0xe6051024), /* PORT36CR */
3720*4882a593Smuzhiyun 	PORTCR(37, 0xe6051025), /* PORT37CR */
3721*4882a593Smuzhiyun 	PORTCR(38, 0xe6051026), /* PORT38CR */
3722*4882a593Smuzhiyun 	PORTCR(39, 0xe6051027), /* PORT39CR */
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	PORTCR(40, 0xe6051028), /* PORT40CR */
3725*4882a593Smuzhiyun 	PORTCR(41, 0xe6051029), /* PORT41CR */
3726*4882a593Smuzhiyun 	PORTCR(42, 0xe605102a), /* PORT42CR */
3727*4882a593Smuzhiyun 	PORTCR(43, 0xe605102b), /* PORT43CR */
3728*4882a593Smuzhiyun 	PORTCR(44, 0xe605102c), /* PORT44CR */
3729*4882a593Smuzhiyun 	PORTCR(45, 0xe605102d), /* PORT45CR */
3730*4882a593Smuzhiyun 	PORTCR(46, 0xe605102e), /* PORT46CR */
3731*4882a593Smuzhiyun 	PORTCR(47, 0xe605102f), /* PORT47CR */
3732*4882a593Smuzhiyun 	PORTCR(48, 0xe6051030), /* PORT48CR */
3733*4882a593Smuzhiyun 	PORTCR(49, 0xe6051031), /* PORT49CR */
3734*4882a593Smuzhiyun 
3735*4882a593Smuzhiyun 	PORTCR(50, 0xe6051032), /* PORT50CR */
3736*4882a593Smuzhiyun 	PORTCR(51, 0xe6051033), /* PORT51CR */
3737*4882a593Smuzhiyun 	PORTCR(52, 0xe6051034), /* PORT52CR */
3738*4882a593Smuzhiyun 	PORTCR(53, 0xe6051035), /* PORT53CR */
3739*4882a593Smuzhiyun 	PORTCR(54, 0xe6051036), /* PORT54CR */
3740*4882a593Smuzhiyun 	PORTCR(55, 0xe6051037), /* PORT55CR */
3741*4882a593Smuzhiyun 	PORTCR(56, 0xe6051038), /* PORT56CR */
3742*4882a593Smuzhiyun 	PORTCR(57, 0xe6051039), /* PORT57CR */
3743*4882a593Smuzhiyun 	PORTCR(58, 0xe605103a), /* PORT58CR */
3744*4882a593Smuzhiyun 	PORTCR(59, 0xe605103b), /* PORT59CR */
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	PORTCR(60, 0xe605103c), /* PORT60CR */
3747*4882a593Smuzhiyun 	PORTCR(61, 0xe605103d), /* PORT61CR */
3748*4882a593Smuzhiyun 	PORTCR(62, 0xe605103e), /* PORT62CR */
3749*4882a593Smuzhiyun 	PORTCR(63, 0xe605103f), /* PORT63CR */
3750*4882a593Smuzhiyun 	PORTCR(64, 0xe6051040), /* PORT64CR */
3751*4882a593Smuzhiyun 	PORTCR(65, 0xe6051041), /* PORT65CR */
3752*4882a593Smuzhiyun 	PORTCR(66, 0xe6051042), /* PORT66CR */
3753*4882a593Smuzhiyun 	PORTCR(67, 0xe6051043), /* PORT67CR */
3754*4882a593Smuzhiyun 	PORTCR(68, 0xe6051044), /* PORT68CR */
3755*4882a593Smuzhiyun 	PORTCR(69, 0xe6051045), /* PORT69CR */
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	PORTCR(70, 0xe6051046), /* PORT70CR */
3758*4882a593Smuzhiyun 	PORTCR(71, 0xe6051047), /* PORT71CR */
3759*4882a593Smuzhiyun 	PORTCR(72, 0xe6051048), /* PORT72CR */
3760*4882a593Smuzhiyun 	PORTCR(73, 0xe6051049), /* PORT73CR */
3761*4882a593Smuzhiyun 	PORTCR(74, 0xe605104a), /* PORT74CR */
3762*4882a593Smuzhiyun 	PORTCR(75, 0xe605104b), /* PORT75CR */
3763*4882a593Smuzhiyun 	PORTCR(76, 0xe605104c), /* PORT76CR */
3764*4882a593Smuzhiyun 	PORTCR(77, 0xe605104d), /* PORT77CR */
3765*4882a593Smuzhiyun 	PORTCR(78, 0xe605104e), /* PORT78CR */
3766*4882a593Smuzhiyun 	PORTCR(79, 0xe605104f), /* PORT79CR */
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun 	PORTCR(80, 0xe6051050), /* PORT80CR */
3769*4882a593Smuzhiyun 	PORTCR(81, 0xe6051051), /* PORT81CR */
3770*4882a593Smuzhiyun 	PORTCR(82, 0xe6051052), /* PORT82CR */
3771*4882a593Smuzhiyun 	PORTCR(83, 0xe6051053), /* PORT83CR */
3772*4882a593Smuzhiyun 	PORTCR(84, 0xe6051054), /* PORT84CR */
3773*4882a593Smuzhiyun 	PORTCR(85, 0xe6051055), /* PORT85CR */
3774*4882a593Smuzhiyun 	PORTCR(86, 0xe6051056), /* PORT86CR */
3775*4882a593Smuzhiyun 	PORTCR(87, 0xe6051057), /* PORT87CR */
3776*4882a593Smuzhiyun 	PORTCR(88, 0xe6051058), /* PORT88CR */
3777*4882a593Smuzhiyun 	PORTCR(89, 0xe6051059), /* PORT89CR */
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun 	PORTCR(90, 0xe605105a), /* PORT90CR */
3780*4882a593Smuzhiyun 	PORTCR(91, 0xe605105b), /* PORT91CR */
3781*4882a593Smuzhiyun 	PORTCR(92, 0xe605105c), /* PORT92CR */
3782*4882a593Smuzhiyun 	PORTCR(93, 0xe605105d), /* PORT93CR */
3783*4882a593Smuzhiyun 	PORTCR(94, 0xe605105e), /* PORT94CR */
3784*4882a593Smuzhiyun 	PORTCR(95, 0xe605105f), /* PORT95CR */
3785*4882a593Smuzhiyun 	PORTCR(96, 0xe6052060), /* PORT96CR */
3786*4882a593Smuzhiyun 	PORTCR(97, 0xe6052061), /* PORT97CR */
3787*4882a593Smuzhiyun 	PORTCR(98, 0xe6052062), /* PORT98CR */
3788*4882a593Smuzhiyun 	PORTCR(99, 0xe6052063), /* PORT99CR */
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 	PORTCR(100, 0xe6052064), /* PORT100CR */
3791*4882a593Smuzhiyun 	PORTCR(101, 0xe6052065), /* PORT101CR */
3792*4882a593Smuzhiyun 	PORTCR(102, 0xe6052066), /* PORT102CR */
3793*4882a593Smuzhiyun 	PORTCR(103, 0xe6052067), /* PORT103CR */
3794*4882a593Smuzhiyun 	PORTCR(104, 0xe6052068), /* PORT104CR */
3795*4882a593Smuzhiyun 	PORTCR(105, 0xe6052069), /* PORT105CR */
3796*4882a593Smuzhiyun 	PORTCR(106, 0xe605206a), /* PORT106CR */
3797*4882a593Smuzhiyun 	PORTCR(107, 0xe605206b), /* PORT107CR */
3798*4882a593Smuzhiyun 	PORTCR(108, 0xe605206c), /* PORT108CR */
3799*4882a593Smuzhiyun 	PORTCR(109, 0xe605206d), /* PORT109CR */
3800*4882a593Smuzhiyun 
3801*4882a593Smuzhiyun 	PORTCR(110, 0xe605206e), /* PORT110CR */
3802*4882a593Smuzhiyun 	PORTCR(111, 0xe605206f), /* PORT111CR */
3803*4882a593Smuzhiyun 	PORTCR(112, 0xe6052070), /* PORT112CR */
3804*4882a593Smuzhiyun 	PORTCR(113, 0xe6052071), /* PORT113CR */
3805*4882a593Smuzhiyun 	PORTCR(114, 0xe6052072), /* PORT114CR */
3806*4882a593Smuzhiyun 	PORTCR(115, 0xe6052073), /* PORT115CR */
3807*4882a593Smuzhiyun 	PORTCR(116, 0xe6052074), /* PORT116CR */
3808*4882a593Smuzhiyun 	PORTCR(117, 0xe6052075), /* PORT117CR */
3809*4882a593Smuzhiyun 	PORTCR(118, 0xe6052076), /* PORT118CR */
3810*4882a593Smuzhiyun 
3811*4882a593Smuzhiyun 	PORTCR(128, 0xe6052080), /* PORT128CR */
3812*4882a593Smuzhiyun 	PORTCR(129, 0xe6052081), /* PORT129CR */
3813*4882a593Smuzhiyun 
3814*4882a593Smuzhiyun 	PORTCR(130, 0xe6052082), /* PORT130CR */
3815*4882a593Smuzhiyun 	PORTCR(131, 0xe6052083), /* PORT131CR */
3816*4882a593Smuzhiyun 	PORTCR(132, 0xe6052084), /* PORT132CR */
3817*4882a593Smuzhiyun 	PORTCR(133, 0xe6052085), /* PORT133CR */
3818*4882a593Smuzhiyun 	PORTCR(134, 0xe6052086), /* PORT134CR */
3819*4882a593Smuzhiyun 	PORTCR(135, 0xe6052087), /* PORT135CR */
3820*4882a593Smuzhiyun 	PORTCR(136, 0xe6052088), /* PORT136CR */
3821*4882a593Smuzhiyun 	PORTCR(137, 0xe6052089), /* PORT137CR */
3822*4882a593Smuzhiyun 	PORTCR(138, 0xe605208a), /* PORT138CR */
3823*4882a593Smuzhiyun 	PORTCR(139, 0xe605208b), /* PORT139CR */
3824*4882a593Smuzhiyun 
3825*4882a593Smuzhiyun 	PORTCR(140, 0xe605208c), /* PORT140CR */
3826*4882a593Smuzhiyun 	PORTCR(141, 0xe605208d), /* PORT141CR */
3827*4882a593Smuzhiyun 	PORTCR(142, 0xe605208e), /* PORT142CR */
3828*4882a593Smuzhiyun 	PORTCR(143, 0xe605208f), /* PORT143CR */
3829*4882a593Smuzhiyun 	PORTCR(144, 0xe6052090), /* PORT144CR */
3830*4882a593Smuzhiyun 	PORTCR(145, 0xe6052091), /* PORT145CR */
3831*4882a593Smuzhiyun 	PORTCR(146, 0xe6052092), /* PORT146CR */
3832*4882a593Smuzhiyun 	PORTCR(147, 0xe6052093), /* PORT147CR */
3833*4882a593Smuzhiyun 	PORTCR(148, 0xe6052094), /* PORT148CR */
3834*4882a593Smuzhiyun 	PORTCR(149, 0xe6052095), /* PORT149CR */
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun 	PORTCR(150, 0xe6052096), /* PORT150CR */
3837*4882a593Smuzhiyun 	PORTCR(151, 0xe6052097), /* PORT151CR */
3838*4882a593Smuzhiyun 	PORTCR(152, 0xe6052098), /* PORT152CR */
3839*4882a593Smuzhiyun 	PORTCR(153, 0xe6052099), /* PORT153CR */
3840*4882a593Smuzhiyun 	PORTCR(154, 0xe605209a), /* PORT154CR */
3841*4882a593Smuzhiyun 	PORTCR(155, 0xe605209b), /* PORT155CR */
3842*4882a593Smuzhiyun 	PORTCR(156, 0xe605209c), /* PORT156CR */
3843*4882a593Smuzhiyun 	PORTCR(157, 0xe605209d), /* PORT157CR */
3844*4882a593Smuzhiyun 	PORTCR(158, 0xe605209e), /* PORT158CR */
3845*4882a593Smuzhiyun 	PORTCR(159, 0xe605209f), /* PORT159CR */
3846*4882a593Smuzhiyun 
3847*4882a593Smuzhiyun 	PORTCR(160, 0xe60520a0), /* PORT160CR */
3848*4882a593Smuzhiyun 	PORTCR(161, 0xe60520a1), /* PORT161CR */
3849*4882a593Smuzhiyun 	PORTCR(162, 0xe60520a2), /* PORT162CR */
3850*4882a593Smuzhiyun 	PORTCR(163, 0xe60520a3), /* PORT163CR */
3851*4882a593Smuzhiyun 	PORTCR(164, 0xe60520a4), /* PORT164CR */
3852*4882a593Smuzhiyun 
3853*4882a593Smuzhiyun 	PORTCR(192, 0xe60520c0), /* PORT192CR */
3854*4882a593Smuzhiyun 	PORTCR(193, 0xe60520c1), /* PORT193CR */
3855*4882a593Smuzhiyun 	PORTCR(194, 0xe60520c2), /* PORT194CR */
3856*4882a593Smuzhiyun 	PORTCR(195, 0xe60520c3), /* PORT195CR */
3857*4882a593Smuzhiyun 	PORTCR(196, 0xe60520c4), /* PORT196CR */
3858*4882a593Smuzhiyun 	PORTCR(197, 0xe60520c5), /* PORT197CR */
3859*4882a593Smuzhiyun 	PORTCR(198, 0xe60520c6), /* PORT198CR */
3860*4882a593Smuzhiyun 	PORTCR(199, 0xe60520c7), /* PORT199CR */
3861*4882a593Smuzhiyun 
3862*4882a593Smuzhiyun 	PORTCR(200, 0xe60520c8), /* PORT200CR */
3863*4882a593Smuzhiyun 	PORTCR(201, 0xe60520c9), /* PORT201CR */
3864*4882a593Smuzhiyun 	PORTCR(202, 0xe60520ca), /* PORT202CR */
3865*4882a593Smuzhiyun 	PORTCR(203, 0xe60520cb), /* PORT203CR */
3866*4882a593Smuzhiyun 	PORTCR(204, 0xe60520cc), /* PORT204CR */
3867*4882a593Smuzhiyun 	PORTCR(205, 0xe60520cd), /* PORT205CR */
3868*4882a593Smuzhiyun 	PORTCR(206, 0xe60520ce), /* PORT206CR */
3869*4882a593Smuzhiyun 	PORTCR(207, 0xe60520cf), /* PORT207CR */
3870*4882a593Smuzhiyun 	PORTCR(208, 0xe60520d0), /* PORT208CR */
3871*4882a593Smuzhiyun 	PORTCR(209, 0xe60520d1), /* PORT209CR */
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	PORTCR(210, 0xe60520d2), /* PORT210CR */
3874*4882a593Smuzhiyun 	PORTCR(211, 0xe60520d3), /* PORT211CR */
3875*4882a593Smuzhiyun 	PORTCR(212, 0xe60520d4), /* PORT212CR */
3876*4882a593Smuzhiyun 	PORTCR(213, 0xe60520d5), /* PORT213CR */
3877*4882a593Smuzhiyun 	PORTCR(214, 0xe60520d6), /* PORT214CR */
3878*4882a593Smuzhiyun 	PORTCR(215, 0xe60520d7), /* PORT215CR */
3879*4882a593Smuzhiyun 	PORTCR(216, 0xe60520d8), /* PORT216CR */
3880*4882a593Smuzhiyun 	PORTCR(217, 0xe60520d9), /* PORT217CR */
3881*4882a593Smuzhiyun 	PORTCR(218, 0xe60520da), /* PORT218CR */
3882*4882a593Smuzhiyun 	PORTCR(219, 0xe60520db), /* PORT219CR */
3883*4882a593Smuzhiyun 
3884*4882a593Smuzhiyun 	PORTCR(220, 0xe60520dc), /* PORT220CR */
3885*4882a593Smuzhiyun 	PORTCR(221, 0xe60520dd), /* PORT221CR */
3886*4882a593Smuzhiyun 	PORTCR(222, 0xe60520de), /* PORT222CR */
3887*4882a593Smuzhiyun 	PORTCR(223, 0xe60520df), /* PORT223CR */
3888*4882a593Smuzhiyun 	PORTCR(224, 0xe60530e0), /* PORT224CR */
3889*4882a593Smuzhiyun 	PORTCR(225, 0xe60530e1), /* PORT225CR */
3890*4882a593Smuzhiyun 	PORTCR(226, 0xe60530e2), /* PORT226CR */
3891*4882a593Smuzhiyun 	PORTCR(227, 0xe60530e3), /* PORT227CR */
3892*4882a593Smuzhiyun 	PORTCR(228, 0xe60530e4), /* PORT228CR */
3893*4882a593Smuzhiyun 	PORTCR(229, 0xe60530e5), /* PORT229CR */
3894*4882a593Smuzhiyun 
3895*4882a593Smuzhiyun 	PORTCR(230, 0xe60530e6), /* PORT230CR */
3896*4882a593Smuzhiyun 	PORTCR(231, 0xe60530e7), /* PORT231CR */
3897*4882a593Smuzhiyun 	PORTCR(232, 0xe60530e8), /* PORT232CR */
3898*4882a593Smuzhiyun 	PORTCR(233, 0xe60530e9), /* PORT233CR */
3899*4882a593Smuzhiyun 	PORTCR(234, 0xe60530ea), /* PORT234CR */
3900*4882a593Smuzhiyun 	PORTCR(235, 0xe60530eb), /* PORT235CR */
3901*4882a593Smuzhiyun 	PORTCR(236, 0xe60530ec), /* PORT236CR */
3902*4882a593Smuzhiyun 	PORTCR(237, 0xe60530ed), /* PORT237CR */
3903*4882a593Smuzhiyun 	PORTCR(238, 0xe60530ee), /* PORT238CR */
3904*4882a593Smuzhiyun 	PORTCR(239, 0xe60530ef), /* PORT239CR */
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun 	PORTCR(240, 0xe60530f0), /* PORT240CR */
3907*4882a593Smuzhiyun 	PORTCR(241, 0xe60530f1), /* PORT241CR */
3908*4882a593Smuzhiyun 	PORTCR(242, 0xe60530f2), /* PORT242CR */
3909*4882a593Smuzhiyun 	PORTCR(243, 0xe60530f3), /* PORT243CR */
3910*4882a593Smuzhiyun 	PORTCR(244, 0xe60530f4), /* PORT244CR */
3911*4882a593Smuzhiyun 	PORTCR(245, 0xe60530f5), /* PORT245CR */
3912*4882a593Smuzhiyun 	PORTCR(246, 0xe60530f6), /* PORT246CR */
3913*4882a593Smuzhiyun 	PORTCR(247, 0xe60530f7), /* PORT247CR */
3914*4882a593Smuzhiyun 	PORTCR(248, 0xe60530f8), /* PORT248CR */
3915*4882a593Smuzhiyun 	PORTCR(249, 0xe60530f9), /* PORT249CR */
3916*4882a593Smuzhiyun 
3917*4882a593Smuzhiyun 	PORTCR(250, 0xe60530fa), /* PORT250CR */
3918*4882a593Smuzhiyun 	PORTCR(251, 0xe60530fb), /* PORT251CR */
3919*4882a593Smuzhiyun 	PORTCR(252, 0xe60530fc), /* PORT252CR */
3920*4882a593Smuzhiyun 	PORTCR(253, 0xe60530fd), /* PORT253CR */
3921*4882a593Smuzhiyun 	PORTCR(254, 0xe60530fe), /* PORT254CR */
3922*4882a593Smuzhiyun 	PORTCR(255, 0xe60530ff), /* PORT255CR */
3923*4882a593Smuzhiyun 	PORTCR(256, 0xe6053100), /* PORT256CR */
3924*4882a593Smuzhiyun 	PORTCR(257, 0xe6053101), /* PORT257CR */
3925*4882a593Smuzhiyun 	PORTCR(258, 0xe6053102), /* PORT258CR */
3926*4882a593Smuzhiyun 	PORTCR(259, 0xe6053103), /* PORT259CR */
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 	PORTCR(260, 0xe6053104), /* PORT260CR */
3929*4882a593Smuzhiyun 	PORTCR(261, 0xe6053105), /* PORT261CR */
3930*4882a593Smuzhiyun 	PORTCR(262, 0xe6053106), /* PORT262CR */
3931*4882a593Smuzhiyun 	PORTCR(263, 0xe6053107), /* PORT263CR */
3932*4882a593Smuzhiyun 	PORTCR(264, 0xe6053108), /* PORT264CR */
3933*4882a593Smuzhiyun 	PORTCR(265, 0xe6053109), /* PORT265CR */
3934*4882a593Smuzhiyun 	PORTCR(266, 0xe605310a), /* PORT266CR */
3935*4882a593Smuzhiyun 	PORTCR(267, 0xe605310b), /* PORT267CR */
3936*4882a593Smuzhiyun 	PORTCR(268, 0xe605310c), /* PORT268CR */
3937*4882a593Smuzhiyun 	PORTCR(269, 0xe605310d), /* PORT269CR */
3938*4882a593Smuzhiyun 
3939*4882a593Smuzhiyun 	PORTCR(270, 0xe605310e), /* PORT270CR */
3940*4882a593Smuzhiyun 	PORTCR(271, 0xe605310f), /* PORT271CR */
3941*4882a593Smuzhiyun 	PORTCR(272, 0xe6053110), /* PORT272CR */
3942*4882a593Smuzhiyun 	PORTCR(273, 0xe6053111), /* PORT273CR */
3943*4882a593Smuzhiyun 	PORTCR(274, 0xe6053112), /* PORT274CR */
3944*4882a593Smuzhiyun 	PORTCR(275, 0xe6053113), /* PORT275CR */
3945*4882a593Smuzhiyun 	PORTCR(276, 0xe6053114), /* PORT276CR */
3946*4882a593Smuzhiyun 	PORTCR(277, 0xe6053115), /* PORT277CR */
3947*4882a593Smuzhiyun 	PORTCR(278, 0xe6053116), /* PORT278CR */
3948*4882a593Smuzhiyun 	PORTCR(279, 0xe6053117), /* PORT279CR */
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 	PORTCR(280, 0xe6053118), /* PORT280CR */
3951*4882a593Smuzhiyun 	PORTCR(281, 0xe6053119), /* PORT281CR */
3952*4882a593Smuzhiyun 	PORTCR(282, 0xe605311a), /* PORT282CR */
3953*4882a593Smuzhiyun 
3954*4882a593Smuzhiyun 	PORTCR(288, 0xe6052120), /* PORT288CR */
3955*4882a593Smuzhiyun 	PORTCR(289, 0xe6052121), /* PORT289CR */
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 	PORTCR(290, 0xe6052122), /* PORT290CR */
3958*4882a593Smuzhiyun 	PORTCR(291, 0xe6052123), /* PORT291CR */
3959*4882a593Smuzhiyun 	PORTCR(292, 0xe6052124), /* PORT292CR */
3960*4882a593Smuzhiyun 	PORTCR(293, 0xe6052125), /* PORT293CR */
3961*4882a593Smuzhiyun 	PORTCR(294, 0xe6052126), /* PORT294CR */
3962*4882a593Smuzhiyun 	PORTCR(295, 0xe6052127), /* PORT295CR */
3963*4882a593Smuzhiyun 	PORTCR(296, 0xe6052128), /* PORT296CR */
3964*4882a593Smuzhiyun 	PORTCR(297, 0xe6052129), /* PORT297CR */
3965*4882a593Smuzhiyun 	PORTCR(298, 0xe605212a), /* PORT298CR */
3966*4882a593Smuzhiyun 	PORTCR(299, 0xe605212b), /* PORT299CR */
3967*4882a593Smuzhiyun 
3968*4882a593Smuzhiyun 	PORTCR(300, 0xe605212c), /* PORT300CR */
3969*4882a593Smuzhiyun 	PORTCR(301, 0xe605212d), /* PORT301CR */
3970*4882a593Smuzhiyun 	PORTCR(302, 0xe605212e), /* PORT302CR */
3971*4882a593Smuzhiyun 	PORTCR(303, 0xe605212f), /* PORT303CR */
3972*4882a593Smuzhiyun 	PORTCR(304, 0xe6052130), /* PORT304CR */
3973*4882a593Smuzhiyun 	PORTCR(305, 0xe6052131), /* PORT305CR */
3974*4882a593Smuzhiyun 	PORTCR(306, 0xe6052132), /* PORT306CR */
3975*4882a593Smuzhiyun 	PORTCR(307, 0xe6052133), /* PORT307CR */
3976*4882a593Smuzhiyun 	PORTCR(308, 0xe6052134), /* PORT308CR */
3977*4882a593Smuzhiyun 	PORTCR(309, 0xe6052135), /* PORT309CR */
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL2CR", 0xe605801c, 32, 1, GROUP(
3980*4882a593Smuzhiyun 			0, 0,
3981*4882a593Smuzhiyun 			0, 0,
3982*4882a593Smuzhiyun 			0, 0,
3983*4882a593Smuzhiyun 			0, 0,
3984*4882a593Smuzhiyun 			0, 0,
3985*4882a593Smuzhiyun 			0, 0,
3986*4882a593Smuzhiyun 			0, 0,
3987*4882a593Smuzhiyun 			0, 0,
3988*4882a593Smuzhiyun 			0, 0,
3989*4882a593Smuzhiyun 			0, 0,
3990*4882a593Smuzhiyun 			0, 0,
3991*4882a593Smuzhiyun 			0, 0,
3992*4882a593Smuzhiyun 			MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
3993*4882a593Smuzhiyun 			MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
3994*4882a593Smuzhiyun 			MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
3995*4882a593Smuzhiyun 			MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
3996*4882a593Smuzhiyun 			0, 0,
3997*4882a593Smuzhiyun 			MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
3998*4882a593Smuzhiyun 			MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
3999*4882a593Smuzhiyun 			MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
4000*4882a593Smuzhiyun 			MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
4001*4882a593Smuzhiyun 			MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
4002*4882a593Smuzhiyun 			MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
4003*4882a593Smuzhiyun 			MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
4004*4882a593Smuzhiyun 			MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
4005*4882a593Smuzhiyun 			MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
4006*4882a593Smuzhiyun 			MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
4007*4882a593Smuzhiyun 			MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
4008*4882a593Smuzhiyun 			MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
4009*4882a593Smuzhiyun 			MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
4010*4882a593Smuzhiyun 			MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
4011*4882a593Smuzhiyun 			MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
4012*4882a593Smuzhiyun 		))
4013*4882a593Smuzhiyun 	},
4014*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL3CR", 0xe6058020, 32, 1, GROUP(
4015*4882a593Smuzhiyun 			0, 0,
4016*4882a593Smuzhiyun 			0, 0,
4017*4882a593Smuzhiyun 			0, 0,
4018*4882a593Smuzhiyun 			MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
4019*4882a593Smuzhiyun 			0, 0,
4020*4882a593Smuzhiyun 			0, 0,
4021*4882a593Smuzhiyun 			0, 0,
4022*4882a593Smuzhiyun 			0, 0,
4023*4882a593Smuzhiyun 			0, 0,
4024*4882a593Smuzhiyun 			0, 0,
4025*4882a593Smuzhiyun 			0, 0,
4026*4882a593Smuzhiyun 			0, 0,
4027*4882a593Smuzhiyun 			0, 0,
4028*4882a593Smuzhiyun 			0, 0,
4029*4882a593Smuzhiyun 			0, 0,
4030*4882a593Smuzhiyun 			0, 0,
4031*4882a593Smuzhiyun 			MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
4032*4882a593Smuzhiyun 			0, 0,
4033*4882a593Smuzhiyun 			0, 0,
4034*4882a593Smuzhiyun 			0, 0,
4035*4882a593Smuzhiyun 			MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
4036*4882a593Smuzhiyun 			0, 0,
4037*4882a593Smuzhiyun 			MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
4038*4882a593Smuzhiyun 			0, 0,
4039*4882a593Smuzhiyun 			0, 0,
4040*4882a593Smuzhiyun 			MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
4041*4882a593Smuzhiyun 			0, 0,
4042*4882a593Smuzhiyun 			0, 0,
4043*4882a593Smuzhiyun 			0, 0,
4044*4882a593Smuzhiyun 			MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
4045*4882a593Smuzhiyun 			0, 0,
4046*4882a593Smuzhiyun 			0, 0,
4047*4882a593Smuzhiyun 		))
4048*4882a593Smuzhiyun 	},
4049*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("MSEL4CR", 0xe6058024, 32, 1, GROUP(
4050*4882a593Smuzhiyun 			0, 0,
4051*4882a593Smuzhiyun 			0, 0,
4052*4882a593Smuzhiyun 			MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
4053*4882a593Smuzhiyun 			0, 0,
4054*4882a593Smuzhiyun 			MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
4055*4882a593Smuzhiyun 			MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
4056*4882a593Smuzhiyun 			0, 0,
4057*4882a593Smuzhiyun 			0, 0,
4058*4882a593Smuzhiyun 			0, 0,
4059*4882a593Smuzhiyun 			MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
4060*4882a593Smuzhiyun 			MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
4061*4882a593Smuzhiyun 			MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
4062*4882a593Smuzhiyun 			MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
4063*4882a593Smuzhiyun 			0, 0,
4064*4882a593Smuzhiyun 			0, 0,
4065*4882a593Smuzhiyun 			0, 0,
4066*4882a593Smuzhiyun 			MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
4067*4882a593Smuzhiyun 			0, 0,
4068*4882a593Smuzhiyun 			MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
4069*4882a593Smuzhiyun 			MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
4070*4882a593Smuzhiyun 			MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
4071*4882a593Smuzhiyun 			MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
4072*4882a593Smuzhiyun 			MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
4073*4882a593Smuzhiyun 			MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
4074*4882a593Smuzhiyun 			MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
4075*4882a593Smuzhiyun 			0, 0,
4076*4882a593Smuzhiyun 			0, 0,
4077*4882a593Smuzhiyun 			MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
4078*4882a593Smuzhiyun 			0, 0,
4079*4882a593Smuzhiyun 			0, 0,
4080*4882a593Smuzhiyun 			MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
4081*4882a593Smuzhiyun 			0, 0,
4082*4882a593Smuzhiyun 		))
4083*4882a593Smuzhiyun 	},
4084*4882a593Smuzhiyun 	{ },
4085*4882a593Smuzhiyun };
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun static const struct pinmux_data_reg pinmux_data_regs[] = {
4088*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTL031_000DR", 0xe6054000, 32, GROUP(
4089*4882a593Smuzhiyun 			PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
4090*4882a593Smuzhiyun 			PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
4091*4882a593Smuzhiyun 			PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
4092*4882a593Smuzhiyun 			PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
4093*4882a593Smuzhiyun 			PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
4094*4882a593Smuzhiyun 			PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
4095*4882a593Smuzhiyun 			PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
4096*4882a593Smuzhiyun 			PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA ))
4097*4882a593Smuzhiyun 	},
4098*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTD063_032DR", 0xe6055000, 32, GROUP(
4099*4882a593Smuzhiyun 			PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
4100*4882a593Smuzhiyun 			PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
4101*4882a593Smuzhiyun 			PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
4102*4882a593Smuzhiyun 			PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
4103*4882a593Smuzhiyun 			PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA,
4104*4882a593Smuzhiyun 			PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
4105*4882a593Smuzhiyun 			PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
4106*4882a593Smuzhiyun 			PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA ))
4107*4882a593Smuzhiyun 	},
4108*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTD095_064DR", 0xe6055004, 32, GROUP(
4109*4882a593Smuzhiyun 			PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
4110*4882a593Smuzhiyun 			PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
4111*4882a593Smuzhiyun 			PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
4112*4882a593Smuzhiyun 			PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
4113*4882a593Smuzhiyun 			PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
4114*4882a593Smuzhiyun 			PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
4115*4882a593Smuzhiyun 			PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
4116*4882a593Smuzhiyun 			PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA ))
4117*4882a593Smuzhiyun 	},
4118*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR127_096DR", 0xe6056000, 32, GROUP(
4119*4882a593Smuzhiyun 			0, 0, 0, 0,
4120*4882a593Smuzhiyun 			0, 0, 0, 0,
4121*4882a593Smuzhiyun 			0, PORT118_DATA, PORT117_DATA, PORT116_DATA,
4122*4882a593Smuzhiyun 			PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA,
4123*4882a593Smuzhiyun 			PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
4124*4882a593Smuzhiyun 			PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
4125*4882a593Smuzhiyun 			PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
4126*4882a593Smuzhiyun 			PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA ))
4127*4882a593Smuzhiyun 	},
4128*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR159_128DR", 0xe6056004, 32, GROUP(
4129*4882a593Smuzhiyun 			PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
4130*4882a593Smuzhiyun 			PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
4131*4882a593Smuzhiyun 			PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
4132*4882a593Smuzhiyun 			PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
4133*4882a593Smuzhiyun 			PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
4134*4882a593Smuzhiyun 			PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
4135*4882a593Smuzhiyun 			PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
4136*4882a593Smuzhiyun 			PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA ))
4137*4882a593Smuzhiyun 	},
4138*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR191_160DR", 0xe6056008, 32, GROUP(
4139*4882a593Smuzhiyun 			0, 0, 0, 0,
4140*4882a593Smuzhiyun 			0, 0, 0, 0,
4141*4882a593Smuzhiyun 			0, 0, 0, 0,
4142*4882a593Smuzhiyun 			0, 0, 0, 0,
4143*4882a593Smuzhiyun 			0, 0, 0, 0,
4144*4882a593Smuzhiyun 			0, 0, 0, 0,
4145*4882a593Smuzhiyun 			0, 0, 0, PORT164_DATA,
4146*4882a593Smuzhiyun 			PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA ))
4147*4882a593Smuzhiyun 	},
4148*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR223_192DR", 0xe605600C, 32, GROUP(
4149*4882a593Smuzhiyun 			PORT223_DATA, PORT222_DATA, PORT221_DATA, PORT220_DATA,
4150*4882a593Smuzhiyun 			PORT219_DATA, PORT218_DATA, PORT217_DATA, PORT216_DATA,
4151*4882a593Smuzhiyun 			PORT215_DATA, PORT214_DATA, PORT213_DATA, PORT212_DATA,
4152*4882a593Smuzhiyun 			PORT211_DATA, PORT210_DATA, PORT209_DATA, PORT208_DATA,
4153*4882a593Smuzhiyun 			PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA,
4154*4882a593Smuzhiyun 			PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA,
4155*4882a593Smuzhiyun 			PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA,
4156*4882a593Smuzhiyun 			PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA ))
4157*4882a593Smuzhiyun 	},
4158*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTU255_224DR", 0xe6057000, 32, GROUP(
4159*4882a593Smuzhiyun 			PORT255_DATA, PORT254_DATA, PORT253_DATA, PORT252_DATA,
4160*4882a593Smuzhiyun 			PORT251_DATA, PORT250_DATA, PORT249_DATA, PORT248_DATA,
4161*4882a593Smuzhiyun 			PORT247_DATA, PORT246_DATA, PORT245_DATA, PORT244_DATA,
4162*4882a593Smuzhiyun 			PORT243_DATA, PORT242_DATA, PORT241_DATA, PORT240_DATA,
4163*4882a593Smuzhiyun 			PORT239_DATA, PORT238_DATA, PORT237_DATA, PORT236_DATA,
4164*4882a593Smuzhiyun 			PORT235_DATA, PORT234_DATA, PORT233_DATA, PORT232_DATA,
4165*4882a593Smuzhiyun 			PORT231_DATA, PORT230_DATA, PORT229_DATA, PORT228_DATA,
4166*4882a593Smuzhiyun 			PORT227_DATA, PORT226_DATA, PORT225_DATA, PORT224_DATA ))
4167*4882a593Smuzhiyun 	},
4168*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTU287_256DR", 0xe6057004, 32, GROUP(
4169*4882a593Smuzhiyun 			0, 0, 0, 0,
4170*4882a593Smuzhiyun 			0, PORT282_DATA, PORT281_DATA, PORT280_DATA,
4171*4882a593Smuzhiyun 			PORT279_DATA, PORT278_DATA, PORT277_DATA, PORT276_DATA,
4172*4882a593Smuzhiyun 			PORT275_DATA, PORT274_DATA, PORT273_DATA, PORT272_DATA,
4173*4882a593Smuzhiyun 			PORT271_DATA, PORT270_DATA, PORT269_DATA, PORT268_DATA,
4174*4882a593Smuzhiyun 			PORT267_DATA, PORT266_DATA, PORT265_DATA, PORT264_DATA,
4175*4882a593Smuzhiyun 			PORT263_DATA, PORT262_DATA, PORT261_DATA, PORT260_DATA,
4176*4882a593Smuzhiyun 			PORT259_DATA, PORT258_DATA, PORT257_DATA, PORT256_DATA ))
4177*4882a593Smuzhiyun 	},
4178*4882a593Smuzhiyun 	{ PINMUX_DATA_REG("PORTR319_288DR", 0xe6056010, 32, GROUP(
4179*4882a593Smuzhiyun 			0, 0, 0, 0,
4180*4882a593Smuzhiyun 			0, 0, 0, 0,
4181*4882a593Smuzhiyun 			0, 0, PORT309_DATA, PORT308_DATA,
4182*4882a593Smuzhiyun 			PORT307_DATA, PORT306_DATA, PORT305_DATA, PORT304_DATA,
4183*4882a593Smuzhiyun 			PORT303_DATA, PORT302_DATA, PORT301_DATA, PORT300_DATA,
4184*4882a593Smuzhiyun 			PORT299_DATA, PORT298_DATA, PORT297_DATA, PORT296_DATA,
4185*4882a593Smuzhiyun 			PORT295_DATA, PORT294_DATA, PORT293_DATA, PORT292_DATA,
4186*4882a593Smuzhiyun 			PORT291_DATA, PORT290_DATA, PORT289_DATA, PORT288_DATA ))
4187*4882a593Smuzhiyun 	},
4188*4882a593Smuzhiyun 	{ },
4189*4882a593Smuzhiyun };
4190*4882a593Smuzhiyun 
4191*4882a593Smuzhiyun static const struct pinmux_irq pinmux_irqs[] = {
4192*4882a593Smuzhiyun 	PINMUX_IRQ(11),		/* IRQ0 */
4193*4882a593Smuzhiyun 	PINMUX_IRQ(10),		/* IRQ1 */
4194*4882a593Smuzhiyun 	PINMUX_IRQ(149),	/* IRQ2 */
4195*4882a593Smuzhiyun 	PINMUX_IRQ(224),	/* IRQ3 */
4196*4882a593Smuzhiyun 	PINMUX_IRQ(159),	/* IRQ4 */
4197*4882a593Smuzhiyun 	PINMUX_IRQ(227),	/* IRQ5 */
4198*4882a593Smuzhiyun 	PINMUX_IRQ(147),	/* IRQ6 */
4199*4882a593Smuzhiyun 	PINMUX_IRQ(150),	/* IRQ7 */
4200*4882a593Smuzhiyun 	PINMUX_IRQ(223),	/* IRQ8 */
4201*4882a593Smuzhiyun 	PINMUX_IRQ(56, 308),	/* IRQ9 */
4202*4882a593Smuzhiyun 	PINMUX_IRQ(54),		/* IRQ10 */
4203*4882a593Smuzhiyun 	PINMUX_IRQ(238),	/* IRQ11 */
4204*4882a593Smuzhiyun 	PINMUX_IRQ(156),	/* IRQ12 */
4205*4882a593Smuzhiyun 	PINMUX_IRQ(239),	/* IRQ13 */
4206*4882a593Smuzhiyun 	PINMUX_IRQ(251),	/* IRQ14 */
4207*4882a593Smuzhiyun 	PINMUX_IRQ(0),		/* IRQ15 */
4208*4882a593Smuzhiyun 	PINMUX_IRQ(249),	/* IRQ16 */
4209*4882a593Smuzhiyun 	PINMUX_IRQ(234),	/* IRQ17 */
4210*4882a593Smuzhiyun 	PINMUX_IRQ(13),		/* IRQ18 */
4211*4882a593Smuzhiyun 	PINMUX_IRQ(9),		/* IRQ19 */
4212*4882a593Smuzhiyun 	PINMUX_IRQ(14),		/* IRQ20 */
4213*4882a593Smuzhiyun 	PINMUX_IRQ(15),		/* IRQ21 */
4214*4882a593Smuzhiyun 	PINMUX_IRQ(40),		/* IRQ22 */
4215*4882a593Smuzhiyun 	PINMUX_IRQ(53),		/* IRQ23 */
4216*4882a593Smuzhiyun 	PINMUX_IRQ(118),	/* IRQ24 */
4217*4882a593Smuzhiyun 	PINMUX_IRQ(164),	/* IRQ25 */
4218*4882a593Smuzhiyun 	PINMUX_IRQ(115),	/* IRQ26 */
4219*4882a593Smuzhiyun 	PINMUX_IRQ(116),	/* IRQ27 */
4220*4882a593Smuzhiyun 	PINMUX_IRQ(117),	/* IRQ28 */
4221*4882a593Smuzhiyun 	PINMUX_IRQ(28),		/* IRQ29 */
4222*4882a593Smuzhiyun 	PINMUX_IRQ(27),		/* IRQ30 */
4223*4882a593Smuzhiyun 	PINMUX_IRQ(26),		/* IRQ31 */
4224*4882a593Smuzhiyun };
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
4227*4882a593Smuzhiyun  * VCCQ MC0 regulator
4228*4882a593Smuzhiyun  */
4229*4882a593Smuzhiyun 
sh73a0_vccq_mc0_endisable(struct regulator_dev * reg,bool enable)4230*4882a593Smuzhiyun static void sh73a0_vccq_mc0_endisable(struct regulator_dev *reg, bool enable)
4231*4882a593Smuzhiyun {
4232*4882a593Smuzhiyun 	struct sh_pfc *pfc = reg->reg_data;
4233*4882a593Smuzhiyun 	void __iomem *addr = pfc->windows[1].virt + 4;
4234*4882a593Smuzhiyun 	unsigned long flags;
4235*4882a593Smuzhiyun 	u32 value;
4236*4882a593Smuzhiyun 
4237*4882a593Smuzhiyun 	spin_lock_irqsave(&pfc->lock, flags);
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun 	value = ioread32(addr);
4240*4882a593Smuzhiyun 
4241*4882a593Smuzhiyun 	if (enable)
4242*4882a593Smuzhiyun 		value |= BIT(28);
4243*4882a593Smuzhiyun 	else
4244*4882a593Smuzhiyun 		value &= ~BIT(28);
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	iowrite32(value, addr);
4247*4882a593Smuzhiyun 
4248*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfc->lock, flags);
4249*4882a593Smuzhiyun }
4250*4882a593Smuzhiyun 
sh73a0_vccq_mc0_enable(struct regulator_dev * reg)4251*4882a593Smuzhiyun static int sh73a0_vccq_mc0_enable(struct regulator_dev *reg)
4252*4882a593Smuzhiyun {
4253*4882a593Smuzhiyun 	sh73a0_vccq_mc0_endisable(reg, true);
4254*4882a593Smuzhiyun 	return 0;
4255*4882a593Smuzhiyun }
4256*4882a593Smuzhiyun 
sh73a0_vccq_mc0_disable(struct regulator_dev * reg)4257*4882a593Smuzhiyun static int sh73a0_vccq_mc0_disable(struct regulator_dev *reg)
4258*4882a593Smuzhiyun {
4259*4882a593Smuzhiyun 	sh73a0_vccq_mc0_endisable(reg, false);
4260*4882a593Smuzhiyun 	return 0;
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun 
sh73a0_vccq_mc0_is_enabled(struct regulator_dev * reg)4263*4882a593Smuzhiyun static int sh73a0_vccq_mc0_is_enabled(struct regulator_dev *reg)
4264*4882a593Smuzhiyun {
4265*4882a593Smuzhiyun 	struct sh_pfc *pfc = reg->reg_data;
4266*4882a593Smuzhiyun 	void __iomem *addr = pfc->windows[1].virt + 4;
4267*4882a593Smuzhiyun 	unsigned long flags;
4268*4882a593Smuzhiyun 	u32 value;
4269*4882a593Smuzhiyun 
4270*4882a593Smuzhiyun 	spin_lock_irqsave(&pfc->lock, flags);
4271*4882a593Smuzhiyun 	value = ioread32(addr);
4272*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pfc->lock, flags);
4273*4882a593Smuzhiyun 
4274*4882a593Smuzhiyun 	return !!(value & BIT(28));
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun 
sh73a0_vccq_mc0_get_voltage(struct regulator_dev * reg)4277*4882a593Smuzhiyun static int sh73a0_vccq_mc0_get_voltage(struct regulator_dev *reg)
4278*4882a593Smuzhiyun {
4279*4882a593Smuzhiyun 	return 3300000;
4280*4882a593Smuzhiyun }
4281*4882a593Smuzhiyun 
4282*4882a593Smuzhiyun static struct regulator_ops sh73a0_vccq_mc0_ops = {
4283*4882a593Smuzhiyun 	.enable = sh73a0_vccq_mc0_enable,
4284*4882a593Smuzhiyun 	.disable = sh73a0_vccq_mc0_disable,
4285*4882a593Smuzhiyun 	.is_enabled = sh73a0_vccq_mc0_is_enabled,
4286*4882a593Smuzhiyun 	.get_voltage = sh73a0_vccq_mc0_get_voltage,
4287*4882a593Smuzhiyun };
4288*4882a593Smuzhiyun 
4289*4882a593Smuzhiyun static const struct regulator_desc sh73a0_vccq_mc0_desc = {
4290*4882a593Smuzhiyun 	.owner = THIS_MODULE,
4291*4882a593Smuzhiyun 	.name = "vccq_mc0",
4292*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE,
4293*4882a593Smuzhiyun 	.ops = &sh73a0_vccq_mc0_ops,
4294*4882a593Smuzhiyun };
4295*4882a593Smuzhiyun 
4296*4882a593Smuzhiyun static struct regulator_consumer_supply sh73a0_vccq_mc0_consumers[] = {
4297*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
4298*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vqmmc", "ee100000.sdhi"),
4299*4882a593Smuzhiyun };
4300*4882a593Smuzhiyun 
4301*4882a593Smuzhiyun static const struct regulator_init_data sh73a0_vccq_mc0_init_data = {
4302*4882a593Smuzhiyun 	.constraints = {
4303*4882a593Smuzhiyun 		.valid_ops_mask = REGULATOR_CHANGE_STATUS,
4304*4882a593Smuzhiyun 	},
4305*4882a593Smuzhiyun 	.num_consumer_supplies = ARRAY_SIZE(sh73a0_vccq_mc0_consumers),
4306*4882a593Smuzhiyun 	.consumer_supplies = sh73a0_vccq_mc0_consumers,
4307*4882a593Smuzhiyun };
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
4310*4882a593Smuzhiyun  * Pin bias
4311*4882a593Smuzhiyun  */
4312*4882a593Smuzhiyun 
4313*4882a593Smuzhiyun #define PORTnCR_PULMD_OFF	(0 << 6)
4314*4882a593Smuzhiyun #define PORTnCR_PULMD_DOWN	(2 << 6)
4315*4882a593Smuzhiyun #define PORTnCR_PULMD_UP	(3 << 6)
4316*4882a593Smuzhiyun #define PORTnCR_PULMD_MASK	(3 << 6)
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun static const unsigned int sh73a0_portcr_offsets[] = {
4319*4882a593Smuzhiyun 	0x00000000, 0x00001000, 0x00001000, 0x00002000, 0x00002000,
4320*4882a593Smuzhiyun 	0x00002000, 0x00002000, 0x00003000, 0x00003000, 0x00002000,
4321*4882a593Smuzhiyun };
4322*4882a593Smuzhiyun 
sh73a0_pinmux_get_bias(struct sh_pfc * pfc,unsigned int pin)4323*4882a593Smuzhiyun static unsigned int sh73a0_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin)
4324*4882a593Smuzhiyun {
4325*4882a593Smuzhiyun 	void __iomem *addr = pfc->windows->virt
4326*4882a593Smuzhiyun 			   + sh73a0_portcr_offsets[pin >> 5] + pin;
4327*4882a593Smuzhiyun 	u32 value = ioread8(addr) & PORTnCR_PULMD_MASK;
4328*4882a593Smuzhiyun 
4329*4882a593Smuzhiyun 	switch (value) {
4330*4882a593Smuzhiyun 	case PORTnCR_PULMD_UP:
4331*4882a593Smuzhiyun 		return PIN_CONFIG_BIAS_PULL_UP;
4332*4882a593Smuzhiyun 	case PORTnCR_PULMD_DOWN:
4333*4882a593Smuzhiyun 		return PIN_CONFIG_BIAS_PULL_DOWN;
4334*4882a593Smuzhiyun 	case PORTnCR_PULMD_OFF:
4335*4882a593Smuzhiyun 	default:
4336*4882a593Smuzhiyun 		return PIN_CONFIG_BIAS_DISABLE;
4337*4882a593Smuzhiyun 	}
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun 
sh73a0_pinmux_set_bias(struct sh_pfc * pfc,unsigned int pin,unsigned int bias)4340*4882a593Smuzhiyun static void sh73a0_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
4341*4882a593Smuzhiyun 				   unsigned int bias)
4342*4882a593Smuzhiyun {
4343*4882a593Smuzhiyun 	void __iomem *addr = pfc->windows->virt
4344*4882a593Smuzhiyun 			   + sh73a0_portcr_offsets[pin >> 5] + pin;
4345*4882a593Smuzhiyun 	u32 value = ioread8(addr) & ~PORTnCR_PULMD_MASK;
4346*4882a593Smuzhiyun 
4347*4882a593Smuzhiyun 	switch (bias) {
4348*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_UP:
4349*4882a593Smuzhiyun 		value |= PORTnCR_PULMD_UP;
4350*4882a593Smuzhiyun 		break;
4351*4882a593Smuzhiyun 	case PIN_CONFIG_BIAS_PULL_DOWN:
4352*4882a593Smuzhiyun 		value |= PORTnCR_PULMD_DOWN;
4353*4882a593Smuzhiyun 		break;
4354*4882a593Smuzhiyun 	}
4355*4882a593Smuzhiyun 
4356*4882a593Smuzhiyun 	iowrite8(value, addr);
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun 
4359*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
4360*4882a593Smuzhiyun  * SoC information
4361*4882a593Smuzhiyun  */
4362*4882a593Smuzhiyun 
sh73a0_pinmux_soc_init(struct sh_pfc * pfc)4363*4882a593Smuzhiyun static int sh73a0_pinmux_soc_init(struct sh_pfc *pfc)
4364*4882a593Smuzhiyun {
4365*4882a593Smuzhiyun 	struct regulator_config cfg = { };
4366*4882a593Smuzhiyun 	struct regulator_dev *vccq;
4367*4882a593Smuzhiyun 	int ret;
4368*4882a593Smuzhiyun 
4369*4882a593Smuzhiyun 	cfg.dev = pfc->dev;
4370*4882a593Smuzhiyun 	cfg.init_data = &sh73a0_vccq_mc0_init_data;
4371*4882a593Smuzhiyun 	cfg.driver_data = pfc;
4372*4882a593Smuzhiyun 
4373*4882a593Smuzhiyun 	vccq = devm_regulator_register(pfc->dev, &sh73a0_vccq_mc0_desc, &cfg);
4374*4882a593Smuzhiyun 	if (IS_ERR(vccq)) {
4375*4882a593Smuzhiyun 		ret = PTR_ERR(vccq);
4376*4882a593Smuzhiyun 		dev_err(pfc->dev, "Failed to register VCCQ MC0 regulator: %d\n",
4377*4882a593Smuzhiyun 			ret);
4378*4882a593Smuzhiyun 		return ret;
4379*4882a593Smuzhiyun 	}
4380*4882a593Smuzhiyun 
4381*4882a593Smuzhiyun 	return 0;
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun static const struct sh_pfc_soc_operations sh73a0_pfc_ops = {
4385*4882a593Smuzhiyun 	.init = sh73a0_pinmux_soc_init,
4386*4882a593Smuzhiyun 	.get_bias = sh73a0_pinmux_get_bias,
4387*4882a593Smuzhiyun 	.set_bias = sh73a0_pinmux_set_bias,
4388*4882a593Smuzhiyun };
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun const struct sh_pfc_soc_info sh73a0_pinmux_info = {
4391*4882a593Smuzhiyun 	.name = "sh73a0_pfc",
4392*4882a593Smuzhiyun 	.ops = &sh73a0_pfc_ops,
4393*4882a593Smuzhiyun 
4394*4882a593Smuzhiyun 	.input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
4395*4882a593Smuzhiyun 	.output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
4396*4882a593Smuzhiyun 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4397*4882a593Smuzhiyun 
4398*4882a593Smuzhiyun 	.pins = pinmux_pins,
4399*4882a593Smuzhiyun 	.nr_pins = ARRAY_SIZE(pinmux_pins),
4400*4882a593Smuzhiyun 	.groups = pinmux_groups,
4401*4882a593Smuzhiyun 	.nr_groups = ARRAY_SIZE(pinmux_groups),
4402*4882a593Smuzhiyun 	.functions = pinmux_functions,
4403*4882a593Smuzhiyun 	.nr_functions = ARRAY_SIZE(pinmux_functions),
4404*4882a593Smuzhiyun 
4405*4882a593Smuzhiyun 	.cfg_regs = pinmux_config_regs,
4406*4882a593Smuzhiyun 	.data_regs = pinmux_data_regs,
4407*4882a593Smuzhiyun 
4408*4882a593Smuzhiyun 	.pinmux_data = pinmux_data,
4409*4882a593Smuzhiyun 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
4410*4882a593Smuzhiyun 
4411*4882a593Smuzhiyun 	.gpio_irq = pinmux_irqs,
4412*4882a593Smuzhiyun 	.gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
4413*4882a593Smuzhiyun };
4414