1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R8A77995 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2017 Renesas Electronics Corp.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is based on the drivers/pinctrl/renesas/pfc-r8a7796.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * R-Car Gen3 processor support - PFC hardware block.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corporation
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "core.h"
18*4882a593Smuzhiyun #include "sh_pfc.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
21*4882a593Smuzhiyun PORT_GP_9(0, fn, sfx), \
22*4882a593Smuzhiyun PORT_GP_32(1, fn, sfx), \
23*4882a593Smuzhiyun PORT_GP_32(2, fn, sfx), \
24*4882a593Smuzhiyun PORT_GP_CFG_10(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
25*4882a593Smuzhiyun PORT_GP_32(4, fn, sfx), \
26*4882a593Smuzhiyun PORT_GP_21(5, fn, sfx), \
27*4882a593Smuzhiyun PORT_GP_14(6, fn, sfx)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * F_() : just information
31*4882a593Smuzhiyun * FM() : macro for FN_xxx / xxx_MARK
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* GPSR0 */
35*4882a593Smuzhiyun #define GPSR0_8 F_(MLB_SIG, IP0_27_24)
36*4882a593Smuzhiyun #define GPSR0_7 F_(MLB_DAT, IP0_23_20)
37*4882a593Smuzhiyun #define GPSR0_6 F_(MLB_CLK, IP0_19_16)
38*4882a593Smuzhiyun #define GPSR0_5 F_(MSIOF2_RXD, IP0_15_12)
39*4882a593Smuzhiyun #define GPSR0_4 F_(MSIOF2_TXD, IP0_11_8)
40*4882a593Smuzhiyun #define GPSR0_3 F_(MSIOF2_SCK, IP0_7_4)
41*4882a593Smuzhiyun #define GPSR0_2 F_(IRQ0_A, IP0_3_0)
42*4882a593Smuzhiyun #define GPSR0_1 FM(USB0_OVC)
43*4882a593Smuzhiyun #define GPSR0_0 FM(USB0_PWEN)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* GPSR1 */
46*4882a593Smuzhiyun #define GPSR1_31 F_(QPOLB, IP4_27_24)
47*4882a593Smuzhiyun #define GPSR1_30 F_(QPOLA, IP4_23_20)
48*4882a593Smuzhiyun #define GPSR1_29 F_(DU_CDE, IP4_19_16)
49*4882a593Smuzhiyun #define GPSR1_28 F_(DU_DISP_CDE, IP4_15_12)
50*4882a593Smuzhiyun #define GPSR1_27 F_(DU_DISP, IP4_11_8)
51*4882a593Smuzhiyun #define GPSR1_26 F_(DU_VSYNC, IP4_7_4)
52*4882a593Smuzhiyun #define GPSR1_25 F_(DU_HSYNC, IP4_3_0)
53*4882a593Smuzhiyun #define GPSR1_24 F_(DU_DOTCLKOUT0, IP3_31_28)
54*4882a593Smuzhiyun #define GPSR1_23 F_(DU_DR7, IP3_27_24)
55*4882a593Smuzhiyun #define GPSR1_22 F_(DU_DR6, IP3_23_20)
56*4882a593Smuzhiyun #define GPSR1_21 F_(DU_DR5, IP3_19_16)
57*4882a593Smuzhiyun #define GPSR1_20 F_(DU_DR4, IP3_15_12)
58*4882a593Smuzhiyun #define GPSR1_19 F_(DU_DR3, IP3_11_8)
59*4882a593Smuzhiyun #define GPSR1_18 F_(DU_DR2, IP3_7_4)
60*4882a593Smuzhiyun #define GPSR1_17 F_(DU_DR1, IP3_3_0)
61*4882a593Smuzhiyun #define GPSR1_16 F_(DU_DR0, IP2_31_28)
62*4882a593Smuzhiyun #define GPSR1_15 F_(DU_DG7, IP2_27_24)
63*4882a593Smuzhiyun #define GPSR1_14 F_(DU_DG6, IP2_23_20)
64*4882a593Smuzhiyun #define GPSR1_13 F_(DU_DG5, IP2_19_16)
65*4882a593Smuzhiyun #define GPSR1_12 F_(DU_DG4, IP2_15_12)
66*4882a593Smuzhiyun #define GPSR1_11 F_(DU_DG3, IP2_11_8)
67*4882a593Smuzhiyun #define GPSR1_10 F_(DU_DG2, IP2_7_4)
68*4882a593Smuzhiyun #define GPSR1_9 F_(DU_DG1, IP2_3_0)
69*4882a593Smuzhiyun #define GPSR1_8 F_(DU_DG0, IP1_31_28)
70*4882a593Smuzhiyun #define GPSR1_7 F_(DU_DB7, IP1_27_24)
71*4882a593Smuzhiyun #define GPSR1_6 F_(DU_DB6, IP1_23_20)
72*4882a593Smuzhiyun #define GPSR1_5 F_(DU_DB5, IP1_19_16)
73*4882a593Smuzhiyun #define GPSR1_4 F_(DU_DB4, IP1_15_12)
74*4882a593Smuzhiyun #define GPSR1_3 F_(DU_DB3, IP1_11_8)
75*4882a593Smuzhiyun #define GPSR1_2 F_(DU_DB2, IP1_7_4)
76*4882a593Smuzhiyun #define GPSR1_1 F_(DU_DB1, IP1_3_0)
77*4882a593Smuzhiyun #define GPSR1_0 F_(DU_DB0, IP0_31_28)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* GPSR2 */
80*4882a593Smuzhiyun #define GPSR2_31 F_(NFCE_N, IP8_19_16)
81*4882a593Smuzhiyun #define GPSR2_30 F_(NFCLE, IP8_15_12)
82*4882a593Smuzhiyun #define GPSR2_29 F_(NFALE, IP8_11_8)
83*4882a593Smuzhiyun #define GPSR2_28 F_(VI4_CLKENB, IP8_7_4)
84*4882a593Smuzhiyun #define GPSR2_27 F_(VI4_FIELD, IP8_3_0)
85*4882a593Smuzhiyun #define GPSR2_26 F_(VI4_HSYNC_N, IP7_31_28)
86*4882a593Smuzhiyun #define GPSR2_25 F_(VI4_VSYNC_N, IP7_27_24)
87*4882a593Smuzhiyun #define GPSR2_24 F_(VI4_DATA23, IP7_23_20)
88*4882a593Smuzhiyun #define GPSR2_23 F_(VI4_DATA22, IP7_19_16)
89*4882a593Smuzhiyun #define GPSR2_22 F_(VI4_DATA21, IP7_15_12)
90*4882a593Smuzhiyun #define GPSR2_21 F_(VI4_DATA20, IP7_11_8)
91*4882a593Smuzhiyun #define GPSR2_20 F_(VI4_DATA19, IP7_7_4)
92*4882a593Smuzhiyun #define GPSR2_19 F_(VI4_DATA18, IP7_3_0)
93*4882a593Smuzhiyun #define GPSR2_18 F_(VI4_DATA17, IP6_31_28)
94*4882a593Smuzhiyun #define GPSR2_17 F_(VI4_DATA16, IP6_27_24)
95*4882a593Smuzhiyun #define GPSR2_16 F_(VI4_DATA15, IP6_23_20)
96*4882a593Smuzhiyun #define GPSR2_15 F_(VI4_DATA14, IP6_19_16)
97*4882a593Smuzhiyun #define GPSR2_14 F_(VI4_DATA13, IP6_15_12)
98*4882a593Smuzhiyun #define GPSR2_13 F_(VI4_DATA12, IP6_11_8)
99*4882a593Smuzhiyun #define GPSR2_12 F_(VI4_DATA11, IP6_7_4)
100*4882a593Smuzhiyun #define GPSR2_11 F_(VI4_DATA10, IP6_3_0)
101*4882a593Smuzhiyun #define GPSR2_10 F_(VI4_DATA9, IP5_31_28)
102*4882a593Smuzhiyun #define GPSR2_9 F_(VI4_DATA8, IP5_27_24)
103*4882a593Smuzhiyun #define GPSR2_8 F_(VI4_DATA7, IP5_23_20)
104*4882a593Smuzhiyun #define GPSR2_7 F_(VI4_DATA6, IP5_19_16)
105*4882a593Smuzhiyun #define GPSR2_6 F_(VI4_DATA5, IP5_15_12)
106*4882a593Smuzhiyun #define GPSR2_5 FM(VI4_DATA4)
107*4882a593Smuzhiyun #define GPSR2_4 F_(VI4_DATA3, IP5_11_8)
108*4882a593Smuzhiyun #define GPSR2_3 F_(VI4_DATA2, IP5_7_4)
109*4882a593Smuzhiyun #define GPSR2_2 F_(VI4_DATA1, IP5_3_0)
110*4882a593Smuzhiyun #define GPSR2_1 F_(VI4_DATA0, IP4_31_28)
111*4882a593Smuzhiyun #define GPSR2_0 FM(VI4_CLK)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* GPSR3 */
114*4882a593Smuzhiyun #define GPSR3_9 F_(NFDATA7, IP9_31_28)
115*4882a593Smuzhiyun #define GPSR3_8 F_(NFDATA6, IP9_27_24)
116*4882a593Smuzhiyun #define GPSR3_7 F_(NFDATA5, IP9_23_20)
117*4882a593Smuzhiyun #define GPSR3_6 F_(NFDATA4, IP9_19_16)
118*4882a593Smuzhiyun #define GPSR3_5 F_(NFDATA3, IP9_15_12)
119*4882a593Smuzhiyun #define GPSR3_4 F_(NFDATA2, IP9_11_8)
120*4882a593Smuzhiyun #define GPSR3_3 F_(NFDATA1, IP9_7_4)
121*4882a593Smuzhiyun #define GPSR3_2 F_(NFDATA0, IP9_3_0)
122*4882a593Smuzhiyun #define GPSR3_1 F_(NFWE_N, IP8_31_28)
123*4882a593Smuzhiyun #define GPSR3_0 F_(NFRE_N, IP8_27_24)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* GPSR4 */
126*4882a593Smuzhiyun #define GPSR4_31 F_(CAN0_RX_A, IP12_27_24)
127*4882a593Smuzhiyun #define GPSR4_30 F_(CAN1_TX_A, IP13_7_4)
128*4882a593Smuzhiyun #define GPSR4_29 F_(CAN1_RX_A, IP13_3_0)
129*4882a593Smuzhiyun #define GPSR4_28 F_(CAN0_TX_A, IP12_31_28)
130*4882a593Smuzhiyun #define GPSR4_27 FM(TX2)
131*4882a593Smuzhiyun #define GPSR4_26 FM(RX2)
132*4882a593Smuzhiyun #define GPSR4_25 F_(SCK2, IP12_11_8)
133*4882a593Smuzhiyun #define GPSR4_24 F_(TX1_A, IP12_7_4)
134*4882a593Smuzhiyun #define GPSR4_23 F_(RX1_A, IP12_3_0)
135*4882a593Smuzhiyun #define GPSR4_22 F_(SCK1_A, IP11_31_28)
136*4882a593Smuzhiyun #define GPSR4_21 F_(TX0_A, IP11_27_24)
137*4882a593Smuzhiyun #define GPSR4_20 F_(RX0_A, IP11_23_20)
138*4882a593Smuzhiyun #define GPSR4_19 F_(SCK0_A, IP11_19_16)
139*4882a593Smuzhiyun #define GPSR4_18 F_(MSIOF1_RXD, IP11_15_12)
140*4882a593Smuzhiyun #define GPSR4_17 F_(MSIOF1_TXD, IP11_11_8)
141*4882a593Smuzhiyun #define GPSR4_16 F_(MSIOF1_SCK, IP11_7_4)
142*4882a593Smuzhiyun #define GPSR4_15 FM(MSIOF0_RXD)
143*4882a593Smuzhiyun #define GPSR4_14 FM(MSIOF0_TXD)
144*4882a593Smuzhiyun #define GPSR4_13 FM(MSIOF0_SYNC)
145*4882a593Smuzhiyun #define GPSR4_12 FM(MSIOF0_SCK)
146*4882a593Smuzhiyun #define GPSR4_11 F_(SDA1, IP11_3_0)
147*4882a593Smuzhiyun #define GPSR4_10 F_(SCL1, IP10_31_28)
148*4882a593Smuzhiyun #define GPSR4_9 FM(SDA0)
149*4882a593Smuzhiyun #define GPSR4_8 FM(SCL0)
150*4882a593Smuzhiyun #define GPSR4_7 F_(SSI_WS4_A, IP10_27_24)
151*4882a593Smuzhiyun #define GPSR4_6 F_(SSI_SDATA4_A, IP10_23_20)
152*4882a593Smuzhiyun #define GPSR4_5 F_(SSI_SCK4_A, IP10_19_16)
153*4882a593Smuzhiyun #define GPSR4_4 F_(SSI_WS34, IP10_15_12)
154*4882a593Smuzhiyun #define GPSR4_3 F_(SSI_SDATA3, IP10_11_8)
155*4882a593Smuzhiyun #define GPSR4_2 F_(SSI_SCK34, IP10_7_4)
156*4882a593Smuzhiyun #define GPSR4_1 F_(AUDIO_CLKA, IP10_3_0)
157*4882a593Smuzhiyun #define GPSR4_0 F_(NFRB_N, IP8_23_20)
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* GPSR5 */
160*4882a593Smuzhiyun #define GPSR5_20 FM(AVB0_LINK)
161*4882a593Smuzhiyun #define GPSR5_19 FM(AVB0_PHY_INT)
162*4882a593Smuzhiyun #define GPSR5_18 FM(AVB0_MAGIC)
163*4882a593Smuzhiyun #define GPSR5_17 FM(AVB0_MDC)
164*4882a593Smuzhiyun #define GPSR5_16 FM(AVB0_MDIO)
165*4882a593Smuzhiyun #define GPSR5_15 FM(AVB0_TXCREFCLK)
166*4882a593Smuzhiyun #define GPSR5_14 FM(AVB0_TD3)
167*4882a593Smuzhiyun #define GPSR5_13 FM(AVB0_TD2)
168*4882a593Smuzhiyun #define GPSR5_12 FM(AVB0_TD1)
169*4882a593Smuzhiyun #define GPSR5_11 FM(AVB0_TD0)
170*4882a593Smuzhiyun #define GPSR5_10 FM(AVB0_TXC)
171*4882a593Smuzhiyun #define GPSR5_9 FM(AVB0_TX_CTL)
172*4882a593Smuzhiyun #define GPSR5_8 FM(AVB0_RD3)
173*4882a593Smuzhiyun #define GPSR5_7 FM(AVB0_RD2)
174*4882a593Smuzhiyun #define GPSR5_6 FM(AVB0_RD1)
175*4882a593Smuzhiyun #define GPSR5_5 FM(AVB0_RD0)
176*4882a593Smuzhiyun #define GPSR5_4 FM(AVB0_RXC)
177*4882a593Smuzhiyun #define GPSR5_3 FM(AVB0_RX_CTL)
178*4882a593Smuzhiyun #define GPSR5_2 F_(CAN_CLK, IP12_23_20)
179*4882a593Smuzhiyun #define GPSR5_1 F_(TPU0TO1_A, IP12_19_16)
180*4882a593Smuzhiyun #define GPSR5_0 F_(TPU0TO0_A, IP12_15_12)
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* GPSR6 */
183*4882a593Smuzhiyun #define GPSR6_13 FM(RPC_INT_N)
184*4882a593Smuzhiyun #define GPSR6_12 FM(RPC_RESET_N)
185*4882a593Smuzhiyun #define GPSR6_11 FM(QSPI1_SSL)
186*4882a593Smuzhiyun #define GPSR6_10 FM(QSPI1_IO3)
187*4882a593Smuzhiyun #define GPSR6_9 FM(QSPI1_IO2)
188*4882a593Smuzhiyun #define GPSR6_8 FM(QSPI1_MISO_IO1)
189*4882a593Smuzhiyun #define GPSR6_7 FM(QSPI1_MOSI_IO0)
190*4882a593Smuzhiyun #define GPSR6_6 FM(QSPI1_SPCLK)
191*4882a593Smuzhiyun #define GPSR6_5 FM(QSPI0_SSL)
192*4882a593Smuzhiyun #define GPSR6_4 FM(QSPI0_IO3)
193*4882a593Smuzhiyun #define GPSR6_3 FM(QSPI0_IO2)
194*4882a593Smuzhiyun #define GPSR6_2 FM(QSPI0_MISO_IO1)
195*4882a593Smuzhiyun #define GPSR6_1 FM(QSPI0_MOSI_IO0)
196*4882a593Smuzhiyun #define GPSR6_0 FM(QSPI0_SPCLK)
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
199*4882a593Smuzhiyun #define IP0_3_0 FM(IRQ0_A) FM(MSIOF2_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
200*4882a593Smuzhiyun #define IP0_7_4 FM(MSIOF2_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
201*4882a593Smuzhiyun #define IP0_11_8 FM(MSIOF2_TXD) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202*4882a593Smuzhiyun #define IP0_15_12 FM(MSIOF2_RXD) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
203*4882a593Smuzhiyun #define IP0_19_16 FM(MLB_CLK) FM(MSIOF2_SYNC_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204*4882a593Smuzhiyun #define IP0_23_20 FM(MLB_DAT) FM(MSIOF2_SS1) FM(RX5_A) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205*4882a593Smuzhiyun #define IP0_27_24 FM(MLB_SIG) FM(MSIOF2_SS2) FM(TX5_A) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206*4882a593Smuzhiyun #define IP0_31_28 FM(DU_DB0) FM(LCDOUT0) FM(MSIOF3_TXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207*4882a593Smuzhiyun #define IP1_3_0 FM(DU_DB1) FM(LCDOUT1) FM(MSIOF3_RXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208*4882a593Smuzhiyun #define IP1_7_4 FM(DU_DB2) FM(LCDOUT2) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209*4882a593Smuzhiyun #define IP1_11_8 FM(DU_DB3) FM(LCDOUT3) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210*4882a593Smuzhiyun #define IP1_15_12 FM(DU_DB4) FM(LCDOUT4) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211*4882a593Smuzhiyun #define IP1_19_16 FM(DU_DB5) FM(LCDOUT5) FM(TX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212*4882a593Smuzhiyun #define IP1_23_20 FM(DU_DB6) FM(LCDOUT6) FM(MSIOF3_SS1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213*4882a593Smuzhiyun #define IP1_27_24 FM(DU_DB7) FM(LCDOUT7) FM(MSIOF3_SS2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214*4882a593Smuzhiyun #define IP1_31_28 FM(DU_DG0) FM(LCDOUT8) FM(MSIOF3_SCK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215*4882a593Smuzhiyun #define IP2_3_0 FM(DU_DG1) FM(LCDOUT9) FM(MSIOF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216*4882a593Smuzhiyun #define IP2_7_4 FM(DU_DG2) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217*4882a593Smuzhiyun #define IP2_11_8 FM(DU_DG3) FM(LCDOUT11) FM(IRQ1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218*4882a593Smuzhiyun #define IP2_15_12 FM(DU_DG4) FM(LCDOUT12) FM(HSCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219*4882a593Smuzhiyun #define IP2_19_16 FM(DU_DG5) FM(LCDOUT13) FM(HTX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220*4882a593Smuzhiyun #define IP2_23_20 FM(DU_DG6) FM(LCDOUT14) FM(HRX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221*4882a593Smuzhiyun #define IP2_27_24 FM(DU_DG7) FM(LCDOUT15) FM(SCK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222*4882a593Smuzhiyun #define IP2_31_28 FM(DU_DR0) FM(LCDOUT16) FM(RX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223*4882a593Smuzhiyun #define IP3_3_0 FM(DU_DR1) FM(LCDOUT17) FM(TX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224*4882a593Smuzhiyun #define IP3_7_4 FM(DU_DR2) FM(LCDOUT18) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225*4882a593Smuzhiyun #define IP3_11_8 FM(DU_DR3) FM(LCDOUT19) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226*4882a593Smuzhiyun #define IP3_15_12 FM(DU_DR4) FM(LCDOUT20) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227*4882a593Smuzhiyun #define IP3_19_16 FM(DU_DR5) FM(LCDOUT21) FM(NMI) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228*4882a593Smuzhiyun #define IP3_23_20 FM(DU_DR6) FM(LCDOUT22) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229*4882a593Smuzhiyun #define IP3_27_24 FM(DU_DR7) FM(LCDOUT23) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230*4882a593Smuzhiyun #define IP3_31_28 FM(DU_DOTCLKOUT0) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
233*4882a593Smuzhiyun #define IP4_3_0 FM(DU_HSYNC) FM(QSTH_QHS) FM(IRQ3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234*4882a593Smuzhiyun #define IP4_7_4 FM(DU_VSYNC) FM(QSTVA_QVS) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235*4882a593Smuzhiyun #define IP4_11_8 FM(DU_DISP) FM(QSTVB_QVE) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236*4882a593Smuzhiyun #define IP4_15_12 FM(DU_DISP_CDE) FM(QCPV_QDE) FM(IRQ2_B) FM(DU_DOTCLKIN1)F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237*4882a593Smuzhiyun #define IP4_19_16 FM(DU_CDE) FM(QSTB_QHE) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238*4882a593Smuzhiyun #define IP4_23_20 FM(QPOLA) F_(0, 0) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239*4882a593Smuzhiyun #define IP4_27_24 FM(QPOLB) F_(0, 0) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240*4882a593Smuzhiyun #define IP4_31_28 FM(VI4_DATA0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241*4882a593Smuzhiyun #define IP5_3_0 FM(VI4_DATA1) FM(PWM1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242*4882a593Smuzhiyun #define IP5_7_4 FM(VI4_DATA2) FM(PWM2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243*4882a593Smuzhiyun #define IP5_11_8 FM(VI4_DATA3) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244*4882a593Smuzhiyun #define IP5_15_12 FM(VI4_DATA5) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245*4882a593Smuzhiyun #define IP5_19_16 FM(VI4_DATA6) FM(IRQ2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
246*4882a593Smuzhiyun #define IP5_23_20 FM(VI4_DATA7) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
247*4882a593Smuzhiyun #define IP5_27_24 FM(VI4_DATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
248*4882a593Smuzhiyun #define IP5_31_28 FM(VI4_DATA9) FM(MSIOF3_SS2_A) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249*4882a593Smuzhiyun #define IP6_3_0 FM(VI4_DATA10) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250*4882a593Smuzhiyun #define IP6_7_4 FM(VI4_DATA11) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251*4882a593Smuzhiyun #define IP6_11_8 FM(VI4_DATA12) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252*4882a593Smuzhiyun #define IP6_15_12 FM(VI4_DATA13) FM(MSIOF3_SS1_A) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253*4882a593Smuzhiyun #define IP6_19_16 FM(VI4_DATA14) FM(SSI_SCK4_B) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254*4882a593Smuzhiyun #define IP6_23_20 FM(VI4_DATA15) FM(SSI_SDATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255*4882a593Smuzhiyun #define IP6_27_24 FM(VI4_DATA16) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256*4882a593Smuzhiyun #define IP6_31_28 FM(VI4_DATA17) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257*4882a593Smuzhiyun #define IP7_3_0 FM(VI4_DATA18) FM(HSCK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258*4882a593Smuzhiyun #define IP7_7_4 FM(VI4_DATA19) FM(SSI_WS4_B) F_(0, 0) F_(0, 0) FM(NFDATA15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259*4882a593Smuzhiyun #define IP7_11_8 FM(VI4_DATA20) FM(MSIOF3_SYNC_A) F_(0, 0) F_(0, 0) FM(NFDATA14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260*4882a593Smuzhiyun #define IP7_15_12 FM(VI4_DATA21) FM(MSIOF3_TXD_A) F_(0, 0) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261*4882a593Smuzhiyun #define IP7_19_16 FM(VI4_DATA22) FM(MSIOF3_RXD_A) F_(0, 0) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262*4882a593Smuzhiyun #define IP7_23_20 FM(VI4_DATA23) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263*4882a593Smuzhiyun #define IP7_27_24 FM(VI4_VSYNC_N) FM(SCK1_B) F_(0, 0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264*4882a593Smuzhiyun #define IP7_31_28 FM(VI4_HSYNC_N) FM(RX1_B) F_(0, 0) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
267*4882a593Smuzhiyun #define IP8_3_0 FM(VI4_FIELD) FM(AUDIO_CLKB) FM(IRQ5_A) FM(SCIF_CLK) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268*4882a593Smuzhiyun #define IP8_7_4 FM(VI4_CLKENB) FM(TX1_B) F_(0, 0) F_(0, 0) FM(NFWP_N) FM(DVC_MUTE_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269*4882a593Smuzhiyun #define IP8_11_8 FM(NFALE) FM(SCL2_B) FM(IRQ3_B) FM(PWM0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270*4882a593Smuzhiyun #define IP8_15_12 FM(NFCLE) FM(SDA2_B) FM(SCK3_A) FM(PWM1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271*4882a593Smuzhiyun #define IP8_19_16 FM(NFCE_N) F_(0, 0) FM(RX3_A) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272*4882a593Smuzhiyun #define IP8_23_20 FM(NFRB_N) F_(0, 0) FM(TX3_A) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273*4882a593Smuzhiyun #define IP8_27_24 FM(NFRE_N) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274*4882a593Smuzhiyun #define IP8_31_28 FM(NFWE_N) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275*4882a593Smuzhiyun #define IP9_3_0 FM(NFDATA0) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276*4882a593Smuzhiyun #define IP9_7_4 FM(NFDATA1) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277*4882a593Smuzhiyun #define IP9_11_8 FM(NFDATA2) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278*4882a593Smuzhiyun #define IP9_15_12 FM(NFDATA3) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279*4882a593Smuzhiyun #define IP9_19_16 FM(NFDATA4) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280*4882a593Smuzhiyun #define IP9_23_20 FM(NFDATA5) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281*4882a593Smuzhiyun #define IP9_27_24 FM(NFDATA6) FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282*4882a593Smuzhiyun #define IP9_31_28 FM(NFDATA7) FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283*4882a593Smuzhiyun #define IP10_3_0 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(DVC_MUTE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284*4882a593Smuzhiyun #define IP10_7_4 FM(SSI_SCK34) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285*4882a593Smuzhiyun #define IP10_11_8 FM(SSI_SDATA3) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286*4882a593Smuzhiyun #define IP10_15_12 FM(SSI_WS34) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287*4882a593Smuzhiyun #define IP10_19_16 FM(SSI_SCK4_A) FM(HSCK0) FM(AUDIO_CLKOUT) FM(CAN0_RX_B) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288*4882a593Smuzhiyun #define IP10_23_20 FM(SSI_SDATA4_A) FM(HTX0) FM(SCL2_A) FM(CAN1_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289*4882a593Smuzhiyun #define IP10_27_24 FM(SSI_WS4_A) FM(HRX0) FM(SDA2_A) FM(CAN1_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290*4882a593Smuzhiyun #define IP10_31_28 FM(SCL1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291*4882a593Smuzhiyun #define IP11_3_0 FM(SDA1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292*4882a593Smuzhiyun #define IP11_7_4 FM(MSIOF1_SCK) FM(AVB0_AVTP_PPS_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293*4882a593Smuzhiyun #define IP11_11_8 FM(MSIOF1_TXD) FM(AVB0_AVTP_CAPTURE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294*4882a593Smuzhiyun #define IP11_15_12 FM(MSIOF1_RXD) FM(AVB0_AVTP_MATCH_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295*4882a593Smuzhiyun #define IP11_19_16 FM(SCK0_A) FM(MSIOF1_SYNC) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296*4882a593Smuzhiyun #define IP11_23_20 FM(RX0_A) FM(MSIOF0_SS1) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297*4882a593Smuzhiyun #define IP11_27_24 FM(TX0_A) FM(MSIOF0_SS2) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298*4882a593Smuzhiyun #define IP11_31_28 FM(SCK1_A) FM(MSIOF1_SS2) FM(TPU0TO2_B) FM(CAN0_TX_B) FM(AUDIO_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
301*4882a593Smuzhiyun #define IP12_3_0 FM(RX1_A) FM(CTS0_N) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302*4882a593Smuzhiyun #define IP12_7_4 FM(TX1_A) FM(RTS0_N) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303*4882a593Smuzhiyun #define IP12_11_8 FM(SCK2) FM(MSIOF1_SS1) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304*4882a593Smuzhiyun #define IP12_15_12 FM(TPU0TO0_A) FM(AVB0_AVTP_CAPTURE_A) FM(HCTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305*4882a593Smuzhiyun #define IP12_19_16 FM(TPU0TO1_A) FM(AVB0_AVTP_MATCH_A) FM(HRTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306*4882a593Smuzhiyun #define IP12_23_20 FM(CAN_CLK) FM(AVB0_AVTP_PPS_A) FM(SCK0_B) FM(IRQ5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307*4882a593Smuzhiyun #define IP12_27_24 FM(CAN0_RX_A) FM(CANFD0_RX) FM(RX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308*4882a593Smuzhiyun #define IP12_31_28 FM(CAN0_TX_A) FM(CANFD0_TX) FM(TX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309*4882a593Smuzhiyun #define IP13_3_0 FM(CAN1_RX_A) FM(CANFD1_RX) FM(TPU0TO2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310*4882a593Smuzhiyun #define IP13_7_4 FM(CAN1_TX_A) FM(CANFD1_TX) FM(TPU0TO3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define PINMUX_GPSR \
313*4882a593Smuzhiyun \
314*4882a593Smuzhiyun GPSR1_31 GPSR2_31 GPSR4_31 \
315*4882a593Smuzhiyun GPSR1_30 GPSR2_30 GPSR4_30 \
316*4882a593Smuzhiyun GPSR1_29 GPSR2_29 GPSR4_29 \
317*4882a593Smuzhiyun GPSR1_28 GPSR2_28 GPSR4_28 \
318*4882a593Smuzhiyun GPSR1_27 GPSR2_27 GPSR4_27 \
319*4882a593Smuzhiyun GPSR1_26 GPSR2_26 GPSR4_26 \
320*4882a593Smuzhiyun GPSR1_25 GPSR2_25 GPSR4_25 \
321*4882a593Smuzhiyun GPSR1_24 GPSR2_24 GPSR4_24 \
322*4882a593Smuzhiyun GPSR1_23 GPSR2_23 GPSR4_23 \
323*4882a593Smuzhiyun GPSR1_22 GPSR2_22 GPSR4_22 \
324*4882a593Smuzhiyun GPSR1_21 GPSR2_21 GPSR4_21 \
325*4882a593Smuzhiyun GPSR1_20 GPSR2_20 GPSR4_20 GPSR5_20 \
326*4882a593Smuzhiyun GPSR1_19 GPSR2_19 GPSR4_19 GPSR5_19 \
327*4882a593Smuzhiyun GPSR1_18 GPSR2_18 GPSR4_18 GPSR5_18 \
328*4882a593Smuzhiyun GPSR1_17 GPSR2_17 GPSR4_17 GPSR5_17 \
329*4882a593Smuzhiyun GPSR1_16 GPSR2_16 GPSR4_16 GPSR5_16 \
330*4882a593Smuzhiyun GPSR1_15 GPSR2_15 GPSR4_15 GPSR5_15 \
331*4882a593Smuzhiyun GPSR1_14 GPSR2_14 GPSR4_14 GPSR5_14 \
332*4882a593Smuzhiyun GPSR1_13 GPSR2_13 GPSR4_13 GPSR5_13 GPSR6_13 \
333*4882a593Smuzhiyun GPSR1_12 GPSR2_12 GPSR4_12 GPSR5_12 GPSR6_12 \
334*4882a593Smuzhiyun GPSR1_11 GPSR2_11 GPSR4_11 GPSR5_11 GPSR6_11 \
335*4882a593Smuzhiyun GPSR1_10 GPSR2_10 GPSR4_10 GPSR5_10 GPSR6_10 \
336*4882a593Smuzhiyun GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
337*4882a593Smuzhiyun GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
338*4882a593Smuzhiyun GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
339*4882a593Smuzhiyun GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
340*4882a593Smuzhiyun GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
341*4882a593Smuzhiyun GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
342*4882a593Smuzhiyun GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
343*4882a593Smuzhiyun GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
344*4882a593Smuzhiyun GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
345*4882a593Smuzhiyun GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #define PINMUX_IPSR \
348*4882a593Smuzhiyun \
349*4882a593Smuzhiyun FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
350*4882a593Smuzhiyun FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
351*4882a593Smuzhiyun FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
352*4882a593Smuzhiyun FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
353*4882a593Smuzhiyun FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
354*4882a593Smuzhiyun FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
355*4882a593Smuzhiyun FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
356*4882a593Smuzhiyun FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
357*4882a593Smuzhiyun \
358*4882a593Smuzhiyun FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
359*4882a593Smuzhiyun FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
360*4882a593Smuzhiyun FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
361*4882a593Smuzhiyun FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
362*4882a593Smuzhiyun FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
363*4882a593Smuzhiyun FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
364*4882a593Smuzhiyun FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
365*4882a593Smuzhiyun FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
366*4882a593Smuzhiyun \
367*4882a593Smuzhiyun FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
368*4882a593Smuzhiyun FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
369*4882a593Smuzhiyun FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
370*4882a593Smuzhiyun FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
371*4882a593Smuzhiyun FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
372*4882a593Smuzhiyun FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
373*4882a593Smuzhiyun FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
374*4882a593Smuzhiyun FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
375*4882a593Smuzhiyun \
376*4882a593Smuzhiyun FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 \
377*4882a593Smuzhiyun FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 \
378*4882a593Smuzhiyun FM(IP12_11_8) IP12_11_8 \
379*4882a593Smuzhiyun FM(IP12_15_12) IP12_15_12 \
380*4882a593Smuzhiyun FM(IP12_19_16) IP12_19_16 \
381*4882a593Smuzhiyun FM(IP12_23_20) IP12_23_20 \
382*4882a593Smuzhiyun FM(IP12_27_24) IP12_27_24 \
383*4882a593Smuzhiyun FM(IP12_31_28) IP12_31_28 \
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* The bit numbering in MOD_SEL fields is reversed */
386*4882a593Smuzhiyun #define REV4(f0, f1, f2, f3) f0 f2 f1 f3
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
389*4882a593Smuzhiyun #define MOD_SEL0_30 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
390*4882a593Smuzhiyun #define MOD_SEL0_29 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
391*4882a593Smuzhiyun #define MOD_SEL0_28 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
392*4882a593Smuzhiyun #define MOD_SEL0_27 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
393*4882a593Smuzhiyun #define MOD_SEL0_26 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1)
394*4882a593Smuzhiyun #define MOD_SEL0_25 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1)
395*4882a593Smuzhiyun #define MOD_SEL0_24_23 REV4(FM(SEL_PWM0_0), FM(SEL_PWM0_1), FM(SEL_PWM0_2), F_(0, 0))
396*4882a593Smuzhiyun #define MOD_SEL0_22_21 REV4(FM(SEL_PWM1_0), FM(SEL_PWM1_1), FM(SEL_PWM1_2), F_(0, 0))
397*4882a593Smuzhiyun #define MOD_SEL0_20_19 REV4(FM(SEL_PWM2_0), FM(SEL_PWM2_1), FM(SEL_PWM2_2), F_(0, 0))
398*4882a593Smuzhiyun #define MOD_SEL0_18_17 REV4(FM(SEL_PWM3_0), FM(SEL_PWM3_1), FM(SEL_PWM3_2), F_(0, 0))
399*4882a593Smuzhiyun #define MOD_SEL0_15 FM(SEL_IRQ_0_0) FM(SEL_IRQ_0_1)
400*4882a593Smuzhiyun #define MOD_SEL0_14 FM(SEL_IRQ_1_0) FM(SEL_IRQ_1_1)
401*4882a593Smuzhiyun #define MOD_SEL0_13 FM(SEL_IRQ_2_0) FM(SEL_IRQ_2_1)
402*4882a593Smuzhiyun #define MOD_SEL0_12 FM(SEL_IRQ_3_0) FM(SEL_IRQ_3_1)
403*4882a593Smuzhiyun #define MOD_SEL0_11 FM(SEL_IRQ_4_0) FM(SEL_IRQ_4_1)
404*4882a593Smuzhiyun #define MOD_SEL0_10 FM(SEL_IRQ_5_0) FM(SEL_IRQ_5_1)
405*4882a593Smuzhiyun #define MOD_SEL0_5 FM(SEL_TMU_0_0) FM(SEL_TMU_0_1)
406*4882a593Smuzhiyun #define MOD_SEL0_4 FM(SEL_TMU_1_0) FM(SEL_TMU_1_1)
407*4882a593Smuzhiyun #define MOD_SEL0_3 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
408*4882a593Smuzhiyun #define MOD_SEL0_2 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
409*4882a593Smuzhiyun #define MOD_SEL0_1 FM(SEL_SCU_0) FM(SEL_SCU_1)
410*4882a593Smuzhiyun #define MOD_SEL0_0 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #define MOD_SEL1_31 FM(SEL_CAN0_0) FM(SEL_CAN0_1)
413*4882a593Smuzhiyun #define MOD_SEL1_30 FM(SEL_CAN1_0) FM(SEL_CAN1_1)
414*4882a593Smuzhiyun #define MOD_SEL1_29 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
415*4882a593Smuzhiyun #define MOD_SEL1_28 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
416*4882a593Smuzhiyun #define MOD_SEL1_27 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
417*4882a593Smuzhiyun #define MOD_SEL1_26 FM(SEL_SSIF4_0) FM(SEL_SSIF4_1)
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define PINMUX_MOD_SELS \
421*4882a593Smuzhiyun \
422*4882a593Smuzhiyun MOD_SEL1_31 \
423*4882a593Smuzhiyun MOD_SEL0_30 MOD_SEL1_30 \
424*4882a593Smuzhiyun MOD_SEL0_29 MOD_SEL1_29 \
425*4882a593Smuzhiyun MOD_SEL0_28 MOD_SEL1_28 \
426*4882a593Smuzhiyun MOD_SEL0_27 MOD_SEL1_27 \
427*4882a593Smuzhiyun MOD_SEL0_26 MOD_SEL1_26 \
428*4882a593Smuzhiyun MOD_SEL0_25 \
429*4882a593Smuzhiyun MOD_SEL0_24_23 \
430*4882a593Smuzhiyun MOD_SEL0_22_21 \
431*4882a593Smuzhiyun MOD_SEL0_20_19 \
432*4882a593Smuzhiyun MOD_SEL0_18_17 \
433*4882a593Smuzhiyun MOD_SEL0_15 \
434*4882a593Smuzhiyun MOD_SEL0_14 \
435*4882a593Smuzhiyun MOD_SEL0_13 \
436*4882a593Smuzhiyun MOD_SEL0_12 \
437*4882a593Smuzhiyun MOD_SEL0_11 \
438*4882a593Smuzhiyun MOD_SEL0_10 \
439*4882a593Smuzhiyun MOD_SEL0_5 \
440*4882a593Smuzhiyun MOD_SEL0_4 \
441*4882a593Smuzhiyun MOD_SEL0_3 \
442*4882a593Smuzhiyun MOD_SEL0_2 \
443*4882a593Smuzhiyun MOD_SEL0_1 \
444*4882a593Smuzhiyun MOD_SEL0_0
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun enum {
447*4882a593Smuzhiyun PINMUX_RESERVED = 0,
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
450*4882a593Smuzhiyun GP_ALL(DATA),
451*4882a593Smuzhiyun PINMUX_DATA_END,
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define F_(x, y)
454*4882a593Smuzhiyun #define FM(x) FN_##x,
455*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
456*4882a593Smuzhiyun GP_ALL(FN),
457*4882a593Smuzhiyun PINMUX_GPSR
458*4882a593Smuzhiyun PINMUX_IPSR
459*4882a593Smuzhiyun PINMUX_MOD_SELS
460*4882a593Smuzhiyun PINMUX_FUNCTION_END,
461*4882a593Smuzhiyun #undef F_
462*4882a593Smuzhiyun #undef FM
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #define F_(x, y)
465*4882a593Smuzhiyun #define FM(x) x##_MARK,
466*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
467*4882a593Smuzhiyun PINMUX_GPSR
468*4882a593Smuzhiyun PINMUX_IPSR
469*4882a593Smuzhiyun PINMUX_MOD_SELS
470*4882a593Smuzhiyun PINMUX_MARK_END,
471*4882a593Smuzhiyun #undef F_
472*4882a593Smuzhiyun #undef FM
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const u16 pinmux_data[] = {
476*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(),
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun PINMUX_SINGLE(USB0_OVC),
479*4882a593Smuzhiyun PINMUX_SINGLE(USB0_PWEN),
480*4882a593Smuzhiyun PINMUX_SINGLE(VI4_DATA4),
481*4882a593Smuzhiyun PINMUX_SINGLE(VI4_CLK),
482*4882a593Smuzhiyun PINMUX_SINGLE(TX2),
483*4882a593Smuzhiyun PINMUX_SINGLE(RX2),
484*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_LINK),
485*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_PHY_INT),
486*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MAGIC),
487*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MDC),
488*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MDIO),
489*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TXCREFCLK),
490*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD3),
491*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD2),
492*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD1),
493*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD0),
494*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TXC),
495*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TX_CTL),
496*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD3),
497*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD2),
498*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD1),
499*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD0),
500*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RXC),
501*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RX_CTL),
502*4882a593Smuzhiyun PINMUX_SINGLE(RPC_INT_N),
503*4882a593Smuzhiyun PINMUX_SINGLE(RPC_RESET_N),
504*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_SSL),
505*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_IO3),
506*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_IO2),
507*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_MISO_IO1),
508*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_MOSI_IO0),
509*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_SPCLK),
510*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_SSL),
511*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_IO3),
512*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_IO2),
513*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_MISO_IO1),
514*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_MOSI_IO0),
515*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_SPCLK),
516*4882a593Smuzhiyun PINMUX_SINGLE(SCL0),
517*4882a593Smuzhiyun PINMUX_SINGLE(SDA0),
518*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_RXD),
519*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_TXD),
520*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_SYNC),
521*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_SCK),
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* IPSR0 */
524*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_3_0, IRQ0_A, SEL_IRQ_0_0),
525*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, MSIOF2_SCK),
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, MSIOF2_TXD),
530*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_11_8, SCL3_A, SEL_I2C3_0),
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, MSIOF2_RXD),
533*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_15_12, SDA3_A, SEL_I2C3_0),
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_16, MLB_CLK),
536*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_SYNC_A, SEL_MSIOF2_0),
537*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_16, SCK5_A, SEL_SCIF5_0),
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, MLB_DAT),
540*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, MSIOF2_SS1),
541*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_20, RX5_A, SEL_SCIF5_0),
542*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_20, SCL3_B, SEL_I2C3_1),
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, MLB_SIG),
545*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, MSIOF2_SS2),
546*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, TX5_A, SEL_SCIF5_0),
547*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, SDA3_B, SEL_I2C3_1),
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, DU_DB0),
550*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, LCDOUT0),
551*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_TXD_B, SEL_MSIOF3_1),
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* IPSR1 */
554*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, DU_DB1),
555*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, LCDOUT1),
556*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_RXD_B, SEL_MSIOF3_1),
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, DU_DB2),
559*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, LCDOUT2),
560*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, IRQ0_B, SEL_IRQ_0_1),
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, DU_DB3),
563*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, LCDOUT3),
564*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, SCK5_B, SEL_SCIF5_1),
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, DU_DB4),
567*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, LCDOUT4),
568*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, RX5_B, SEL_SCIF5_1),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, DU_DB5),
571*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, LCDOUT5),
572*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, TX5_B, SEL_SCIF5_1),
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, DU_DB6),
575*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, LCDOUT6),
576*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_23_20, MSIOF3_SS1_B, SEL_MSIOF3_1),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, DU_DB7),
579*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, LCDOUT7),
580*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_27_24, MSIOF3_SS2_B, SEL_MSIOF3_1),
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, DU_DG0),
583*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT8),
584*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SCK_B, SEL_MSIOF3_1),
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* IPSR2 */
587*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, DU_DG1),
588*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT9),
589*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_SYNC_B, SEL_MSIOF3_1),
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, DU_DG2),
592*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT10),
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, DU_DG3),
595*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT11),
596*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_8, IRQ1_A, SEL_IRQ_1_0),
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, DU_DG4),
599*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT12),
600*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_12, HSCK3_B, SEL_HSCIF3_1),
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, DU_DG5),
603*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT13),
604*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, HTX3_B, SEL_HSCIF3_1),
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, DU_DG6),
607*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT14),
608*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, HRX3_B, SEL_HSCIF3_1),
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, DU_DG7),
611*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT15),
612*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, SCK4_B, SEL_SCIF4_1),
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, DU_DR0),
615*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, LCDOUT16),
616*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, RX4_B, SEL_SCIF4_1),
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* IPSR3 */
619*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, DU_DR1),
620*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, LCDOUT17),
621*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, TX4_B, SEL_SCIF4_1),
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, DU_DR2),
624*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, LCDOUT18),
625*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_7_4, PWM0_B, SEL_PWM0_2),
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, DU_DR3),
628*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT19),
629*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, PWM1_B, SEL_PWM1_2),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, DU_DR4),
632*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT20),
633*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, TCLK2_B, SEL_TMU_0_1),
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, DU_DR5),
636*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT21),
637*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, NMI),
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, DU_DR6),
640*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT22),
641*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, PWM2_B, SEL_PWM2_2),
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, DU_DR7),
644*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT23),
645*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_24, TCLK1_B, SEL_TMU_1_1),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, DU_DOTCLKOUT0),
648*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, QCLK),
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* IPSR4 */
651*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, DU_HSYNC),
652*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, QSTH_QHS),
653*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_3_0, IRQ3_A, SEL_IRQ_3_0),
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, DU_VSYNC),
656*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, QSTVA_QVS),
657*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_4, IRQ4_A, SEL_IRQ_4_0),
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, DU_DISP),
660*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, QSTVB_QVE),
661*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_11_8, PWM3_B, SEL_PWM3_2),
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, DU_DISP_CDE),
664*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, QCPV_QDE),
665*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_12, IRQ2_B, SEL_IRQ_2_1),
666*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, DU_DOTCLKIN1),
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, DU_CDE),
669*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, QSTB_QHE),
670*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, SCK3_B, SEL_SCIF3_1),
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, QPOLA),
673*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, RX3_B, SEL_SCIF3_1),
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, QPOLB),
676*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, TX3_B, SEL_SCIF3_1),
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA0),
679*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, PWM0_A, SEL_PWM0_0),
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* IPSR5 */
682*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA1),
683*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_3_0, PWM1_A, SEL_PWM1_0),
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA2),
686*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, PWM2_A, SEL_PWM2_0),
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA3),
689*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_8, PWM3_A, SEL_PWM3_0),
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA5),
692*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_15_12, SCK4_A, SEL_SCIF4_0),
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA6),
695*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_16, IRQ2_A, SEL_IRQ_2_0),
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA7),
698*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_20, TCLK2_A, SEL_TMU_0_0),
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA8),
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA9),
703*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_SS2_A, SEL_MSIOF3_0),
704*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, IRQ1_B, SEL_IRQ_1_1),
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* IPSR6 */
707*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA10),
708*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_3_0, RX4_A, SEL_SCIF4_0),
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA11),
711*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_4, TX4_A, SEL_SCIF4_0),
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA12),
714*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_8, TCLK1_A, SEL_TMU_1_0),
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, VI4_DATA13),
717*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_12, MSIOF3_SS1_A, SEL_MSIOF3_0),
718*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, HCTS3_N),
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, VI4_DATA14),
721*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_16, SSI_SCK4_B, SEL_SSIF4_1),
722*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, HRTS3_N),
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, VI4_DATA15),
725*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, SSI_SDATA4_B, SEL_SSIF4_1),
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, VI4_DATA16),
728*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, HRX3_A, SEL_HSCIF3_0),
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, VI4_DATA17),
731*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, HTX3_A, SEL_HSCIF3_0),
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* IPSR7 */
734*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, VI4_DATA18),
735*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, HSCK3_A, SEL_HSCIF3_0),
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, VI4_DATA19),
738*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, SSI_WS4_B, SEL_SSIF4_1),
739*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, NFDATA15),
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, VI4_DATA20),
742*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SYNC_A, SEL_MSIOF3_0),
743*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, NFDATA14),
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, VI4_DATA21),
746*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_15_12, MSIOF3_TXD_A, SEL_MSIOF3_0),
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, NFDATA13),
749*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, VI4_DATA22),
750*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_19_16, MSIOF3_RXD_A, SEL_MSIOF3_0),
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, NFDATA12),
753*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, VI4_DATA23),
754*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, NFDATA11),
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, VI4_VSYNC_N),
759*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, SCK1_B, SEL_SCIF1_1),
760*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, NFDATA10),
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, VI4_HSYNC_N),
763*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, RX1_B, SEL_SCIF1_1),
764*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, NFDATA9),
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* IPSR8 */
767*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, VI4_FIELD),
768*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, AUDIO_CLKB),
769*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, IRQ5_A, SEL_IRQ_5_0),
770*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, SCIF_CLK),
771*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, NFDATA8),
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, VI4_CLKENB),
774*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, TX1_B, SEL_SCIF1_1),
775*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, NFWP_N),
776*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, DVC_MUTE_A, SEL_SCU_0),
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, NFALE),
779*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, SCL2_B, SEL_I2C2_1),
780*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, IRQ3_B, SEL_IRQ_3_1),
781*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, PWM0_C, SEL_PWM0_1),
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, NFCLE),
784*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, SDA2_B, SEL_I2C2_1),
785*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, SCK3_A, SEL_SCIF3_0),
786*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, PWM1_C, SEL_PWM1_1),
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, NFCE_N),
789*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, RX3_A, SEL_SCIF3_0),
790*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, PWM2_C, SEL_PWM2_1),
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, NFRB_N),
793*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, TX3_A, SEL_SCIF3_0),
794*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, PWM3_C, SEL_PWM3_1),
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, NFRE_N),
797*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, MMC_CMD),
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_28, NFWE_N),
800*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_28, MMC_CLK),
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* IPSR9 */
803*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_3_0, NFDATA0),
804*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_3_0, MMC_D0),
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7_4, NFDATA1),
807*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7_4, MMC_D1),
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_8, NFDATA2),
810*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_8, MMC_D2),
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_12, NFDATA3),
813*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_12, MMC_D3),
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_19_16, NFDATA4),
816*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_19_16, MMC_D4),
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_23_20, NFDATA5),
819*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_23_20, MMC_D5),
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_24, NFDATA6),
822*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_24, MMC_D6),
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_28, NFDATA7),
825*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_28, MMC_D7),
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* IPSR10 */
828*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_3_0, AUDIO_CLKA),
829*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_3_0, DVC_MUTE_B, SEL_SCU_1),
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_7_4, SSI_SCK34),
832*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_7_4, FSO_CFE_0_N_A, SEL_RFSO_0),
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_8, SSI_SDATA3),
835*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_8, FSO_CFE_1_N_A, SEL_RFSO_0),
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_15_12, SSI_WS34),
838*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_15_12, FSO_TOE_N_A, SEL_RFSO_0),
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_19_16, SSI_SCK4_A, SEL_SSIF4_0),
841*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_19_16, HSCK0),
842*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_19_16, AUDIO_CLKOUT),
843*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_19_16, CAN0_RX_B, SEL_CAN0_1),
844*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_19_16, IRQ4_B, SEL_IRQ_4_1),
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_20, SSI_SDATA4_A, SEL_SSIF4_0),
847*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_23_20, HTX0),
848*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_20, SCL2_A, SEL_I2C2_0),
849*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_B, SEL_CAN1_1),
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SSI_WS4_A, SEL_SSIF4_0),
852*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, HRX0),
853*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
854*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_B, SEL_CAN1_1),
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, SCL1),
857*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, CTS1_N),
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* IPSR11 */
860*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, SDA1),
861*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, RTS1_N),
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, MSIOF1_SCK),
864*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, AVB0_AVTP_PPS_B, SEL_ETHERAVB_1),
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_8, MSIOF1_TXD),
867*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, AVB0_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_15_12, MSIOF1_RXD),
870*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, AVB0_AVTP_MATCH_B, SEL_ETHERAVB_1),
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, SCK0_A, SEL_SCIF0_0),
873*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_19_16, MSIOF1_SYNC),
874*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, RX0_A, SEL_SCIF0_0),
877*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_20, MSIOF0_SS1),
878*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, TX0_A, SEL_SCIF0_0),
881*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, MSIOF0_SS2),
882*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, FSO_TOE_N_B, SEL_RFSO_1),
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, SCK1_A, SEL_SCIF1_0),
885*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, MSIOF1_SS2),
886*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, TPU0TO2_B),
887*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, CAN0_TX_B, SEL_CAN0_1),
888*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1),
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* IPSR12 */
891*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, RX1_A, SEL_SCIF1_0),
892*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_0, CTS0_N),
893*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_0, TPU0TO0_B),
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, TX1_A, SEL_SCIF1_0),
896*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_7_4, RTS0_N),
897*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_7_4, TPU0TO1_B),
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, SCK2),
900*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, MSIOF1_SS1),
901*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, TPU0TO3_B),
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, TPU0TO0_A),
904*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, AVB0_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
905*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, HCTS0_N),
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_16, TPU0TO1_A),
908*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, AVB0_AVTP_MATCH_A, SEL_ETHERAVB_0),
909*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_16, HRTS0_N),
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_20, CAN_CLK),
912*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, AVB0_AVTP_PPS_A, SEL_ETHERAVB_0),
913*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, SCK0_B, SEL_SCIF0_1),
914*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, IRQ5_B, SEL_IRQ_5_1),
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, CAN0_RX_A, SEL_CAN0_0),
917*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_27_24, CANFD0_RX),
918*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, RX0_B, SEL_SCIF0_1),
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_31_28, CAN0_TX_A, SEL_CAN0_0),
921*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_31_28, CANFD0_TX),
922*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_31_28, TX0_B, SEL_SCIF0_1),
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* IPSR13 */
925*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, CAN1_RX_A, SEL_CAN1_0),
926*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, CANFD1_RX),
927*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, TPU0TO2_A),
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, CAN1_TX_A, SEL_CAN1_0),
930*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, CANFD1_TX),
931*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, TPU0TO3_A),
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
935*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* - AUDIO CLOCK ------------------------------------------------------------- */
939*4882a593Smuzhiyun static const unsigned int audio_clk_a_pins[] = {
940*4882a593Smuzhiyun /* CLK A */
941*4882a593Smuzhiyun RCAR_GP_PIN(4, 1),
942*4882a593Smuzhiyun };
943*4882a593Smuzhiyun static const unsigned int audio_clk_a_mux[] = {
944*4882a593Smuzhiyun AUDIO_CLKA_MARK,
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun static const unsigned int audio_clk_b_pins[] = {
947*4882a593Smuzhiyun /* CLK B */
948*4882a593Smuzhiyun RCAR_GP_PIN(2, 27),
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun static const unsigned int audio_clk_b_mux[] = {
951*4882a593Smuzhiyun AUDIO_CLKB_MARK,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun static const unsigned int audio_clkout_pins[] = {
954*4882a593Smuzhiyun /* CLKOUT */
955*4882a593Smuzhiyun RCAR_GP_PIN(4, 5),
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun static const unsigned int audio_clkout_mux[] = {
958*4882a593Smuzhiyun AUDIO_CLKOUT_MARK,
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun static const unsigned int audio_clkout1_pins[] = {
961*4882a593Smuzhiyun /* CLKOUT1 */
962*4882a593Smuzhiyun RCAR_GP_PIN(4, 22),
963*4882a593Smuzhiyun };
964*4882a593Smuzhiyun static const unsigned int audio_clkout1_mux[] = {
965*4882a593Smuzhiyun AUDIO_CLKOUT1_MARK,
966*4882a593Smuzhiyun };
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* - EtherAVB --------------------------------------------------------------- */
969*4882a593Smuzhiyun static const unsigned int avb0_link_pins[] = {
970*4882a593Smuzhiyun /* AVB0_LINK */
971*4882a593Smuzhiyun RCAR_GP_PIN(5, 20),
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun static const unsigned int avb0_link_mux[] = {
974*4882a593Smuzhiyun AVB0_LINK_MARK,
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun static const unsigned int avb0_magic_pins[] = {
977*4882a593Smuzhiyun /* AVB0_MAGIC */
978*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun static const unsigned int avb0_magic_mux[] = {
981*4882a593Smuzhiyun AVB0_MAGIC_MARK,
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun static const unsigned int avb0_phy_int_pins[] = {
984*4882a593Smuzhiyun /* AVB0_PHY_INT */
985*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun static const unsigned int avb0_phy_int_mux[] = {
988*4882a593Smuzhiyun AVB0_PHY_INT_MARK,
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun static const unsigned int avb0_mdio_pins[] = {
991*4882a593Smuzhiyun /* AVB0_MDC, AVB0_MDIO */
992*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 16),
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun static const unsigned int avb0_mdio_mux[] = {
995*4882a593Smuzhiyun AVB0_MDC_MARK, AVB0_MDIO_MARK,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun static const unsigned int avb0_mii_pins[] = {
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0,
1000*4882a593Smuzhiyun * AVB0_TD1, AVB0_TD2, AVB0_TD3,
1001*4882a593Smuzhiyun * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0,
1002*4882a593Smuzhiyun * AVB0_RD1, AVB0_RD2, AVB0_RD3,
1003*4882a593Smuzhiyun * AVB0_TXCREFCLK
1004*4882a593Smuzhiyun */
1005*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
1006*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
1007*4882a593Smuzhiyun RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1008*4882a593Smuzhiyun RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1009*4882a593Smuzhiyun RCAR_GP_PIN(5, 15),
1010*4882a593Smuzhiyun };
1011*4882a593Smuzhiyun static const unsigned int avb0_mii_mux[] = {
1012*4882a593Smuzhiyun AVB0_TX_CTL_MARK, AVB0_TXC_MARK, AVB0_TD0_MARK,
1013*4882a593Smuzhiyun AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
1014*4882a593Smuzhiyun AVB0_RX_CTL_MARK, AVB0_RXC_MARK, AVB0_RD0_MARK,
1015*4882a593Smuzhiyun AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
1016*4882a593Smuzhiyun AVB0_TXCREFCLK_MARK,
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_a_pins[] = {
1019*4882a593Smuzhiyun /* AVB0_AVTP_PPS_A */
1020*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_a_mux[] = {
1023*4882a593Smuzhiyun AVB0_AVTP_PPS_A_MARK,
1024*4882a593Smuzhiyun };
1025*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_a_pins[] = {
1026*4882a593Smuzhiyun /* AVB0_AVTP_MATCH_A */
1027*4882a593Smuzhiyun RCAR_GP_PIN(5, 1),
1028*4882a593Smuzhiyun };
1029*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_a_mux[] = {
1030*4882a593Smuzhiyun AVB0_AVTP_MATCH_A_MARK,
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_a_pins[] = {
1033*4882a593Smuzhiyun /* AVB0_AVTP_CAPTURE_A */
1034*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_a_mux[] = {
1037*4882a593Smuzhiyun AVB0_AVTP_CAPTURE_A_MARK,
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_b_pins[] = {
1040*4882a593Smuzhiyun /* AVB0_AVTP_PPS_B */
1041*4882a593Smuzhiyun RCAR_GP_PIN(4, 16),
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_b_mux[] = {
1044*4882a593Smuzhiyun AVB0_AVTP_PPS_B_MARK,
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_b_pins[] = {
1047*4882a593Smuzhiyun /* AVB0_AVTP_MATCH_B */
1048*4882a593Smuzhiyun RCAR_GP_PIN(4, 18),
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_b_mux[] = {
1051*4882a593Smuzhiyun AVB0_AVTP_MATCH_B_MARK,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_b_pins[] = {
1054*4882a593Smuzhiyun /* AVB0_AVTP_CAPTURE_B */
1055*4882a593Smuzhiyun RCAR_GP_PIN(4, 17),
1056*4882a593Smuzhiyun };
1057*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_b_mux[] = {
1058*4882a593Smuzhiyun AVB0_AVTP_CAPTURE_B_MARK,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /* - CAN ------------------------------------------------------------------ */
1062*4882a593Smuzhiyun static const unsigned int can0_data_a_pins[] = {
1063*4882a593Smuzhiyun /* TX, RX */
1064*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun static const unsigned int can0_data_a_mux[] = {
1067*4882a593Smuzhiyun CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun static const unsigned int can0_data_b_pins[] = {
1070*4882a593Smuzhiyun /* TX, RX */
1071*4882a593Smuzhiyun RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 5),
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun static const unsigned int can0_data_b_mux[] = {
1074*4882a593Smuzhiyun CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun static const unsigned int can1_data_a_pins[] = {
1077*4882a593Smuzhiyun /* TX, RX */
1078*4882a593Smuzhiyun RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun static const unsigned int can1_data_a_mux[] = {
1081*4882a593Smuzhiyun CAN1_TX_A_MARK, CAN1_RX_A_MARK,
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun static const unsigned int can1_data_b_pins[] = {
1084*4882a593Smuzhiyun /* TX, RX */
1085*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6),
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun static const unsigned int can1_data_b_mux[] = {
1088*4882a593Smuzhiyun CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* - CAN Clock -------------------------------------------------------------- */
1092*4882a593Smuzhiyun static const unsigned int can_clk_pins[] = {
1093*4882a593Smuzhiyun /* CLK */
1094*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun static const unsigned int can_clk_mux[] = {
1097*4882a593Smuzhiyun CAN_CLK_MARK,
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* - CAN FD ----------------------------------------------------------------- */
1101*4882a593Smuzhiyun static const unsigned int canfd0_data_pins[] = {
1102*4882a593Smuzhiyun /* TX, RX */
1103*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun static const unsigned int canfd0_data_mux[] = {
1106*4882a593Smuzhiyun CANFD0_TX_MARK, CANFD0_RX_MARK,
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun static const unsigned int canfd1_data_pins[] = {
1109*4882a593Smuzhiyun /* TX, RX */
1110*4882a593Smuzhiyun RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun static const unsigned int canfd1_data_mux[] = {
1113*4882a593Smuzhiyun CANFD1_TX_MARK, CANFD1_RX_MARK,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
1117*4882a593Smuzhiyun static const unsigned int du_rgb666_pins[] = {
1118*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
1119*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1120*4882a593Smuzhiyun RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1121*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1122*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
1123*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
1124*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
1125*4882a593Smuzhiyun };
1126*4882a593Smuzhiyun static const unsigned int du_rgb666_mux[] = {
1127*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1128*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK,
1129*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1130*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK,
1131*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1132*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun static const unsigned int du_rgb888_pins[] = {
1135*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
1136*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1137*4882a593Smuzhiyun RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1138*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
1139*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1140*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
1141*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
1142*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
1143*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
1144*4882a593Smuzhiyun RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
1145*4882a593Smuzhiyun };
1146*4882a593Smuzhiyun static const unsigned int du_rgb888_mux[] = {
1147*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1148*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
1149*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1150*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
1151*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1152*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun static const unsigned int du_clk_in_1_pins[] = {
1155*4882a593Smuzhiyun /* CLKIN */
1156*4882a593Smuzhiyun RCAR_GP_PIN(1, 28),
1157*4882a593Smuzhiyun };
1158*4882a593Smuzhiyun static const unsigned int du_clk_in_1_mux[] = {
1159*4882a593Smuzhiyun DU_DOTCLKIN1_MARK
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun static const unsigned int du_clk_out_0_pins[] = {
1162*4882a593Smuzhiyun /* CLKOUT */
1163*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun static const unsigned int du_clk_out_0_mux[] = {
1166*4882a593Smuzhiyun DU_DOTCLKOUT0_MARK
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun static const unsigned int du_sync_pins[] = {
1169*4882a593Smuzhiyun /* VSYNC, HSYNC */
1170*4882a593Smuzhiyun RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun static const unsigned int du_sync_mux[] = {
1173*4882a593Smuzhiyun DU_VSYNC_MARK, DU_HSYNC_MARK
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun static const unsigned int du_disp_cde_pins[] = {
1176*4882a593Smuzhiyun /* DISP_CDE */
1177*4882a593Smuzhiyun RCAR_GP_PIN(1, 28),
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun static const unsigned int du_disp_cde_mux[] = {
1180*4882a593Smuzhiyun DU_DISP_CDE_MARK,
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun static const unsigned int du_cde_pins[] = {
1183*4882a593Smuzhiyun /* CDE */
1184*4882a593Smuzhiyun RCAR_GP_PIN(1, 29),
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun static const unsigned int du_cde_mux[] = {
1187*4882a593Smuzhiyun DU_CDE_MARK,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun static const unsigned int du_disp_pins[] = {
1190*4882a593Smuzhiyun /* DISP */
1191*4882a593Smuzhiyun RCAR_GP_PIN(1, 27),
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun static const unsigned int du_disp_mux[] = {
1194*4882a593Smuzhiyun DU_DISP_MARK,
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun /* - I2C -------------------------------------------------------------------- */
1198*4882a593Smuzhiyun static const unsigned int i2c0_pins[] = {
1199*4882a593Smuzhiyun /* SCL, SDA */
1200*4882a593Smuzhiyun RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun static const unsigned int i2c0_mux[] = {
1203*4882a593Smuzhiyun SCL0_MARK, SDA0_MARK,
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun static const unsigned int i2c1_pins[] = {
1206*4882a593Smuzhiyun /* SCL, SDA */
1207*4882a593Smuzhiyun RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun static const unsigned int i2c1_mux[] = {
1210*4882a593Smuzhiyun SCL1_MARK, SDA1_MARK,
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun static const unsigned int i2c2_a_pins[] = {
1213*4882a593Smuzhiyun /* SCL, SDA */
1214*4882a593Smuzhiyun RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun static const unsigned int i2c2_a_mux[] = {
1217*4882a593Smuzhiyun SCL2_A_MARK, SDA2_A_MARK,
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
1220*4882a593Smuzhiyun /* SCL, SDA */
1221*4882a593Smuzhiyun RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 30),
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
1224*4882a593Smuzhiyun SCL2_B_MARK, SDA2_B_MARK,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun static const unsigned int i2c3_a_pins[] = {
1227*4882a593Smuzhiyun /* SCL, SDA */
1228*4882a593Smuzhiyun RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun static const unsigned int i2c3_a_mux[] = {
1231*4882a593Smuzhiyun SCL3_A_MARK, SDA3_A_MARK,
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
1234*4882a593Smuzhiyun /* SCL, SDA */
1235*4882a593Smuzhiyun RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
1238*4882a593Smuzhiyun SCL3_B_MARK, SDA3_B_MARK,
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* - MMC ------------------------------------------------------------------- */
1242*4882a593Smuzhiyun static const unsigned int mmc_data1_pins[] = {
1243*4882a593Smuzhiyun /* D0 */
1244*4882a593Smuzhiyun RCAR_GP_PIN(3, 2),
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun static const unsigned int mmc_data1_mux[] = {
1247*4882a593Smuzhiyun MMC_D0_MARK,
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun static const unsigned int mmc_data4_pins[] = {
1250*4882a593Smuzhiyun /* D[0:3] */
1251*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1252*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun static const unsigned int mmc_data4_mux[] = {
1255*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK,
1256*4882a593Smuzhiyun MMC_D2_MARK, MMC_D3_MARK,
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun static const unsigned int mmc_data8_pins[] = {
1259*4882a593Smuzhiyun /* D[0:7] */
1260*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1261*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1262*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1263*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun static const unsigned int mmc_data8_mux[] = {
1266*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK,
1267*4882a593Smuzhiyun MMC_D2_MARK, MMC_D3_MARK,
1268*4882a593Smuzhiyun MMC_D4_MARK, MMC_D5_MARK,
1269*4882a593Smuzhiyun MMC_D6_MARK, MMC_D7_MARK,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun static const unsigned int mmc_ctrl_pins[] = {
1272*4882a593Smuzhiyun /* CLK, CMD */
1273*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun static const unsigned int mmc_ctrl_mux[] = {
1276*4882a593Smuzhiyun MMC_CLK_MARK, MMC_CMD_MARK,
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
1280*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
1281*4882a593Smuzhiyun /* SCK */
1282*4882a593Smuzhiyun RCAR_GP_PIN(4, 12),
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
1286*4882a593Smuzhiyun MSIOF0_SCK_MARK,
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
1290*4882a593Smuzhiyun /* SYNC */
1291*4882a593Smuzhiyun RCAR_GP_PIN(4, 13),
1292*4882a593Smuzhiyun };
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
1295*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
1299*4882a593Smuzhiyun /* SS1 */
1300*4882a593Smuzhiyun RCAR_GP_PIN(4, 20),
1301*4882a593Smuzhiyun };
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
1304*4882a593Smuzhiyun MSIOF0_SS1_MARK,
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
1308*4882a593Smuzhiyun /* SS2 */
1309*4882a593Smuzhiyun RCAR_GP_PIN(4, 21),
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
1313*4882a593Smuzhiyun MSIOF0_SS2_MARK,
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun static const unsigned int msiof0_txd_pins[] = {
1317*4882a593Smuzhiyun /* TXD */
1318*4882a593Smuzhiyun RCAR_GP_PIN(4, 14),
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun static const unsigned int msiof0_txd_mux[] = {
1322*4882a593Smuzhiyun MSIOF0_TXD_MARK,
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static const unsigned int msiof0_rxd_pins[] = {
1326*4882a593Smuzhiyun /* RXD */
1327*4882a593Smuzhiyun RCAR_GP_PIN(4, 15),
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun static const unsigned int msiof0_rxd_mux[] = {
1331*4882a593Smuzhiyun MSIOF0_RXD_MARK,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
1335*4882a593Smuzhiyun static const unsigned int msiof1_clk_pins[] = {
1336*4882a593Smuzhiyun /* SCK */
1337*4882a593Smuzhiyun RCAR_GP_PIN(4, 16),
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun static const unsigned int msiof1_clk_mux[] = {
1341*4882a593Smuzhiyun MSIOF1_SCK_MARK,
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static const unsigned int msiof1_sync_pins[] = {
1345*4882a593Smuzhiyun /* SYNC */
1346*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static const unsigned int msiof1_sync_mux[] = {
1350*4882a593Smuzhiyun MSIOF1_SYNC_MARK,
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
1354*4882a593Smuzhiyun /* SS1 */
1355*4882a593Smuzhiyun RCAR_GP_PIN(4, 25),
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
1359*4882a593Smuzhiyun MSIOF1_SS1_MARK,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
1363*4882a593Smuzhiyun /* SS2 */
1364*4882a593Smuzhiyun RCAR_GP_PIN(4, 22),
1365*4882a593Smuzhiyun };
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
1368*4882a593Smuzhiyun MSIOF1_SS2_MARK,
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun static const unsigned int msiof1_txd_pins[] = {
1372*4882a593Smuzhiyun /* TXD */
1373*4882a593Smuzhiyun RCAR_GP_PIN(4, 17),
1374*4882a593Smuzhiyun };
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun static const unsigned int msiof1_txd_mux[] = {
1377*4882a593Smuzhiyun MSIOF1_TXD_MARK,
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun static const unsigned int msiof1_rxd_pins[] = {
1381*4882a593Smuzhiyun /* RXD */
1382*4882a593Smuzhiyun RCAR_GP_PIN(4, 18),
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun static const unsigned int msiof1_rxd_mux[] = {
1386*4882a593Smuzhiyun MSIOF1_RXD_MARK,
1387*4882a593Smuzhiyun };
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
1390*4882a593Smuzhiyun static const unsigned int msiof2_clk_pins[] = {
1391*4882a593Smuzhiyun /* SCK */
1392*4882a593Smuzhiyun RCAR_GP_PIN(0, 3),
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun static const unsigned int msiof2_clk_mux[] = {
1396*4882a593Smuzhiyun MSIOF2_SCK_MARK,
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_pins[] = {
1400*4882a593Smuzhiyun /* SYNC */
1401*4882a593Smuzhiyun RCAR_GP_PIN(0, 6),
1402*4882a593Smuzhiyun };
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_mux[] = {
1405*4882a593Smuzhiyun MSIOF2_SYNC_A_MARK,
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_pins[] = {
1409*4882a593Smuzhiyun /* SYNC */
1410*4882a593Smuzhiyun RCAR_GP_PIN(0, 2),
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_mux[] = {
1414*4882a593Smuzhiyun MSIOF2_SYNC_B_MARK,
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun static const unsigned int msiof2_ss1_pins[] = {
1418*4882a593Smuzhiyun /* SS1 */
1419*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static const unsigned int msiof2_ss1_mux[] = {
1423*4882a593Smuzhiyun MSIOF2_SS1_MARK,
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun static const unsigned int msiof2_ss2_pins[] = {
1427*4882a593Smuzhiyun /* SS2 */
1428*4882a593Smuzhiyun RCAR_GP_PIN(0, 8),
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static const unsigned int msiof2_ss2_mux[] = {
1432*4882a593Smuzhiyun MSIOF2_SS2_MARK,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun static const unsigned int msiof2_txd_pins[] = {
1436*4882a593Smuzhiyun /* TXD */
1437*4882a593Smuzhiyun RCAR_GP_PIN(0, 4),
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static const unsigned int msiof2_txd_mux[] = {
1441*4882a593Smuzhiyun MSIOF2_TXD_MARK,
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun static const unsigned int msiof2_rxd_pins[] = {
1445*4882a593Smuzhiyun /* RXD */
1446*4882a593Smuzhiyun RCAR_GP_PIN(0, 5),
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static const unsigned int msiof2_rxd_mux[] = {
1450*4882a593Smuzhiyun MSIOF2_RXD_MARK,
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /* - MSIOF3 ----------------------------------------------------------------- */
1454*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_pins[] = {
1455*4882a593Smuzhiyun /* SCK */
1456*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_mux[] = {
1460*4882a593Smuzhiyun MSIOF3_SCK_A_MARK,
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_pins[] = {
1464*4882a593Smuzhiyun /* SYNC */
1465*4882a593Smuzhiyun RCAR_GP_PIN(2, 21),
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_mux[] = {
1469*4882a593Smuzhiyun MSIOF3_SYNC_A_MARK,
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_pins[] = {
1473*4882a593Smuzhiyun /* SS1 */
1474*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_mux[] = {
1478*4882a593Smuzhiyun MSIOF3_SS1_A_MARK,
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_pins[] = {
1482*4882a593Smuzhiyun /* SS2 */
1483*4882a593Smuzhiyun RCAR_GP_PIN(2, 10),
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_mux[] = {
1487*4882a593Smuzhiyun MSIOF3_SS2_A_MARK,
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_pins[] = {
1491*4882a593Smuzhiyun /* TXD */
1492*4882a593Smuzhiyun RCAR_GP_PIN(2, 22),
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_mux[] = {
1496*4882a593Smuzhiyun MSIOF3_TXD_A_MARK,
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_pins[] = {
1500*4882a593Smuzhiyun /* RXD */
1501*4882a593Smuzhiyun RCAR_GP_PIN(2, 23),
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_mux[] = {
1505*4882a593Smuzhiyun MSIOF3_RXD_A_MARK,
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun
1508*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_pins[] = {
1509*4882a593Smuzhiyun /* SCK */
1510*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_mux[] = {
1514*4882a593Smuzhiyun MSIOF3_SCK_B_MARK,
1515*4882a593Smuzhiyun };
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_pins[] = {
1518*4882a593Smuzhiyun /* SYNC */
1519*4882a593Smuzhiyun RCAR_GP_PIN(1, 9),
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_mux[] = {
1523*4882a593Smuzhiyun MSIOF3_SYNC_B_MARK,
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_pins[] = {
1527*4882a593Smuzhiyun /* SS1 */
1528*4882a593Smuzhiyun RCAR_GP_PIN(1, 6),
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_mux[] = {
1532*4882a593Smuzhiyun MSIOF3_SS1_B_MARK,
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun static const unsigned int msiof3_ss2_b_pins[] = {
1536*4882a593Smuzhiyun /* SS2 */
1537*4882a593Smuzhiyun RCAR_GP_PIN(1, 7),
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun static const unsigned int msiof3_ss2_b_mux[] = {
1541*4882a593Smuzhiyun MSIOF3_SS2_B_MARK,
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_pins[] = {
1545*4882a593Smuzhiyun /* TXD */
1546*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_mux[] = {
1550*4882a593Smuzhiyun MSIOF3_TXD_B_MARK,
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_pins[] = {
1554*4882a593Smuzhiyun /* RXD */
1555*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_mux[] = {
1559*4882a593Smuzhiyun MSIOF3_RXD_B_MARK,
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* - PWM0 ------------------------------------------------------------------ */
1563*4882a593Smuzhiyun static const unsigned int pwm0_a_pins[] = {
1564*4882a593Smuzhiyun /* PWM */
1565*4882a593Smuzhiyun RCAR_GP_PIN(2, 1),
1566*4882a593Smuzhiyun };
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun static const unsigned int pwm0_a_mux[] = {
1569*4882a593Smuzhiyun PWM0_A_MARK,
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun static const unsigned int pwm0_b_pins[] = {
1573*4882a593Smuzhiyun /* PWM */
1574*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun static const unsigned int pwm0_b_mux[] = {
1578*4882a593Smuzhiyun PWM0_B_MARK,
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun static const unsigned int pwm0_c_pins[] = {
1582*4882a593Smuzhiyun /* PWM */
1583*4882a593Smuzhiyun RCAR_GP_PIN(2, 29),
1584*4882a593Smuzhiyun };
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun static const unsigned int pwm0_c_mux[] = {
1587*4882a593Smuzhiyun PWM0_C_MARK,
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* - PWM1 ------------------------------------------------------------------ */
1591*4882a593Smuzhiyun static const unsigned int pwm1_a_pins[] = {
1592*4882a593Smuzhiyun /* PWM */
1593*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun static const unsigned int pwm1_a_mux[] = {
1597*4882a593Smuzhiyun PWM1_A_MARK,
1598*4882a593Smuzhiyun };
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
1601*4882a593Smuzhiyun /* PWM */
1602*4882a593Smuzhiyun RCAR_GP_PIN(1, 19),
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
1606*4882a593Smuzhiyun PWM1_B_MARK,
1607*4882a593Smuzhiyun };
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun static const unsigned int pwm1_c_pins[] = {
1610*4882a593Smuzhiyun /* PWM */
1611*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun static const unsigned int pwm1_c_mux[] = {
1615*4882a593Smuzhiyun PWM1_C_MARK,
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /* - PWM2 ------------------------------------------------------------------ */
1619*4882a593Smuzhiyun static const unsigned int pwm2_a_pins[] = {
1620*4882a593Smuzhiyun /* PWM */
1621*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const unsigned int pwm2_a_mux[] = {
1625*4882a593Smuzhiyun PWM2_A_MARK,
1626*4882a593Smuzhiyun };
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
1629*4882a593Smuzhiyun /* PWM */
1630*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
1634*4882a593Smuzhiyun PWM2_B_MARK,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun static const unsigned int pwm2_c_pins[] = {
1638*4882a593Smuzhiyun /* PWM */
1639*4882a593Smuzhiyun RCAR_GP_PIN(2, 31),
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun static const unsigned int pwm2_c_mux[] = {
1643*4882a593Smuzhiyun PWM2_C_MARK,
1644*4882a593Smuzhiyun };
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* - PWM3 ------------------------------------------------------------------ */
1647*4882a593Smuzhiyun static const unsigned int pwm3_a_pins[] = {
1648*4882a593Smuzhiyun /* PWM */
1649*4882a593Smuzhiyun RCAR_GP_PIN(2, 4),
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun static const unsigned int pwm3_a_mux[] = {
1653*4882a593Smuzhiyun PWM3_A_MARK,
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun static const unsigned int pwm3_b_pins[] = {
1657*4882a593Smuzhiyun /* PWM */
1658*4882a593Smuzhiyun RCAR_GP_PIN(1, 27),
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun static const unsigned int pwm3_b_mux[] = {
1662*4882a593Smuzhiyun PWM3_B_MARK,
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static const unsigned int pwm3_c_pins[] = {
1666*4882a593Smuzhiyun /* PWM */
1667*4882a593Smuzhiyun RCAR_GP_PIN(4, 0),
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun static const unsigned int pwm3_c_mux[] = {
1671*4882a593Smuzhiyun PWM3_C_MARK,
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
1675*4882a593Smuzhiyun static const unsigned int scif0_data_a_pins[] = {
1676*4882a593Smuzhiyun /* RX, TX */
1677*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun static const unsigned int scif0_data_a_mux[] = {
1680*4882a593Smuzhiyun RX0_A_MARK, TX0_A_MARK,
1681*4882a593Smuzhiyun };
1682*4882a593Smuzhiyun static const unsigned int scif0_clk_a_pins[] = {
1683*4882a593Smuzhiyun /* SCK */
1684*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun static const unsigned int scif0_clk_a_mux[] = {
1687*4882a593Smuzhiyun SCK0_A_MARK,
1688*4882a593Smuzhiyun };
1689*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
1690*4882a593Smuzhiyun /* RX, TX */
1691*4882a593Smuzhiyun RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 28),
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
1694*4882a593Smuzhiyun RX0_B_MARK, TX0_B_MARK,
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun static const unsigned int scif0_clk_b_pins[] = {
1697*4882a593Smuzhiyun /* SCK */
1698*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun static const unsigned int scif0_clk_b_mux[] = {
1701*4882a593Smuzhiyun SCK0_B_MARK,
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun static const unsigned int scif0_ctrl_pins[] = {
1704*4882a593Smuzhiyun /* RTS, CTS */
1705*4882a593Smuzhiyun RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun static const unsigned int scif0_ctrl_mux[] = {
1708*4882a593Smuzhiyun RTS0_N_MARK, CTS0_N_MARK,
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
1711*4882a593Smuzhiyun static const unsigned int scif1_data_a_pins[] = {
1712*4882a593Smuzhiyun /* RX, TX */
1713*4882a593Smuzhiyun RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun static const unsigned int scif1_data_a_mux[] = {
1716*4882a593Smuzhiyun RX1_A_MARK, TX1_A_MARK,
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun static const unsigned int scif1_clk_a_pins[] = {
1719*4882a593Smuzhiyun /* SCK */
1720*4882a593Smuzhiyun RCAR_GP_PIN(4, 22),
1721*4882a593Smuzhiyun };
1722*4882a593Smuzhiyun static const unsigned int scif1_clk_a_mux[] = {
1723*4882a593Smuzhiyun SCK1_A_MARK,
1724*4882a593Smuzhiyun };
1725*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
1726*4882a593Smuzhiyun /* RX, TX */
1727*4882a593Smuzhiyun RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 28),
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
1730*4882a593Smuzhiyun RX1_B_MARK, TX1_B_MARK,
1731*4882a593Smuzhiyun };
1732*4882a593Smuzhiyun static const unsigned int scif1_clk_b_pins[] = {
1733*4882a593Smuzhiyun /* SCK */
1734*4882a593Smuzhiyun RCAR_GP_PIN(2, 25),
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun static const unsigned int scif1_clk_b_mux[] = {
1737*4882a593Smuzhiyun SCK1_B_MARK,
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun static const unsigned int scif1_ctrl_pins[] = {
1740*4882a593Smuzhiyun /* RTS, CTS */
1741*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun static const unsigned int scif1_ctrl_mux[] = {
1744*4882a593Smuzhiyun RTS1_N_MARK, CTS1_N_MARK,
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
1748*4882a593Smuzhiyun static const unsigned int scif2_data_pins[] = {
1749*4882a593Smuzhiyun /* RX, TX */
1750*4882a593Smuzhiyun RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun static const unsigned int scif2_data_mux[] = {
1753*4882a593Smuzhiyun RX2_MARK, TX2_MARK,
1754*4882a593Smuzhiyun };
1755*4882a593Smuzhiyun static const unsigned int scif2_clk_pins[] = {
1756*4882a593Smuzhiyun /* SCK */
1757*4882a593Smuzhiyun RCAR_GP_PIN(4, 25),
1758*4882a593Smuzhiyun };
1759*4882a593Smuzhiyun static const unsigned int scif2_clk_mux[] = {
1760*4882a593Smuzhiyun SCK2_MARK,
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
1763*4882a593Smuzhiyun static const unsigned int scif3_data_a_pins[] = {
1764*4882a593Smuzhiyun /* RX, TX */
1765*4882a593Smuzhiyun RCAR_GP_PIN(2, 31), RCAR_GP_PIN(4, 00),
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun static const unsigned int scif3_data_a_mux[] = {
1768*4882a593Smuzhiyun RX3_A_MARK, TX3_A_MARK,
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun static const unsigned int scif3_clk_a_pins[] = {
1771*4882a593Smuzhiyun /* SCK */
1772*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun static const unsigned int scif3_clk_a_mux[] = {
1775*4882a593Smuzhiyun SCK3_A_MARK,
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
1778*4882a593Smuzhiyun /* RX, TX */
1779*4882a593Smuzhiyun RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31),
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
1782*4882a593Smuzhiyun RX3_B_MARK, TX3_B_MARK,
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun static const unsigned int scif3_clk_b_pins[] = {
1785*4882a593Smuzhiyun /* SCK */
1786*4882a593Smuzhiyun RCAR_GP_PIN(1, 29),
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun static const unsigned int scif3_clk_b_mux[] = {
1789*4882a593Smuzhiyun SCK3_B_MARK,
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
1792*4882a593Smuzhiyun static const unsigned int scif4_data_a_pins[] = {
1793*4882a593Smuzhiyun /* RX, TX */
1794*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun static const unsigned int scif4_data_a_mux[] = {
1797*4882a593Smuzhiyun RX4_A_MARK, TX4_A_MARK,
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun static const unsigned int scif4_clk_a_pins[] = {
1800*4882a593Smuzhiyun /* SCK */
1801*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun static const unsigned int scif4_clk_a_mux[] = {
1804*4882a593Smuzhiyun SCK4_A_MARK,
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
1807*4882a593Smuzhiyun /* RX, TX */
1808*4882a593Smuzhiyun RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
1811*4882a593Smuzhiyun RX4_B_MARK, TX4_B_MARK,
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun static const unsigned int scif4_clk_b_pins[] = {
1814*4882a593Smuzhiyun /* SCK */
1815*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun static const unsigned int scif4_clk_b_mux[] = {
1818*4882a593Smuzhiyun SCK4_B_MARK,
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
1821*4882a593Smuzhiyun static const unsigned int scif5_data_a_pins[] = {
1822*4882a593Smuzhiyun /* RX, TX */
1823*4882a593Smuzhiyun RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun static const unsigned int scif5_data_a_mux[] = {
1826*4882a593Smuzhiyun RX5_A_MARK, TX5_A_MARK,
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun static const unsigned int scif5_clk_a_pins[] = {
1829*4882a593Smuzhiyun /* SCK */
1830*4882a593Smuzhiyun RCAR_GP_PIN(0, 6),
1831*4882a593Smuzhiyun };
1832*4882a593Smuzhiyun static const unsigned int scif5_clk_a_mux[] = {
1833*4882a593Smuzhiyun SCK5_A_MARK,
1834*4882a593Smuzhiyun };
1835*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
1836*4882a593Smuzhiyun /* RX, TX */
1837*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
1840*4882a593Smuzhiyun RX5_B_MARK, TX5_B_MARK,
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun static const unsigned int scif5_clk_b_pins[] = {
1843*4882a593Smuzhiyun /* SCK */
1844*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun static const unsigned int scif5_clk_b_mux[] = {
1847*4882a593Smuzhiyun SCK5_B_MARK,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
1850*4882a593Smuzhiyun static const unsigned int scif_clk_pins[] = {
1851*4882a593Smuzhiyun /* SCIF_CLK */
1852*4882a593Smuzhiyun RCAR_GP_PIN(2, 27),
1853*4882a593Smuzhiyun };
1854*4882a593Smuzhiyun static const unsigned int scif_clk_mux[] = {
1855*4882a593Smuzhiyun SCIF_CLK_MARK,
1856*4882a593Smuzhiyun };
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun /* - SSI ---------------------------------------------------------------*/
1859*4882a593Smuzhiyun static const unsigned int ssi3_data_pins[] = {
1860*4882a593Smuzhiyun /* SDATA */
1861*4882a593Smuzhiyun RCAR_GP_PIN(4, 3),
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun static const unsigned int ssi3_data_mux[] = {
1864*4882a593Smuzhiyun SSI_SDATA3_MARK,
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_pins[] = {
1867*4882a593Smuzhiyun /* SCK, WS */
1868*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 4),
1869*4882a593Smuzhiyun };
1870*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_mux[] = {
1871*4882a593Smuzhiyun SSI_SCK34_MARK, SSI_WS34_MARK,
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_a_pins[] = {
1874*4882a593Smuzhiyun /* SCK, WS */
1875*4882a593Smuzhiyun RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7),
1876*4882a593Smuzhiyun };
1877*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_a_mux[] = {
1878*4882a593Smuzhiyun SSI_SCK4_A_MARK, SSI_WS4_A_MARK,
1879*4882a593Smuzhiyun };
1880*4882a593Smuzhiyun static const unsigned int ssi4_data_a_pins[] = {
1881*4882a593Smuzhiyun /* SDATA */
1882*4882a593Smuzhiyun RCAR_GP_PIN(4, 6),
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun static const unsigned int ssi4_data_a_mux[] = {
1885*4882a593Smuzhiyun SSI_SDATA4_A_MARK,
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_b_pins[] = {
1888*4882a593Smuzhiyun /* SCK, WS */
1889*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 20),
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_b_mux[] = {
1892*4882a593Smuzhiyun SSI_SCK4_B_MARK, SSI_WS4_B_MARK,
1893*4882a593Smuzhiyun };
1894*4882a593Smuzhiyun static const unsigned int ssi4_data_b_pins[] = {
1895*4882a593Smuzhiyun /* SDATA */
1896*4882a593Smuzhiyun RCAR_GP_PIN(2, 16),
1897*4882a593Smuzhiyun };
1898*4882a593Smuzhiyun static const unsigned int ssi4_data_b_mux[] = {
1899*4882a593Smuzhiyun SSI_SDATA4_B_MARK,
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
1903*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
1904*4882a593Smuzhiyun /* PWEN, OVC */
1905*4882a593Smuzhiyun RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
1906*4882a593Smuzhiyun };
1907*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
1908*4882a593Smuzhiyun USB0_PWEN_MARK, USB0_OVC_MARK,
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /* - VIN4 ------------------------------------------------------------------- */
1912*4882a593Smuzhiyun static const unsigned int vin4_data18_pins[] = {
1913*4882a593Smuzhiyun RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
1914*4882a593Smuzhiyun RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
1915*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1916*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1917*4882a593Smuzhiyun RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
1918*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
1919*4882a593Smuzhiyun RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
1920*4882a593Smuzhiyun RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
1921*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun static const unsigned int vin4_data18_mux[] = {
1924*4882a593Smuzhiyun VI4_DATA2_MARK, VI4_DATA3_MARK,
1925*4882a593Smuzhiyun VI4_DATA4_MARK, VI4_DATA5_MARK,
1926*4882a593Smuzhiyun VI4_DATA6_MARK, VI4_DATA7_MARK,
1927*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
1928*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
1929*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
1930*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
1931*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
1932*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun static const union vin_data vin4_data_pins = {
1935*4882a593Smuzhiyun .data24 = {
1936*4882a593Smuzhiyun RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
1937*4882a593Smuzhiyun RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
1938*4882a593Smuzhiyun RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
1939*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1940*4882a593Smuzhiyun RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1941*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1942*4882a593Smuzhiyun RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
1943*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
1944*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
1945*4882a593Smuzhiyun RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
1946*4882a593Smuzhiyun RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
1947*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
1948*4882a593Smuzhiyun },
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun static const union vin_data vin4_data_mux = {
1951*4882a593Smuzhiyun .data24 = {
1952*4882a593Smuzhiyun VI4_DATA0_MARK, VI4_DATA1_MARK,
1953*4882a593Smuzhiyun VI4_DATA2_MARK, VI4_DATA3_MARK,
1954*4882a593Smuzhiyun VI4_DATA4_MARK, VI4_DATA5_MARK,
1955*4882a593Smuzhiyun VI4_DATA6_MARK, VI4_DATA7_MARK,
1956*4882a593Smuzhiyun VI4_DATA8_MARK, VI4_DATA9_MARK,
1957*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
1958*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
1959*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
1960*4882a593Smuzhiyun VI4_DATA16_MARK, VI4_DATA17_MARK,
1961*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
1962*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
1963*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
1964*4882a593Smuzhiyun },
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun static const unsigned int vin4_sync_pins[] = {
1967*4882a593Smuzhiyun /* HSYNC#, VSYNC# */
1968*4882a593Smuzhiyun RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 25),
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun static const unsigned int vin4_sync_mux[] = {
1971*4882a593Smuzhiyun VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun static const unsigned int vin4_field_pins[] = {
1974*4882a593Smuzhiyun /* FIELD */
1975*4882a593Smuzhiyun RCAR_GP_PIN(2, 27),
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun static const unsigned int vin4_field_mux[] = {
1978*4882a593Smuzhiyun VI4_FIELD_MARK,
1979*4882a593Smuzhiyun };
1980*4882a593Smuzhiyun static const unsigned int vin4_clkenb_pins[] = {
1981*4882a593Smuzhiyun /* CLKENB */
1982*4882a593Smuzhiyun RCAR_GP_PIN(2, 28),
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun static const unsigned int vin4_clkenb_mux[] = {
1985*4882a593Smuzhiyun VI4_CLKENB_MARK,
1986*4882a593Smuzhiyun };
1987*4882a593Smuzhiyun static const unsigned int vin4_clk_pins[] = {
1988*4882a593Smuzhiyun /* CLK */
1989*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun static const unsigned int vin4_clk_mux[] = {
1992*4882a593Smuzhiyun VI4_CLK_MARK,
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
1996*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a),
1997*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b),
1998*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout),
1999*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1),
2000*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_link),
2001*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_magic),
2002*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_phy_int),
2003*4882a593Smuzhiyun SH_PFC_PIN_GROUP_ALIAS(avb0_mdc, avb0_mdio), /* Deprecated */
2004*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_mdio),
2005*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_mii),
2006*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_pps_a),
2007*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_match_a),
2008*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_capture_a),
2009*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_pps_b),
2010*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_match_b),
2011*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_capture_b),
2012*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_a),
2013*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_b),
2014*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_a),
2015*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_b),
2016*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk),
2017*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data),
2018*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd1_data),
2019*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb666),
2020*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb888),
2021*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_in_1),
2022*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_0),
2023*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_sync),
2024*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp_cde),
2025*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_cde),
2026*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp),
2027*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0),
2028*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1),
2029*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_a),
2030*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_b),
2031*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_a),
2032*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_b),
2033*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data1),
2034*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data4),
2035*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data8),
2036*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_ctrl),
2037*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
2038*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
2039*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
2040*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
2041*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_txd),
2042*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rxd),
2043*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk),
2044*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync),
2045*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1),
2046*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2),
2047*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd),
2048*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd),
2049*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk),
2050*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_a),
2051*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_b),
2052*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1),
2053*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2),
2054*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd),
2055*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd),
2056*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_a),
2057*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_a),
2058*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_a),
2059*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2_a),
2060*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_a),
2061*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_a),
2062*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_b),
2063*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_b),
2064*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_b),
2065*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2_b),
2066*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_b),
2067*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_b),
2068*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_a),
2069*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_b),
2070*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_c),
2071*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_a),
2072*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
2073*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_c),
2074*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_a),
2075*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
2076*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_c),
2077*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_a),
2078*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_b),
2079*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_c),
2080*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_a),
2081*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk_a),
2082*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_b),
2083*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk_b),
2084*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_ctrl),
2085*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_a),
2086*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk_a),
2087*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_b),
2088*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk_b),
2089*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_ctrl),
2090*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data),
2091*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk),
2092*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_a),
2093*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_a),
2094*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_b),
2095*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_b),
2096*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_a),
2097*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_a),
2098*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_b),
2099*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_b),
2100*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_a),
2101*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_clk_a),
2102*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_b),
2103*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_clk_b),
2104*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk),
2105*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi3_data),
2106*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi34_ctrl),
2107*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl_a),
2108*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data_a),
2109*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl_b),
2110*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data_b),
2111*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0),
2112*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 8),
2113*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 10),
2114*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 12),
2115*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 16),
2116*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_data18),
2117*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 20),
2118*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 24),
2119*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_sync),
2120*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_field),
2121*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_clkenb),
2122*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_clk),
2123*4882a593Smuzhiyun };
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun static const char * const audio_clk_groups[] = {
2126*4882a593Smuzhiyun "audio_clk_a",
2127*4882a593Smuzhiyun "audio_clk_b",
2128*4882a593Smuzhiyun "audio_clkout",
2129*4882a593Smuzhiyun "audio_clkout1",
2130*4882a593Smuzhiyun };
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun static const char * const avb0_groups[] = {
2133*4882a593Smuzhiyun "avb0_link",
2134*4882a593Smuzhiyun "avb0_magic",
2135*4882a593Smuzhiyun "avb0_phy_int",
2136*4882a593Smuzhiyun "avb0_mdc", /* Deprecated, please use "avb0_mdio" instead */
2137*4882a593Smuzhiyun "avb0_mdio",
2138*4882a593Smuzhiyun "avb0_mii",
2139*4882a593Smuzhiyun "avb0_avtp_pps_a",
2140*4882a593Smuzhiyun "avb0_avtp_match_a",
2141*4882a593Smuzhiyun "avb0_avtp_capture_a",
2142*4882a593Smuzhiyun "avb0_avtp_pps_b",
2143*4882a593Smuzhiyun "avb0_avtp_match_b",
2144*4882a593Smuzhiyun "avb0_avtp_capture_b",
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun static const char * const can0_groups[] = {
2148*4882a593Smuzhiyun "can0_data_a",
2149*4882a593Smuzhiyun "can0_data_b",
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun static const char * const can1_groups[] = {
2152*4882a593Smuzhiyun "can1_data_a",
2153*4882a593Smuzhiyun "can1_data_b",
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun static const char * const can_clk_groups[] = {
2156*4882a593Smuzhiyun "can_clk",
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun static const char * const canfd0_groups[] = {
2160*4882a593Smuzhiyun "canfd0_data",
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun static const char * const canfd1_groups[] = {
2163*4882a593Smuzhiyun "canfd1_data",
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun static const char * const du_groups[] = {
2167*4882a593Smuzhiyun "du_rgb666",
2168*4882a593Smuzhiyun "du_rgb888",
2169*4882a593Smuzhiyun "du_clk_in_1",
2170*4882a593Smuzhiyun "du_clk_out_0",
2171*4882a593Smuzhiyun "du_sync",
2172*4882a593Smuzhiyun "du_disp_cde",
2173*4882a593Smuzhiyun "du_cde",
2174*4882a593Smuzhiyun "du_disp",
2175*4882a593Smuzhiyun };
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
2178*4882a593Smuzhiyun "i2c0",
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
2181*4882a593Smuzhiyun "i2c1",
2182*4882a593Smuzhiyun };
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
2185*4882a593Smuzhiyun "i2c2_a",
2186*4882a593Smuzhiyun "i2c2_b",
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
2190*4882a593Smuzhiyun "i2c3_a",
2191*4882a593Smuzhiyun "i2c3_b",
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun static const char * const mmc_groups[] = {
2195*4882a593Smuzhiyun "mmc_data1",
2196*4882a593Smuzhiyun "mmc_data4",
2197*4882a593Smuzhiyun "mmc_data8",
2198*4882a593Smuzhiyun "mmc_ctrl",
2199*4882a593Smuzhiyun };
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
2202*4882a593Smuzhiyun "pwm0_a",
2203*4882a593Smuzhiyun "pwm0_b",
2204*4882a593Smuzhiyun "pwm0_c",
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
2208*4882a593Smuzhiyun "pwm1_a",
2209*4882a593Smuzhiyun "pwm1_b",
2210*4882a593Smuzhiyun "pwm1_c",
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
2214*4882a593Smuzhiyun "pwm2_a",
2215*4882a593Smuzhiyun "pwm2_b",
2216*4882a593Smuzhiyun "pwm2_c",
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
2220*4882a593Smuzhiyun "pwm3_a",
2221*4882a593Smuzhiyun "pwm3_b",
2222*4882a593Smuzhiyun "pwm3_c",
2223*4882a593Smuzhiyun };
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun static const char * const scif0_groups[] = {
2226*4882a593Smuzhiyun "scif0_data_a",
2227*4882a593Smuzhiyun "scif0_clk_a",
2228*4882a593Smuzhiyun "scif0_data_b",
2229*4882a593Smuzhiyun "scif0_clk_b",
2230*4882a593Smuzhiyun "scif0_ctrl",
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun static const char * const scif1_groups[] = {
2234*4882a593Smuzhiyun "scif1_data_a",
2235*4882a593Smuzhiyun "scif1_clk_a",
2236*4882a593Smuzhiyun "scif1_data_b",
2237*4882a593Smuzhiyun "scif1_clk_b",
2238*4882a593Smuzhiyun "scif1_ctrl",
2239*4882a593Smuzhiyun };
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun static const char * const scif2_groups[] = {
2242*4882a593Smuzhiyun "scif2_data",
2243*4882a593Smuzhiyun "scif2_clk",
2244*4882a593Smuzhiyun };
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun static const char * const scif3_groups[] = {
2247*4882a593Smuzhiyun "scif3_data_a",
2248*4882a593Smuzhiyun "scif3_clk_a",
2249*4882a593Smuzhiyun "scif3_data_b",
2250*4882a593Smuzhiyun "scif3_clk_b",
2251*4882a593Smuzhiyun };
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun static const char * const scif4_groups[] = {
2254*4882a593Smuzhiyun "scif4_data_a",
2255*4882a593Smuzhiyun "scif4_clk_a",
2256*4882a593Smuzhiyun "scif4_data_b",
2257*4882a593Smuzhiyun "scif4_clk_b",
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun static const char * const scif5_groups[] = {
2261*4882a593Smuzhiyun "scif5_data_a",
2262*4882a593Smuzhiyun "scif5_clk_a",
2263*4882a593Smuzhiyun "scif5_data_b",
2264*4882a593Smuzhiyun "scif5_clk_b",
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
2268*4882a593Smuzhiyun "scif_clk",
2269*4882a593Smuzhiyun };
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun static const char * const ssi_groups[] = {
2272*4882a593Smuzhiyun "ssi3_data",
2273*4882a593Smuzhiyun "ssi34_ctrl",
2274*4882a593Smuzhiyun "ssi4_ctrl_a",
2275*4882a593Smuzhiyun "ssi4_data_a",
2276*4882a593Smuzhiyun "ssi4_ctrl_b",
2277*4882a593Smuzhiyun "ssi4_data_b",
2278*4882a593Smuzhiyun };
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun static const char * const usb0_groups[] = {
2281*4882a593Smuzhiyun "usb0",
2282*4882a593Smuzhiyun };
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun static const char * const vin4_groups[] = {
2285*4882a593Smuzhiyun "vin4_data8",
2286*4882a593Smuzhiyun "vin4_data10",
2287*4882a593Smuzhiyun "vin4_data12",
2288*4882a593Smuzhiyun "vin4_data16",
2289*4882a593Smuzhiyun "vin4_data18",
2290*4882a593Smuzhiyun "vin4_data20",
2291*4882a593Smuzhiyun "vin4_data24",
2292*4882a593Smuzhiyun "vin4_sync",
2293*4882a593Smuzhiyun "vin4_field",
2294*4882a593Smuzhiyun "vin4_clkenb",
2295*4882a593Smuzhiyun "vin4_clk",
2296*4882a593Smuzhiyun };
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
2299*4882a593Smuzhiyun "msiof0_clk",
2300*4882a593Smuzhiyun "msiof0_sync",
2301*4882a593Smuzhiyun "msiof0_ss1",
2302*4882a593Smuzhiyun "msiof0_ss2",
2303*4882a593Smuzhiyun "msiof0_txd",
2304*4882a593Smuzhiyun "msiof0_rxd",
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
2308*4882a593Smuzhiyun "msiof1_clk",
2309*4882a593Smuzhiyun "msiof1_sync",
2310*4882a593Smuzhiyun "msiof1_ss1",
2311*4882a593Smuzhiyun "msiof1_ss2",
2312*4882a593Smuzhiyun "msiof1_txd",
2313*4882a593Smuzhiyun "msiof1_rxd",
2314*4882a593Smuzhiyun };
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
2317*4882a593Smuzhiyun "msiof2_clk",
2318*4882a593Smuzhiyun "msiof2_sync_a",
2319*4882a593Smuzhiyun "msiof2_sync_b",
2320*4882a593Smuzhiyun "msiof2_ss1",
2321*4882a593Smuzhiyun "msiof2_ss2",
2322*4882a593Smuzhiyun "msiof2_txd",
2323*4882a593Smuzhiyun "msiof2_rxd",
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun static const char * const msiof3_groups[] = {
2327*4882a593Smuzhiyun "msiof3_clk_a",
2328*4882a593Smuzhiyun "msiof3_sync_a",
2329*4882a593Smuzhiyun "msiof3_ss1_a",
2330*4882a593Smuzhiyun "msiof3_ss2_a",
2331*4882a593Smuzhiyun "msiof3_txd_a",
2332*4882a593Smuzhiyun "msiof3_rxd_a",
2333*4882a593Smuzhiyun "msiof3_clk_b",
2334*4882a593Smuzhiyun "msiof3_sync_b",
2335*4882a593Smuzhiyun "msiof3_ss1_b",
2336*4882a593Smuzhiyun "msiof3_ss2_b",
2337*4882a593Smuzhiyun "msiof3_txd_b",
2338*4882a593Smuzhiyun "msiof3_rxd_b",
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
2342*4882a593Smuzhiyun SH_PFC_FUNCTION(audio_clk),
2343*4882a593Smuzhiyun SH_PFC_FUNCTION(avb0),
2344*4882a593Smuzhiyun SH_PFC_FUNCTION(can0),
2345*4882a593Smuzhiyun SH_PFC_FUNCTION(can1),
2346*4882a593Smuzhiyun SH_PFC_FUNCTION(can_clk),
2347*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd0),
2348*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd1),
2349*4882a593Smuzhiyun SH_PFC_FUNCTION(du),
2350*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c0),
2351*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
2352*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
2353*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c3),
2354*4882a593Smuzhiyun SH_PFC_FUNCTION(mmc),
2355*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
2356*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
2357*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
2358*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof3),
2359*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
2360*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
2361*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
2362*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
2363*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
2364*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
2365*4882a593Smuzhiyun SH_PFC_FUNCTION(scif2),
2366*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
2367*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
2368*4882a593Smuzhiyun SH_PFC_FUNCTION(scif5),
2369*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
2370*4882a593Smuzhiyun SH_PFC_FUNCTION(ssi),
2371*4882a593Smuzhiyun SH_PFC_FUNCTION(usb0),
2372*4882a593Smuzhiyun SH_PFC_FUNCTION(vin4),
2373*4882a593Smuzhiyun };
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2376*4882a593Smuzhiyun #define F_(x, y) FN_##y
2377*4882a593Smuzhiyun #define FM(x) FN_##x
2378*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
2379*4882a593Smuzhiyun 0, 0,
2380*4882a593Smuzhiyun 0, 0,
2381*4882a593Smuzhiyun 0, 0,
2382*4882a593Smuzhiyun 0, 0,
2383*4882a593Smuzhiyun 0, 0,
2384*4882a593Smuzhiyun 0, 0,
2385*4882a593Smuzhiyun 0, 0,
2386*4882a593Smuzhiyun 0, 0,
2387*4882a593Smuzhiyun 0, 0,
2388*4882a593Smuzhiyun 0, 0,
2389*4882a593Smuzhiyun 0, 0,
2390*4882a593Smuzhiyun 0, 0,
2391*4882a593Smuzhiyun 0, 0,
2392*4882a593Smuzhiyun 0, 0,
2393*4882a593Smuzhiyun 0, 0,
2394*4882a593Smuzhiyun 0, 0,
2395*4882a593Smuzhiyun 0, 0,
2396*4882a593Smuzhiyun 0, 0,
2397*4882a593Smuzhiyun 0, 0,
2398*4882a593Smuzhiyun 0, 0,
2399*4882a593Smuzhiyun 0, 0,
2400*4882a593Smuzhiyun 0, 0,
2401*4882a593Smuzhiyun 0, 0,
2402*4882a593Smuzhiyun GP_0_8_FN, GPSR0_8,
2403*4882a593Smuzhiyun GP_0_7_FN, GPSR0_7,
2404*4882a593Smuzhiyun GP_0_6_FN, GPSR0_6,
2405*4882a593Smuzhiyun GP_0_5_FN, GPSR0_5,
2406*4882a593Smuzhiyun GP_0_4_FN, GPSR0_4,
2407*4882a593Smuzhiyun GP_0_3_FN, GPSR0_3,
2408*4882a593Smuzhiyun GP_0_2_FN, GPSR0_2,
2409*4882a593Smuzhiyun GP_0_1_FN, GPSR0_1,
2410*4882a593Smuzhiyun GP_0_0_FN, GPSR0_0, ))
2411*4882a593Smuzhiyun },
2412*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
2413*4882a593Smuzhiyun GP_1_31_FN, GPSR1_31,
2414*4882a593Smuzhiyun GP_1_30_FN, GPSR1_30,
2415*4882a593Smuzhiyun GP_1_29_FN, GPSR1_29,
2416*4882a593Smuzhiyun GP_1_28_FN, GPSR1_28,
2417*4882a593Smuzhiyun GP_1_27_FN, GPSR1_27,
2418*4882a593Smuzhiyun GP_1_26_FN, GPSR1_26,
2419*4882a593Smuzhiyun GP_1_25_FN, GPSR1_25,
2420*4882a593Smuzhiyun GP_1_24_FN, GPSR1_24,
2421*4882a593Smuzhiyun GP_1_23_FN, GPSR1_23,
2422*4882a593Smuzhiyun GP_1_22_FN, GPSR1_22,
2423*4882a593Smuzhiyun GP_1_21_FN, GPSR1_21,
2424*4882a593Smuzhiyun GP_1_20_FN, GPSR1_20,
2425*4882a593Smuzhiyun GP_1_19_FN, GPSR1_19,
2426*4882a593Smuzhiyun GP_1_18_FN, GPSR1_18,
2427*4882a593Smuzhiyun GP_1_17_FN, GPSR1_17,
2428*4882a593Smuzhiyun GP_1_16_FN, GPSR1_16,
2429*4882a593Smuzhiyun GP_1_15_FN, GPSR1_15,
2430*4882a593Smuzhiyun GP_1_14_FN, GPSR1_14,
2431*4882a593Smuzhiyun GP_1_13_FN, GPSR1_13,
2432*4882a593Smuzhiyun GP_1_12_FN, GPSR1_12,
2433*4882a593Smuzhiyun GP_1_11_FN, GPSR1_11,
2434*4882a593Smuzhiyun GP_1_10_FN, GPSR1_10,
2435*4882a593Smuzhiyun GP_1_9_FN, GPSR1_9,
2436*4882a593Smuzhiyun GP_1_8_FN, GPSR1_8,
2437*4882a593Smuzhiyun GP_1_7_FN, GPSR1_7,
2438*4882a593Smuzhiyun GP_1_6_FN, GPSR1_6,
2439*4882a593Smuzhiyun GP_1_5_FN, GPSR1_5,
2440*4882a593Smuzhiyun GP_1_4_FN, GPSR1_4,
2441*4882a593Smuzhiyun GP_1_3_FN, GPSR1_3,
2442*4882a593Smuzhiyun GP_1_2_FN, GPSR1_2,
2443*4882a593Smuzhiyun GP_1_1_FN, GPSR1_1,
2444*4882a593Smuzhiyun GP_1_0_FN, GPSR1_0, ))
2445*4882a593Smuzhiyun },
2446*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
2447*4882a593Smuzhiyun GP_2_31_FN, GPSR2_31,
2448*4882a593Smuzhiyun GP_2_30_FN, GPSR2_30,
2449*4882a593Smuzhiyun GP_2_29_FN, GPSR2_29,
2450*4882a593Smuzhiyun GP_2_28_FN, GPSR2_28,
2451*4882a593Smuzhiyun GP_2_27_FN, GPSR2_27,
2452*4882a593Smuzhiyun GP_2_26_FN, GPSR2_26,
2453*4882a593Smuzhiyun GP_2_25_FN, GPSR2_25,
2454*4882a593Smuzhiyun GP_2_24_FN, GPSR2_24,
2455*4882a593Smuzhiyun GP_2_23_FN, GPSR2_23,
2456*4882a593Smuzhiyun GP_2_22_FN, GPSR2_22,
2457*4882a593Smuzhiyun GP_2_21_FN, GPSR2_21,
2458*4882a593Smuzhiyun GP_2_20_FN, GPSR2_20,
2459*4882a593Smuzhiyun GP_2_19_FN, GPSR2_19,
2460*4882a593Smuzhiyun GP_2_18_FN, GPSR2_18,
2461*4882a593Smuzhiyun GP_2_17_FN, GPSR2_17,
2462*4882a593Smuzhiyun GP_2_16_FN, GPSR2_16,
2463*4882a593Smuzhiyun GP_2_15_FN, GPSR2_15,
2464*4882a593Smuzhiyun GP_2_14_FN, GPSR2_14,
2465*4882a593Smuzhiyun GP_2_13_FN, GPSR2_13,
2466*4882a593Smuzhiyun GP_2_12_FN, GPSR2_12,
2467*4882a593Smuzhiyun GP_2_11_FN, GPSR2_11,
2468*4882a593Smuzhiyun GP_2_10_FN, GPSR2_10,
2469*4882a593Smuzhiyun GP_2_9_FN, GPSR2_9,
2470*4882a593Smuzhiyun GP_2_8_FN, GPSR2_8,
2471*4882a593Smuzhiyun GP_2_7_FN, GPSR2_7,
2472*4882a593Smuzhiyun GP_2_6_FN, GPSR2_6,
2473*4882a593Smuzhiyun GP_2_5_FN, GPSR2_5,
2474*4882a593Smuzhiyun GP_2_4_FN, GPSR2_4,
2475*4882a593Smuzhiyun GP_2_3_FN, GPSR2_3,
2476*4882a593Smuzhiyun GP_2_2_FN, GPSR2_2,
2477*4882a593Smuzhiyun GP_2_1_FN, GPSR2_1,
2478*4882a593Smuzhiyun GP_2_0_FN, GPSR2_0, ))
2479*4882a593Smuzhiyun },
2480*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
2481*4882a593Smuzhiyun 0, 0,
2482*4882a593Smuzhiyun 0, 0,
2483*4882a593Smuzhiyun 0, 0,
2484*4882a593Smuzhiyun 0, 0,
2485*4882a593Smuzhiyun 0, 0,
2486*4882a593Smuzhiyun 0, 0,
2487*4882a593Smuzhiyun 0, 0,
2488*4882a593Smuzhiyun 0, 0,
2489*4882a593Smuzhiyun 0, 0,
2490*4882a593Smuzhiyun 0, 0,
2491*4882a593Smuzhiyun 0, 0,
2492*4882a593Smuzhiyun 0, 0,
2493*4882a593Smuzhiyun 0, 0,
2494*4882a593Smuzhiyun 0, 0,
2495*4882a593Smuzhiyun 0, 0,
2496*4882a593Smuzhiyun 0, 0,
2497*4882a593Smuzhiyun 0, 0,
2498*4882a593Smuzhiyun 0, 0,
2499*4882a593Smuzhiyun 0, 0,
2500*4882a593Smuzhiyun 0, 0,
2501*4882a593Smuzhiyun 0, 0,
2502*4882a593Smuzhiyun 0, 0,
2503*4882a593Smuzhiyun GP_3_9_FN, GPSR3_9,
2504*4882a593Smuzhiyun GP_3_8_FN, GPSR3_8,
2505*4882a593Smuzhiyun GP_3_7_FN, GPSR3_7,
2506*4882a593Smuzhiyun GP_3_6_FN, GPSR3_6,
2507*4882a593Smuzhiyun GP_3_5_FN, GPSR3_5,
2508*4882a593Smuzhiyun GP_3_4_FN, GPSR3_4,
2509*4882a593Smuzhiyun GP_3_3_FN, GPSR3_3,
2510*4882a593Smuzhiyun GP_3_2_FN, GPSR3_2,
2511*4882a593Smuzhiyun GP_3_1_FN, GPSR3_1,
2512*4882a593Smuzhiyun GP_3_0_FN, GPSR3_0, ))
2513*4882a593Smuzhiyun },
2514*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
2515*4882a593Smuzhiyun GP_4_31_FN, GPSR4_31,
2516*4882a593Smuzhiyun GP_4_30_FN, GPSR4_30,
2517*4882a593Smuzhiyun GP_4_29_FN, GPSR4_29,
2518*4882a593Smuzhiyun GP_4_28_FN, GPSR4_28,
2519*4882a593Smuzhiyun GP_4_27_FN, GPSR4_27,
2520*4882a593Smuzhiyun GP_4_26_FN, GPSR4_26,
2521*4882a593Smuzhiyun GP_4_25_FN, GPSR4_25,
2522*4882a593Smuzhiyun GP_4_24_FN, GPSR4_24,
2523*4882a593Smuzhiyun GP_4_23_FN, GPSR4_23,
2524*4882a593Smuzhiyun GP_4_22_FN, GPSR4_22,
2525*4882a593Smuzhiyun GP_4_21_FN, GPSR4_21,
2526*4882a593Smuzhiyun GP_4_20_FN, GPSR4_20,
2527*4882a593Smuzhiyun GP_4_19_FN, GPSR4_19,
2528*4882a593Smuzhiyun GP_4_18_FN, GPSR4_18,
2529*4882a593Smuzhiyun GP_4_17_FN, GPSR4_17,
2530*4882a593Smuzhiyun GP_4_16_FN, GPSR4_16,
2531*4882a593Smuzhiyun GP_4_15_FN, GPSR4_15,
2532*4882a593Smuzhiyun GP_4_14_FN, GPSR4_14,
2533*4882a593Smuzhiyun GP_4_13_FN, GPSR4_13,
2534*4882a593Smuzhiyun GP_4_12_FN, GPSR4_12,
2535*4882a593Smuzhiyun GP_4_11_FN, GPSR4_11,
2536*4882a593Smuzhiyun GP_4_10_FN, GPSR4_10,
2537*4882a593Smuzhiyun GP_4_9_FN, GPSR4_9,
2538*4882a593Smuzhiyun GP_4_8_FN, GPSR4_8,
2539*4882a593Smuzhiyun GP_4_7_FN, GPSR4_7,
2540*4882a593Smuzhiyun GP_4_6_FN, GPSR4_6,
2541*4882a593Smuzhiyun GP_4_5_FN, GPSR4_5,
2542*4882a593Smuzhiyun GP_4_4_FN, GPSR4_4,
2543*4882a593Smuzhiyun GP_4_3_FN, GPSR4_3,
2544*4882a593Smuzhiyun GP_4_2_FN, GPSR4_2,
2545*4882a593Smuzhiyun GP_4_1_FN, GPSR4_1,
2546*4882a593Smuzhiyun GP_4_0_FN, GPSR4_0, ))
2547*4882a593Smuzhiyun },
2548*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
2549*4882a593Smuzhiyun 0, 0,
2550*4882a593Smuzhiyun 0, 0,
2551*4882a593Smuzhiyun 0, 0,
2552*4882a593Smuzhiyun 0, 0,
2553*4882a593Smuzhiyun 0, 0,
2554*4882a593Smuzhiyun 0, 0,
2555*4882a593Smuzhiyun 0, 0,
2556*4882a593Smuzhiyun 0, 0,
2557*4882a593Smuzhiyun 0, 0,
2558*4882a593Smuzhiyun 0, 0,
2559*4882a593Smuzhiyun 0, 0,
2560*4882a593Smuzhiyun GP_5_20_FN, GPSR5_20,
2561*4882a593Smuzhiyun GP_5_19_FN, GPSR5_19,
2562*4882a593Smuzhiyun GP_5_18_FN, GPSR5_18,
2563*4882a593Smuzhiyun GP_5_17_FN, GPSR5_17,
2564*4882a593Smuzhiyun GP_5_16_FN, GPSR5_16,
2565*4882a593Smuzhiyun GP_5_15_FN, GPSR5_15,
2566*4882a593Smuzhiyun GP_5_14_FN, GPSR5_14,
2567*4882a593Smuzhiyun GP_5_13_FN, GPSR5_13,
2568*4882a593Smuzhiyun GP_5_12_FN, GPSR5_12,
2569*4882a593Smuzhiyun GP_5_11_FN, GPSR5_11,
2570*4882a593Smuzhiyun GP_5_10_FN, GPSR5_10,
2571*4882a593Smuzhiyun GP_5_9_FN, GPSR5_9,
2572*4882a593Smuzhiyun GP_5_8_FN, GPSR5_8,
2573*4882a593Smuzhiyun GP_5_7_FN, GPSR5_7,
2574*4882a593Smuzhiyun GP_5_6_FN, GPSR5_6,
2575*4882a593Smuzhiyun GP_5_5_FN, GPSR5_5,
2576*4882a593Smuzhiyun GP_5_4_FN, GPSR5_4,
2577*4882a593Smuzhiyun GP_5_3_FN, GPSR5_3,
2578*4882a593Smuzhiyun GP_5_2_FN, GPSR5_2,
2579*4882a593Smuzhiyun GP_5_1_FN, GPSR5_1,
2580*4882a593Smuzhiyun GP_5_0_FN, GPSR5_0, ))
2581*4882a593Smuzhiyun },
2582*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
2583*4882a593Smuzhiyun 0, 0,
2584*4882a593Smuzhiyun 0, 0,
2585*4882a593Smuzhiyun 0, 0,
2586*4882a593Smuzhiyun 0, 0,
2587*4882a593Smuzhiyun 0, 0,
2588*4882a593Smuzhiyun 0, 0,
2589*4882a593Smuzhiyun 0, 0,
2590*4882a593Smuzhiyun 0, 0,
2591*4882a593Smuzhiyun 0, 0,
2592*4882a593Smuzhiyun 0, 0,
2593*4882a593Smuzhiyun 0, 0,
2594*4882a593Smuzhiyun 0, 0,
2595*4882a593Smuzhiyun 0, 0,
2596*4882a593Smuzhiyun 0, 0,
2597*4882a593Smuzhiyun 0, 0,
2598*4882a593Smuzhiyun 0, 0,
2599*4882a593Smuzhiyun 0, 0,
2600*4882a593Smuzhiyun 0, 0,
2601*4882a593Smuzhiyun GP_6_13_FN, GPSR6_13,
2602*4882a593Smuzhiyun GP_6_12_FN, GPSR6_12,
2603*4882a593Smuzhiyun GP_6_11_FN, GPSR6_11,
2604*4882a593Smuzhiyun GP_6_10_FN, GPSR6_10,
2605*4882a593Smuzhiyun GP_6_9_FN, GPSR6_9,
2606*4882a593Smuzhiyun GP_6_8_FN, GPSR6_8,
2607*4882a593Smuzhiyun GP_6_7_FN, GPSR6_7,
2608*4882a593Smuzhiyun GP_6_6_FN, GPSR6_6,
2609*4882a593Smuzhiyun GP_6_5_FN, GPSR6_5,
2610*4882a593Smuzhiyun GP_6_4_FN, GPSR6_4,
2611*4882a593Smuzhiyun GP_6_3_FN, GPSR6_3,
2612*4882a593Smuzhiyun GP_6_2_FN, GPSR6_2,
2613*4882a593Smuzhiyun GP_6_1_FN, GPSR6_1,
2614*4882a593Smuzhiyun GP_6_0_FN, GPSR6_0, ))
2615*4882a593Smuzhiyun },
2616*4882a593Smuzhiyun #undef F_
2617*4882a593Smuzhiyun #undef FM
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun #define F_(x, y) x,
2620*4882a593Smuzhiyun #define FM(x) FN_##x,
2621*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
2622*4882a593Smuzhiyun IP0_31_28
2623*4882a593Smuzhiyun IP0_27_24
2624*4882a593Smuzhiyun IP0_23_20
2625*4882a593Smuzhiyun IP0_19_16
2626*4882a593Smuzhiyun IP0_15_12
2627*4882a593Smuzhiyun IP0_11_8
2628*4882a593Smuzhiyun IP0_7_4
2629*4882a593Smuzhiyun IP0_3_0 ))
2630*4882a593Smuzhiyun },
2631*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
2632*4882a593Smuzhiyun IP1_31_28
2633*4882a593Smuzhiyun IP1_27_24
2634*4882a593Smuzhiyun IP1_23_20
2635*4882a593Smuzhiyun IP1_19_16
2636*4882a593Smuzhiyun IP1_15_12
2637*4882a593Smuzhiyun IP1_11_8
2638*4882a593Smuzhiyun IP1_7_4
2639*4882a593Smuzhiyun IP1_3_0 ))
2640*4882a593Smuzhiyun },
2641*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
2642*4882a593Smuzhiyun IP2_31_28
2643*4882a593Smuzhiyun IP2_27_24
2644*4882a593Smuzhiyun IP2_23_20
2645*4882a593Smuzhiyun IP2_19_16
2646*4882a593Smuzhiyun IP2_15_12
2647*4882a593Smuzhiyun IP2_11_8
2648*4882a593Smuzhiyun IP2_7_4
2649*4882a593Smuzhiyun IP2_3_0 ))
2650*4882a593Smuzhiyun },
2651*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
2652*4882a593Smuzhiyun IP3_31_28
2653*4882a593Smuzhiyun IP3_27_24
2654*4882a593Smuzhiyun IP3_23_20
2655*4882a593Smuzhiyun IP3_19_16
2656*4882a593Smuzhiyun IP3_15_12
2657*4882a593Smuzhiyun IP3_11_8
2658*4882a593Smuzhiyun IP3_7_4
2659*4882a593Smuzhiyun IP3_3_0 ))
2660*4882a593Smuzhiyun },
2661*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
2662*4882a593Smuzhiyun IP4_31_28
2663*4882a593Smuzhiyun IP4_27_24
2664*4882a593Smuzhiyun IP4_23_20
2665*4882a593Smuzhiyun IP4_19_16
2666*4882a593Smuzhiyun IP4_15_12
2667*4882a593Smuzhiyun IP4_11_8
2668*4882a593Smuzhiyun IP4_7_4
2669*4882a593Smuzhiyun IP4_3_0 ))
2670*4882a593Smuzhiyun },
2671*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
2672*4882a593Smuzhiyun IP5_31_28
2673*4882a593Smuzhiyun IP5_27_24
2674*4882a593Smuzhiyun IP5_23_20
2675*4882a593Smuzhiyun IP5_19_16
2676*4882a593Smuzhiyun IP5_15_12
2677*4882a593Smuzhiyun IP5_11_8
2678*4882a593Smuzhiyun IP5_7_4
2679*4882a593Smuzhiyun IP5_3_0 ))
2680*4882a593Smuzhiyun },
2681*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
2682*4882a593Smuzhiyun IP6_31_28
2683*4882a593Smuzhiyun IP6_27_24
2684*4882a593Smuzhiyun IP6_23_20
2685*4882a593Smuzhiyun IP6_19_16
2686*4882a593Smuzhiyun IP6_15_12
2687*4882a593Smuzhiyun IP6_11_8
2688*4882a593Smuzhiyun IP6_7_4
2689*4882a593Smuzhiyun IP6_3_0 ))
2690*4882a593Smuzhiyun },
2691*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
2692*4882a593Smuzhiyun IP7_31_28
2693*4882a593Smuzhiyun IP7_27_24
2694*4882a593Smuzhiyun IP7_23_20
2695*4882a593Smuzhiyun IP7_19_16
2696*4882a593Smuzhiyun IP7_15_12
2697*4882a593Smuzhiyun IP7_11_8
2698*4882a593Smuzhiyun IP7_7_4
2699*4882a593Smuzhiyun IP7_3_0 ))
2700*4882a593Smuzhiyun },
2701*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
2702*4882a593Smuzhiyun IP8_31_28
2703*4882a593Smuzhiyun IP8_27_24
2704*4882a593Smuzhiyun IP8_23_20
2705*4882a593Smuzhiyun IP8_19_16
2706*4882a593Smuzhiyun IP8_15_12
2707*4882a593Smuzhiyun IP8_11_8
2708*4882a593Smuzhiyun IP8_7_4
2709*4882a593Smuzhiyun IP8_3_0 ))
2710*4882a593Smuzhiyun },
2711*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
2712*4882a593Smuzhiyun IP9_31_28
2713*4882a593Smuzhiyun IP9_27_24
2714*4882a593Smuzhiyun IP9_23_20
2715*4882a593Smuzhiyun IP9_19_16
2716*4882a593Smuzhiyun IP9_15_12
2717*4882a593Smuzhiyun IP9_11_8
2718*4882a593Smuzhiyun IP9_7_4
2719*4882a593Smuzhiyun IP9_3_0 ))
2720*4882a593Smuzhiyun },
2721*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
2722*4882a593Smuzhiyun IP10_31_28
2723*4882a593Smuzhiyun IP10_27_24
2724*4882a593Smuzhiyun IP10_23_20
2725*4882a593Smuzhiyun IP10_19_16
2726*4882a593Smuzhiyun IP10_15_12
2727*4882a593Smuzhiyun IP10_11_8
2728*4882a593Smuzhiyun IP10_7_4
2729*4882a593Smuzhiyun IP10_3_0 ))
2730*4882a593Smuzhiyun },
2731*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
2732*4882a593Smuzhiyun IP11_31_28
2733*4882a593Smuzhiyun IP11_27_24
2734*4882a593Smuzhiyun IP11_23_20
2735*4882a593Smuzhiyun IP11_19_16
2736*4882a593Smuzhiyun IP11_15_12
2737*4882a593Smuzhiyun IP11_11_8
2738*4882a593Smuzhiyun IP11_7_4
2739*4882a593Smuzhiyun IP11_3_0 ))
2740*4882a593Smuzhiyun },
2741*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
2742*4882a593Smuzhiyun IP12_31_28
2743*4882a593Smuzhiyun IP12_27_24
2744*4882a593Smuzhiyun IP12_23_20
2745*4882a593Smuzhiyun IP12_19_16
2746*4882a593Smuzhiyun IP12_15_12
2747*4882a593Smuzhiyun IP12_11_8
2748*4882a593Smuzhiyun IP12_7_4
2749*4882a593Smuzhiyun IP12_3_0 ))
2750*4882a593Smuzhiyun },
2751*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
2752*4882a593Smuzhiyun /* IP13_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2753*4882a593Smuzhiyun /* IP13_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2754*4882a593Smuzhiyun /* IP13_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2755*4882a593Smuzhiyun /* IP13_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2756*4882a593Smuzhiyun /* IP13_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2757*4882a593Smuzhiyun /* IP13_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2758*4882a593Smuzhiyun IP13_7_4
2759*4882a593Smuzhiyun IP13_3_0 ))
2760*4882a593Smuzhiyun },
2761*4882a593Smuzhiyun #undef F_
2762*4882a593Smuzhiyun #undef FM
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun #define F_(x, y) x,
2765*4882a593Smuzhiyun #define FM(x) FN_##x,
2766*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
2767*4882a593Smuzhiyun GROUP(1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2, 1,
2768*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 4, 1, 1, 1, 1, 1, 1),
2769*4882a593Smuzhiyun GROUP(
2770*4882a593Smuzhiyun /* RESERVED 31 */
2771*4882a593Smuzhiyun 0, 0,
2772*4882a593Smuzhiyun MOD_SEL0_30
2773*4882a593Smuzhiyun MOD_SEL0_29
2774*4882a593Smuzhiyun MOD_SEL0_28
2775*4882a593Smuzhiyun MOD_SEL0_27
2776*4882a593Smuzhiyun MOD_SEL0_26
2777*4882a593Smuzhiyun MOD_SEL0_25
2778*4882a593Smuzhiyun MOD_SEL0_24_23
2779*4882a593Smuzhiyun MOD_SEL0_22_21
2780*4882a593Smuzhiyun MOD_SEL0_20_19
2781*4882a593Smuzhiyun MOD_SEL0_18_17
2782*4882a593Smuzhiyun /* RESERVED 16 */
2783*4882a593Smuzhiyun 0, 0,
2784*4882a593Smuzhiyun MOD_SEL0_15
2785*4882a593Smuzhiyun MOD_SEL0_14
2786*4882a593Smuzhiyun MOD_SEL0_13
2787*4882a593Smuzhiyun MOD_SEL0_12
2788*4882a593Smuzhiyun MOD_SEL0_11
2789*4882a593Smuzhiyun MOD_SEL0_10
2790*4882a593Smuzhiyun /* RESERVED 9, 8, 7, 6 */
2791*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2792*4882a593Smuzhiyun MOD_SEL0_5
2793*4882a593Smuzhiyun MOD_SEL0_4
2794*4882a593Smuzhiyun MOD_SEL0_3
2795*4882a593Smuzhiyun MOD_SEL0_2
2796*4882a593Smuzhiyun MOD_SEL0_1
2797*4882a593Smuzhiyun MOD_SEL0_0 ))
2798*4882a593Smuzhiyun },
2799*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
2800*4882a593Smuzhiyun GROUP(1, 1, 1, 1, 1, 1, 2, 4, 4, 4, 4, 4, 4),
2801*4882a593Smuzhiyun GROUP(
2802*4882a593Smuzhiyun MOD_SEL1_31
2803*4882a593Smuzhiyun MOD_SEL1_30
2804*4882a593Smuzhiyun MOD_SEL1_29
2805*4882a593Smuzhiyun MOD_SEL1_28
2806*4882a593Smuzhiyun MOD_SEL1_27
2807*4882a593Smuzhiyun MOD_SEL1_26
2808*4882a593Smuzhiyun /* RESERVED 25, 24 */
2809*4882a593Smuzhiyun 0, 0, 0, 0,
2810*4882a593Smuzhiyun /* RESERVED 23, 22, 21, 20 */
2811*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2812*4882a593Smuzhiyun /* RESERVED 19, 18, 17, 16 */
2813*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2814*4882a593Smuzhiyun /* RESERVED 15, 14, 13, 12 */
2815*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2816*4882a593Smuzhiyun /* RESERVED 11, 10, 9, 8 */
2817*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2818*4882a593Smuzhiyun /* RESERVED 7, 6, 5, 4 */
2819*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2820*4882a593Smuzhiyun /* RESERVED 3, 2, 1, 0 */
2821*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 ))
2822*4882a593Smuzhiyun },
2823*4882a593Smuzhiyun { },
2824*4882a593Smuzhiyun };
2825*4882a593Smuzhiyun
r8a77995_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)2826*4882a593Smuzhiyun static int r8a77995_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
2827*4882a593Smuzhiyun {
2828*4882a593Smuzhiyun int bit = -EINVAL;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun *pocctrl = 0xe6060380;
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 9))
2833*4882a593Smuzhiyun bit = 29 - (pin - RCAR_GP_PIN(3, 0));
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun return bit;
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun enum ioctrl_regs {
2839*4882a593Smuzhiyun TDSELCTRL,
2840*4882a593Smuzhiyun };
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
2843*4882a593Smuzhiyun [TDSELCTRL] = { 0xe60603c0, },
2844*4882a593Smuzhiyun { /* sentinel */ },
2845*4882a593Smuzhiyun };
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a77995_pinmux_ops = {
2848*4882a593Smuzhiyun .pin_to_pocctrl = r8a77995_pin_to_pocctrl,
2849*4882a593Smuzhiyun };
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a77995_pinmux_info = {
2852*4882a593Smuzhiyun .name = "r8a77995_pfc",
2853*4882a593Smuzhiyun .ops = &r8a77995_pinmux_ops,
2854*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun .pins = pinmux_pins,
2859*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
2860*4882a593Smuzhiyun .groups = pinmux_groups,
2861*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups),
2862*4882a593Smuzhiyun .functions = pinmux_functions,
2863*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions),
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
2866*4882a593Smuzhiyun .ioctrl_regs = pinmux_ioctrl_regs,
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun .pinmux_data = pinmux_data,
2869*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
2870*4882a593Smuzhiyun };
2871