1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R8A77990 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018-2019 Renesas Electronics Corp.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is based on the drivers/pinctrl/renesas/pfc-r8a7796.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * R8A7796 processor support - PFC hardware block.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2016-2017 Renesas Electronics Corp.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "core.h"
18*4882a593Smuzhiyun #include "sh_pfc.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP_DOWN)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
23*4882a593Smuzhiyun PORT_GP_CFG_18(0, fn, sfx, CFG_FLAGS), \
24*4882a593Smuzhiyun PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS), \
25*4882a593Smuzhiyun PORT_GP_CFG_26(2, fn, sfx, CFG_FLAGS), \
26*4882a593Smuzhiyun PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
27*4882a593Smuzhiyun PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
28*4882a593Smuzhiyun PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
29*4882a593Smuzhiyun PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
30*4882a593Smuzhiyun PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
31*4882a593Smuzhiyun PORT_GP_CFG_11(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
32*4882a593Smuzhiyun PORT_GP_CFG_20(5, fn, sfx, CFG_FLAGS), \
33*4882a593Smuzhiyun PORT_GP_CFG_9(6, fn, sfx, CFG_FLAGS), \
34*4882a593Smuzhiyun PORT_GP_CFG_1(6, 9, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
35*4882a593Smuzhiyun PORT_GP_CFG_1(6, 10, fn, sfx, CFG_FLAGS), \
36*4882a593Smuzhiyun PORT_GP_CFG_1(6, 11, fn, sfx, CFG_FLAGS), \
37*4882a593Smuzhiyun PORT_GP_CFG_1(6, 12, fn, sfx, CFG_FLAGS), \
38*4882a593Smuzhiyun PORT_GP_CFG_1(6, 13, fn, sfx, CFG_FLAGS), \
39*4882a593Smuzhiyun PORT_GP_CFG_1(6, 14, fn, sfx, CFG_FLAGS), \
40*4882a593Smuzhiyun PORT_GP_CFG_1(6, 15, fn, sfx, CFG_FLAGS), \
41*4882a593Smuzhiyun PORT_GP_CFG_1(6, 16, fn, sfx, CFG_FLAGS), \
42*4882a593Smuzhiyun PORT_GP_CFG_1(6, 17, fn, sfx, CFG_FLAGS)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CPU_ALL_NOGP(fn) \
45*4882a593Smuzhiyun PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
46*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_MDC, "AVB_MDC", fn, CFG_FLAGS), \
47*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
48*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
49*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
50*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
51*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
52*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
53*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
54*4882a593Smuzhiyun PIN_NOGP_CFG(FSCLKST_N, "FSCLKST_N", fn, CFG_FLAGS), \
55*4882a593Smuzhiyun PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
56*4882a593Smuzhiyun PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT_N", fn, CFG_FLAGS), \
57*4882a593Smuzhiyun PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
58*4882a593Smuzhiyun PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
59*4882a593Smuzhiyun PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
60*4882a593Smuzhiyun PIN_NOGP_CFG(TRST_N, "TRST_N", fn, SH_PFC_PIN_CFG_PULL_UP)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * F_() : just information
64*4882a593Smuzhiyun * FM() : macro for FN_xxx / xxx_MARK
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* GPSR0 */
68*4882a593Smuzhiyun #define GPSR0_17 F_(SDA4, IP7_27_24)
69*4882a593Smuzhiyun #define GPSR0_16 F_(SCL4, IP7_23_20)
70*4882a593Smuzhiyun #define GPSR0_15 F_(D15, IP7_19_16)
71*4882a593Smuzhiyun #define GPSR0_14 F_(D14, IP7_15_12)
72*4882a593Smuzhiyun #define GPSR0_13 F_(D13, IP7_11_8)
73*4882a593Smuzhiyun #define GPSR0_12 F_(D12, IP7_7_4)
74*4882a593Smuzhiyun #define GPSR0_11 F_(D11, IP7_3_0)
75*4882a593Smuzhiyun #define GPSR0_10 F_(D10, IP6_31_28)
76*4882a593Smuzhiyun #define GPSR0_9 F_(D9, IP6_27_24)
77*4882a593Smuzhiyun #define GPSR0_8 F_(D8, IP6_23_20)
78*4882a593Smuzhiyun #define GPSR0_7 F_(D7, IP6_19_16)
79*4882a593Smuzhiyun #define GPSR0_6 F_(D6, IP6_15_12)
80*4882a593Smuzhiyun #define GPSR0_5 F_(D5, IP6_11_8)
81*4882a593Smuzhiyun #define GPSR0_4 F_(D4, IP6_7_4)
82*4882a593Smuzhiyun #define GPSR0_3 F_(D3, IP6_3_0)
83*4882a593Smuzhiyun #define GPSR0_2 F_(D2, IP5_31_28)
84*4882a593Smuzhiyun #define GPSR0_1 F_(D1, IP5_27_24)
85*4882a593Smuzhiyun #define GPSR0_0 F_(D0, IP5_23_20)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* GPSR1 */
88*4882a593Smuzhiyun #define GPSR1_22 F_(WE0_N, IP5_19_16)
89*4882a593Smuzhiyun #define GPSR1_21 F_(CS0_N, IP5_15_12)
90*4882a593Smuzhiyun #define GPSR1_20 FM(CLKOUT)
91*4882a593Smuzhiyun #define GPSR1_19 F_(A19, IP5_11_8)
92*4882a593Smuzhiyun #define GPSR1_18 F_(A18, IP5_7_4)
93*4882a593Smuzhiyun #define GPSR1_17 F_(A17, IP5_3_0)
94*4882a593Smuzhiyun #define GPSR1_16 F_(A16, IP4_31_28)
95*4882a593Smuzhiyun #define GPSR1_15 F_(A15, IP4_27_24)
96*4882a593Smuzhiyun #define GPSR1_14 F_(A14, IP4_23_20)
97*4882a593Smuzhiyun #define GPSR1_13 F_(A13, IP4_19_16)
98*4882a593Smuzhiyun #define GPSR1_12 F_(A12, IP4_15_12)
99*4882a593Smuzhiyun #define GPSR1_11 F_(A11, IP4_11_8)
100*4882a593Smuzhiyun #define GPSR1_10 F_(A10, IP4_7_4)
101*4882a593Smuzhiyun #define GPSR1_9 F_(A9, IP4_3_0)
102*4882a593Smuzhiyun #define GPSR1_8 F_(A8, IP3_31_28)
103*4882a593Smuzhiyun #define GPSR1_7 F_(A7, IP3_27_24)
104*4882a593Smuzhiyun #define GPSR1_6 F_(A6, IP3_23_20)
105*4882a593Smuzhiyun #define GPSR1_5 F_(A5, IP3_19_16)
106*4882a593Smuzhiyun #define GPSR1_4 F_(A4, IP3_15_12)
107*4882a593Smuzhiyun #define GPSR1_3 F_(A3, IP3_11_8)
108*4882a593Smuzhiyun #define GPSR1_2 F_(A2, IP3_7_4)
109*4882a593Smuzhiyun #define GPSR1_1 F_(A1, IP3_3_0)
110*4882a593Smuzhiyun #define GPSR1_0 F_(A0, IP2_31_28)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* GPSR2 */
113*4882a593Smuzhiyun #define GPSR2_25 F_(EX_WAIT0, IP2_27_24)
114*4882a593Smuzhiyun #define GPSR2_24 F_(RD_WR_N, IP2_23_20)
115*4882a593Smuzhiyun #define GPSR2_23 F_(RD_N, IP2_19_16)
116*4882a593Smuzhiyun #define GPSR2_22 F_(BS_N, IP2_15_12)
117*4882a593Smuzhiyun #define GPSR2_21 FM(AVB_PHY_INT)
118*4882a593Smuzhiyun #define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0)
119*4882a593Smuzhiyun #define GPSR2_19 FM(AVB_RD3)
120*4882a593Smuzhiyun #define GPSR2_18 F_(AVB_RD2, IP1_31_28)
121*4882a593Smuzhiyun #define GPSR2_17 F_(AVB_RD1, IP1_27_24)
122*4882a593Smuzhiyun #define GPSR2_16 F_(AVB_RD0, IP1_23_20)
123*4882a593Smuzhiyun #define GPSR2_15 FM(AVB_RXC)
124*4882a593Smuzhiyun #define GPSR2_14 FM(AVB_RX_CTL)
125*4882a593Smuzhiyun #define GPSR2_13 F_(RPC_RESET_N, IP1_19_16)
126*4882a593Smuzhiyun #define GPSR2_12 F_(RPC_INT_N, IP1_15_12)
127*4882a593Smuzhiyun #define GPSR2_11 F_(QSPI1_SSL, IP1_11_8)
128*4882a593Smuzhiyun #define GPSR2_10 F_(QSPI1_IO3, IP1_7_4)
129*4882a593Smuzhiyun #define GPSR2_9 F_(QSPI1_IO2, IP1_3_0)
130*4882a593Smuzhiyun #define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28)
131*4882a593Smuzhiyun #define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24)
132*4882a593Smuzhiyun #define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20)
133*4882a593Smuzhiyun #define GPSR2_5 FM(QSPI0_SSL)
134*4882a593Smuzhiyun #define GPSR2_4 F_(QSPI0_IO3, IP0_19_16)
135*4882a593Smuzhiyun #define GPSR2_3 F_(QSPI0_IO2, IP0_15_12)
136*4882a593Smuzhiyun #define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8)
137*4882a593Smuzhiyun #define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4)
138*4882a593Smuzhiyun #define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* GPSR3 */
141*4882a593Smuzhiyun #define GPSR3_15 F_(SD1_WP, IP11_7_4)
142*4882a593Smuzhiyun #define GPSR3_14 F_(SD1_CD, IP11_3_0)
143*4882a593Smuzhiyun #define GPSR3_13 F_(SD0_WP, IP10_31_28)
144*4882a593Smuzhiyun #define GPSR3_12 F_(SD0_CD, IP10_27_24)
145*4882a593Smuzhiyun #define GPSR3_11 F_(SD1_DAT3, IP9_11_8)
146*4882a593Smuzhiyun #define GPSR3_10 F_(SD1_DAT2, IP9_7_4)
147*4882a593Smuzhiyun #define GPSR3_9 F_(SD1_DAT1, IP9_3_0)
148*4882a593Smuzhiyun #define GPSR3_8 F_(SD1_DAT0, IP8_31_28)
149*4882a593Smuzhiyun #define GPSR3_7 F_(SD1_CMD, IP8_27_24)
150*4882a593Smuzhiyun #define GPSR3_6 F_(SD1_CLK, IP8_23_20)
151*4882a593Smuzhiyun #define GPSR3_5 F_(SD0_DAT3, IP8_19_16)
152*4882a593Smuzhiyun #define GPSR3_4 F_(SD0_DAT2, IP8_15_12)
153*4882a593Smuzhiyun #define GPSR3_3 F_(SD0_DAT1, IP8_11_8)
154*4882a593Smuzhiyun #define GPSR3_2 F_(SD0_DAT0, IP8_7_4)
155*4882a593Smuzhiyun #define GPSR3_1 F_(SD0_CMD, IP8_3_0)
156*4882a593Smuzhiyun #define GPSR3_0 F_(SD0_CLK, IP7_31_28)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* GPSR4 */
159*4882a593Smuzhiyun #define GPSR4_10 F_(SD3_DS, IP10_23_20)
160*4882a593Smuzhiyun #define GPSR4_9 F_(SD3_DAT7, IP10_19_16)
161*4882a593Smuzhiyun #define GPSR4_8 F_(SD3_DAT6, IP10_15_12)
162*4882a593Smuzhiyun #define GPSR4_7 F_(SD3_DAT5, IP10_11_8)
163*4882a593Smuzhiyun #define GPSR4_6 F_(SD3_DAT4, IP10_7_4)
164*4882a593Smuzhiyun #define GPSR4_5 F_(SD3_DAT3, IP10_3_0)
165*4882a593Smuzhiyun #define GPSR4_4 F_(SD3_DAT2, IP9_31_28)
166*4882a593Smuzhiyun #define GPSR4_3 F_(SD3_DAT1, IP9_27_24)
167*4882a593Smuzhiyun #define GPSR4_2 F_(SD3_DAT0, IP9_23_20)
168*4882a593Smuzhiyun #define GPSR4_1 F_(SD3_CMD, IP9_19_16)
169*4882a593Smuzhiyun #define GPSR4_0 F_(SD3_CLK, IP9_15_12)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* GPSR5 */
172*4882a593Smuzhiyun #define GPSR5_19 F_(MLB_DAT, IP13_23_20)
173*4882a593Smuzhiyun #define GPSR5_18 F_(MLB_SIG, IP13_19_16)
174*4882a593Smuzhiyun #define GPSR5_17 F_(MLB_CLK, IP13_15_12)
175*4882a593Smuzhiyun #define GPSR5_16 F_(SSI_SDATA9, IP13_11_8)
176*4882a593Smuzhiyun #define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4)
177*4882a593Smuzhiyun #define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0)
178*4882a593Smuzhiyun #define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28)
179*4882a593Smuzhiyun #define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24)
180*4882a593Smuzhiyun #define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20)
181*4882a593Smuzhiyun #define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16)
182*4882a593Smuzhiyun #define GPSR5_9 F_(RX2_A, IP12_15_12)
183*4882a593Smuzhiyun #define GPSR5_8 F_(TX2_A, IP12_11_8)
184*4882a593Smuzhiyun #define GPSR5_7 F_(SCK2_A, IP12_7_4)
185*4882a593Smuzhiyun #define GPSR5_6 F_(TX1, IP12_3_0)
186*4882a593Smuzhiyun #define GPSR5_5 F_(RX1, IP11_31_28)
187*4882a593Smuzhiyun #define GPSR5_4 F_(RTS0_N_A, IP11_23_20)
188*4882a593Smuzhiyun #define GPSR5_3 F_(CTS0_N_A, IP11_19_16)
189*4882a593Smuzhiyun #define GPSR5_2 F_(TX0_A, IP11_15_12)
190*4882a593Smuzhiyun #define GPSR5_1 F_(RX0_A, IP11_11_8)
191*4882a593Smuzhiyun #define GPSR5_0 F_(SCK0_A, IP11_27_24)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* GPSR6 */
194*4882a593Smuzhiyun #define GPSR6_17 F_(USB30_PWEN, IP15_27_24)
195*4882a593Smuzhiyun #define GPSR6_16 F_(SSI_SDATA6, IP15_19_16)
196*4882a593Smuzhiyun #define GPSR6_15 F_(SSI_WS6, IP15_15_12)
197*4882a593Smuzhiyun #define GPSR6_14 F_(SSI_SCK6, IP15_11_8)
198*4882a593Smuzhiyun #define GPSR6_13 F_(SSI_SDATA5, IP15_7_4)
199*4882a593Smuzhiyun #define GPSR6_12 F_(SSI_WS5, IP15_3_0)
200*4882a593Smuzhiyun #define GPSR6_11 F_(SSI_SCK5, IP14_31_28)
201*4882a593Smuzhiyun #define GPSR6_10 F_(SSI_SDATA4, IP14_27_24)
202*4882a593Smuzhiyun #define GPSR6_9 F_(USB30_OVC, IP15_31_28)
203*4882a593Smuzhiyun #define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20)
204*4882a593Smuzhiyun #define GPSR6_7 F_(SSI_SDATA3, IP14_23_20)
205*4882a593Smuzhiyun #define GPSR6_6 F_(SSI_WS349, IP14_19_16)
206*4882a593Smuzhiyun #define GPSR6_5 F_(SSI_SCK349, IP14_15_12)
207*4882a593Smuzhiyun #define GPSR6_4 F_(SSI_SDATA2, IP14_11_8)
208*4882a593Smuzhiyun #define GPSR6_3 F_(SSI_SDATA1, IP14_7_4)
209*4882a593Smuzhiyun #define GPSR6_2 F_(SSI_SDATA0, IP14_3_0)
210*4882a593Smuzhiyun #define GPSR6_1 F_(SSI_WS01239, IP13_31_28)
211*4882a593Smuzhiyun #define GPSR6_0 F_(SSI_SCK01239, IP13_27_24)
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
214*4882a593Smuzhiyun #define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215*4882a593Smuzhiyun #define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216*4882a593Smuzhiyun #define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217*4882a593Smuzhiyun #define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218*4882a593Smuzhiyun #define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219*4882a593Smuzhiyun #define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220*4882a593Smuzhiyun #define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221*4882a593Smuzhiyun #define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222*4882a593Smuzhiyun #define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223*4882a593Smuzhiyun #define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224*4882a593Smuzhiyun #define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225*4882a593Smuzhiyun #define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226*4882a593Smuzhiyun #define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227*4882a593Smuzhiyun #define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228*4882a593Smuzhiyun #define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229*4882a593Smuzhiyun #define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230*4882a593Smuzhiyun #define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231*4882a593Smuzhiyun #define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232*4882a593Smuzhiyun #define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233*4882a593Smuzhiyun #define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234*4882a593Smuzhiyun #define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235*4882a593Smuzhiyun #define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236*4882a593Smuzhiyun #define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237*4882a593Smuzhiyun #define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238*4882a593Smuzhiyun #define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239*4882a593Smuzhiyun #define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240*4882a593Smuzhiyun #define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241*4882a593Smuzhiyun #define IP3_15_12 FM(A4) FM(RTS4_N_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242*4882a593Smuzhiyun #define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243*4882a593Smuzhiyun #define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244*4882a593Smuzhiyun #define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245*4882a593Smuzhiyun #define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
248*4882a593Smuzhiyun #define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249*4882a593Smuzhiyun #define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250*4882a593Smuzhiyun #define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251*4882a593Smuzhiyun #define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252*4882a593Smuzhiyun #define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253*4882a593Smuzhiyun #define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254*4882a593Smuzhiyun #define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255*4882a593Smuzhiyun #define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256*4882a593Smuzhiyun #define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257*4882a593Smuzhiyun #define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258*4882a593Smuzhiyun #define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259*4882a593Smuzhiyun #define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260*4882a593Smuzhiyun #define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261*4882a593Smuzhiyun #define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262*4882a593Smuzhiyun #define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263*4882a593Smuzhiyun #define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264*4882a593Smuzhiyun #define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265*4882a593Smuzhiyun #define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266*4882a593Smuzhiyun #define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267*4882a593Smuzhiyun #define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268*4882a593Smuzhiyun #define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269*4882a593Smuzhiyun #define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270*4882a593Smuzhiyun #define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271*4882a593Smuzhiyun #define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272*4882a593Smuzhiyun #define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273*4882a593Smuzhiyun #define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274*4882a593Smuzhiyun #define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275*4882a593Smuzhiyun #define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276*4882a593Smuzhiyun #define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277*4882a593Smuzhiyun #define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278*4882a593Smuzhiyun #define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279*4882a593Smuzhiyun #define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
282*4882a593Smuzhiyun #define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283*4882a593Smuzhiyun #define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284*4882a593Smuzhiyun #define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285*4882a593Smuzhiyun #define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286*4882a593Smuzhiyun #define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287*4882a593Smuzhiyun #define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288*4882a593Smuzhiyun #define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289*4882a593Smuzhiyun #define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290*4882a593Smuzhiyun #define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291*4882a593Smuzhiyun #define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292*4882a593Smuzhiyun #define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293*4882a593Smuzhiyun #define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294*4882a593Smuzhiyun #define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295*4882a593Smuzhiyun #define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296*4882a593Smuzhiyun #define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297*4882a593Smuzhiyun #define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298*4882a593Smuzhiyun #define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299*4882a593Smuzhiyun #define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300*4882a593Smuzhiyun #define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301*4882a593Smuzhiyun #define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302*4882a593Smuzhiyun #define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303*4882a593Smuzhiyun #define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304*4882a593Smuzhiyun #define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305*4882a593Smuzhiyun #define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306*4882a593Smuzhiyun #define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307*4882a593Smuzhiyun #define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308*4882a593Smuzhiyun #define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309*4882a593Smuzhiyun #define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310*4882a593Smuzhiyun #define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311*4882a593Smuzhiyun #define IP11_23_20 FM(RTS0_N_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312*4882a593Smuzhiyun #define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB0_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313*4882a593Smuzhiyun #define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
316*4882a593Smuzhiyun #define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317*4882a593Smuzhiyun #define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318*4882a593Smuzhiyun #define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319*4882a593Smuzhiyun #define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320*4882a593Smuzhiyun #define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321*4882a593Smuzhiyun #define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322*4882a593Smuzhiyun #define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323*4882a593Smuzhiyun #define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324*4882a593Smuzhiyun #define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325*4882a593Smuzhiyun #define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326*4882a593Smuzhiyun #define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327*4882a593Smuzhiyun #define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328*4882a593Smuzhiyun #define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329*4882a593Smuzhiyun #define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330*4882a593Smuzhiyun #define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331*4882a593Smuzhiyun #define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332*4882a593Smuzhiyun #define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333*4882a593Smuzhiyun #define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334*4882a593Smuzhiyun #define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335*4882a593Smuzhiyun #define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336*4882a593Smuzhiyun #define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337*4882a593Smuzhiyun #define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338*4882a593Smuzhiyun #define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339*4882a593Smuzhiyun #define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340*4882a593Smuzhiyun #define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341*4882a593Smuzhiyun #define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342*4882a593Smuzhiyun #define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343*4882a593Smuzhiyun #define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344*4882a593Smuzhiyun #define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345*4882a593Smuzhiyun #define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346*4882a593Smuzhiyun #define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347*4882a593Smuzhiyun #define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun #define PINMUX_GPSR \
350*4882a593Smuzhiyun \
351*4882a593Smuzhiyun \
352*4882a593Smuzhiyun \
353*4882a593Smuzhiyun \
354*4882a593Smuzhiyun \
355*4882a593Smuzhiyun \
356*4882a593Smuzhiyun \
357*4882a593Smuzhiyun GPSR2_25 \
358*4882a593Smuzhiyun GPSR2_24 \
359*4882a593Smuzhiyun GPSR2_23 \
360*4882a593Smuzhiyun GPSR1_22 GPSR2_22 \
361*4882a593Smuzhiyun GPSR1_21 GPSR2_21 \
362*4882a593Smuzhiyun GPSR1_20 GPSR2_20 \
363*4882a593Smuzhiyun GPSR1_19 GPSR2_19 GPSR5_19 \
364*4882a593Smuzhiyun GPSR1_18 GPSR2_18 GPSR5_18 \
365*4882a593Smuzhiyun GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \
366*4882a593Smuzhiyun GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \
367*4882a593Smuzhiyun GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \
368*4882a593Smuzhiyun GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \
369*4882a593Smuzhiyun GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \
370*4882a593Smuzhiyun GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \
371*4882a593Smuzhiyun GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \
372*4882a593Smuzhiyun GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
373*4882a593Smuzhiyun GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
374*4882a593Smuzhiyun GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
375*4882a593Smuzhiyun GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
376*4882a593Smuzhiyun GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
377*4882a593Smuzhiyun GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
378*4882a593Smuzhiyun GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
379*4882a593Smuzhiyun GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
380*4882a593Smuzhiyun GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
381*4882a593Smuzhiyun GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
382*4882a593Smuzhiyun GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #define PINMUX_IPSR \
385*4882a593Smuzhiyun \
386*4882a593Smuzhiyun FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
387*4882a593Smuzhiyun FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
388*4882a593Smuzhiyun FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
389*4882a593Smuzhiyun FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
390*4882a593Smuzhiyun FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
391*4882a593Smuzhiyun FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
392*4882a593Smuzhiyun FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
393*4882a593Smuzhiyun FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
394*4882a593Smuzhiyun \
395*4882a593Smuzhiyun FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
396*4882a593Smuzhiyun FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
397*4882a593Smuzhiyun FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
398*4882a593Smuzhiyun FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
399*4882a593Smuzhiyun FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
400*4882a593Smuzhiyun FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
401*4882a593Smuzhiyun FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
402*4882a593Smuzhiyun FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
403*4882a593Smuzhiyun \
404*4882a593Smuzhiyun FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
405*4882a593Smuzhiyun FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
406*4882a593Smuzhiyun FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
407*4882a593Smuzhiyun FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
408*4882a593Smuzhiyun FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
409*4882a593Smuzhiyun FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
410*4882a593Smuzhiyun FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
411*4882a593Smuzhiyun FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
412*4882a593Smuzhiyun \
413*4882a593Smuzhiyun FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
414*4882a593Smuzhiyun FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
415*4882a593Smuzhiyun FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
416*4882a593Smuzhiyun FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
417*4882a593Smuzhiyun FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
418*4882a593Smuzhiyun FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
419*4882a593Smuzhiyun FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
420*4882a593Smuzhiyun FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* The bit numbering in MOD_SEL fields is reversed */
423*4882a593Smuzhiyun #define REV4(f0, f1, f2, f3) f0 f2 f1 f3
424*4882a593Smuzhiyun #define REV8(f0, f1, f2, f3, f4, f5, f6, f7) f0 f4 f2 f6 f1 f5 f3 f7
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
427*4882a593Smuzhiyun #define MOD_SEL0_30_29 REV4(FM(SEL_ADGB_0), FM(SEL_ADGB_1), FM(SEL_ADGB_2), F_(0, 0))
428*4882a593Smuzhiyun #define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1)
429*4882a593Smuzhiyun #define MOD_SEL0_27_26 REV4(FM(SEL_FM_0), FM(SEL_FM_1), FM(SEL_FM_2), F_(0, 0))
430*4882a593Smuzhiyun #define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1)
431*4882a593Smuzhiyun #define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
432*4882a593Smuzhiyun #define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
433*4882a593Smuzhiyun #define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
434*4882a593Smuzhiyun #define MOD_SEL0_21_20 REV4(FM(SEL_I2C1_0), FM(SEL_I2C1_1), FM(SEL_I2C1_2), FM(SEL_I2C1_3))
435*4882a593Smuzhiyun #define MOD_SEL0_19_18_17 REV8(FM(SEL_I2C2_0), FM(SEL_I2C2_1), FM(SEL_I2C2_2), FM(SEL_I2C2_3), FM(SEL_I2C2_4), F_(0, 0), F_(0, 0), F_(0, 0))
436*4882a593Smuzhiyun #define MOD_SEL0_16 FM(SEL_NDF_0) FM(SEL_NDF_1)
437*4882a593Smuzhiyun #define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
438*4882a593Smuzhiyun #define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
439*4882a593Smuzhiyun #define MOD_SEL0_13_12 REV4(FM(SEL_PWM2_0), FM(SEL_PWM2_1), FM(SEL_PWM2_2), F_(0, 0))
440*4882a593Smuzhiyun #define MOD_SEL0_11_10 REV4(FM(SEL_PWM3_0), FM(SEL_PWM3_1), FM(SEL_PWM3_2), F_(0, 0))
441*4882a593Smuzhiyun #define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
442*4882a593Smuzhiyun #define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
443*4882a593Smuzhiyun #define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
444*4882a593Smuzhiyun #define MOD_SEL0_6_5 REV4(FM(SEL_REMOCON_0), FM(SEL_REMOCON_1), FM(SEL_REMOCON_2), F_(0, 0))
445*4882a593Smuzhiyun #define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
446*4882a593Smuzhiyun #define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
447*4882a593Smuzhiyun #define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
448*4882a593Smuzhiyun #define MOD_SEL0_1_0 REV4(FM(SEL_SPEED_PULSE_IF_0), FM(SEL_SPEED_PULSE_IF_1), FM(SEL_SPEED_PULSE_IF_2), F_(0, 0))
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
451*4882a593Smuzhiyun #define MOD_SEL1_31 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1)
452*4882a593Smuzhiyun #define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
453*4882a593Smuzhiyun #define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
454*4882a593Smuzhiyun #define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1)
455*4882a593Smuzhiyun #define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
456*4882a593Smuzhiyun #define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
457*4882a593Smuzhiyun #define MOD_SEL1_24_23_22 REV8(FM(SEL_HSCIF3_0), FM(SEL_HSCIF3_1), FM(SEL_HSCIF3_2), FM(SEL_HSCIF3_3), FM(SEL_HSCIF3_4), F_(0, 0), F_(0, 0), F_(0, 0))
458*4882a593Smuzhiyun #define MOD_SEL1_21_20_19 REV8(FM(SEL_HSCIF4_0), FM(SEL_HSCIF4_1), FM(SEL_HSCIF4_2), FM(SEL_HSCIF4_3), FM(SEL_HSCIF4_4), F_(0, 0), F_(0, 0), F_(0, 0))
459*4882a593Smuzhiyun #define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1)
460*4882a593Smuzhiyun #define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1)
461*4882a593Smuzhiyun #define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
462*4882a593Smuzhiyun #define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
463*4882a593Smuzhiyun #define MOD_SEL1_14_13 REV4(FM(SEL_SCIF3_0), FM(SEL_SCIF3_1), FM(SEL_SCIF3_2), F_(0, 0))
464*4882a593Smuzhiyun #define MOD_SEL1_12_11 REV4(FM(SEL_SCIF4_0), FM(SEL_SCIF4_1), FM(SEL_SCIF4_2), F_(0, 0))
465*4882a593Smuzhiyun #define MOD_SEL1_10_9 REV4(FM(SEL_SCIF5_0), FM(SEL_SCIF5_1), FM(SEL_SCIF5_2), F_(0, 0))
466*4882a593Smuzhiyun #define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
467*4882a593Smuzhiyun #define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1)
468*4882a593Smuzhiyun #define MOD_SEL1_6_5 REV4(FM(SEL_ADGC_0), FM(SEL_ADGC_1), FM(SEL_ADGC_2), F_(0, 0))
469*4882a593Smuzhiyun #define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun #define PINMUX_MOD_SELS \
472*4882a593Smuzhiyun \
473*4882a593Smuzhiyun MOD_SEL1_31 \
474*4882a593Smuzhiyun MOD_SEL0_30_29 MOD_SEL1_30 \
475*4882a593Smuzhiyun MOD_SEL1_29 \
476*4882a593Smuzhiyun MOD_SEL0_28 MOD_SEL1_28 \
477*4882a593Smuzhiyun MOD_SEL0_27_26 \
478*4882a593Smuzhiyun MOD_SEL1_26 \
479*4882a593Smuzhiyun MOD_SEL0_25 MOD_SEL1_25 \
480*4882a593Smuzhiyun MOD_SEL0_24 MOD_SEL1_24_23_22 \
481*4882a593Smuzhiyun MOD_SEL0_23 \
482*4882a593Smuzhiyun MOD_SEL0_22 \
483*4882a593Smuzhiyun MOD_SEL0_21_20 MOD_SEL1_21_20_19 \
484*4882a593Smuzhiyun MOD_SEL0_19_18_17 MOD_SEL1_18 \
485*4882a593Smuzhiyun MOD_SEL1_17 \
486*4882a593Smuzhiyun MOD_SEL0_16 MOD_SEL1_16 \
487*4882a593Smuzhiyun MOD_SEL0_15 MOD_SEL1_15 \
488*4882a593Smuzhiyun MOD_SEL0_14 MOD_SEL1_14_13 \
489*4882a593Smuzhiyun MOD_SEL0_13_12 \
490*4882a593Smuzhiyun MOD_SEL1_12_11 \
491*4882a593Smuzhiyun MOD_SEL0_11_10 \
492*4882a593Smuzhiyun MOD_SEL1_10_9 \
493*4882a593Smuzhiyun MOD_SEL0_9 \
494*4882a593Smuzhiyun MOD_SEL0_8 MOD_SEL1_8 \
495*4882a593Smuzhiyun MOD_SEL0_7 MOD_SEL1_7 \
496*4882a593Smuzhiyun MOD_SEL0_6_5 MOD_SEL1_6_5 \
497*4882a593Smuzhiyun MOD_SEL0_4 MOD_SEL1_4 \
498*4882a593Smuzhiyun MOD_SEL0_3 \
499*4882a593Smuzhiyun MOD_SEL0_2 \
500*4882a593Smuzhiyun MOD_SEL0_1_0
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * These pins are not able to be muxed but have other properties
504*4882a593Smuzhiyun * that can be set, such as pull-up/pull-down enable.
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun #define PINMUX_STATIC \
507*4882a593Smuzhiyun FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \
508*4882a593Smuzhiyun FM(AVB_TD3) \
509*4882a593Smuzhiyun FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \
510*4882a593Smuzhiyun FM(ASEBRK) \
511*4882a593Smuzhiyun FM(MLB_REF)
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun enum {
514*4882a593Smuzhiyun PINMUX_RESERVED = 0,
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
517*4882a593Smuzhiyun GP_ALL(DATA),
518*4882a593Smuzhiyun PINMUX_DATA_END,
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun #define F_(x, y)
521*4882a593Smuzhiyun #define FM(x) FN_##x,
522*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
523*4882a593Smuzhiyun GP_ALL(FN),
524*4882a593Smuzhiyun PINMUX_GPSR
525*4882a593Smuzhiyun PINMUX_IPSR
526*4882a593Smuzhiyun PINMUX_MOD_SELS
527*4882a593Smuzhiyun PINMUX_FUNCTION_END,
528*4882a593Smuzhiyun #undef F_
529*4882a593Smuzhiyun #undef FM
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun #define F_(x, y)
532*4882a593Smuzhiyun #define FM(x) x##_MARK,
533*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
534*4882a593Smuzhiyun PINMUX_GPSR
535*4882a593Smuzhiyun PINMUX_IPSR
536*4882a593Smuzhiyun PINMUX_MOD_SELS
537*4882a593Smuzhiyun PINMUX_STATIC
538*4882a593Smuzhiyun PINMUX_MARK_END,
539*4882a593Smuzhiyun #undef F_
540*4882a593Smuzhiyun #undef FM
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static const u16 pinmux_data[] = {
544*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(),
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun PINMUX_SINGLE(CLKOUT),
547*4882a593Smuzhiyun PINMUX_SINGLE(AVB_PHY_INT),
548*4882a593Smuzhiyun PINMUX_SINGLE(AVB_RD3),
549*4882a593Smuzhiyun PINMUX_SINGLE(AVB_RXC),
550*4882a593Smuzhiyun PINMUX_SINGLE(AVB_RX_CTL),
551*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_SSL),
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* IPSR0 */
554*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK),
555*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0),
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0),
558*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0),
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1),
561*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0),
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2),
564*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A),
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3),
567*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0),
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK),
570*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0),
571*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1),
572*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0),
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0),
575*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
576*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B),
577*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0),
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1),
580*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0),
581*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1),
582*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0),
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* IPSR1 */
585*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2),
586*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0),
587*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C),
588*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0),
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3),
591*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0),
592*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2),
593*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0),
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL),
596*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0),
597*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2),
598*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0),
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N),
601*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0),
602*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2),
603*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0),
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N),
606*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0),
607*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2),
608*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0),
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0),
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1),
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* IPSR2 */
617*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK),
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO),
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC),
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, BS_N),
624*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0),
625*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC),
626*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK),
627*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, TX3_C),
628*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1),
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, RD_N),
631*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0),
632*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK),
633*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD),
634*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2),
635*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A),
636*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1),
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N),
639*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0),
640*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH),
641*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N),
642*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, TX5_B),
643*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2),
644*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0),
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0),
647*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0),
648*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE),
649*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N),
650*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1),
651*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0),
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, A0),
654*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, IRQ0),
655*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0),
656*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1),
657*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0),
658*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE),
659*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3),
660*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, IERX),
661*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE),
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* IPSR3 */
664*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, A1),
665*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, IRQ1),
666*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0),
667*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1),
668*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0),
669*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE),
670*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1),
671*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, IETX),
672*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE),
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, A2),
675*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
676*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS),
677*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB),
678*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0),
679*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP),
680*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1),
681*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE),
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, A3),
684*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0),
685*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0),
686*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12),
687*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0),
688*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D),
689*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, IECLK),
690*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12),
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, A4),
693*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_A, SEL_SCIF4_0),
694*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1),
695*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8),
696*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1),
697*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
698*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1),
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, A5),
701*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0),
702*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1),
703*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9),
704*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1),
705*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1),
706*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, QPOLA),
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, A6),
709*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0),
710*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1),
711*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10),
712*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1),
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, A7),
715*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, TX4_A),
716*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B),
717*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11),
718*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1),
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, A8),
721*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0),
722*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1),
723*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2),
724*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0),
725*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC),
726*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1),
727*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS),
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* IPSR4 */
730*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, A9),
731*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, TX5_A),
732*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, IRQ3),
733*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16),
734*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0),
735*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7),
736*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15),
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, A10),
739*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, IRQ4),
740*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1),
741*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13),
742*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0),
743*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5),
744*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B),
745*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13),
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, A11),
748*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0),
749*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, TX3_B),
750*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C),
751*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC),
752*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1),
753*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS),
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, A12),
756*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0),
757*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B),
758*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17),
759*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0),
760*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6),
761*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14),
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, A13),
764*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0),
765*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1),
766*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14),
767*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3),
768*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2),
769*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2),
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, A14),
772*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1),
773*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1),
774*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15),
775*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D),
776*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3),
777*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3),
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, A15),
780*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2),
781*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B),
782*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18),
783*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0),
784*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4),
785*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4),
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, A16),
788*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC),
789*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B),
790*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19),
791*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0),
792*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5),
793*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5),
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* IPSR5 */
796*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, A17),
797*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
798*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20),
799*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0),
800*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6),
801*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6),
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, A18),
804*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
805*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21),
806*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0),
807*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0),
808*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4),
809*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0),
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, A19),
812*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
813*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22),
814*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0),
815*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1),
816*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E),
817*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1),
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, CS0_N),
820*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, SCL5),
821*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0),
822*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1),
823*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16),
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, WE0_N),
826*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, SDA5),
827*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1),
828*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1),
829*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17),
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, D0),
832*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
833*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2),
834*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2),
835*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18),
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, D1),
838*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0),
839*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0),
840*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23),
841*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0),
842*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7),
843*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_C, SEL_SCIF4_2),
844*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7),
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, D2),
847*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0),
848*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2),
849*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0),
850*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3),
851*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2),
852*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19),
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* IPSR6 */
855*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, D3),
856*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A),
857*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, TX5_C),
858*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0),
859*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4),
860*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, TX4_C),
861*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20),
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, D4),
864*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX),
865*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1),
866*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX),
867*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_A, SEL_SCIF3_0),
868*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A),
869*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1),
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, D5),
872*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0),
873*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1),
874*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5),
875*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1),
876*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21),
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, D6),
879*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, TX3_A),
880*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B),
881*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6),
882*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1),
883*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22),
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, D7),
886*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX),
887*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, IRQ5),
888*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX),
889*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0),
890*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1),
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, D8),
893*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0),
894*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1),
895*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0),
896*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7),
897*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1),
898*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4),
899*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23),
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, D9),
902*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0),
903*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0),
904*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0),
905*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1),
906*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4),
907*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8),
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, D10),
910*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0),
911*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0),
912*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1),
913*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1),
914*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E),
915*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9),
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* IPSR7 */
918*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, D11),
919*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A),
920*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0),
921*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2),
922*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1),
923*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4),
924*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10),
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, D12),
927*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX),
928*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, TX4_B),
929*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX),
930*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0),
931*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1),
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, D13),
934*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX),
935*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1),
936*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX),
937*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0),
938*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1),
939*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1),
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, D14),
942*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK),
943*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0),
944*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A),
945*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1),
946*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1),
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, D15),
949*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A),
950*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A),
951*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A),
952*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3),
953*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11),
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, SCL4),
956*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26),
957*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0),
958*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1),
959*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1),
960*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, QCLK),
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, SDA4),
963*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, WE1_N),
964*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1),
965*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1),
966*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, QPOLB),
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK),
969*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8),
970*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2),
971*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1),
972*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4),
973*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1),
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* IPSR8 */
976*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD),
977*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9),
978*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1),
979*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1),
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0),
982*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10),
983*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B),
984*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1),
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1),
987*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11),
988*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2),
989*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1),
990*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1),
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2),
993*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12),
994*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2),
995*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1),
996*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B),
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3),
999*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13),
1000*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2),
1001*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4),
1002*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2),
1003*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2),
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK),
1006*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDF_1),
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD),
1009*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDF_1),
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0),
1012*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDF_1),
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* IPSR9 */
1015*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1),
1016*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDF_1),
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2),
1019*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDF_1),
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3),
1022*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDF_1),
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK),
1025*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N),
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD),
1028*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N),
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0),
1031*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0),
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1),
1034*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1),
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2),
1037*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2),
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /* IPSR10 */
1040*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3),
1041*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3),
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4),
1044*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4),
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5),
1047*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5),
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6),
1050*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6),
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7),
1053*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7),
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS),
1056*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_23_20, NFCLE),
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD),
1059*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, NFALE_A, SEL_NDF_0),
1060*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD),
1061*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1062*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1),
1063*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0),
1064*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1),
1065*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0),
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP),
1068*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, NFRB_N_A, SEL_NDF_0),
1069*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP),
1070*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1071*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1),
1072*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0),
1073*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1),
1074*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0),
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /* IPSR11 */
1077*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD),
1078*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDF_0),
1079*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1),
1080*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1081*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0),
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP),
1084*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDF_0),
1085*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1),
1086*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1),
1087*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0),
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0),
1090*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0),
1091*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0),
1092*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC),
1093*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1),
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, TX0_A, SEL_SCIF0_0),
1096*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A),
1097*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0),
1098*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0),
1099*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1),
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0),
1102*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDF_0),
1103*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A),
1104*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1),
1105*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0),
1106*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0),
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_A, SEL_SCIF0_0),
1109*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDF_0),
1110*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A),
1111*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK),
1112*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0),
1113*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0),
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0),
1116*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0),
1117*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID),
1118*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N),
1119*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
1120*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2),
1121*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, USB0_ID),
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, RX1),
1124*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1),
1125*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1),
1126*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B),
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /* IPSR12 */
1129*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_0, TX1),
1130*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B),
1131*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1),
1132*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B),
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, SCK2_A, SEL_SCIF2_0),
1135*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0),
1136*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0),
1137*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N),
1138*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0),
1139*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0),
1140*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1),
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, TX2_A, SEL_SCIF2_0),
1143*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0),
1144*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A),
1145*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0),
1146*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0),
1147*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1),
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, RX2_A, SEL_SCIF2_0),
1150*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A),
1151*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A),
1152*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0),
1153*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0),
1154*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1),
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK),
1157*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78),
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD),
1160*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78),
1161*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, TX2_B, SEL_SCIF2_1),
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD),
1164*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7),
1165*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, RX2_B, SEL_SCIF2_1),
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
1168*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B),
1169*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8),
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* IPSR13 */
1172*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1173*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0),
1174*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4),
1175*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0),
1176*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C),
1177*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0),
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1180*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A),
1181*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4),
1182*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0),
1183*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2),
1184*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A),
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9),
1187*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0),
1188*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11_8, SCK1),
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK),
1191*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1),
1192*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0),
1193*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1),
1194*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1),
1195*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A),
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG),
1198*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1),
1199*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0),
1200*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1),
1201*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1),
1202*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, SIM0_D_A, SEL_SIMCARD_0),
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT),
1205*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_20, TX0_B, SEL_SCIF0_1),
1206*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0),
1207*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A),
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239),
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239),
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* IPSR14 */
1214*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0),
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1),
1217*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1),
1218*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1),
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2),
1221*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B),
1222*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0),
1223*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1),
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349),
1226*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2),
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349),
1229*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2),
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3),
1232*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C),
1233*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1),
1234*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1),
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4),
1237*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0),
1238*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1),
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5),
1241*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1),
1242*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B),
1243*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3),
1244*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1),
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /* IPSR15 */
1247*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5),
1248*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B),
1249*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1),
1250*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3),
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5),
1253*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1),
1254*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2),
1255*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0),
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6),
1258*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0),
1259*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2),
1260*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1),
1261*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1),
1262*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B),
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6),
1265*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1266*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C),
1267*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2),
1268*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3),
1269*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1),
1270*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, SIM0_D_B, SEL_SIMCARD_1),
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6),
1273*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1274*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C),
1275*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3),
1276*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3),
1277*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1),
1278*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B),
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA),
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN),
1283*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A),
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC),
1286*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0),
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /*
1289*4882a593Smuzhiyun * Static pins can not be muxed between different functions but
1290*4882a593Smuzhiyun * still need mark entries in the pinmux list. Add each static
1291*4882a593Smuzhiyun * pin to the list without an associated function. The sh-pfc
1292*4882a593Smuzhiyun * core will do the right thing and skip trying to mux the pin
1293*4882a593Smuzhiyun * while still applying configuration to it.
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun #define FM(x) PINMUX_DATA(x##_MARK, 0),
1296*4882a593Smuzhiyun PINMUX_STATIC
1297*4882a593Smuzhiyun #undef FM
1298*4882a593Smuzhiyun };
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /*
1301*4882a593Smuzhiyun * Pins not associated with a GPIO port.
1302*4882a593Smuzhiyun */
1303*4882a593Smuzhiyun enum {
1304*4882a593Smuzhiyun GP_ASSIGN_LAST(),
1305*4882a593Smuzhiyun NOGP_ALL(),
1306*4882a593Smuzhiyun };
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1309*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
1310*4882a593Smuzhiyun PINMUX_NOGP_ALL(),
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* - AUDIO CLOCK ------------------------------------------------------------ */
1314*4882a593Smuzhiyun static const unsigned int audio_clk_a_pins[] = {
1315*4882a593Smuzhiyun /* CLK A */
1316*4882a593Smuzhiyun RCAR_GP_PIN(6, 8),
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun static const unsigned int audio_clk_a_mux[] = {
1320*4882a593Smuzhiyun AUDIO_CLKA_MARK,
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun static const unsigned int audio_clk_b_a_pins[] = {
1324*4882a593Smuzhiyun /* CLK B_A */
1325*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
1326*4882a593Smuzhiyun };
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun static const unsigned int audio_clk_b_a_mux[] = {
1329*4882a593Smuzhiyun AUDIO_CLKB_A_MARK,
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_pins[] = {
1333*4882a593Smuzhiyun /* CLK B_B */
1334*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_mux[] = {
1338*4882a593Smuzhiyun AUDIO_CLKB_B_MARK,
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun static const unsigned int audio_clk_b_c_pins[] = {
1342*4882a593Smuzhiyun /* CLK B_C */
1343*4882a593Smuzhiyun RCAR_GP_PIN(6, 13),
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun static const unsigned int audio_clk_b_c_mux[] = {
1347*4882a593Smuzhiyun AUDIO_CLKB_C_MARK,
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun static const unsigned int audio_clk_c_a_pins[] = {
1351*4882a593Smuzhiyun /* CLK C_A */
1352*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun static const unsigned int audio_clk_c_a_mux[] = {
1356*4882a593Smuzhiyun AUDIO_CLKC_A_MARK,
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun static const unsigned int audio_clk_c_b_pins[] = {
1360*4882a593Smuzhiyun /* CLK C_B */
1361*4882a593Smuzhiyun RCAR_GP_PIN(6, 3),
1362*4882a593Smuzhiyun };
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun static const unsigned int audio_clk_c_b_mux[] = {
1365*4882a593Smuzhiyun AUDIO_CLKC_B_MARK,
1366*4882a593Smuzhiyun };
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun static const unsigned int audio_clk_c_c_pins[] = {
1369*4882a593Smuzhiyun /* CLK C_C */
1370*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static const unsigned int audio_clk_c_c_mux[] = {
1374*4882a593Smuzhiyun AUDIO_CLKC_C_MARK,
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const unsigned int audio_clkout_a_pins[] = {
1378*4882a593Smuzhiyun /* CLKOUT_A */
1379*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun static const unsigned int audio_clkout_a_mux[] = {
1383*4882a593Smuzhiyun AUDIO_CLKOUT_A_MARK,
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun static const unsigned int audio_clkout_b_pins[] = {
1387*4882a593Smuzhiyun /* CLKOUT_B */
1388*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun static const unsigned int audio_clkout_b_mux[] = {
1392*4882a593Smuzhiyun AUDIO_CLKOUT_B_MARK,
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun static const unsigned int audio_clkout1_a_pins[] = {
1396*4882a593Smuzhiyun /* CLKOUT1_A */
1397*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun static const unsigned int audio_clkout1_a_mux[] = {
1401*4882a593Smuzhiyun AUDIO_CLKOUT1_A_MARK,
1402*4882a593Smuzhiyun };
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun static const unsigned int audio_clkout1_b_pins[] = {
1405*4882a593Smuzhiyun /* CLKOUT1_B */
1406*4882a593Smuzhiyun RCAR_GP_PIN(5, 5),
1407*4882a593Smuzhiyun };
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun static const unsigned int audio_clkout1_b_mux[] = {
1410*4882a593Smuzhiyun AUDIO_CLKOUT1_B_MARK,
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun static const unsigned int audio_clkout1_c_pins[] = {
1414*4882a593Smuzhiyun /* CLKOUT1_C */
1415*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun static const unsigned int audio_clkout1_c_mux[] = {
1419*4882a593Smuzhiyun AUDIO_CLKOUT1_C_MARK,
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun static const unsigned int audio_clkout2_a_pins[] = {
1423*4882a593Smuzhiyun /* CLKOUT2_A */
1424*4882a593Smuzhiyun RCAR_GP_PIN(5, 8),
1425*4882a593Smuzhiyun };
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun static const unsigned int audio_clkout2_a_mux[] = {
1428*4882a593Smuzhiyun AUDIO_CLKOUT2_A_MARK,
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static const unsigned int audio_clkout2_b_pins[] = {
1432*4882a593Smuzhiyun /* CLKOUT2_B */
1433*4882a593Smuzhiyun RCAR_GP_PIN(6, 4),
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun static const unsigned int audio_clkout2_b_mux[] = {
1437*4882a593Smuzhiyun AUDIO_CLKOUT2_B_MARK,
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun static const unsigned int audio_clkout2_c_pins[] = {
1441*4882a593Smuzhiyun /* CLKOUT2_C */
1442*4882a593Smuzhiyun RCAR_GP_PIN(6, 15),
1443*4882a593Smuzhiyun };
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun static const unsigned int audio_clkout2_c_mux[] = {
1446*4882a593Smuzhiyun AUDIO_CLKOUT2_C_MARK,
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static const unsigned int audio_clkout3_a_pins[] = {
1450*4882a593Smuzhiyun /* CLKOUT3_A */
1451*4882a593Smuzhiyun RCAR_GP_PIN(5, 9),
1452*4882a593Smuzhiyun };
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun static const unsigned int audio_clkout3_a_mux[] = {
1455*4882a593Smuzhiyun AUDIO_CLKOUT3_A_MARK,
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun static const unsigned int audio_clkout3_b_pins[] = {
1459*4882a593Smuzhiyun /* CLKOUT3_B */
1460*4882a593Smuzhiyun RCAR_GP_PIN(5, 6),
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun static const unsigned int audio_clkout3_b_mux[] = {
1464*4882a593Smuzhiyun AUDIO_CLKOUT3_B_MARK,
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun static const unsigned int audio_clkout3_c_pins[] = {
1468*4882a593Smuzhiyun /* CLKOUT3_C */
1469*4882a593Smuzhiyun RCAR_GP_PIN(6, 16),
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun static const unsigned int audio_clkout3_c_mux[] = {
1473*4882a593Smuzhiyun AUDIO_CLKOUT3_C_MARK,
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* - EtherAVB --------------------------------------------------------------- */
1477*4882a593Smuzhiyun static const unsigned int avb_link_pins[] = {
1478*4882a593Smuzhiyun /* AVB_LINK */
1479*4882a593Smuzhiyun RCAR_GP_PIN(2, 23),
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun static const unsigned int avb_link_mux[] = {
1483*4882a593Smuzhiyun AVB_LINK_MARK,
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun static const unsigned int avb_magic_pins[] = {
1487*4882a593Smuzhiyun /* AVB_MAGIC */
1488*4882a593Smuzhiyun RCAR_GP_PIN(2, 22),
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun static const unsigned int avb_magic_mux[] = {
1492*4882a593Smuzhiyun AVB_MAGIC_MARK,
1493*4882a593Smuzhiyun };
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun static const unsigned int avb_phy_int_pins[] = {
1496*4882a593Smuzhiyun /* AVB_PHY_INT */
1497*4882a593Smuzhiyun RCAR_GP_PIN(2, 21),
1498*4882a593Smuzhiyun };
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun static const unsigned int avb_phy_int_mux[] = {
1501*4882a593Smuzhiyun AVB_PHY_INT_MARK,
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun static const unsigned int avb_mii_pins[] = {
1505*4882a593Smuzhiyun /*
1506*4882a593Smuzhiyun * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1507*4882a593Smuzhiyun * AVB_RD1, AVB_RD2, AVB_RD3,
1508*4882a593Smuzhiyun * AVB_TXCREFCLK
1509*4882a593Smuzhiyun */
1510*4882a593Smuzhiyun RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
1511*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
1512*4882a593Smuzhiyun RCAR_GP_PIN(2, 20),
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun static const unsigned int avb_mii_mux[] = {
1516*4882a593Smuzhiyun AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1517*4882a593Smuzhiyun AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1518*4882a593Smuzhiyun AVB_TXCREFCLK_MARK,
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static const unsigned int avb_avtp_pps_pins[] = {
1522*4882a593Smuzhiyun /* AVB_AVTP_PPS */
1523*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun static const unsigned int avb_avtp_pps_mux[] = {
1527*4882a593Smuzhiyun AVB_AVTP_PPS_MARK,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun static const unsigned int avb_avtp_match_pins[] = {
1531*4882a593Smuzhiyun /* AVB_AVTP_MATCH */
1532*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun static const unsigned int avb_avtp_match_mux[] = {
1536*4882a593Smuzhiyun AVB_AVTP_MATCH_MARK,
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_pins[] = {
1540*4882a593Smuzhiyun /* AVB_AVTP_CAPTURE */
1541*4882a593Smuzhiyun RCAR_GP_PIN(2, 25),
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_mux[] = {
1545*4882a593Smuzhiyun AVB_AVTP_CAPTURE_MARK,
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* - CAN ------------------------------------------------------------------ */
1549*4882a593Smuzhiyun static const unsigned int can0_data_pins[] = {
1550*4882a593Smuzhiyun /* TX, RX */
1551*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static const unsigned int can0_data_mux[] = {
1555*4882a593Smuzhiyun CAN0_TX_MARK, CAN0_RX_MARK,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun static const unsigned int can1_data_pins[] = {
1559*4882a593Smuzhiyun /* TX, RX */
1560*4882a593Smuzhiyun RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
1561*4882a593Smuzhiyun };
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun static const unsigned int can1_data_mux[] = {
1564*4882a593Smuzhiyun CAN1_TX_MARK, CAN1_RX_MARK,
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun /* - CAN Clock -------------------------------------------------------------- */
1568*4882a593Smuzhiyun static const unsigned int can_clk_pins[] = {
1569*4882a593Smuzhiyun /* CLK */
1570*4882a593Smuzhiyun RCAR_GP_PIN(0, 14),
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun static const unsigned int can_clk_mux[] = {
1574*4882a593Smuzhiyun CAN_CLK_MARK,
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /* - CAN FD --------------------------------------------------------------- */
1578*4882a593Smuzhiyun static const unsigned int canfd0_data_pins[] = {
1579*4882a593Smuzhiyun /* TX, RX */
1580*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static const unsigned int canfd0_data_mux[] = {
1584*4882a593Smuzhiyun CANFD0_TX_MARK, CANFD0_RX_MARK,
1585*4882a593Smuzhiyun };
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun static const unsigned int canfd1_data_pins[] = {
1588*4882a593Smuzhiyun /* TX, RX */
1589*4882a593Smuzhiyun RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun static const unsigned int canfd1_data_mux[] = {
1593*4882a593Smuzhiyun CANFD1_TX_MARK, CANFD1_RX_MARK,
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* - DRIF0 --------------------------------------------------------------- */
1597*4882a593Smuzhiyun static const unsigned int drif0_ctrl_a_pins[] = {
1598*4882a593Smuzhiyun /* CLK, SYNC */
1599*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 19),
1600*4882a593Smuzhiyun };
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun static const unsigned int drif0_ctrl_a_mux[] = {
1603*4882a593Smuzhiyun RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1604*4882a593Smuzhiyun };
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun static const unsigned int drif0_data0_a_pins[] = {
1607*4882a593Smuzhiyun /* D0 */
1608*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun static const unsigned int drif0_data0_a_mux[] = {
1612*4882a593Smuzhiyun RIF0_D0_A_MARK,
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun static const unsigned int drif0_data1_a_pins[] = {
1616*4882a593Smuzhiyun /* D1 */
1617*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
1618*4882a593Smuzhiyun };
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun static const unsigned int drif0_data1_a_mux[] = {
1621*4882a593Smuzhiyun RIF0_D1_A_MARK,
1622*4882a593Smuzhiyun };
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static const unsigned int drif0_ctrl_b_pins[] = {
1625*4882a593Smuzhiyun /* CLK, SYNC */
1626*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun static const unsigned int drif0_ctrl_b_mux[] = {
1630*4882a593Smuzhiyun RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1631*4882a593Smuzhiyun };
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static const unsigned int drif0_data0_b_pins[] = {
1634*4882a593Smuzhiyun /* D0 */
1635*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
1636*4882a593Smuzhiyun };
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun static const unsigned int drif0_data0_b_mux[] = {
1639*4882a593Smuzhiyun RIF0_D0_B_MARK,
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun static const unsigned int drif0_data1_b_pins[] = {
1643*4882a593Smuzhiyun /* D1 */
1644*4882a593Smuzhiyun RCAR_GP_PIN(3, 14),
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun static const unsigned int drif0_data1_b_mux[] = {
1648*4882a593Smuzhiyun RIF0_D1_B_MARK,
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun /* - DRIF1 --------------------------------------------------------------- */
1652*4882a593Smuzhiyun static const unsigned int drif1_ctrl_pins[] = {
1653*4882a593Smuzhiyun /* CLK, SYNC */
1654*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 1),
1655*4882a593Smuzhiyun };
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun static const unsigned int drif1_ctrl_mux[] = {
1658*4882a593Smuzhiyun RIF1_CLK_MARK, RIF1_SYNC_MARK,
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun static const unsigned int drif1_data0_pins[] = {
1662*4882a593Smuzhiyun /* D0 */
1663*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
1664*4882a593Smuzhiyun };
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun static const unsigned int drif1_data0_mux[] = {
1667*4882a593Smuzhiyun RIF1_D0_MARK,
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun static const unsigned int drif1_data1_pins[] = {
1671*4882a593Smuzhiyun /* D1 */
1672*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun static const unsigned int drif1_data1_mux[] = {
1676*4882a593Smuzhiyun RIF1_D1_MARK,
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /* - DRIF2 --------------------------------------------------------------- */
1680*4882a593Smuzhiyun static const unsigned int drif2_ctrl_a_pins[] = {
1681*4882a593Smuzhiyun /* CLK, SYNC */
1682*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun static const unsigned int drif2_ctrl_a_mux[] = {
1686*4882a593Smuzhiyun RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun static const unsigned int drif2_data0_a_pins[] = {
1690*4882a593Smuzhiyun /* D0 */
1691*4882a593Smuzhiyun RCAR_GP_PIN(2, 8),
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun static const unsigned int drif2_data0_a_mux[] = {
1695*4882a593Smuzhiyun RIF2_D0_A_MARK,
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun static const unsigned int drif2_data1_a_pins[] = {
1699*4882a593Smuzhiyun /* D1 */
1700*4882a593Smuzhiyun RCAR_GP_PIN(2, 9),
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun static const unsigned int drif2_data1_a_mux[] = {
1704*4882a593Smuzhiyun RIF2_D1_A_MARK,
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun static const unsigned int drif2_ctrl_b_pins[] = {
1708*4882a593Smuzhiyun /* CLK, SYNC */
1709*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun static const unsigned int drif2_ctrl_b_mux[] = {
1713*4882a593Smuzhiyun RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun static const unsigned int drif2_data0_b_pins[] = {
1717*4882a593Smuzhiyun /* D0 */
1718*4882a593Smuzhiyun RCAR_GP_PIN(1, 6),
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun static const unsigned int drif2_data0_b_mux[] = {
1722*4882a593Smuzhiyun RIF2_D0_B_MARK,
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun static const unsigned int drif2_data1_b_pins[] = {
1726*4882a593Smuzhiyun /* D1 */
1727*4882a593Smuzhiyun RCAR_GP_PIN(1, 7),
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun static const unsigned int drif2_data1_b_mux[] = {
1731*4882a593Smuzhiyun RIF2_D1_B_MARK,
1732*4882a593Smuzhiyun };
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun /* - DRIF3 --------------------------------------------------------------- */
1735*4882a593Smuzhiyun static const unsigned int drif3_ctrl_a_pins[] = {
1736*4882a593Smuzhiyun /* CLK, SYNC */
1737*4882a593Smuzhiyun RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun static const unsigned int drif3_ctrl_a_mux[] = {
1741*4882a593Smuzhiyun RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun static const unsigned int drif3_data0_a_pins[] = {
1745*4882a593Smuzhiyun /* D0 */
1746*4882a593Smuzhiyun RCAR_GP_PIN(2, 12),
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun static const unsigned int drif3_data0_a_mux[] = {
1750*4882a593Smuzhiyun RIF3_D0_A_MARK,
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun static const unsigned int drif3_data1_a_pins[] = {
1754*4882a593Smuzhiyun /* D1 */
1755*4882a593Smuzhiyun RCAR_GP_PIN(2, 13),
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun static const unsigned int drif3_data1_a_mux[] = {
1759*4882a593Smuzhiyun RIF3_D1_A_MARK,
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun static const unsigned int drif3_ctrl_b_pins[] = {
1763*4882a593Smuzhiyun /* CLK, SYNC */
1764*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
1765*4882a593Smuzhiyun };
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun static const unsigned int drif3_ctrl_b_mux[] = {
1768*4882a593Smuzhiyun RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun static const unsigned int drif3_data0_b_pins[] = {
1772*4882a593Smuzhiyun /* D0 */
1773*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun static const unsigned int drif3_data0_b_mux[] = {
1777*4882a593Smuzhiyun RIF3_D0_B_MARK,
1778*4882a593Smuzhiyun };
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun static const unsigned int drif3_data1_b_pins[] = {
1781*4882a593Smuzhiyun /* D1 */
1782*4882a593Smuzhiyun RCAR_GP_PIN(0, 11),
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun static const unsigned int drif3_data1_b_mux[] = {
1786*4882a593Smuzhiyun RIF3_D1_B_MARK,
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
1790*4882a593Smuzhiyun static const unsigned int du_rgb666_pins[] = {
1791*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
1792*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
1793*4882a593Smuzhiyun RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
1794*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
1795*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
1796*4882a593Smuzhiyun RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
1797*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun static const unsigned int du_rgb666_mux[] = {
1800*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1801*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK,
1802*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1803*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK,
1804*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1805*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK,
1806*4882a593Smuzhiyun };
1807*4882a593Smuzhiyun static const unsigned int du_rgb888_pins[] = {
1808*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
1809*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
1810*4882a593Smuzhiyun RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
1811*4882a593Smuzhiyun RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1812*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
1813*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
1814*4882a593Smuzhiyun RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
1815*4882a593Smuzhiyun RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
1816*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1817*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun static const unsigned int du_rgb888_mux[] = {
1820*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1821*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
1822*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1823*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
1824*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
1825*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun static const unsigned int du_clk_in_0_pins[] = {
1828*4882a593Smuzhiyun /* CLKIN0 */
1829*4882a593Smuzhiyun RCAR_GP_PIN(0, 16),
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun static const unsigned int du_clk_in_0_mux[] = {
1832*4882a593Smuzhiyun DU_DOTCLKIN0_MARK
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun static const unsigned int du_clk_in_1_pins[] = {
1835*4882a593Smuzhiyun /* CLKIN1 */
1836*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun static const unsigned int du_clk_in_1_mux[] = {
1839*4882a593Smuzhiyun DU_DOTCLKIN1_MARK
1840*4882a593Smuzhiyun };
1841*4882a593Smuzhiyun static const unsigned int du_clk_out_0_pins[] = {
1842*4882a593Smuzhiyun /* CLKOUT */
1843*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun static const unsigned int du_clk_out_0_mux[] = {
1846*4882a593Smuzhiyun DU_DOTCLKOUT0_MARK
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun static const unsigned int du_sync_pins[] = {
1849*4882a593Smuzhiyun /* VSYNC, HSYNC */
1850*4882a593Smuzhiyun RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
1851*4882a593Smuzhiyun };
1852*4882a593Smuzhiyun static const unsigned int du_sync_mux[] = {
1853*4882a593Smuzhiyun DU_VSYNC_MARK, DU_HSYNC_MARK
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun static const unsigned int du_disp_cde_pins[] = {
1856*4882a593Smuzhiyun /* DISP_CDE */
1857*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun static const unsigned int du_disp_cde_mux[] = {
1860*4882a593Smuzhiyun DU_DISP_CDE_MARK,
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun static const unsigned int du_cde_pins[] = {
1863*4882a593Smuzhiyun /* CDE */
1864*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun static const unsigned int du_cde_mux[] = {
1867*4882a593Smuzhiyun DU_CDE_MARK,
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun static const unsigned int du_disp_pins[] = {
1870*4882a593Smuzhiyun /* DISP */
1871*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun static const unsigned int du_disp_mux[] = {
1874*4882a593Smuzhiyun DU_DISP_MARK,
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /* - HSCIF0 --------------------------------------------------*/
1878*4882a593Smuzhiyun static const unsigned int hscif0_data_a_pins[] = {
1879*4882a593Smuzhiyun /* RX, TX */
1880*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun static const unsigned int hscif0_data_a_mux[] = {
1884*4882a593Smuzhiyun HRX0_A_MARK, HTX0_A_MARK,
1885*4882a593Smuzhiyun };
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun static const unsigned int hscif0_clk_a_pins[] = {
1888*4882a593Smuzhiyun /* SCK */
1889*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun static const unsigned int hscif0_clk_a_mux[] = {
1893*4882a593Smuzhiyun HSCK0_A_MARK,
1894*4882a593Smuzhiyun };
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_a_pins[] = {
1897*4882a593Smuzhiyun /* RTS, CTS */
1898*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
1899*4882a593Smuzhiyun };
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_a_mux[] = {
1902*4882a593Smuzhiyun HRTS0_N_A_MARK, HCTS0_N_A_MARK,
1903*4882a593Smuzhiyun };
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun static const unsigned int hscif0_data_b_pins[] = {
1906*4882a593Smuzhiyun /* RX, TX */
1907*4882a593Smuzhiyun RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
1908*4882a593Smuzhiyun };
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun static const unsigned int hscif0_data_b_mux[] = {
1911*4882a593Smuzhiyun HRX0_B_MARK, HTX0_B_MARK,
1912*4882a593Smuzhiyun };
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_pins[] = {
1915*4882a593Smuzhiyun /* SCK */
1916*4882a593Smuzhiyun RCAR_GP_PIN(6, 13),
1917*4882a593Smuzhiyun };
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_mux[] = {
1920*4882a593Smuzhiyun HSCK0_B_MARK,
1921*4882a593Smuzhiyun };
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun /* - HSCIF1 ------------------------------------------------- */
1924*4882a593Smuzhiyun static const unsigned int hscif1_data_a_pins[] = {
1925*4882a593Smuzhiyun /* RX, TX */
1926*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun static const unsigned int hscif1_data_a_mux[] = {
1930*4882a593Smuzhiyun HRX1_A_MARK, HTX1_A_MARK,
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun static const unsigned int hscif1_clk_a_pins[] = {
1934*4882a593Smuzhiyun /* SCK */
1935*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun static const unsigned int hscif1_clk_a_mux[] = {
1939*4882a593Smuzhiyun HSCK1_A_MARK,
1940*4882a593Smuzhiyun };
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun static const unsigned int hscif1_data_b_pins[] = {
1943*4882a593Smuzhiyun /* RX, TX */
1944*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static const unsigned int hscif1_data_b_mux[] = {
1948*4882a593Smuzhiyun HRX1_B_MARK, HTX1_B_MARK,
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_pins[] = {
1952*4882a593Smuzhiyun /* SCK */
1953*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
1954*4882a593Smuzhiyun };
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_mux[] = {
1957*4882a593Smuzhiyun HSCK1_B_MARK,
1958*4882a593Smuzhiyun };
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_pins[] = {
1961*4882a593Smuzhiyun /* RTS, CTS */
1962*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_mux[] = {
1966*4882a593Smuzhiyun HRTS1_N_B_MARK, HCTS1_N_B_MARK,
1967*4882a593Smuzhiyun };
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun /* - HSCIF2 ------------------------------------------------- */
1970*4882a593Smuzhiyun static const unsigned int hscif2_data_a_pins[] = {
1971*4882a593Smuzhiyun /* RX, TX */
1972*4882a593Smuzhiyun RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
1973*4882a593Smuzhiyun };
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun static const unsigned int hscif2_data_a_mux[] = {
1976*4882a593Smuzhiyun HRX2_A_MARK, HTX2_A_MARK,
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun static const unsigned int hscif2_clk_a_pins[] = {
1980*4882a593Smuzhiyun /* SCK */
1981*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
1982*4882a593Smuzhiyun };
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun static const unsigned int hscif2_clk_a_mux[] = {
1985*4882a593Smuzhiyun HSCK2_A_MARK,
1986*4882a593Smuzhiyun };
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_a_pins[] = {
1989*4882a593Smuzhiyun /* RTS, CTS */
1990*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_a_mux[] = {
1994*4882a593Smuzhiyun HRTS2_N_A_MARK, HCTS2_N_A_MARK,
1995*4882a593Smuzhiyun };
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun static const unsigned int hscif2_data_b_pins[] = {
1998*4882a593Smuzhiyun /* RX, TX */
1999*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2000*4882a593Smuzhiyun };
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun static const unsigned int hscif2_data_b_mux[] = {
2003*4882a593Smuzhiyun HRX2_B_MARK, HTX2_B_MARK,
2004*4882a593Smuzhiyun };
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun /* - HSCIF3 ------------------------------------------------*/
2007*4882a593Smuzhiyun static const unsigned int hscif3_data_a_pins[] = {
2008*4882a593Smuzhiyun /* RX, TX */
2009*4882a593Smuzhiyun RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2010*4882a593Smuzhiyun };
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun static const unsigned int hscif3_data_a_mux[] = {
2013*4882a593Smuzhiyun HRX3_A_MARK, HTX3_A_MARK,
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun static const unsigned int hscif3_data_b_pins[] = {
2017*4882a593Smuzhiyun /* RX, TX */
2018*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2019*4882a593Smuzhiyun };
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun static const unsigned int hscif3_data_b_mux[] = {
2022*4882a593Smuzhiyun HRX3_B_MARK, HTX3_B_MARK,
2023*4882a593Smuzhiyun };
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun static const unsigned int hscif3_clk_b_pins[] = {
2026*4882a593Smuzhiyun /* SCK */
2027*4882a593Smuzhiyun RCAR_GP_PIN(0, 4),
2028*4882a593Smuzhiyun };
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun static const unsigned int hscif3_clk_b_mux[] = {
2031*4882a593Smuzhiyun HSCK3_B_MARK,
2032*4882a593Smuzhiyun };
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun static const unsigned int hscif3_data_c_pins[] = {
2035*4882a593Smuzhiyun /* RX, TX */
2036*4882a593Smuzhiyun RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 9),
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun static const unsigned int hscif3_data_c_mux[] = {
2040*4882a593Smuzhiyun HRX3_C_MARK, HTX3_C_MARK,
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun static const unsigned int hscif3_clk_c_pins[] = {
2044*4882a593Smuzhiyun /* SCK */
2045*4882a593Smuzhiyun RCAR_GP_PIN(2, 11),
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun static const unsigned int hscif3_clk_c_mux[] = {
2049*4882a593Smuzhiyun HSCK3_C_MARK,
2050*4882a593Smuzhiyun };
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_c_pins[] = {
2053*4882a593Smuzhiyun /* RTS, CTS */
2054*4882a593Smuzhiyun RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12),
2055*4882a593Smuzhiyun };
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_c_mux[] = {
2058*4882a593Smuzhiyun HRTS3_N_C_MARK, HCTS3_N_C_MARK,
2059*4882a593Smuzhiyun };
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun static const unsigned int hscif3_data_d_pins[] = {
2062*4882a593Smuzhiyun /* RX, TX */
2063*4882a593Smuzhiyun RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 3),
2064*4882a593Smuzhiyun };
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun static const unsigned int hscif3_data_d_mux[] = {
2067*4882a593Smuzhiyun HRX3_D_MARK, HTX3_D_MARK,
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun static const unsigned int hscif3_data_e_pins[] = {
2071*4882a593Smuzhiyun /* RX, TX */
2072*4882a593Smuzhiyun RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
2073*4882a593Smuzhiyun };
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun static const unsigned int hscif3_data_e_mux[] = {
2076*4882a593Smuzhiyun HRX3_E_MARK, HTX3_E_MARK,
2077*4882a593Smuzhiyun };
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_e_pins[] = {
2080*4882a593Smuzhiyun /* RTS, CTS */
2081*4882a593Smuzhiyun RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 8),
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_e_mux[] = {
2085*4882a593Smuzhiyun HRTS3_N_E_MARK, HCTS3_N_E_MARK,
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun /* - HSCIF4 -------------------------------------------------- */
2089*4882a593Smuzhiyun static const unsigned int hscif4_data_a_pins[] = {
2090*4882a593Smuzhiyun /* RX, TX */
2091*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun static const unsigned int hscif4_data_a_mux[] = {
2095*4882a593Smuzhiyun HRX4_A_MARK, HTX4_A_MARK,
2096*4882a593Smuzhiyun };
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun static const unsigned int hscif4_clk_a_pins[] = {
2099*4882a593Smuzhiyun /* SCK */
2100*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun static const unsigned int hscif4_clk_a_mux[] = {
2104*4882a593Smuzhiyun HSCK4_A_MARK,
2105*4882a593Smuzhiyun };
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun static const unsigned int hscif4_ctrl_a_pins[] = {
2108*4882a593Smuzhiyun /* RTS, CTS */
2109*4882a593Smuzhiyun RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
2110*4882a593Smuzhiyun };
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun static const unsigned int hscif4_ctrl_a_mux[] = {
2113*4882a593Smuzhiyun HRTS4_N_A_MARK, HCTS4_N_A_MARK,
2114*4882a593Smuzhiyun };
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun static const unsigned int hscif4_data_b_pins[] = {
2117*4882a593Smuzhiyun /* RX, TX */
2118*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun static const unsigned int hscif4_data_b_mux[] = {
2122*4882a593Smuzhiyun HRX4_B_MARK, HTX4_B_MARK,
2123*4882a593Smuzhiyun };
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun static const unsigned int hscif4_clk_b_pins[] = {
2126*4882a593Smuzhiyun /* SCK */
2127*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun static const unsigned int hscif4_clk_b_mux[] = {
2131*4882a593Smuzhiyun HSCK4_B_MARK,
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun static const unsigned int hscif4_data_c_pins[] = {
2135*4882a593Smuzhiyun /* RX, TX */
2136*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun static const unsigned int hscif4_data_c_mux[] = {
2140*4882a593Smuzhiyun HRX4_C_MARK, HTX4_C_MARK,
2141*4882a593Smuzhiyun };
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun static const unsigned int hscif4_data_d_pins[] = {
2144*4882a593Smuzhiyun /* RX, TX */
2145*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
2146*4882a593Smuzhiyun };
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun static const unsigned int hscif4_data_d_mux[] = {
2149*4882a593Smuzhiyun HRX4_D_MARK, HTX4_D_MARK,
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun static const unsigned int hscif4_data_e_pins[] = {
2153*4882a593Smuzhiyun /* RX, TX */
2154*4882a593Smuzhiyun RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2155*4882a593Smuzhiyun };
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun static const unsigned int hscif4_data_e_mux[] = {
2158*4882a593Smuzhiyun HRX4_E_MARK, HTX4_E_MARK,
2159*4882a593Smuzhiyun };
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun /* - I2C -------------------------------------------------------------------- */
2162*4882a593Smuzhiyun static const unsigned int i2c1_a_pins[] = {
2163*4882a593Smuzhiyun /* SCL, SDA */
2164*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun static const unsigned int i2c1_a_mux[] = {
2168*4882a593Smuzhiyun SCL1_A_MARK, SDA1_A_MARK,
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
2172*4882a593Smuzhiyun /* SCL, SDA */
2173*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
2177*4882a593Smuzhiyun SCL1_B_MARK, SDA1_B_MARK,
2178*4882a593Smuzhiyun };
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun static const unsigned int i2c1_c_pins[] = {
2181*4882a593Smuzhiyun /* SCL, SDA */
2182*4882a593Smuzhiyun RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5),
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun static const unsigned int i2c1_c_mux[] = {
2186*4882a593Smuzhiyun SCL1_C_MARK, SDA1_C_MARK,
2187*4882a593Smuzhiyun };
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun static const unsigned int i2c1_d_pins[] = {
2190*4882a593Smuzhiyun /* SCL, SDA */
2191*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun static const unsigned int i2c1_d_mux[] = {
2195*4882a593Smuzhiyun SCL1_D_MARK, SDA1_D_MARK,
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun static const unsigned int i2c2_a_pins[] = {
2199*4882a593Smuzhiyun /* SCL, SDA */
2200*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0),
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun static const unsigned int i2c2_a_mux[] = {
2204*4882a593Smuzhiyun SCL2_A_MARK, SDA2_A_MARK,
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
2208*4882a593Smuzhiyun /* SCL, SDA */
2209*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
2210*4882a593Smuzhiyun };
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
2213*4882a593Smuzhiyun SCL2_B_MARK, SDA2_B_MARK,
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun static const unsigned int i2c2_c_pins[] = {
2217*4882a593Smuzhiyun /* SCL, SDA */
2218*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun static const unsigned int i2c2_c_mux[] = {
2222*4882a593Smuzhiyun SCL2_C_MARK, SDA2_C_MARK,
2223*4882a593Smuzhiyun };
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun static const unsigned int i2c2_d_pins[] = {
2226*4882a593Smuzhiyun /* SCL, SDA */
2227*4882a593Smuzhiyun RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun static const unsigned int i2c2_d_mux[] = {
2231*4882a593Smuzhiyun SCL2_D_MARK, SDA2_D_MARK,
2232*4882a593Smuzhiyun };
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun static const unsigned int i2c2_e_pins[] = {
2235*4882a593Smuzhiyun /* SCL, SDA */
2236*4882a593Smuzhiyun RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0),
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun static const unsigned int i2c2_e_mux[] = {
2240*4882a593Smuzhiyun SCL2_E_MARK, SDA2_E_MARK,
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun static const unsigned int i2c4_pins[] = {
2244*4882a593Smuzhiyun /* SCL, SDA */
2245*4882a593Smuzhiyun RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
2246*4882a593Smuzhiyun };
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun static const unsigned int i2c4_mux[] = {
2249*4882a593Smuzhiyun SCL4_MARK, SDA4_MARK,
2250*4882a593Smuzhiyun };
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun static const unsigned int i2c5_pins[] = {
2253*4882a593Smuzhiyun /* SCL, SDA */
2254*4882a593Smuzhiyun RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
2255*4882a593Smuzhiyun };
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun static const unsigned int i2c5_mux[] = {
2258*4882a593Smuzhiyun SCL5_MARK, SDA5_MARK,
2259*4882a593Smuzhiyun };
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun static const unsigned int i2c6_a_pins[] = {
2262*4882a593Smuzhiyun /* SCL, SDA */
2263*4882a593Smuzhiyun RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
2264*4882a593Smuzhiyun };
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun static const unsigned int i2c6_a_mux[] = {
2267*4882a593Smuzhiyun SCL6_A_MARK, SDA6_A_MARK,
2268*4882a593Smuzhiyun };
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun static const unsigned int i2c6_b_pins[] = {
2271*4882a593Smuzhiyun /* SCL, SDA */
2272*4882a593Smuzhiyun RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun static const unsigned int i2c6_b_mux[] = {
2276*4882a593Smuzhiyun SCL6_B_MARK, SDA6_B_MARK,
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun static const unsigned int i2c7_a_pins[] = {
2280*4882a593Smuzhiyun /* SCL, SDA */
2281*4882a593Smuzhiyun RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25),
2282*4882a593Smuzhiyun };
2283*4882a593Smuzhiyun
2284*4882a593Smuzhiyun static const unsigned int i2c7_a_mux[] = {
2285*4882a593Smuzhiyun SCL7_A_MARK, SDA7_A_MARK,
2286*4882a593Smuzhiyun };
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun static const unsigned int i2c7_b_pins[] = {
2289*4882a593Smuzhiyun /* SCL, SDA */
2290*4882a593Smuzhiyun RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun static const unsigned int i2c7_b_mux[] = {
2294*4882a593Smuzhiyun SCL7_B_MARK, SDA7_B_MARK,
2295*4882a593Smuzhiyun };
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun /* - INTC-EX ---------------------------------------------------------------- */
2298*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_pins[] = {
2299*4882a593Smuzhiyun /* IRQ0 */
2300*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_mux[] = {
2303*4882a593Smuzhiyun IRQ0_MARK,
2304*4882a593Smuzhiyun };
2305*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_pins[] = {
2306*4882a593Smuzhiyun /* IRQ1 */
2307*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_mux[] = {
2310*4882a593Smuzhiyun IRQ1_MARK,
2311*4882a593Smuzhiyun };
2312*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_pins[] = {
2313*4882a593Smuzhiyun /* IRQ2 */
2314*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_mux[] = {
2317*4882a593Smuzhiyun IRQ2_MARK,
2318*4882a593Smuzhiyun };
2319*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_pins[] = {
2320*4882a593Smuzhiyun /* IRQ3 */
2321*4882a593Smuzhiyun RCAR_GP_PIN(1, 9),
2322*4882a593Smuzhiyun };
2323*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_mux[] = {
2324*4882a593Smuzhiyun IRQ3_MARK,
2325*4882a593Smuzhiyun };
2326*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_pins[] = {
2327*4882a593Smuzhiyun /* IRQ4 */
2328*4882a593Smuzhiyun RCAR_GP_PIN(1, 10),
2329*4882a593Smuzhiyun };
2330*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_mux[] = {
2331*4882a593Smuzhiyun IRQ4_MARK,
2332*4882a593Smuzhiyun };
2333*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_pins[] = {
2334*4882a593Smuzhiyun /* IRQ5 */
2335*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
2336*4882a593Smuzhiyun };
2337*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_mux[] = {
2338*4882a593Smuzhiyun IRQ5_MARK,
2339*4882a593Smuzhiyun };
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
2342*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
2343*4882a593Smuzhiyun /* SCK */
2344*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
2348*4882a593Smuzhiyun MSIOF0_SCK_MARK,
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
2352*4882a593Smuzhiyun /* SYNC */
2353*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
2354*4882a593Smuzhiyun };
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
2357*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
2358*4882a593Smuzhiyun };
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
2361*4882a593Smuzhiyun /* SS1 */
2362*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
2366*4882a593Smuzhiyun MSIOF0_SS1_MARK,
2367*4882a593Smuzhiyun };
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
2370*4882a593Smuzhiyun /* SS2 */
2371*4882a593Smuzhiyun RCAR_GP_PIN(5, 15),
2372*4882a593Smuzhiyun };
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
2375*4882a593Smuzhiyun MSIOF0_SS2_MARK,
2376*4882a593Smuzhiyun };
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun static const unsigned int msiof0_txd_pins[] = {
2379*4882a593Smuzhiyun /* TXD */
2380*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
2381*4882a593Smuzhiyun };
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun static const unsigned int msiof0_txd_mux[] = {
2384*4882a593Smuzhiyun MSIOF0_TXD_MARK,
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun static const unsigned int msiof0_rxd_pins[] = {
2388*4882a593Smuzhiyun /* RXD */
2389*4882a593Smuzhiyun RCAR_GP_PIN(5, 11),
2390*4882a593Smuzhiyun };
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun static const unsigned int msiof0_rxd_mux[] = {
2393*4882a593Smuzhiyun MSIOF0_RXD_MARK,
2394*4882a593Smuzhiyun };
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
2397*4882a593Smuzhiyun static const unsigned int msiof1_clk_pins[] = {
2398*4882a593Smuzhiyun /* SCK */
2399*4882a593Smuzhiyun RCAR_GP_PIN(1, 19),
2400*4882a593Smuzhiyun };
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun static const unsigned int msiof1_clk_mux[] = {
2403*4882a593Smuzhiyun MSIOF1_SCK_MARK,
2404*4882a593Smuzhiyun };
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun static const unsigned int msiof1_sync_pins[] = {
2407*4882a593Smuzhiyun /* SYNC */
2408*4882a593Smuzhiyun RCAR_GP_PIN(1, 16),
2409*4882a593Smuzhiyun };
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun static const unsigned int msiof1_sync_mux[] = {
2412*4882a593Smuzhiyun MSIOF1_SYNC_MARK,
2413*4882a593Smuzhiyun };
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
2416*4882a593Smuzhiyun /* SS1 */
2417*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
2421*4882a593Smuzhiyun MSIOF1_SS1_MARK,
2422*4882a593Smuzhiyun };
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
2425*4882a593Smuzhiyun /* SS2 */
2426*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
2430*4882a593Smuzhiyun MSIOF1_SS2_MARK,
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun static const unsigned int msiof1_txd_pins[] = {
2434*4882a593Smuzhiyun /* TXD */
2435*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun static const unsigned int msiof1_txd_mux[] = {
2439*4882a593Smuzhiyun MSIOF1_TXD_MARK,
2440*4882a593Smuzhiyun };
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun static const unsigned int msiof1_rxd_pins[] = {
2443*4882a593Smuzhiyun /* RXD */
2444*4882a593Smuzhiyun RCAR_GP_PIN(1, 17),
2445*4882a593Smuzhiyun };
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun static const unsigned int msiof1_rxd_mux[] = {
2448*4882a593Smuzhiyun MSIOF1_RXD_MARK,
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
2452*4882a593Smuzhiyun static const unsigned int msiof2_clk_a_pins[] = {
2453*4882a593Smuzhiyun /* SCK */
2454*4882a593Smuzhiyun RCAR_GP_PIN(0, 8),
2455*4882a593Smuzhiyun };
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun static const unsigned int msiof2_clk_a_mux[] = {
2458*4882a593Smuzhiyun MSIOF2_SCK_A_MARK,
2459*4882a593Smuzhiyun };
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_pins[] = {
2462*4882a593Smuzhiyun /* SYNC */
2463*4882a593Smuzhiyun RCAR_GP_PIN(0, 9),
2464*4882a593Smuzhiyun };
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_mux[] = {
2467*4882a593Smuzhiyun MSIOF2_SYNC_A_MARK,
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_pins[] = {
2471*4882a593Smuzhiyun /* SS1 */
2472*4882a593Smuzhiyun RCAR_GP_PIN(0, 15),
2473*4882a593Smuzhiyun };
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_mux[] = {
2476*4882a593Smuzhiyun MSIOF2_SS1_A_MARK,
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_pins[] = {
2480*4882a593Smuzhiyun /* SS2 */
2481*4882a593Smuzhiyun RCAR_GP_PIN(0, 14),
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_mux[] = {
2485*4882a593Smuzhiyun MSIOF2_SS2_A_MARK,
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun static const unsigned int msiof2_txd_a_pins[] = {
2489*4882a593Smuzhiyun /* TXD */
2490*4882a593Smuzhiyun RCAR_GP_PIN(0, 11),
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun static const unsigned int msiof2_txd_a_mux[] = {
2494*4882a593Smuzhiyun MSIOF2_TXD_A_MARK,
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_pins[] = {
2498*4882a593Smuzhiyun /* RXD */
2499*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_mux[] = {
2503*4882a593Smuzhiyun MSIOF2_RXD_A_MARK,
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_pins[] = {
2507*4882a593Smuzhiyun /* SCK */
2508*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
2509*4882a593Smuzhiyun };
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_mux[] = {
2512*4882a593Smuzhiyun MSIOF2_SCK_B_MARK,
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_pins[] = {
2516*4882a593Smuzhiyun /* SYNC */
2517*4882a593Smuzhiyun RCAR_GP_PIN(1, 10),
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_mux[] = {
2521*4882a593Smuzhiyun MSIOF2_SYNC_B_MARK,
2522*4882a593Smuzhiyun };
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_pins[] = {
2525*4882a593Smuzhiyun /* SS1 */
2526*4882a593Smuzhiyun RCAR_GP_PIN(1, 16),
2527*4882a593Smuzhiyun };
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_mux[] = {
2530*4882a593Smuzhiyun MSIOF2_SS1_B_MARK,
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_pins[] = {
2534*4882a593Smuzhiyun /* SS2 */
2535*4882a593Smuzhiyun RCAR_GP_PIN(1, 12),
2536*4882a593Smuzhiyun };
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_mux[] = {
2539*4882a593Smuzhiyun MSIOF2_SS2_B_MARK,
2540*4882a593Smuzhiyun };
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun static const unsigned int msiof2_txd_b_pins[] = {
2543*4882a593Smuzhiyun /* TXD */
2544*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun static const unsigned int msiof2_txd_b_mux[] = {
2548*4882a593Smuzhiyun MSIOF2_TXD_B_MARK,
2549*4882a593Smuzhiyun };
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_pins[] = {
2552*4882a593Smuzhiyun /* RXD */
2553*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
2554*4882a593Smuzhiyun };
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_mux[] = {
2557*4882a593Smuzhiyun MSIOF2_RXD_B_MARK,
2558*4882a593Smuzhiyun };
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun /* - MSIOF3 ----------------------------------------------------------------- */
2561*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_pins[] = {
2562*4882a593Smuzhiyun /* SCK */
2563*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
2564*4882a593Smuzhiyun };
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_mux[] = {
2567*4882a593Smuzhiyun MSIOF3_SCK_A_MARK,
2568*4882a593Smuzhiyun };
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_pins[] = {
2571*4882a593Smuzhiyun /* SYNC */
2572*4882a593Smuzhiyun RCAR_GP_PIN(0, 1),
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_mux[] = {
2576*4882a593Smuzhiyun MSIOF3_SYNC_A_MARK,
2577*4882a593Smuzhiyun };
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_pins[] = {
2580*4882a593Smuzhiyun /* SS1 */
2581*4882a593Smuzhiyun RCAR_GP_PIN(0, 15),
2582*4882a593Smuzhiyun };
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_mux[] = {
2585*4882a593Smuzhiyun MSIOF3_SS1_A_MARK,
2586*4882a593Smuzhiyun };
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_pins[] = {
2589*4882a593Smuzhiyun /* SS2 */
2590*4882a593Smuzhiyun RCAR_GP_PIN(0, 4),
2591*4882a593Smuzhiyun };
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_mux[] = {
2594*4882a593Smuzhiyun MSIOF3_SS2_A_MARK,
2595*4882a593Smuzhiyun };
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_pins[] = {
2598*4882a593Smuzhiyun /* TXD */
2599*4882a593Smuzhiyun RCAR_GP_PIN(0, 3),
2600*4882a593Smuzhiyun };
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_mux[] = {
2603*4882a593Smuzhiyun MSIOF3_TXD_A_MARK,
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_pins[] = {
2607*4882a593Smuzhiyun /* RXD */
2608*4882a593Smuzhiyun RCAR_GP_PIN(0, 2),
2609*4882a593Smuzhiyun };
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_mux[] = {
2612*4882a593Smuzhiyun MSIOF3_RXD_A_MARK,
2613*4882a593Smuzhiyun };
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_pins[] = {
2616*4882a593Smuzhiyun /* SCK */
2617*4882a593Smuzhiyun RCAR_GP_PIN(1, 5),
2618*4882a593Smuzhiyun };
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_mux[] = {
2621*4882a593Smuzhiyun MSIOF3_SCK_B_MARK,
2622*4882a593Smuzhiyun };
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_pins[] = {
2625*4882a593Smuzhiyun /* SYNC */
2626*4882a593Smuzhiyun RCAR_GP_PIN(1, 4),
2627*4882a593Smuzhiyun };
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_mux[] = {
2630*4882a593Smuzhiyun MSIOF3_SYNC_B_MARK,
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_pins[] = {
2634*4882a593Smuzhiyun /* SS1 */
2635*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_mux[] = {
2639*4882a593Smuzhiyun MSIOF3_SS1_B_MARK,
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_pins[] = {
2643*4882a593Smuzhiyun /* TXD */
2644*4882a593Smuzhiyun RCAR_GP_PIN(1, 7),
2645*4882a593Smuzhiyun };
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_mux[] = {
2648*4882a593Smuzhiyun MSIOF3_TXD_B_MARK,
2649*4882a593Smuzhiyun };
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_pins[] = {
2652*4882a593Smuzhiyun /* RXD */
2653*4882a593Smuzhiyun RCAR_GP_PIN(1, 6),
2654*4882a593Smuzhiyun };
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_mux[] = {
2657*4882a593Smuzhiyun MSIOF3_RXD_B_MARK,
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun /* - PWM0 --------------------------------------------------------------------*/
2661*4882a593Smuzhiyun static const unsigned int pwm0_a_pins[] = {
2662*4882a593Smuzhiyun /* PWM */
2663*4882a593Smuzhiyun RCAR_GP_PIN(2, 22),
2664*4882a593Smuzhiyun };
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun static const unsigned int pwm0_a_mux[] = {
2667*4882a593Smuzhiyun PWM0_A_MARK,
2668*4882a593Smuzhiyun };
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun static const unsigned int pwm0_b_pins[] = {
2671*4882a593Smuzhiyun /* PWM */
2672*4882a593Smuzhiyun RCAR_GP_PIN(6, 3),
2673*4882a593Smuzhiyun };
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun static const unsigned int pwm0_b_mux[] = {
2676*4882a593Smuzhiyun PWM0_B_MARK,
2677*4882a593Smuzhiyun };
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /* - PWM1 --------------------------------------------------------------------*/
2680*4882a593Smuzhiyun static const unsigned int pwm1_a_pins[] = {
2681*4882a593Smuzhiyun /* PWM */
2682*4882a593Smuzhiyun RCAR_GP_PIN(2, 23),
2683*4882a593Smuzhiyun };
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun static const unsigned int pwm1_a_mux[] = {
2686*4882a593Smuzhiyun PWM1_A_MARK,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
2690*4882a593Smuzhiyun /* PWM */
2691*4882a593Smuzhiyun RCAR_GP_PIN(6, 4),
2692*4882a593Smuzhiyun };
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
2695*4882a593Smuzhiyun PWM1_B_MARK,
2696*4882a593Smuzhiyun };
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun /* - PWM2 --------------------------------------------------------------------*/
2699*4882a593Smuzhiyun static const unsigned int pwm2_a_pins[] = {
2700*4882a593Smuzhiyun /* PWM */
2701*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
2702*4882a593Smuzhiyun };
2703*4882a593Smuzhiyun
2704*4882a593Smuzhiyun static const unsigned int pwm2_a_mux[] = {
2705*4882a593Smuzhiyun PWM2_A_MARK,
2706*4882a593Smuzhiyun };
2707*4882a593Smuzhiyun
2708*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
2709*4882a593Smuzhiyun /* PWM */
2710*4882a593Smuzhiyun RCAR_GP_PIN(1, 4),
2711*4882a593Smuzhiyun };
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
2714*4882a593Smuzhiyun PWM2_B_MARK,
2715*4882a593Smuzhiyun };
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun static const unsigned int pwm2_c_pins[] = {
2718*4882a593Smuzhiyun /* PWM */
2719*4882a593Smuzhiyun RCAR_GP_PIN(6, 5),
2720*4882a593Smuzhiyun };
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun static const unsigned int pwm2_c_mux[] = {
2723*4882a593Smuzhiyun PWM2_C_MARK,
2724*4882a593Smuzhiyun };
2725*4882a593Smuzhiyun
2726*4882a593Smuzhiyun /* - PWM3 --------------------------------------------------------------------*/
2727*4882a593Smuzhiyun static const unsigned int pwm3_a_pins[] = {
2728*4882a593Smuzhiyun /* PWM */
2729*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
2730*4882a593Smuzhiyun };
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun static const unsigned int pwm3_a_mux[] = {
2733*4882a593Smuzhiyun PWM3_A_MARK,
2734*4882a593Smuzhiyun };
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun static const unsigned int pwm3_b_pins[] = {
2737*4882a593Smuzhiyun /* PWM */
2738*4882a593Smuzhiyun RCAR_GP_PIN(1, 5),
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun static const unsigned int pwm3_b_mux[] = {
2742*4882a593Smuzhiyun PWM3_B_MARK,
2743*4882a593Smuzhiyun };
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun static const unsigned int pwm3_c_pins[] = {
2746*4882a593Smuzhiyun /* PWM */
2747*4882a593Smuzhiyun RCAR_GP_PIN(6, 6),
2748*4882a593Smuzhiyun };
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun static const unsigned int pwm3_c_mux[] = {
2751*4882a593Smuzhiyun PWM3_C_MARK,
2752*4882a593Smuzhiyun };
2753*4882a593Smuzhiyun
2754*4882a593Smuzhiyun /* - PWM4 --------------------------------------------------------------------*/
2755*4882a593Smuzhiyun static const unsigned int pwm4_a_pins[] = {
2756*4882a593Smuzhiyun /* PWM */
2757*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
2758*4882a593Smuzhiyun };
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun static const unsigned int pwm4_a_mux[] = {
2761*4882a593Smuzhiyun PWM4_A_MARK,
2762*4882a593Smuzhiyun };
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun static const unsigned int pwm4_b_pins[] = {
2765*4882a593Smuzhiyun /* PWM */
2766*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
2767*4882a593Smuzhiyun };
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun static const unsigned int pwm4_b_mux[] = {
2770*4882a593Smuzhiyun PWM4_B_MARK,
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun /* - PWM5 --------------------------------------------------------------------*/
2774*4882a593Smuzhiyun static const unsigned int pwm5_a_pins[] = {
2775*4882a593Smuzhiyun /* PWM */
2776*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
2777*4882a593Smuzhiyun };
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun static const unsigned int pwm5_a_mux[] = {
2780*4882a593Smuzhiyun PWM5_A_MARK,
2781*4882a593Smuzhiyun };
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun static const unsigned int pwm5_b_pins[] = {
2784*4882a593Smuzhiyun /* PWM */
2785*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
2786*4882a593Smuzhiyun };
2787*4882a593Smuzhiyun
2788*4882a593Smuzhiyun static const unsigned int pwm5_b_mux[] = {
2789*4882a593Smuzhiyun PWM5_B_MARK,
2790*4882a593Smuzhiyun };
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun /* - PWM6 --------------------------------------------------------------------*/
2793*4882a593Smuzhiyun static const unsigned int pwm6_a_pins[] = {
2794*4882a593Smuzhiyun /* PWM */
2795*4882a593Smuzhiyun RCAR_GP_PIN(2, 25),
2796*4882a593Smuzhiyun };
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun static const unsigned int pwm6_a_mux[] = {
2799*4882a593Smuzhiyun PWM6_A_MARK,
2800*4882a593Smuzhiyun };
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun static const unsigned int pwm6_b_pins[] = {
2803*4882a593Smuzhiyun /* PWM */
2804*4882a593Smuzhiyun RCAR_GP_PIN(6, 11),
2805*4882a593Smuzhiyun };
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun static const unsigned int pwm6_b_mux[] = {
2808*4882a593Smuzhiyun PWM6_B_MARK,
2809*4882a593Smuzhiyun };
2810*4882a593Smuzhiyun
2811*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
2812*4882a593Smuzhiyun static const unsigned int scif0_data_a_pins[] = {
2813*4882a593Smuzhiyun /* RX, TX */
2814*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2815*4882a593Smuzhiyun };
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun static const unsigned int scif0_data_a_mux[] = {
2818*4882a593Smuzhiyun RX0_A_MARK, TX0_A_MARK,
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun static const unsigned int scif0_clk_a_pins[] = {
2822*4882a593Smuzhiyun /* SCK */
2823*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
2824*4882a593Smuzhiyun };
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun static const unsigned int scif0_clk_a_mux[] = {
2827*4882a593Smuzhiyun SCK0_A_MARK,
2828*4882a593Smuzhiyun };
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun static const unsigned int scif0_ctrl_a_pins[] = {
2831*4882a593Smuzhiyun /* RTS, CTS */
2832*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2833*4882a593Smuzhiyun };
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun static const unsigned int scif0_ctrl_a_mux[] = {
2836*4882a593Smuzhiyun RTS0_N_A_MARK, CTS0_N_A_MARK,
2837*4882a593Smuzhiyun };
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
2840*4882a593Smuzhiyun /* RX, TX */
2841*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
2842*4882a593Smuzhiyun };
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
2845*4882a593Smuzhiyun RX0_B_MARK, TX0_B_MARK,
2846*4882a593Smuzhiyun };
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun static const unsigned int scif0_clk_b_pins[] = {
2849*4882a593Smuzhiyun /* SCK */
2850*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun static const unsigned int scif0_clk_b_mux[] = {
2854*4882a593Smuzhiyun SCK0_B_MARK,
2855*4882a593Smuzhiyun };
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
2858*4882a593Smuzhiyun static const unsigned int scif1_data_pins[] = {
2859*4882a593Smuzhiyun /* RX, TX */
2860*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun static const unsigned int scif1_data_mux[] = {
2864*4882a593Smuzhiyun RX1_MARK, TX1_MARK,
2865*4882a593Smuzhiyun };
2866*4882a593Smuzhiyun
2867*4882a593Smuzhiyun static const unsigned int scif1_clk_pins[] = {
2868*4882a593Smuzhiyun /* SCK */
2869*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
2870*4882a593Smuzhiyun };
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun static const unsigned int scif1_clk_mux[] = {
2873*4882a593Smuzhiyun SCK1_MARK,
2874*4882a593Smuzhiyun };
2875*4882a593Smuzhiyun
2876*4882a593Smuzhiyun static const unsigned int scif1_ctrl_pins[] = {
2877*4882a593Smuzhiyun /* RTS, CTS */
2878*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7),
2879*4882a593Smuzhiyun };
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun static const unsigned int scif1_ctrl_mux[] = {
2882*4882a593Smuzhiyun RTS1_N_MARK, CTS1_N_MARK,
2883*4882a593Smuzhiyun };
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
2886*4882a593Smuzhiyun static const unsigned int scif2_data_a_pins[] = {
2887*4882a593Smuzhiyun /* RX, TX */
2888*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
2889*4882a593Smuzhiyun };
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun static const unsigned int scif2_data_a_mux[] = {
2892*4882a593Smuzhiyun RX2_A_MARK, TX2_A_MARK,
2893*4882a593Smuzhiyun };
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun static const unsigned int scif2_clk_a_pins[] = {
2896*4882a593Smuzhiyun /* SCK */
2897*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
2898*4882a593Smuzhiyun };
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun static const unsigned int scif2_clk_a_mux[] = {
2901*4882a593Smuzhiyun SCK2_A_MARK,
2902*4882a593Smuzhiyun };
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
2905*4882a593Smuzhiyun /* RX, TX */
2906*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
2907*4882a593Smuzhiyun };
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
2910*4882a593Smuzhiyun RX2_B_MARK, TX2_B_MARK,
2911*4882a593Smuzhiyun };
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
2914*4882a593Smuzhiyun static const unsigned int scif3_data_a_pins[] = {
2915*4882a593Smuzhiyun /* RX, TX */
2916*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2917*4882a593Smuzhiyun };
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun static const unsigned int scif3_data_a_mux[] = {
2920*4882a593Smuzhiyun RX3_A_MARK, TX3_A_MARK,
2921*4882a593Smuzhiyun };
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun static const unsigned int scif3_clk_a_pins[] = {
2924*4882a593Smuzhiyun /* SCK */
2925*4882a593Smuzhiyun RCAR_GP_PIN(0, 1),
2926*4882a593Smuzhiyun };
2927*4882a593Smuzhiyun
2928*4882a593Smuzhiyun static const unsigned int scif3_clk_a_mux[] = {
2929*4882a593Smuzhiyun SCK3_A_MARK,
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun static const unsigned int scif3_ctrl_a_pins[] = {
2933*4882a593Smuzhiyun /* RTS, CTS */
2934*4882a593Smuzhiyun RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
2935*4882a593Smuzhiyun };
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun static const unsigned int scif3_ctrl_a_mux[] = {
2938*4882a593Smuzhiyun RTS3_N_A_MARK, CTS3_N_A_MARK,
2939*4882a593Smuzhiyun };
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
2942*4882a593Smuzhiyun /* RX, TX */
2943*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2944*4882a593Smuzhiyun };
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
2947*4882a593Smuzhiyun RX3_B_MARK, TX3_B_MARK,
2948*4882a593Smuzhiyun };
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun static const unsigned int scif3_data_c_pins[] = {
2951*4882a593Smuzhiyun /* RX, TX */
2952*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
2953*4882a593Smuzhiyun };
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun static const unsigned int scif3_data_c_mux[] = {
2956*4882a593Smuzhiyun RX3_C_MARK, TX3_C_MARK,
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun static const unsigned int scif3_clk_c_pins[] = {
2960*4882a593Smuzhiyun /* SCK */
2961*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
2962*4882a593Smuzhiyun };
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun static const unsigned int scif3_clk_c_mux[] = {
2965*4882a593Smuzhiyun SCK3_C_MARK,
2966*4882a593Smuzhiyun };
2967*4882a593Smuzhiyun
2968*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
2969*4882a593Smuzhiyun static const unsigned int scif4_data_a_pins[] = {
2970*4882a593Smuzhiyun /* RX, TX */
2971*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2972*4882a593Smuzhiyun };
2973*4882a593Smuzhiyun
2974*4882a593Smuzhiyun static const unsigned int scif4_data_a_mux[] = {
2975*4882a593Smuzhiyun RX4_A_MARK, TX4_A_MARK,
2976*4882a593Smuzhiyun };
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun static const unsigned int scif4_clk_a_pins[] = {
2979*4882a593Smuzhiyun /* SCK */
2980*4882a593Smuzhiyun RCAR_GP_PIN(1, 5),
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun static const unsigned int scif4_clk_a_mux[] = {
2984*4882a593Smuzhiyun SCK4_A_MARK,
2985*4882a593Smuzhiyun };
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun static const unsigned int scif4_ctrl_a_pins[] = {
2988*4882a593Smuzhiyun /* RTS, CTS */
2989*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
2990*4882a593Smuzhiyun };
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun static const unsigned int scif4_ctrl_a_mux[] = {
2993*4882a593Smuzhiyun RTS4_N_A_MARK, CTS4_N_A_MARK,
2994*4882a593Smuzhiyun };
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
2997*4882a593Smuzhiyun /* RX, TX */
2998*4882a593Smuzhiyun RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
2999*4882a593Smuzhiyun };
3000*4882a593Smuzhiyun
3001*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
3002*4882a593Smuzhiyun RX4_B_MARK, TX4_B_MARK,
3003*4882a593Smuzhiyun };
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun static const unsigned int scif4_clk_b_pins[] = {
3006*4882a593Smuzhiyun /* SCK */
3007*4882a593Smuzhiyun RCAR_GP_PIN(0, 8),
3008*4882a593Smuzhiyun };
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun static const unsigned int scif4_clk_b_mux[] = {
3011*4882a593Smuzhiyun SCK4_B_MARK,
3012*4882a593Smuzhiyun };
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
3015*4882a593Smuzhiyun /* RX, TX */
3016*4882a593Smuzhiyun RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
3020*4882a593Smuzhiyun RX4_C_MARK, TX4_C_MARK,
3021*4882a593Smuzhiyun };
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun static const unsigned int scif4_ctrl_c_pins[] = {
3024*4882a593Smuzhiyun /* RTS, CTS */
3025*4882a593Smuzhiyun RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
3026*4882a593Smuzhiyun };
3027*4882a593Smuzhiyun
3028*4882a593Smuzhiyun static const unsigned int scif4_ctrl_c_mux[] = {
3029*4882a593Smuzhiyun RTS4_N_C_MARK, CTS4_N_C_MARK,
3030*4882a593Smuzhiyun };
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
3033*4882a593Smuzhiyun static const unsigned int scif5_data_a_pins[] = {
3034*4882a593Smuzhiyun /* RX, TX */
3035*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9),
3036*4882a593Smuzhiyun };
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun static const unsigned int scif5_data_a_mux[] = {
3039*4882a593Smuzhiyun RX5_A_MARK, TX5_A_MARK,
3040*4882a593Smuzhiyun };
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun static const unsigned int scif5_clk_a_pins[] = {
3043*4882a593Smuzhiyun /* SCK */
3044*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
3045*4882a593Smuzhiyun };
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun static const unsigned int scif5_clk_a_mux[] = {
3048*4882a593Smuzhiyun SCK5_A_MARK,
3049*4882a593Smuzhiyun };
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
3052*4882a593Smuzhiyun /* RX, TX */
3053*4882a593Smuzhiyun RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3054*4882a593Smuzhiyun };
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
3057*4882a593Smuzhiyun RX5_B_MARK, TX5_B_MARK,
3058*4882a593Smuzhiyun };
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun static const unsigned int scif5_data_c_pins[] = {
3061*4882a593Smuzhiyun /* RX, TX */
3062*4882a593Smuzhiyun RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun static const unsigned int scif5_data_c_mux[] = {
3066*4882a593Smuzhiyun RX5_C_MARK, TX5_C_MARK,
3067*4882a593Smuzhiyun };
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
3070*4882a593Smuzhiyun static const unsigned int scif_clk_a_pins[] = {
3071*4882a593Smuzhiyun /* SCIF_CLK */
3072*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
3073*4882a593Smuzhiyun };
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun static const unsigned int scif_clk_a_mux[] = {
3076*4882a593Smuzhiyun SCIF_CLK_A_MARK,
3077*4882a593Smuzhiyun };
3078*4882a593Smuzhiyun
3079*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
3080*4882a593Smuzhiyun /* SCIF_CLK */
3081*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
3082*4882a593Smuzhiyun };
3083*4882a593Smuzhiyun
3084*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
3085*4882a593Smuzhiyun SCIF_CLK_B_MARK,
3086*4882a593Smuzhiyun };
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
3089*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
3090*4882a593Smuzhiyun /* D0 */
3091*4882a593Smuzhiyun RCAR_GP_PIN(3, 2),
3092*4882a593Smuzhiyun };
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
3095*4882a593Smuzhiyun SD0_DAT0_MARK,
3096*4882a593Smuzhiyun };
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
3099*4882a593Smuzhiyun /* D[0:3] */
3100*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3101*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3102*4882a593Smuzhiyun };
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
3105*4882a593Smuzhiyun SD0_DAT0_MARK, SD0_DAT1_MARK,
3106*4882a593Smuzhiyun SD0_DAT2_MARK, SD0_DAT3_MARK,
3107*4882a593Smuzhiyun };
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
3110*4882a593Smuzhiyun /* CLK, CMD */
3111*4882a593Smuzhiyun RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3112*4882a593Smuzhiyun };
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
3115*4882a593Smuzhiyun SD0_CLK_MARK, SD0_CMD_MARK,
3116*4882a593Smuzhiyun };
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
3119*4882a593Smuzhiyun /* CD */
3120*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
3121*4882a593Smuzhiyun };
3122*4882a593Smuzhiyun
3123*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
3124*4882a593Smuzhiyun SD0_CD_MARK,
3125*4882a593Smuzhiyun };
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
3128*4882a593Smuzhiyun /* WP */
3129*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
3130*4882a593Smuzhiyun };
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
3133*4882a593Smuzhiyun SD0_WP_MARK,
3134*4882a593Smuzhiyun };
3135*4882a593Smuzhiyun
3136*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
3137*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
3138*4882a593Smuzhiyun /* D0 */
3139*4882a593Smuzhiyun RCAR_GP_PIN(3, 8),
3140*4882a593Smuzhiyun };
3141*4882a593Smuzhiyun
3142*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
3143*4882a593Smuzhiyun SD1_DAT0_MARK,
3144*4882a593Smuzhiyun };
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
3147*4882a593Smuzhiyun /* D[0:3] */
3148*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3149*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3150*4882a593Smuzhiyun };
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
3153*4882a593Smuzhiyun SD1_DAT0_MARK, SD1_DAT1_MARK,
3154*4882a593Smuzhiyun SD1_DAT2_MARK, SD1_DAT3_MARK,
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
3158*4882a593Smuzhiyun /* CLK, CMD */
3159*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3160*4882a593Smuzhiyun };
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
3163*4882a593Smuzhiyun SD1_CLK_MARK, SD1_CMD_MARK,
3164*4882a593Smuzhiyun };
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
3167*4882a593Smuzhiyun /* CD */
3168*4882a593Smuzhiyun RCAR_GP_PIN(3, 14),
3169*4882a593Smuzhiyun };
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
3172*4882a593Smuzhiyun SD1_CD_MARK,
3173*4882a593Smuzhiyun };
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
3176*4882a593Smuzhiyun /* WP */
3177*4882a593Smuzhiyun RCAR_GP_PIN(3, 15),
3178*4882a593Smuzhiyun };
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
3181*4882a593Smuzhiyun SD1_WP_MARK,
3182*4882a593Smuzhiyun };
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun /* - SDHI3 ------------------------------------------------------------------ */
3185*4882a593Smuzhiyun static const unsigned int sdhi3_data1_pins[] = {
3186*4882a593Smuzhiyun /* D0 */
3187*4882a593Smuzhiyun RCAR_GP_PIN(4, 2),
3188*4882a593Smuzhiyun };
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun static const unsigned int sdhi3_data1_mux[] = {
3191*4882a593Smuzhiyun SD3_DAT0_MARK,
3192*4882a593Smuzhiyun };
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun static const unsigned int sdhi3_data4_pins[] = {
3195*4882a593Smuzhiyun /* D[0:3] */
3196*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3197*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3198*4882a593Smuzhiyun };
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun static const unsigned int sdhi3_data4_mux[] = {
3201*4882a593Smuzhiyun SD3_DAT0_MARK, SD3_DAT1_MARK,
3202*4882a593Smuzhiyun SD3_DAT2_MARK, SD3_DAT3_MARK,
3203*4882a593Smuzhiyun };
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun static const unsigned int sdhi3_data8_pins[] = {
3206*4882a593Smuzhiyun /* D[0:7] */
3207*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3208*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3209*4882a593Smuzhiyun RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
3210*4882a593Smuzhiyun RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
3211*4882a593Smuzhiyun };
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun static const unsigned int sdhi3_data8_mux[] = {
3214*4882a593Smuzhiyun SD3_DAT0_MARK, SD3_DAT1_MARK,
3215*4882a593Smuzhiyun SD3_DAT2_MARK, SD3_DAT3_MARK,
3216*4882a593Smuzhiyun SD3_DAT4_MARK, SD3_DAT5_MARK,
3217*4882a593Smuzhiyun SD3_DAT6_MARK, SD3_DAT7_MARK,
3218*4882a593Smuzhiyun };
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_pins[] = {
3221*4882a593Smuzhiyun /* CLK, CMD */
3222*4882a593Smuzhiyun RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3223*4882a593Smuzhiyun };
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_mux[] = {
3226*4882a593Smuzhiyun SD3_CLK_MARK, SD3_CMD_MARK,
3227*4882a593Smuzhiyun };
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun static const unsigned int sdhi3_cd_pins[] = {
3230*4882a593Smuzhiyun /* CD */
3231*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
3232*4882a593Smuzhiyun };
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun static const unsigned int sdhi3_cd_mux[] = {
3235*4882a593Smuzhiyun SD3_CD_MARK,
3236*4882a593Smuzhiyun };
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun static const unsigned int sdhi3_wp_pins[] = {
3239*4882a593Smuzhiyun /* WP */
3240*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
3241*4882a593Smuzhiyun };
3242*4882a593Smuzhiyun
3243*4882a593Smuzhiyun static const unsigned int sdhi3_wp_mux[] = {
3244*4882a593Smuzhiyun SD3_WP_MARK,
3245*4882a593Smuzhiyun };
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun static const unsigned int sdhi3_ds_pins[] = {
3248*4882a593Smuzhiyun /* DS */
3249*4882a593Smuzhiyun RCAR_GP_PIN(4, 10),
3250*4882a593Smuzhiyun };
3251*4882a593Smuzhiyun
3252*4882a593Smuzhiyun static const unsigned int sdhi3_ds_mux[] = {
3253*4882a593Smuzhiyun SD3_DS_MARK,
3254*4882a593Smuzhiyun };
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun /* - SSI -------------------------------------------------------------------- */
3257*4882a593Smuzhiyun static const unsigned int ssi0_data_pins[] = {
3258*4882a593Smuzhiyun /* SDATA */
3259*4882a593Smuzhiyun RCAR_GP_PIN(6, 2),
3260*4882a593Smuzhiyun };
3261*4882a593Smuzhiyun
3262*4882a593Smuzhiyun static const unsigned int ssi0_data_mux[] = {
3263*4882a593Smuzhiyun SSI_SDATA0_MARK,
3264*4882a593Smuzhiyun };
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun static const unsigned int ssi01239_ctrl_pins[] = {
3267*4882a593Smuzhiyun /* SCK, WS */
3268*4882a593Smuzhiyun RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3269*4882a593Smuzhiyun };
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun static const unsigned int ssi01239_ctrl_mux[] = {
3272*4882a593Smuzhiyun SSI_SCK01239_MARK, SSI_WS01239_MARK,
3273*4882a593Smuzhiyun };
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun static const unsigned int ssi1_data_pins[] = {
3276*4882a593Smuzhiyun /* SDATA */
3277*4882a593Smuzhiyun RCAR_GP_PIN(6, 3),
3278*4882a593Smuzhiyun };
3279*4882a593Smuzhiyun
3280*4882a593Smuzhiyun static const unsigned int ssi1_data_mux[] = {
3281*4882a593Smuzhiyun SSI_SDATA1_MARK,
3282*4882a593Smuzhiyun };
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_pins[] = {
3285*4882a593Smuzhiyun /* SCK, WS */
3286*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
3287*4882a593Smuzhiyun };
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_mux[] = {
3290*4882a593Smuzhiyun SSI_SCK1_MARK, SSI_WS1_MARK,
3291*4882a593Smuzhiyun };
3292*4882a593Smuzhiyun
3293*4882a593Smuzhiyun static const unsigned int ssi2_data_pins[] = {
3294*4882a593Smuzhiyun /* SDATA */
3295*4882a593Smuzhiyun RCAR_GP_PIN(6, 4),
3296*4882a593Smuzhiyun };
3297*4882a593Smuzhiyun
3298*4882a593Smuzhiyun static const unsigned int ssi2_data_mux[] = {
3299*4882a593Smuzhiyun SSI_SDATA2_MARK,
3300*4882a593Smuzhiyun };
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_a_pins[] = {
3303*4882a593Smuzhiyun /* SCK, WS */
3304*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3305*4882a593Smuzhiyun };
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_a_mux[] = {
3308*4882a593Smuzhiyun SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3309*4882a593Smuzhiyun };
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_pins[] = {
3312*4882a593Smuzhiyun /* SCK, WS */
3313*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3314*4882a593Smuzhiyun };
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_mux[] = {
3317*4882a593Smuzhiyun SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3318*4882a593Smuzhiyun };
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun static const unsigned int ssi3_data_pins[] = {
3321*4882a593Smuzhiyun /* SDATA */
3322*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
3323*4882a593Smuzhiyun };
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun static const unsigned int ssi3_data_mux[] = {
3326*4882a593Smuzhiyun SSI_SDATA3_MARK,
3327*4882a593Smuzhiyun };
3328*4882a593Smuzhiyun
3329*4882a593Smuzhiyun static const unsigned int ssi349_ctrl_pins[] = {
3330*4882a593Smuzhiyun /* SCK, WS */
3331*4882a593Smuzhiyun RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3332*4882a593Smuzhiyun };
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun static const unsigned int ssi349_ctrl_mux[] = {
3335*4882a593Smuzhiyun SSI_SCK349_MARK, SSI_WS349_MARK,
3336*4882a593Smuzhiyun };
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun static const unsigned int ssi4_data_pins[] = {
3339*4882a593Smuzhiyun /* SDATA */
3340*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
3341*4882a593Smuzhiyun };
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun static const unsigned int ssi4_data_mux[] = {
3344*4882a593Smuzhiyun SSI_SDATA4_MARK,
3345*4882a593Smuzhiyun };
3346*4882a593Smuzhiyun
3347*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_pins[] = {
3348*4882a593Smuzhiyun /* SCK, WS */
3349*4882a593Smuzhiyun RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
3350*4882a593Smuzhiyun };
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_mux[] = {
3353*4882a593Smuzhiyun SSI_SCK4_MARK, SSI_WS4_MARK,
3354*4882a593Smuzhiyun };
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun static const unsigned int ssi5_data_pins[] = {
3357*4882a593Smuzhiyun /* SDATA */
3358*4882a593Smuzhiyun RCAR_GP_PIN(6, 13),
3359*4882a593Smuzhiyun };
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun static const unsigned int ssi5_data_mux[] = {
3362*4882a593Smuzhiyun SSI_SDATA5_MARK,
3363*4882a593Smuzhiyun };
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_pins[] = {
3366*4882a593Smuzhiyun /* SCK, WS */
3367*4882a593Smuzhiyun RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3368*4882a593Smuzhiyun };
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_mux[] = {
3371*4882a593Smuzhiyun SSI_SCK5_MARK, SSI_WS5_MARK,
3372*4882a593Smuzhiyun };
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun static const unsigned int ssi6_data_pins[] = {
3375*4882a593Smuzhiyun /* SDATA */
3376*4882a593Smuzhiyun RCAR_GP_PIN(6, 16),
3377*4882a593Smuzhiyun };
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun static const unsigned int ssi6_data_mux[] = {
3380*4882a593Smuzhiyun SSI_SDATA6_MARK,
3381*4882a593Smuzhiyun };
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_pins[] = {
3384*4882a593Smuzhiyun /* SCK, WS */
3385*4882a593Smuzhiyun RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3386*4882a593Smuzhiyun };
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_mux[] = {
3389*4882a593Smuzhiyun SSI_SCK6_MARK, SSI_WS6_MARK,
3390*4882a593Smuzhiyun };
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun static const unsigned int ssi7_data_pins[] = {
3393*4882a593Smuzhiyun /* SDATA */
3394*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
3395*4882a593Smuzhiyun };
3396*4882a593Smuzhiyun
3397*4882a593Smuzhiyun static const unsigned int ssi7_data_mux[] = {
3398*4882a593Smuzhiyun SSI_SDATA7_MARK,
3399*4882a593Smuzhiyun };
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_pins[] = {
3402*4882a593Smuzhiyun /* SCK, WS */
3403*4882a593Smuzhiyun RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
3404*4882a593Smuzhiyun };
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_mux[] = {
3407*4882a593Smuzhiyun SSI_SCK78_MARK, SSI_WS78_MARK,
3408*4882a593Smuzhiyun };
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun static const unsigned int ssi8_data_pins[] = {
3411*4882a593Smuzhiyun /* SDATA */
3412*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
3413*4882a593Smuzhiyun };
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun static const unsigned int ssi8_data_mux[] = {
3416*4882a593Smuzhiyun SSI_SDATA8_MARK,
3417*4882a593Smuzhiyun };
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun static const unsigned int ssi9_data_pins[] = {
3420*4882a593Smuzhiyun /* SDATA */
3421*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
3422*4882a593Smuzhiyun };
3423*4882a593Smuzhiyun
3424*4882a593Smuzhiyun static const unsigned int ssi9_data_mux[] = {
3425*4882a593Smuzhiyun SSI_SDATA9_MARK,
3426*4882a593Smuzhiyun };
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_a_pins[] = {
3429*4882a593Smuzhiyun /* SCK, WS */
3430*4882a593Smuzhiyun RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 10),
3431*4882a593Smuzhiyun };
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_a_mux[] = {
3434*4882a593Smuzhiyun SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3435*4882a593Smuzhiyun };
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_pins[] = {
3438*4882a593Smuzhiyun /* SCK, WS */
3439*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3440*4882a593Smuzhiyun };
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_mux[] = {
3443*4882a593Smuzhiyun SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3444*4882a593Smuzhiyun };
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun /* - TMU -------------------------------------------------------------------- */
3447*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_pins[] = {
3448*4882a593Smuzhiyun /* TCLK */
3449*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
3450*4882a593Smuzhiyun };
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_mux[] = {
3453*4882a593Smuzhiyun TCLK1_A_MARK,
3454*4882a593Smuzhiyun };
3455*4882a593Smuzhiyun
3456*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_pins[] = {
3457*4882a593Smuzhiyun /* TCLK */
3458*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
3459*4882a593Smuzhiyun };
3460*4882a593Smuzhiyun
3461*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_mux[] = {
3462*4882a593Smuzhiyun TCLK1_B_MARK,
3463*4882a593Smuzhiyun };
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_pins[] = {
3466*4882a593Smuzhiyun /* TCLK */
3467*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
3468*4882a593Smuzhiyun };
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_mux[] = {
3471*4882a593Smuzhiyun TCLK2_A_MARK,
3472*4882a593Smuzhiyun };
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_pins[] = {
3475*4882a593Smuzhiyun /* TCLK */
3476*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
3477*4882a593Smuzhiyun };
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_mux[] = {
3480*4882a593Smuzhiyun TCLK2_B_MARK,
3481*4882a593Smuzhiyun };
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
3484*4882a593Smuzhiyun static const unsigned int usb0_a_pins[] = {
3485*4882a593Smuzhiyun /* PWEN, OVC */
3486*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
3487*4882a593Smuzhiyun };
3488*4882a593Smuzhiyun
3489*4882a593Smuzhiyun static const unsigned int usb0_a_mux[] = {
3490*4882a593Smuzhiyun USB0_PWEN_A_MARK, USB0_OVC_A_MARK,
3491*4882a593Smuzhiyun };
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun static const unsigned int usb0_b_pins[] = {
3494*4882a593Smuzhiyun /* PWEN, OVC */
3495*4882a593Smuzhiyun RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3496*4882a593Smuzhiyun };
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun static const unsigned int usb0_b_mux[] = {
3499*4882a593Smuzhiyun USB0_PWEN_B_MARK, USB0_OVC_B_MARK,
3500*4882a593Smuzhiyun };
3501*4882a593Smuzhiyun
3502*4882a593Smuzhiyun static const unsigned int usb0_id_pins[] = {
3503*4882a593Smuzhiyun /* ID */
3504*4882a593Smuzhiyun RCAR_GP_PIN(5, 0)
3505*4882a593Smuzhiyun };
3506*4882a593Smuzhiyun
3507*4882a593Smuzhiyun static const unsigned int usb0_id_mux[] = {
3508*4882a593Smuzhiyun USB0_ID_MARK,
3509*4882a593Smuzhiyun };
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun /* - USB30 ------------------------------------------------------------------ */
3512*4882a593Smuzhiyun static const unsigned int usb30_pins[] = {
3513*4882a593Smuzhiyun /* PWEN, OVC */
3514*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
3515*4882a593Smuzhiyun };
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun static const unsigned int usb30_mux[] = {
3518*4882a593Smuzhiyun USB30_PWEN_MARK, USB30_OVC_MARK,
3519*4882a593Smuzhiyun };
3520*4882a593Smuzhiyun
3521*4882a593Smuzhiyun static const unsigned int usb30_id_pins[] = {
3522*4882a593Smuzhiyun /* ID */
3523*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
3524*4882a593Smuzhiyun };
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun static const unsigned int usb30_id_mux[] = {
3527*4882a593Smuzhiyun USB3HS0_ID_MARK,
3528*4882a593Smuzhiyun };
3529*4882a593Smuzhiyun
3530*4882a593Smuzhiyun /* - VIN4 ------------------------------------------------------------------- */
3531*4882a593Smuzhiyun static const unsigned int vin4_data18_a_pins[] = {
3532*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
3533*4882a593Smuzhiyun RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3534*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3535*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3536*4882a593Smuzhiyun RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3537*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3538*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3539*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3540*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3541*4882a593Smuzhiyun };
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun static const unsigned int vin4_data18_a_mux[] = {
3544*4882a593Smuzhiyun VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
3545*4882a593Smuzhiyun VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
3546*4882a593Smuzhiyun VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
3547*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
3548*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
3549*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
3550*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
3551*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
3552*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
3553*4882a593Smuzhiyun };
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun static const union vin_data vin4_data_a_pins = {
3556*4882a593Smuzhiyun .data24 = {
3557*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3558*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
3559*4882a593Smuzhiyun RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3560*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3561*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3562*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3563*4882a593Smuzhiyun RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3564*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3565*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
3566*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3567*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3568*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3569*4882a593Smuzhiyun },
3570*4882a593Smuzhiyun };
3571*4882a593Smuzhiyun
3572*4882a593Smuzhiyun static const union vin_data vin4_data_a_mux = {
3573*4882a593Smuzhiyun .data24 = {
3574*4882a593Smuzhiyun VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
3575*4882a593Smuzhiyun VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
3576*4882a593Smuzhiyun VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
3577*4882a593Smuzhiyun VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
3578*4882a593Smuzhiyun VI4_DATA8_MARK, VI4_DATA9_MARK,
3579*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
3580*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
3581*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
3582*4882a593Smuzhiyun VI4_DATA16_MARK, VI4_DATA17_MARK,
3583*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
3584*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
3585*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
3586*4882a593Smuzhiyun },
3587*4882a593Smuzhiyun };
3588*4882a593Smuzhiyun
3589*4882a593Smuzhiyun static const unsigned int vin4_data18_b_pins[] = {
3590*4882a593Smuzhiyun RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
3591*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
3592*4882a593Smuzhiyun RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3593*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3594*4882a593Smuzhiyun RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3595*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3596*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3597*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3598*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3599*4882a593Smuzhiyun };
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun static const unsigned int vin4_data18_b_mux[] = {
3602*4882a593Smuzhiyun VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
3603*4882a593Smuzhiyun VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
3604*4882a593Smuzhiyun VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
3605*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
3606*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
3607*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
3608*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
3609*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
3610*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
3611*4882a593Smuzhiyun };
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun static const union vin_data vin4_data_b_pins = {
3614*4882a593Smuzhiyun .data24 = {
3615*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3616*4882a593Smuzhiyun RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
3617*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
3618*4882a593Smuzhiyun RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3619*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3620*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3621*4882a593Smuzhiyun RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
3622*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3623*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
3624*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3625*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3626*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
3627*4882a593Smuzhiyun },
3628*4882a593Smuzhiyun };
3629*4882a593Smuzhiyun
3630*4882a593Smuzhiyun static const union vin_data vin4_data_b_mux = {
3631*4882a593Smuzhiyun .data24 = {
3632*4882a593Smuzhiyun VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
3633*4882a593Smuzhiyun VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
3634*4882a593Smuzhiyun VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
3635*4882a593Smuzhiyun VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
3636*4882a593Smuzhiyun VI4_DATA8_MARK, VI4_DATA9_MARK,
3637*4882a593Smuzhiyun VI4_DATA10_MARK, VI4_DATA11_MARK,
3638*4882a593Smuzhiyun VI4_DATA12_MARK, VI4_DATA13_MARK,
3639*4882a593Smuzhiyun VI4_DATA14_MARK, VI4_DATA15_MARK,
3640*4882a593Smuzhiyun VI4_DATA16_MARK, VI4_DATA17_MARK,
3641*4882a593Smuzhiyun VI4_DATA18_MARK, VI4_DATA19_MARK,
3642*4882a593Smuzhiyun VI4_DATA20_MARK, VI4_DATA21_MARK,
3643*4882a593Smuzhiyun VI4_DATA22_MARK, VI4_DATA23_MARK,
3644*4882a593Smuzhiyun },
3645*4882a593Smuzhiyun };
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun static const unsigned int vin4_sync_pins[] = {
3648*4882a593Smuzhiyun /* HSYNC, VSYNC */
3649*4882a593Smuzhiyun RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3650*4882a593Smuzhiyun };
3651*4882a593Smuzhiyun
3652*4882a593Smuzhiyun static const unsigned int vin4_sync_mux[] = {
3653*4882a593Smuzhiyun VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
3654*4882a593Smuzhiyun };
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun static const unsigned int vin4_field_pins[] = {
3657*4882a593Smuzhiyun RCAR_GP_PIN(2, 23),
3658*4882a593Smuzhiyun };
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun static const unsigned int vin4_field_mux[] = {
3661*4882a593Smuzhiyun VI4_FIELD_MARK,
3662*4882a593Smuzhiyun };
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun static const unsigned int vin4_clkenb_pins[] = {
3665*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
3666*4882a593Smuzhiyun };
3667*4882a593Smuzhiyun
3668*4882a593Smuzhiyun static const unsigned int vin4_clkenb_mux[] = {
3669*4882a593Smuzhiyun VI4_CLKENB_MARK,
3670*4882a593Smuzhiyun };
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun static const unsigned int vin4_clk_pins[] = {
3673*4882a593Smuzhiyun RCAR_GP_PIN(2, 22),
3674*4882a593Smuzhiyun };
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun static const unsigned int vin4_clk_mux[] = {
3677*4882a593Smuzhiyun VI4_CLK_MARK,
3678*4882a593Smuzhiyun };
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun /* - VIN5 ------------------------------------------------------------------- */
3681*4882a593Smuzhiyun static const union vin_data16 vin5_data_a_pins = {
3682*4882a593Smuzhiyun .data16 = {
3683*4882a593Smuzhiyun RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
3684*4882a593Smuzhiyun RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
3685*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
3686*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3687*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3688*4882a593Smuzhiyun RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
3689*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
3690*4882a593Smuzhiyun RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3691*4882a593Smuzhiyun },
3692*4882a593Smuzhiyun };
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun static const union vin_data16 vin5_data_a_mux = {
3695*4882a593Smuzhiyun .data16 = {
3696*4882a593Smuzhiyun VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
3697*4882a593Smuzhiyun VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
3698*4882a593Smuzhiyun VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
3699*4882a593Smuzhiyun VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
3700*4882a593Smuzhiyun VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
3701*4882a593Smuzhiyun VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
3702*4882a593Smuzhiyun VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
3703*4882a593Smuzhiyun VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
3704*4882a593Smuzhiyun },
3705*4882a593Smuzhiyun };
3706*4882a593Smuzhiyun
3707*4882a593Smuzhiyun static const unsigned int vin5_data8_b_pins[] = {
3708*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(0, 4),
3709*4882a593Smuzhiyun RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 12),
3710*4882a593Smuzhiyun RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
3711*4882a593Smuzhiyun RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
3712*4882a593Smuzhiyun };
3713*4882a593Smuzhiyun
3714*4882a593Smuzhiyun static const unsigned int vin5_data8_b_mux[] = {
3715*4882a593Smuzhiyun VI5_DATA0_B_MARK, VI5_DATA1_B_MARK,
3716*4882a593Smuzhiyun VI5_DATA2_B_MARK, VI5_DATA3_B_MARK,
3717*4882a593Smuzhiyun VI5_DATA4_B_MARK, VI5_DATA5_B_MARK,
3718*4882a593Smuzhiyun VI5_DATA6_B_MARK, VI5_DATA7_B_MARK,
3719*4882a593Smuzhiyun };
3720*4882a593Smuzhiyun
3721*4882a593Smuzhiyun static const unsigned int vin5_sync_a_pins[] = {
3722*4882a593Smuzhiyun /* HSYNC_N, VSYNC_N */
3723*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
3724*4882a593Smuzhiyun };
3725*4882a593Smuzhiyun
3726*4882a593Smuzhiyun static const unsigned int vin5_sync_a_mux[] = {
3727*4882a593Smuzhiyun VI5_HSYNC_N_A_MARK, VI5_VSYNC_N_A_MARK,
3728*4882a593Smuzhiyun };
3729*4882a593Smuzhiyun
3730*4882a593Smuzhiyun static const unsigned int vin5_field_a_pins[] = {
3731*4882a593Smuzhiyun RCAR_GP_PIN(1, 10),
3732*4882a593Smuzhiyun };
3733*4882a593Smuzhiyun
3734*4882a593Smuzhiyun static const unsigned int vin5_field_a_mux[] = {
3735*4882a593Smuzhiyun VI5_FIELD_A_MARK,
3736*4882a593Smuzhiyun };
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun static const unsigned int vin5_clkenb_a_pins[] = {
3739*4882a593Smuzhiyun RCAR_GP_PIN(0, 1),
3740*4882a593Smuzhiyun };
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun static const unsigned int vin5_clkenb_a_mux[] = {
3743*4882a593Smuzhiyun VI5_CLKENB_A_MARK,
3744*4882a593Smuzhiyun };
3745*4882a593Smuzhiyun
3746*4882a593Smuzhiyun static const unsigned int vin5_clk_a_pins[] = {
3747*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
3748*4882a593Smuzhiyun };
3749*4882a593Smuzhiyun
3750*4882a593Smuzhiyun static const unsigned int vin5_clk_a_mux[] = {
3751*4882a593Smuzhiyun VI5_CLK_A_MARK,
3752*4882a593Smuzhiyun };
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun static const unsigned int vin5_clk_b_pins[] = {
3755*4882a593Smuzhiyun RCAR_GP_PIN(2, 22),
3756*4882a593Smuzhiyun };
3757*4882a593Smuzhiyun
3758*4882a593Smuzhiyun static const unsigned int vin5_clk_b_mux[] = {
3759*4882a593Smuzhiyun VI5_CLK_B_MARK,
3760*4882a593Smuzhiyun };
3761*4882a593Smuzhiyun
3762*4882a593Smuzhiyun static const struct {
3763*4882a593Smuzhiyun struct sh_pfc_pin_group common[247];
3764*4882a593Smuzhiyun struct sh_pfc_pin_group automotive[21];
3765*4882a593Smuzhiyun } pinmux_groups = {
3766*4882a593Smuzhiyun .common = {
3767*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a),
3768*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_a),
3769*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_b),
3770*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_c),
3771*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c_a),
3772*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c_b),
3773*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c_c),
3774*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_a),
3775*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_b),
3776*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1_a),
3777*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1_b),
3778*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1_c),
3779*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout2_a),
3780*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout2_b),
3781*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout2_c),
3782*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout3_a),
3783*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout3_b),
3784*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout3_c),
3785*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_link),
3786*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_magic),
3787*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_phy_int),
3788*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mii),
3789*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_pps),
3790*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_match),
3791*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_capture),
3792*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data),
3793*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data),
3794*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk),
3795*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data),
3796*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd1_data),
3797*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb666),
3798*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb888),
3799*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_in_0),
3800*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_in_1),
3801*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_0),
3802*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_sync),
3803*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp_cde),
3804*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_cde),
3805*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp),
3806*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data_a),
3807*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk_a),
3808*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl_a),
3809*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data_b),
3810*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk_b),
3811*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_a),
3812*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_a),
3813*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_b),
3814*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_b),
3815*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3816*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_a),
3817*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk_a),
3818*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3819*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_b),
3820*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_a),
3821*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_b),
3822*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_clk_b),
3823*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_c),
3824*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_clk_c),
3825*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_ctrl_c),
3826*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_d),
3827*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_e),
3828*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_ctrl_e),
3829*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_a),
3830*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_clk_a),
3831*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_ctrl_a),
3832*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_b),
3833*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_clk_b),
3834*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_c),
3835*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_d),
3836*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_e),
3837*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_a),
3838*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_b),
3839*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_c),
3840*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_d),
3841*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_a),
3842*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_b),
3843*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_c),
3844*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_d),
3845*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_e),
3846*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4),
3847*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5),
3848*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c6_a),
3849*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c6_b),
3850*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c7_a),
3851*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c7_b),
3852*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq0),
3853*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq1),
3854*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq2),
3855*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq3),
3856*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq4),
3857*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq5),
3858*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
3859*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
3860*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
3861*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
3862*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_txd),
3863*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rxd),
3864*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk),
3865*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync),
3866*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1),
3867*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2),
3868*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd),
3869*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd),
3870*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_a),
3871*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_a),
3872*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_a),
3873*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_a),
3874*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_a),
3875*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_a),
3876*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_b),
3877*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_b),
3878*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_b),
3879*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_b),
3880*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_b),
3881*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_b),
3882*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_a),
3883*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_a),
3884*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_a),
3885*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2_a),
3886*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_a),
3887*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_a),
3888*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_b),
3889*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_b),
3890*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_b),
3891*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_b),
3892*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_b),
3893*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_a),
3894*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_b),
3895*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_a),
3896*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
3897*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_a),
3898*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
3899*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_c),
3900*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_a),
3901*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_b),
3902*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_c),
3903*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_a),
3904*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_b),
3905*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_a),
3906*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_b),
3907*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6_a),
3908*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6_b),
3909*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_a),
3910*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk_a),
3911*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_ctrl_a),
3912*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_b),
3913*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk_b),
3914*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data),
3915*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk),
3916*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_ctrl),
3917*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_a),
3918*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk_a),
3919*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_b),
3920*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_a),
3921*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_a),
3922*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_ctrl_a),
3923*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_b),
3924*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_c),
3925*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_c),
3926*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_a),
3927*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_a),
3928*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl_a),
3929*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_b),
3930*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_b),
3931*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_c),
3932*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl_c),
3933*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_a),
3934*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_clk_a),
3935*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_b),
3936*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_c),
3937*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_a),
3938*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_b),
3939*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data1),
3940*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data4),
3941*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_ctrl),
3942*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_cd),
3943*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_wp),
3944*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data1),
3945*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data4),
3946*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_ctrl),
3947*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_cd),
3948*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_wp),
3949*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data1),
3950*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data4),
3951*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data8),
3952*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_ctrl),
3953*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_cd),
3954*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_wp),
3955*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_ds),
3956*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0_data),
3957*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi01239_ctrl),
3958*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data),
3959*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl),
3960*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data),
3961*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl_a),
3962*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl_b),
3963*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi3_data),
3964*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi349_ctrl),
3965*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data),
3966*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl),
3967*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_data),
3968*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_ctrl),
3969*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_data),
3970*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_ctrl),
3971*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data),
3972*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl),
3973*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data),
3974*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data),
3975*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_a),
3976*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_b),
3977*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_a),
3978*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_b),
3979*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_a),
3980*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_b),
3981*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0_a),
3982*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0_b),
3983*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0_id),
3984*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb30),
3985*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb30_id),
3986*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 8, _a),
3987*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 10, _a),
3988*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 12, _a),
3989*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 16, _a),
3990*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_data18_a),
3991*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 20, _a),
3992*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 24, _a),
3993*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 8, _b),
3994*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 10, _b),
3995*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 12, _b),
3996*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 16, _b),
3997*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_data18_b),
3998*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 20, _b),
3999*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin4_data, 24, _b),
4000*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_sync),
4001*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_field),
4002*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_clkenb),
4003*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin4_clk),
4004*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin5_data, 8, _a),
4005*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin5_data, 10, _a),
4006*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin5_data, 12, _a),
4007*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin5_data, 16, _a),
4008*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_data8_b),
4009*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_sync_a),
4010*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_field_a),
4011*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_clkenb_a),
4012*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_clk_a),
4013*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin5_clk_b),
4014*4882a593Smuzhiyun },
4015*4882a593Smuzhiyun .automotive = {
4016*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_ctrl_a),
4017*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data0_a),
4018*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data1_a),
4019*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_ctrl_b),
4020*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data0_b),
4021*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data1_b),
4022*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_ctrl),
4023*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data0),
4024*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data1),
4025*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_ctrl_a),
4026*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data0_a),
4027*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data1_a),
4028*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_ctrl_b),
4029*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data0_b),
4030*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data1_b),
4031*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_ctrl_a),
4032*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data0_a),
4033*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data1_a),
4034*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_ctrl_b),
4035*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data0_b),
4036*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data1_b),
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun };
4039*4882a593Smuzhiyun
4040*4882a593Smuzhiyun static const char * const audio_clk_groups[] = {
4041*4882a593Smuzhiyun "audio_clk_a",
4042*4882a593Smuzhiyun "audio_clk_b_a",
4043*4882a593Smuzhiyun "audio_clk_b_b",
4044*4882a593Smuzhiyun "audio_clk_b_c",
4045*4882a593Smuzhiyun "audio_clk_c_a",
4046*4882a593Smuzhiyun "audio_clk_c_b",
4047*4882a593Smuzhiyun "audio_clk_c_c",
4048*4882a593Smuzhiyun "audio_clkout_a",
4049*4882a593Smuzhiyun "audio_clkout_b",
4050*4882a593Smuzhiyun "audio_clkout1_a",
4051*4882a593Smuzhiyun "audio_clkout1_b",
4052*4882a593Smuzhiyun "audio_clkout1_c",
4053*4882a593Smuzhiyun "audio_clkout2_a",
4054*4882a593Smuzhiyun "audio_clkout2_b",
4055*4882a593Smuzhiyun "audio_clkout2_c",
4056*4882a593Smuzhiyun "audio_clkout3_a",
4057*4882a593Smuzhiyun "audio_clkout3_b",
4058*4882a593Smuzhiyun "audio_clkout3_c",
4059*4882a593Smuzhiyun };
4060*4882a593Smuzhiyun
4061*4882a593Smuzhiyun static const char * const avb_groups[] = {
4062*4882a593Smuzhiyun "avb_link",
4063*4882a593Smuzhiyun "avb_magic",
4064*4882a593Smuzhiyun "avb_phy_int",
4065*4882a593Smuzhiyun "avb_mii",
4066*4882a593Smuzhiyun "avb_avtp_pps",
4067*4882a593Smuzhiyun "avb_avtp_match",
4068*4882a593Smuzhiyun "avb_avtp_capture",
4069*4882a593Smuzhiyun };
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun static const char * const can0_groups[] = {
4072*4882a593Smuzhiyun "can0_data",
4073*4882a593Smuzhiyun };
4074*4882a593Smuzhiyun
4075*4882a593Smuzhiyun static const char * const can1_groups[] = {
4076*4882a593Smuzhiyun "can1_data",
4077*4882a593Smuzhiyun };
4078*4882a593Smuzhiyun
4079*4882a593Smuzhiyun static const char * const can_clk_groups[] = {
4080*4882a593Smuzhiyun "can_clk",
4081*4882a593Smuzhiyun };
4082*4882a593Smuzhiyun
4083*4882a593Smuzhiyun static const char * const canfd0_groups[] = {
4084*4882a593Smuzhiyun "canfd0_data",
4085*4882a593Smuzhiyun };
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun static const char * const canfd1_groups[] = {
4088*4882a593Smuzhiyun "canfd1_data",
4089*4882a593Smuzhiyun };
4090*4882a593Smuzhiyun
4091*4882a593Smuzhiyun static const char * const drif0_groups[] = {
4092*4882a593Smuzhiyun "drif0_ctrl_a",
4093*4882a593Smuzhiyun "drif0_data0_a",
4094*4882a593Smuzhiyun "drif0_data1_a",
4095*4882a593Smuzhiyun "drif0_ctrl_b",
4096*4882a593Smuzhiyun "drif0_data0_b",
4097*4882a593Smuzhiyun "drif0_data1_b",
4098*4882a593Smuzhiyun };
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun static const char * const drif1_groups[] = {
4101*4882a593Smuzhiyun "drif1_ctrl",
4102*4882a593Smuzhiyun "drif1_data0",
4103*4882a593Smuzhiyun "drif1_data1",
4104*4882a593Smuzhiyun };
4105*4882a593Smuzhiyun
4106*4882a593Smuzhiyun static const char * const drif2_groups[] = {
4107*4882a593Smuzhiyun "drif2_ctrl_a",
4108*4882a593Smuzhiyun "drif2_data0_a",
4109*4882a593Smuzhiyun "drif2_data1_a",
4110*4882a593Smuzhiyun "drif2_ctrl_b",
4111*4882a593Smuzhiyun "drif2_data0_b",
4112*4882a593Smuzhiyun "drif2_data1_b",
4113*4882a593Smuzhiyun };
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun static const char * const drif3_groups[] = {
4116*4882a593Smuzhiyun "drif3_ctrl_a",
4117*4882a593Smuzhiyun "drif3_data0_a",
4118*4882a593Smuzhiyun "drif3_data1_a",
4119*4882a593Smuzhiyun "drif3_ctrl_b",
4120*4882a593Smuzhiyun "drif3_data0_b",
4121*4882a593Smuzhiyun "drif3_data1_b",
4122*4882a593Smuzhiyun };
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun static const char * const du_groups[] = {
4125*4882a593Smuzhiyun "du_rgb666",
4126*4882a593Smuzhiyun "du_rgb888",
4127*4882a593Smuzhiyun "du_clk_in_0",
4128*4882a593Smuzhiyun "du_clk_in_1",
4129*4882a593Smuzhiyun "du_clk_out_0",
4130*4882a593Smuzhiyun "du_sync",
4131*4882a593Smuzhiyun "du_disp_cde",
4132*4882a593Smuzhiyun "du_cde",
4133*4882a593Smuzhiyun "du_disp",
4134*4882a593Smuzhiyun };
4135*4882a593Smuzhiyun
4136*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
4137*4882a593Smuzhiyun "hscif0_data_a",
4138*4882a593Smuzhiyun "hscif0_clk_a",
4139*4882a593Smuzhiyun "hscif0_ctrl_a",
4140*4882a593Smuzhiyun "hscif0_data_b",
4141*4882a593Smuzhiyun "hscif0_clk_b",
4142*4882a593Smuzhiyun };
4143*4882a593Smuzhiyun
4144*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
4145*4882a593Smuzhiyun "hscif1_data_a",
4146*4882a593Smuzhiyun "hscif1_clk_a",
4147*4882a593Smuzhiyun "hscif1_data_b",
4148*4882a593Smuzhiyun "hscif1_clk_b",
4149*4882a593Smuzhiyun "hscif1_ctrl_b",
4150*4882a593Smuzhiyun };
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun static const char * const hscif2_groups[] = {
4153*4882a593Smuzhiyun "hscif2_data_a",
4154*4882a593Smuzhiyun "hscif2_clk_a",
4155*4882a593Smuzhiyun "hscif2_ctrl_a",
4156*4882a593Smuzhiyun "hscif2_data_b",
4157*4882a593Smuzhiyun };
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun static const char * const hscif3_groups[] = {
4160*4882a593Smuzhiyun "hscif3_data_a",
4161*4882a593Smuzhiyun "hscif3_data_b",
4162*4882a593Smuzhiyun "hscif3_clk_b",
4163*4882a593Smuzhiyun "hscif3_data_c",
4164*4882a593Smuzhiyun "hscif3_clk_c",
4165*4882a593Smuzhiyun "hscif3_ctrl_c",
4166*4882a593Smuzhiyun "hscif3_data_d",
4167*4882a593Smuzhiyun "hscif3_data_e",
4168*4882a593Smuzhiyun "hscif3_ctrl_e",
4169*4882a593Smuzhiyun };
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun static const char * const hscif4_groups[] = {
4172*4882a593Smuzhiyun "hscif4_data_a",
4173*4882a593Smuzhiyun "hscif4_clk_a",
4174*4882a593Smuzhiyun "hscif4_ctrl_a",
4175*4882a593Smuzhiyun "hscif4_data_b",
4176*4882a593Smuzhiyun "hscif4_clk_b",
4177*4882a593Smuzhiyun "hscif4_data_c",
4178*4882a593Smuzhiyun "hscif4_data_d",
4179*4882a593Smuzhiyun "hscif4_data_e",
4180*4882a593Smuzhiyun };
4181*4882a593Smuzhiyun
4182*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
4183*4882a593Smuzhiyun "i2c1_a",
4184*4882a593Smuzhiyun "i2c1_b",
4185*4882a593Smuzhiyun "i2c1_c",
4186*4882a593Smuzhiyun "i2c1_d",
4187*4882a593Smuzhiyun };
4188*4882a593Smuzhiyun
4189*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
4190*4882a593Smuzhiyun "i2c2_a",
4191*4882a593Smuzhiyun "i2c2_b",
4192*4882a593Smuzhiyun "i2c2_c",
4193*4882a593Smuzhiyun "i2c2_d",
4194*4882a593Smuzhiyun "i2c2_e",
4195*4882a593Smuzhiyun };
4196*4882a593Smuzhiyun
4197*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
4198*4882a593Smuzhiyun "i2c4",
4199*4882a593Smuzhiyun };
4200*4882a593Smuzhiyun
4201*4882a593Smuzhiyun static const char * const i2c5_groups[] = {
4202*4882a593Smuzhiyun "i2c5",
4203*4882a593Smuzhiyun };
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun static const char * const i2c6_groups[] = {
4206*4882a593Smuzhiyun "i2c6_a",
4207*4882a593Smuzhiyun "i2c6_b",
4208*4882a593Smuzhiyun };
4209*4882a593Smuzhiyun
4210*4882a593Smuzhiyun static const char * const i2c7_groups[] = {
4211*4882a593Smuzhiyun "i2c7_a",
4212*4882a593Smuzhiyun "i2c7_b",
4213*4882a593Smuzhiyun };
4214*4882a593Smuzhiyun
4215*4882a593Smuzhiyun static const char * const intc_ex_groups[] = {
4216*4882a593Smuzhiyun "intc_ex_irq0",
4217*4882a593Smuzhiyun "intc_ex_irq1",
4218*4882a593Smuzhiyun "intc_ex_irq2",
4219*4882a593Smuzhiyun "intc_ex_irq3",
4220*4882a593Smuzhiyun "intc_ex_irq4",
4221*4882a593Smuzhiyun "intc_ex_irq5",
4222*4882a593Smuzhiyun };
4223*4882a593Smuzhiyun
4224*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
4225*4882a593Smuzhiyun "msiof0_clk",
4226*4882a593Smuzhiyun "msiof0_sync",
4227*4882a593Smuzhiyun "msiof0_ss1",
4228*4882a593Smuzhiyun "msiof0_ss2",
4229*4882a593Smuzhiyun "msiof0_txd",
4230*4882a593Smuzhiyun "msiof0_rxd",
4231*4882a593Smuzhiyun };
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
4234*4882a593Smuzhiyun "msiof1_clk",
4235*4882a593Smuzhiyun "msiof1_sync",
4236*4882a593Smuzhiyun "msiof1_ss1",
4237*4882a593Smuzhiyun "msiof1_ss2",
4238*4882a593Smuzhiyun "msiof1_txd",
4239*4882a593Smuzhiyun "msiof1_rxd",
4240*4882a593Smuzhiyun };
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
4243*4882a593Smuzhiyun "msiof2_clk_a",
4244*4882a593Smuzhiyun "msiof2_sync_a",
4245*4882a593Smuzhiyun "msiof2_ss1_a",
4246*4882a593Smuzhiyun "msiof2_ss2_a",
4247*4882a593Smuzhiyun "msiof2_txd_a",
4248*4882a593Smuzhiyun "msiof2_rxd_a",
4249*4882a593Smuzhiyun "msiof2_clk_b",
4250*4882a593Smuzhiyun "msiof2_sync_b",
4251*4882a593Smuzhiyun "msiof2_ss1_b",
4252*4882a593Smuzhiyun "msiof2_ss2_b",
4253*4882a593Smuzhiyun "msiof2_txd_b",
4254*4882a593Smuzhiyun "msiof2_rxd_b",
4255*4882a593Smuzhiyun };
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun static const char * const msiof3_groups[] = {
4258*4882a593Smuzhiyun "msiof3_clk_a",
4259*4882a593Smuzhiyun "msiof3_sync_a",
4260*4882a593Smuzhiyun "msiof3_ss1_a",
4261*4882a593Smuzhiyun "msiof3_ss2_a",
4262*4882a593Smuzhiyun "msiof3_txd_a",
4263*4882a593Smuzhiyun "msiof3_rxd_a",
4264*4882a593Smuzhiyun "msiof3_clk_b",
4265*4882a593Smuzhiyun "msiof3_sync_b",
4266*4882a593Smuzhiyun "msiof3_ss1_b",
4267*4882a593Smuzhiyun "msiof3_txd_b",
4268*4882a593Smuzhiyun "msiof3_rxd_b",
4269*4882a593Smuzhiyun };
4270*4882a593Smuzhiyun
4271*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
4272*4882a593Smuzhiyun "pwm0_a",
4273*4882a593Smuzhiyun "pwm0_b",
4274*4882a593Smuzhiyun };
4275*4882a593Smuzhiyun
4276*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
4277*4882a593Smuzhiyun "pwm1_a",
4278*4882a593Smuzhiyun "pwm1_b",
4279*4882a593Smuzhiyun };
4280*4882a593Smuzhiyun
4281*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
4282*4882a593Smuzhiyun "pwm2_a",
4283*4882a593Smuzhiyun "pwm2_b",
4284*4882a593Smuzhiyun "pwm2_c",
4285*4882a593Smuzhiyun };
4286*4882a593Smuzhiyun
4287*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
4288*4882a593Smuzhiyun "pwm3_a",
4289*4882a593Smuzhiyun "pwm3_b",
4290*4882a593Smuzhiyun "pwm3_c",
4291*4882a593Smuzhiyun };
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
4294*4882a593Smuzhiyun "pwm4_a",
4295*4882a593Smuzhiyun "pwm4_b",
4296*4882a593Smuzhiyun };
4297*4882a593Smuzhiyun
4298*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
4299*4882a593Smuzhiyun "pwm5_a",
4300*4882a593Smuzhiyun "pwm5_b",
4301*4882a593Smuzhiyun };
4302*4882a593Smuzhiyun
4303*4882a593Smuzhiyun static const char * const pwm6_groups[] = {
4304*4882a593Smuzhiyun "pwm6_a",
4305*4882a593Smuzhiyun "pwm6_b",
4306*4882a593Smuzhiyun };
4307*4882a593Smuzhiyun
4308*4882a593Smuzhiyun static const char * const scif0_groups[] = {
4309*4882a593Smuzhiyun "scif0_data_a",
4310*4882a593Smuzhiyun "scif0_clk_a",
4311*4882a593Smuzhiyun "scif0_ctrl_a",
4312*4882a593Smuzhiyun "scif0_data_b",
4313*4882a593Smuzhiyun "scif0_clk_b",
4314*4882a593Smuzhiyun };
4315*4882a593Smuzhiyun
4316*4882a593Smuzhiyun static const char * const scif1_groups[] = {
4317*4882a593Smuzhiyun "scif1_data",
4318*4882a593Smuzhiyun "scif1_clk",
4319*4882a593Smuzhiyun "scif1_ctrl",
4320*4882a593Smuzhiyun };
4321*4882a593Smuzhiyun
4322*4882a593Smuzhiyun static const char * const scif2_groups[] = {
4323*4882a593Smuzhiyun "scif2_data_a",
4324*4882a593Smuzhiyun "scif2_clk_a",
4325*4882a593Smuzhiyun "scif2_data_b",
4326*4882a593Smuzhiyun };
4327*4882a593Smuzhiyun
4328*4882a593Smuzhiyun static const char * const scif3_groups[] = {
4329*4882a593Smuzhiyun "scif3_data_a",
4330*4882a593Smuzhiyun "scif3_clk_a",
4331*4882a593Smuzhiyun "scif3_ctrl_a",
4332*4882a593Smuzhiyun "scif3_data_b",
4333*4882a593Smuzhiyun "scif3_data_c",
4334*4882a593Smuzhiyun "scif3_clk_c",
4335*4882a593Smuzhiyun };
4336*4882a593Smuzhiyun
4337*4882a593Smuzhiyun static const char * const scif4_groups[] = {
4338*4882a593Smuzhiyun "scif4_data_a",
4339*4882a593Smuzhiyun "scif4_clk_a",
4340*4882a593Smuzhiyun "scif4_ctrl_a",
4341*4882a593Smuzhiyun "scif4_data_b",
4342*4882a593Smuzhiyun "scif4_clk_b",
4343*4882a593Smuzhiyun "scif4_data_c",
4344*4882a593Smuzhiyun "scif4_ctrl_c",
4345*4882a593Smuzhiyun };
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun static const char * const scif5_groups[] = {
4348*4882a593Smuzhiyun "scif5_data_a",
4349*4882a593Smuzhiyun "scif5_clk_a",
4350*4882a593Smuzhiyun "scif5_data_b",
4351*4882a593Smuzhiyun "scif5_data_c",
4352*4882a593Smuzhiyun };
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
4355*4882a593Smuzhiyun "scif_clk_a",
4356*4882a593Smuzhiyun "scif_clk_b",
4357*4882a593Smuzhiyun };
4358*4882a593Smuzhiyun
4359*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
4360*4882a593Smuzhiyun "sdhi0_data1",
4361*4882a593Smuzhiyun "sdhi0_data4",
4362*4882a593Smuzhiyun "sdhi0_ctrl",
4363*4882a593Smuzhiyun "sdhi0_cd",
4364*4882a593Smuzhiyun "sdhi0_wp",
4365*4882a593Smuzhiyun };
4366*4882a593Smuzhiyun
4367*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
4368*4882a593Smuzhiyun "sdhi1_data1",
4369*4882a593Smuzhiyun "sdhi1_data4",
4370*4882a593Smuzhiyun "sdhi1_ctrl",
4371*4882a593Smuzhiyun "sdhi1_cd",
4372*4882a593Smuzhiyun "sdhi1_wp",
4373*4882a593Smuzhiyun };
4374*4882a593Smuzhiyun
4375*4882a593Smuzhiyun static const char * const sdhi3_groups[] = {
4376*4882a593Smuzhiyun "sdhi3_data1",
4377*4882a593Smuzhiyun "sdhi3_data4",
4378*4882a593Smuzhiyun "sdhi3_data8",
4379*4882a593Smuzhiyun "sdhi3_ctrl",
4380*4882a593Smuzhiyun "sdhi3_cd",
4381*4882a593Smuzhiyun "sdhi3_wp",
4382*4882a593Smuzhiyun "sdhi3_ds",
4383*4882a593Smuzhiyun };
4384*4882a593Smuzhiyun
4385*4882a593Smuzhiyun static const char * const ssi_groups[] = {
4386*4882a593Smuzhiyun "ssi0_data",
4387*4882a593Smuzhiyun "ssi01239_ctrl",
4388*4882a593Smuzhiyun "ssi1_data",
4389*4882a593Smuzhiyun "ssi1_ctrl",
4390*4882a593Smuzhiyun "ssi2_data",
4391*4882a593Smuzhiyun "ssi2_ctrl_a",
4392*4882a593Smuzhiyun "ssi2_ctrl_b",
4393*4882a593Smuzhiyun "ssi3_data",
4394*4882a593Smuzhiyun "ssi349_ctrl",
4395*4882a593Smuzhiyun "ssi4_data",
4396*4882a593Smuzhiyun "ssi4_ctrl",
4397*4882a593Smuzhiyun "ssi5_data",
4398*4882a593Smuzhiyun "ssi5_ctrl",
4399*4882a593Smuzhiyun "ssi6_data",
4400*4882a593Smuzhiyun "ssi6_ctrl",
4401*4882a593Smuzhiyun "ssi7_data",
4402*4882a593Smuzhiyun "ssi78_ctrl",
4403*4882a593Smuzhiyun "ssi8_data",
4404*4882a593Smuzhiyun "ssi9_data",
4405*4882a593Smuzhiyun "ssi9_ctrl_a",
4406*4882a593Smuzhiyun "ssi9_ctrl_b",
4407*4882a593Smuzhiyun };
4408*4882a593Smuzhiyun
4409*4882a593Smuzhiyun static const char * const tmu_groups[] = {
4410*4882a593Smuzhiyun "tmu_tclk1_a",
4411*4882a593Smuzhiyun "tmu_tclk1_b",
4412*4882a593Smuzhiyun "tmu_tclk2_a",
4413*4882a593Smuzhiyun "tmu_tclk2_b",
4414*4882a593Smuzhiyun };
4415*4882a593Smuzhiyun
4416*4882a593Smuzhiyun static const char * const usb0_groups[] = {
4417*4882a593Smuzhiyun "usb0_a",
4418*4882a593Smuzhiyun "usb0_b",
4419*4882a593Smuzhiyun "usb0_id",
4420*4882a593Smuzhiyun };
4421*4882a593Smuzhiyun
4422*4882a593Smuzhiyun static const char * const usb30_groups[] = {
4423*4882a593Smuzhiyun "usb30",
4424*4882a593Smuzhiyun "usb30_id",
4425*4882a593Smuzhiyun };
4426*4882a593Smuzhiyun
4427*4882a593Smuzhiyun static const char * const vin4_groups[] = {
4428*4882a593Smuzhiyun "vin4_data8_a",
4429*4882a593Smuzhiyun "vin4_data10_a",
4430*4882a593Smuzhiyun "vin4_data12_a",
4431*4882a593Smuzhiyun "vin4_data16_a",
4432*4882a593Smuzhiyun "vin4_data18_a",
4433*4882a593Smuzhiyun "vin4_data20_a",
4434*4882a593Smuzhiyun "vin4_data24_a",
4435*4882a593Smuzhiyun "vin4_data8_b",
4436*4882a593Smuzhiyun "vin4_data10_b",
4437*4882a593Smuzhiyun "vin4_data12_b",
4438*4882a593Smuzhiyun "vin4_data16_b",
4439*4882a593Smuzhiyun "vin4_data18_b",
4440*4882a593Smuzhiyun "vin4_data20_b",
4441*4882a593Smuzhiyun "vin4_data24_b",
4442*4882a593Smuzhiyun "vin4_sync",
4443*4882a593Smuzhiyun "vin4_field",
4444*4882a593Smuzhiyun "vin4_clkenb",
4445*4882a593Smuzhiyun "vin4_clk",
4446*4882a593Smuzhiyun };
4447*4882a593Smuzhiyun
4448*4882a593Smuzhiyun static const char * const vin5_groups[] = {
4449*4882a593Smuzhiyun "vin5_data8_a",
4450*4882a593Smuzhiyun "vin5_data10_a",
4451*4882a593Smuzhiyun "vin5_data12_a",
4452*4882a593Smuzhiyun "vin5_data16_a",
4453*4882a593Smuzhiyun "vin5_data8_b",
4454*4882a593Smuzhiyun "vin5_sync_a",
4455*4882a593Smuzhiyun "vin5_field_a",
4456*4882a593Smuzhiyun "vin5_clkenb_a",
4457*4882a593Smuzhiyun "vin5_clk_a",
4458*4882a593Smuzhiyun "vin5_clk_b",
4459*4882a593Smuzhiyun };
4460*4882a593Smuzhiyun
4461*4882a593Smuzhiyun static const struct {
4462*4882a593Smuzhiyun struct sh_pfc_function common[47];
4463*4882a593Smuzhiyun struct sh_pfc_function automotive[4];
4464*4882a593Smuzhiyun } pinmux_functions = {
4465*4882a593Smuzhiyun .common = {
4466*4882a593Smuzhiyun SH_PFC_FUNCTION(audio_clk),
4467*4882a593Smuzhiyun SH_PFC_FUNCTION(avb),
4468*4882a593Smuzhiyun SH_PFC_FUNCTION(can0),
4469*4882a593Smuzhiyun SH_PFC_FUNCTION(can1),
4470*4882a593Smuzhiyun SH_PFC_FUNCTION(can_clk),
4471*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd0),
4472*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd1),
4473*4882a593Smuzhiyun SH_PFC_FUNCTION(du),
4474*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif0),
4475*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif1),
4476*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif2),
4477*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif3),
4478*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif4),
4479*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
4480*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
4481*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c4),
4482*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c5),
4483*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c6),
4484*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c7),
4485*4882a593Smuzhiyun SH_PFC_FUNCTION(intc_ex),
4486*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
4487*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
4488*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
4489*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof3),
4490*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
4491*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
4492*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
4493*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
4494*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm4),
4495*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm5),
4496*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm6),
4497*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
4498*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
4499*4882a593Smuzhiyun SH_PFC_FUNCTION(scif2),
4500*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
4501*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
4502*4882a593Smuzhiyun SH_PFC_FUNCTION(scif5),
4503*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
4504*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi0),
4505*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi1),
4506*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi3),
4507*4882a593Smuzhiyun SH_PFC_FUNCTION(ssi),
4508*4882a593Smuzhiyun SH_PFC_FUNCTION(tmu),
4509*4882a593Smuzhiyun SH_PFC_FUNCTION(usb0),
4510*4882a593Smuzhiyun SH_PFC_FUNCTION(usb30),
4511*4882a593Smuzhiyun SH_PFC_FUNCTION(vin4),
4512*4882a593Smuzhiyun SH_PFC_FUNCTION(vin5),
4513*4882a593Smuzhiyun },
4514*4882a593Smuzhiyun .automotive = {
4515*4882a593Smuzhiyun SH_PFC_FUNCTION(drif0),
4516*4882a593Smuzhiyun SH_PFC_FUNCTION(drif1),
4517*4882a593Smuzhiyun SH_PFC_FUNCTION(drif2),
4518*4882a593Smuzhiyun SH_PFC_FUNCTION(drif3),
4519*4882a593Smuzhiyun }
4520*4882a593Smuzhiyun };
4521*4882a593Smuzhiyun
4522*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4523*4882a593Smuzhiyun #define F_(x, y) FN_##y
4524*4882a593Smuzhiyun #define FM(x) FN_##x
4525*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
4526*4882a593Smuzhiyun 0, 0,
4527*4882a593Smuzhiyun 0, 0,
4528*4882a593Smuzhiyun 0, 0,
4529*4882a593Smuzhiyun 0, 0,
4530*4882a593Smuzhiyun 0, 0,
4531*4882a593Smuzhiyun 0, 0,
4532*4882a593Smuzhiyun 0, 0,
4533*4882a593Smuzhiyun 0, 0,
4534*4882a593Smuzhiyun 0, 0,
4535*4882a593Smuzhiyun 0, 0,
4536*4882a593Smuzhiyun 0, 0,
4537*4882a593Smuzhiyun 0, 0,
4538*4882a593Smuzhiyun 0, 0,
4539*4882a593Smuzhiyun 0, 0,
4540*4882a593Smuzhiyun GP_0_17_FN, GPSR0_17,
4541*4882a593Smuzhiyun GP_0_16_FN, GPSR0_16,
4542*4882a593Smuzhiyun GP_0_15_FN, GPSR0_15,
4543*4882a593Smuzhiyun GP_0_14_FN, GPSR0_14,
4544*4882a593Smuzhiyun GP_0_13_FN, GPSR0_13,
4545*4882a593Smuzhiyun GP_0_12_FN, GPSR0_12,
4546*4882a593Smuzhiyun GP_0_11_FN, GPSR0_11,
4547*4882a593Smuzhiyun GP_0_10_FN, GPSR0_10,
4548*4882a593Smuzhiyun GP_0_9_FN, GPSR0_9,
4549*4882a593Smuzhiyun GP_0_8_FN, GPSR0_8,
4550*4882a593Smuzhiyun GP_0_7_FN, GPSR0_7,
4551*4882a593Smuzhiyun GP_0_6_FN, GPSR0_6,
4552*4882a593Smuzhiyun GP_0_5_FN, GPSR0_5,
4553*4882a593Smuzhiyun GP_0_4_FN, GPSR0_4,
4554*4882a593Smuzhiyun GP_0_3_FN, GPSR0_3,
4555*4882a593Smuzhiyun GP_0_2_FN, GPSR0_2,
4556*4882a593Smuzhiyun GP_0_1_FN, GPSR0_1,
4557*4882a593Smuzhiyun GP_0_0_FN, GPSR0_0, ))
4558*4882a593Smuzhiyun },
4559*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
4560*4882a593Smuzhiyun 0, 0,
4561*4882a593Smuzhiyun 0, 0,
4562*4882a593Smuzhiyun 0, 0,
4563*4882a593Smuzhiyun 0, 0,
4564*4882a593Smuzhiyun 0, 0,
4565*4882a593Smuzhiyun 0, 0,
4566*4882a593Smuzhiyun 0, 0,
4567*4882a593Smuzhiyun 0, 0,
4568*4882a593Smuzhiyun 0, 0,
4569*4882a593Smuzhiyun GP_1_22_FN, GPSR1_22,
4570*4882a593Smuzhiyun GP_1_21_FN, GPSR1_21,
4571*4882a593Smuzhiyun GP_1_20_FN, GPSR1_20,
4572*4882a593Smuzhiyun GP_1_19_FN, GPSR1_19,
4573*4882a593Smuzhiyun GP_1_18_FN, GPSR1_18,
4574*4882a593Smuzhiyun GP_1_17_FN, GPSR1_17,
4575*4882a593Smuzhiyun GP_1_16_FN, GPSR1_16,
4576*4882a593Smuzhiyun GP_1_15_FN, GPSR1_15,
4577*4882a593Smuzhiyun GP_1_14_FN, GPSR1_14,
4578*4882a593Smuzhiyun GP_1_13_FN, GPSR1_13,
4579*4882a593Smuzhiyun GP_1_12_FN, GPSR1_12,
4580*4882a593Smuzhiyun GP_1_11_FN, GPSR1_11,
4581*4882a593Smuzhiyun GP_1_10_FN, GPSR1_10,
4582*4882a593Smuzhiyun GP_1_9_FN, GPSR1_9,
4583*4882a593Smuzhiyun GP_1_8_FN, GPSR1_8,
4584*4882a593Smuzhiyun GP_1_7_FN, GPSR1_7,
4585*4882a593Smuzhiyun GP_1_6_FN, GPSR1_6,
4586*4882a593Smuzhiyun GP_1_5_FN, GPSR1_5,
4587*4882a593Smuzhiyun GP_1_4_FN, GPSR1_4,
4588*4882a593Smuzhiyun GP_1_3_FN, GPSR1_3,
4589*4882a593Smuzhiyun GP_1_2_FN, GPSR1_2,
4590*4882a593Smuzhiyun GP_1_1_FN, GPSR1_1,
4591*4882a593Smuzhiyun GP_1_0_FN, GPSR1_0, ))
4592*4882a593Smuzhiyun },
4593*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
4594*4882a593Smuzhiyun 0, 0,
4595*4882a593Smuzhiyun 0, 0,
4596*4882a593Smuzhiyun 0, 0,
4597*4882a593Smuzhiyun 0, 0,
4598*4882a593Smuzhiyun 0, 0,
4599*4882a593Smuzhiyun 0, 0,
4600*4882a593Smuzhiyun GP_2_25_FN, GPSR2_25,
4601*4882a593Smuzhiyun GP_2_24_FN, GPSR2_24,
4602*4882a593Smuzhiyun GP_2_23_FN, GPSR2_23,
4603*4882a593Smuzhiyun GP_2_22_FN, GPSR2_22,
4604*4882a593Smuzhiyun GP_2_21_FN, GPSR2_21,
4605*4882a593Smuzhiyun GP_2_20_FN, GPSR2_20,
4606*4882a593Smuzhiyun GP_2_19_FN, GPSR2_19,
4607*4882a593Smuzhiyun GP_2_18_FN, GPSR2_18,
4608*4882a593Smuzhiyun GP_2_17_FN, GPSR2_17,
4609*4882a593Smuzhiyun GP_2_16_FN, GPSR2_16,
4610*4882a593Smuzhiyun GP_2_15_FN, GPSR2_15,
4611*4882a593Smuzhiyun GP_2_14_FN, GPSR2_14,
4612*4882a593Smuzhiyun GP_2_13_FN, GPSR2_13,
4613*4882a593Smuzhiyun GP_2_12_FN, GPSR2_12,
4614*4882a593Smuzhiyun GP_2_11_FN, GPSR2_11,
4615*4882a593Smuzhiyun GP_2_10_FN, GPSR2_10,
4616*4882a593Smuzhiyun GP_2_9_FN, GPSR2_9,
4617*4882a593Smuzhiyun GP_2_8_FN, GPSR2_8,
4618*4882a593Smuzhiyun GP_2_7_FN, GPSR2_7,
4619*4882a593Smuzhiyun GP_2_6_FN, GPSR2_6,
4620*4882a593Smuzhiyun GP_2_5_FN, GPSR2_5,
4621*4882a593Smuzhiyun GP_2_4_FN, GPSR2_4,
4622*4882a593Smuzhiyun GP_2_3_FN, GPSR2_3,
4623*4882a593Smuzhiyun GP_2_2_FN, GPSR2_2,
4624*4882a593Smuzhiyun GP_2_1_FN, GPSR2_1,
4625*4882a593Smuzhiyun GP_2_0_FN, GPSR2_0, ))
4626*4882a593Smuzhiyun },
4627*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
4628*4882a593Smuzhiyun 0, 0,
4629*4882a593Smuzhiyun 0, 0,
4630*4882a593Smuzhiyun 0, 0,
4631*4882a593Smuzhiyun 0, 0,
4632*4882a593Smuzhiyun 0, 0,
4633*4882a593Smuzhiyun 0, 0,
4634*4882a593Smuzhiyun 0, 0,
4635*4882a593Smuzhiyun 0, 0,
4636*4882a593Smuzhiyun 0, 0,
4637*4882a593Smuzhiyun 0, 0,
4638*4882a593Smuzhiyun 0, 0,
4639*4882a593Smuzhiyun 0, 0,
4640*4882a593Smuzhiyun 0, 0,
4641*4882a593Smuzhiyun 0, 0,
4642*4882a593Smuzhiyun 0, 0,
4643*4882a593Smuzhiyun 0, 0,
4644*4882a593Smuzhiyun GP_3_15_FN, GPSR3_15,
4645*4882a593Smuzhiyun GP_3_14_FN, GPSR3_14,
4646*4882a593Smuzhiyun GP_3_13_FN, GPSR3_13,
4647*4882a593Smuzhiyun GP_3_12_FN, GPSR3_12,
4648*4882a593Smuzhiyun GP_3_11_FN, GPSR3_11,
4649*4882a593Smuzhiyun GP_3_10_FN, GPSR3_10,
4650*4882a593Smuzhiyun GP_3_9_FN, GPSR3_9,
4651*4882a593Smuzhiyun GP_3_8_FN, GPSR3_8,
4652*4882a593Smuzhiyun GP_3_7_FN, GPSR3_7,
4653*4882a593Smuzhiyun GP_3_6_FN, GPSR3_6,
4654*4882a593Smuzhiyun GP_3_5_FN, GPSR3_5,
4655*4882a593Smuzhiyun GP_3_4_FN, GPSR3_4,
4656*4882a593Smuzhiyun GP_3_3_FN, GPSR3_3,
4657*4882a593Smuzhiyun GP_3_2_FN, GPSR3_2,
4658*4882a593Smuzhiyun GP_3_1_FN, GPSR3_1,
4659*4882a593Smuzhiyun GP_3_0_FN, GPSR3_0, ))
4660*4882a593Smuzhiyun },
4661*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
4662*4882a593Smuzhiyun 0, 0,
4663*4882a593Smuzhiyun 0, 0,
4664*4882a593Smuzhiyun 0, 0,
4665*4882a593Smuzhiyun 0, 0,
4666*4882a593Smuzhiyun 0, 0,
4667*4882a593Smuzhiyun 0, 0,
4668*4882a593Smuzhiyun 0, 0,
4669*4882a593Smuzhiyun 0, 0,
4670*4882a593Smuzhiyun 0, 0,
4671*4882a593Smuzhiyun 0, 0,
4672*4882a593Smuzhiyun 0, 0,
4673*4882a593Smuzhiyun 0, 0,
4674*4882a593Smuzhiyun 0, 0,
4675*4882a593Smuzhiyun 0, 0,
4676*4882a593Smuzhiyun 0, 0,
4677*4882a593Smuzhiyun 0, 0,
4678*4882a593Smuzhiyun 0, 0,
4679*4882a593Smuzhiyun 0, 0,
4680*4882a593Smuzhiyun 0, 0,
4681*4882a593Smuzhiyun 0, 0,
4682*4882a593Smuzhiyun 0, 0,
4683*4882a593Smuzhiyun GP_4_10_FN, GPSR4_10,
4684*4882a593Smuzhiyun GP_4_9_FN, GPSR4_9,
4685*4882a593Smuzhiyun GP_4_8_FN, GPSR4_8,
4686*4882a593Smuzhiyun GP_4_7_FN, GPSR4_7,
4687*4882a593Smuzhiyun GP_4_6_FN, GPSR4_6,
4688*4882a593Smuzhiyun GP_4_5_FN, GPSR4_5,
4689*4882a593Smuzhiyun GP_4_4_FN, GPSR4_4,
4690*4882a593Smuzhiyun GP_4_3_FN, GPSR4_3,
4691*4882a593Smuzhiyun GP_4_2_FN, GPSR4_2,
4692*4882a593Smuzhiyun GP_4_1_FN, GPSR4_1,
4693*4882a593Smuzhiyun GP_4_0_FN, GPSR4_0, ))
4694*4882a593Smuzhiyun },
4695*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
4696*4882a593Smuzhiyun 0, 0,
4697*4882a593Smuzhiyun 0, 0,
4698*4882a593Smuzhiyun 0, 0,
4699*4882a593Smuzhiyun 0, 0,
4700*4882a593Smuzhiyun 0, 0,
4701*4882a593Smuzhiyun 0, 0,
4702*4882a593Smuzhiyun 0, 0,
4703*4882a593Smuzhiyun 0, 0,
4704*4882a593Smuzhiyun 0, 0,
4705*4882a593Smuzhiyun 0, 0,
4706*4882a593Smuzhiyun 0, 0,
4707*4882a593Smuzhiyun 0, 0,
4708*4882a593Smuzhiyun GP_5_19_FN, GPSR5_19,
4709*4882a593Smuzhiyun GP_5_18_FN, GPSR5_18,
4710*4882a593Smuzhiyun GP_5_17_FN, GPSR5_17,
4711*4882a593Smuzhiyun GP_5_16_FN, GPSR5_16,
4712*4882a593Smuzhiyun GP_5_15_FN, GPSR5_15,
4713*4882a593Smuzhiyun GP_5_14_FN, GPSR5_14,
4714*4882a593Smuzhiyun GP_5_13_FN, GPSR5_13,
4715*4882a593Smuzhiyun GP_5_12_FN, GPSR5_12,
4716*4882a593Smuzhiyun GP_5_11_FN, GPSR5_11,
4717*4882a593Smuzhiyun GP_5_10_FN, GPSR5_10,
4718*4882a593Smuzhiyun GP_5_9_FN, GPSR5_9,
4719*4882a593Smuzhiyun GP_5_8_FN, GPSR5_8,
4720*4882a593Smuzhiyun GP_5_7_FN, GPSR5_7,
4721*4882a593Smuzhiyun GP_5_6_FN, GPSR5_6,
4722*4882a593Smuzhiyun GP_5_5_FN, GPSR5_5,
4723*4882a593Smuzhiyun GP_5_4_FN, GPSR5_4,
4724*4882a593Smuzhiyun GP_5_3_FN, GPSR5_3,
4725*4882a593Smuzhiyun GP_5_2_FN, GPSR5_2,
4726*4882a593Smuzhiyun GP_5_1_FN, GPSR5_1,
4727*4882a593Smuzhiyun GP_5_0_FN, GPSR5_0, ))
4728*4882a593Smuzhiyun },
4729*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
4730*4882a593Smuzhiyun 0, 0,
4731*4882a593Smuzhiyun 0, 0,
4732*4882a593Smuzhiyun 0, 0,
4733*4882a593Smuzhiyun 0, 0,
4734*4882a593Smuzhiyun 0, 0,
4735*4882a593Smuzhiyun 0, 0,
4736*4882a593Smuzhiyun 0, 0,
4737*4882a593Smuzhiyun 0, 0,
4738*4882a593Smuzhiyun 0, 0,
4739*4882a593Smuzhiyun 0, 0,
4740*4882a593Smuzhiyun 0, 0,
4741*4882a593Smuzhiyun 0, 0,
4742*4882a593Smuzhiyun 0, 0,
4743*4882a593Smuzhiyun 0, 0,
4744*4882a593Smuzhiyun GP_6_17_FN, GPSR6_17,
4745*4882a593Smuzhiyun GP_6_16_FN, GPSR6_16,
4746*4882a593Smuzhiyun GP_6_15_FN, GPSR6_15,
4747*4882a593Smuzhiyun GP_6_14_FN, GPSR6_14,
4748*4882a593Smuzhiyun GP_6_13_FN, GPSR6_13,
4749*4882a593Smuzhiyun GP_6_12_FN, GPSR6_12,
4750*4882a593Smuzhiyun GP_6_11_FN, GPSR6_11,
4751*4882a593Smuzhiyun GP_6_10_FN, GPSR6_10,
4752*4882a593Smuzhiyun GP_6_9_FN, GPSR6_9,
4753*4882a593Smuzhiyun GP_6_8_FN, GPSR6_8,
4754*4882a593Smuzhiyun GP_6_7_FN, GPSR6_7,
4755*4882a593Smuzhiyun GP_6_6_FN, GPSR6_6,
4756*4882a593Smuzhiyun GP_6_5_FN, GPSR6_5,
4757*4882a593Smuzhiyun GP_6_4_FN, GPSR6_4,
4758*4882a593Smuzhiyun GP_6_3_FN, GPSR6_3,
4759*4882a593Smuzhiyun GP_6_2_FN, GPSR6_2,
4760*4882a593Smuzhiyun GP_6_1_FN, GPSR6_1,
4761*4882a593Smuzhiyun GP_6_0_FN, GPSR6_0, ))
4762*4882a593Smuzhiyun },
4763*4882a593Smuzhiyun #undef F_
4764*4882a593Smuzhiyun #undef FM
4765*4882a593Smuzhiyun
4766*4882a593Smuzhiyun #define F_(x, y) x,
4767*4882a593Smuzhiyun #define FM(x) FN_##x,
4768*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
4769*4882a593Smuzhiyun IP0_31_28
4770*4882a593Smuzhiyun IP0_27_24
4771*4882a593Smuzhiyun IP0_23_20
4772*4882a593Smuzhiyun IP0_19_16
4773*4882a593Smuzhiyun IP0_15_12
4774*4882a593Smuzhiyun IP0_11_8
4775*4882a593Smuzhiyun IP0_7_4
4776*4882a593Smuzhiyun IP0_3_0 ))
4777*4882a593Smuzhiyun },
4778*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
4779*4882a593Smuzhiyun IP1_31_28
4780*4882a593Smuzhiyun IP1_27_24
4781*4882a593Smuzhiyun IP1_23_20
4782*4882a593Smuzhiyun IP1_19_16
4783*4882a593Smuzhiyun IP1_15_12
4784*4882a593Smuzhiyun IP1_11_8
4785*4882a593Smuzhiyun IP1_7_4
4786*4882a593Smuzhiyun IP1_3_0 ))
4787*4882a593Smuzhiyun },
4788*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
4789*4882a593Smuzhiyun IP2_31_28
4790*4882a593Smuzhiyun IP2_27_24
4791*4882a593Smuzhiyun IP2_23_20
4792*4882a593Smuzhiyun IP2_19_16
4793*4882a593Smuzhiyun IP2_15_12
4794*4882a593Smuzhiyun IP2_11_8
4795*4882a593Smuzhiyun IP2_7_4
4796*4882a593Smuzhiyun IP2_3_0 ))
4797*4882a593Smuzhiyun },
4798*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
4799*4882a593Smuzhiyun IP3_31_28
4800*4882a593Smuzhiyun IP3_27_24
4801*4882a593Smuzhiyun IP3_23_20
4802*4882a593Smuzhiyun IP3_19_16
4803*4882a593Smuzhiyun IP3_15_12
4804*4882a593Smuzhiyun IP3_11_8
4805*4882a593Smuzhiyun IP3_7_4
4806*4882a593Smuzhiyun IP3_3_0 ))
4807*4882a593Smuzhiyun },
4808*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
4809*4882a593Smuzhiyun IP4_31_28
4810*4882a593Smuzhiyun IP4_27_24
4811*4882a593Smuzhiyun IP4_23_20
4812*4882a593Smuzhiyun IP4_19_16
4813*4882a593Smuzhiyun IP4_15_12
4814*4882a593Smuzhiyun IP4_11_8
4815*4882a593Smuzhiyun IP4_7_4
4816*4882a593Smuzhiyun IP4_3_0 ))
4817*4882a593Smuzhiyun },
4818*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
4819*4882a593Smuzhiyun IP5_31_28
4820*4882a593Smuzhiyun IP5_27_24
4821*4882a593Smuzhiyun IP5_23_20
4822*4882a593Smuzhiyun IP5_19_16
4823*4882a593Smuzhiyun IP5_15_12
4824*4882a593Smuzhiyun IP5_11_8
4825*4882a593Smuzhiyun IP5_7_4
4826*4882a593Smuzhiyun IP5_3_0 ))
4827*4882a593Smuzhiyun },
4828*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
4829*4882a593Smuzhiyun IP6_31_28
4830*4882a593Smuzhiyun IP6_27_24
4831*4882a593Smuzhiyun IP6_23_20
4832*4882a593Smuzhiyun IP6_19_16
4833*4882a593Smuzhiyun IP6_15_12
4834*4882a593Smuzhiyun IP6_11_8
4835*4882a593Smuzhiyun IP6_7_4
4836*4882a593Smuzhiyun IP6_3_0 ))
4837*4882a593Smuzhiyun },
4838*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
4839*4882a593Smuzhiyun IP7_31_28
4840*4882a593Smuzhiyun IP7_27_24
4841*4882a593Smuzhiyun IP7_23_20
4842*4882a593Smuzhiyun IP7_19_16
4843*4882a593Smuzhiyun IP7_15_12
4844*4882a593Smuzhiyun IP7_11_8
4845*4882a593Smuzhiyun IP7_7_4
4846*4882a593Smuzhiyun IP7_3_0 ))
4847*4882a593Smuzhiyun },
4848*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
4849*4882a593Smuzhiyun IP8_31_28
4850*4882a593Smuzhiyun IP8_27_24
4851*4882a593Smuzhiyun IP8_23_20
4852*4882a593Smuzhiyun IP8_19_16
4853*4882a593Smuzhiyun IP8_15_12
4854*4882a593Smuzhiyun IP8_11_8
4855*4882a593Smuzhiyun IP8_7_4
4856*4882a593Smuzhiyun IP8_3_0 ))
4857*4882a593Smuzhiyun },
4858*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
4859*4882a593Smuzhiyun IP9_31_28
4860*4882a593Smuzhiyun IP9_27_24
4861*4882a593Smuzhiyun IP9_23_20
4862*4882a593Smuzhiyun IP9_19_16
4863*4882a593Smuzhiyun IP9_15_12
4864*4882a593Smuzhiyun IP9_11_8
4865*4882a593Smuzhiyun IP9_7_4
4866*4882a593Smuzhiyun IP9_3_0 ))
4867*4882a593Smuzhiyun },
4868*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
4869*4882a593Smuzhiyun IP10_31_28
4870*4882a593Smuzhiyun IP10_27_24
4871*4882a593Smuzhiyun IP10_23_20
4872*4882a593Smuzhiyun IP10_19_16
4873*4882a593Smuzhiyun IP10_15_12
4874*4882a593Smuzhiyun IP10_11_8
4875*4882a593Smuzhiyun IP10_7_4
4876*4882a593Smuzhiyun IP10_3_0 ))
4877*4882a593Smuzhiyun },
4878*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
4879*4882a593Smuzhiyun IP11_31_28
4880*4882a593Smuzhiyun IP11_27_24
4881*4882a593Smuzhiyun IP11_23_20
4882*4882a593Smuzhiyun IP11_19_16
4883*4882a593Smuzhiyun IP11_15_12
4884*4882a593Smuzhiyun IP11_11_8
4885*4882a593Smuzhiyun IP11_7_4
4886*4882a593Smuzhiyun IP11_3_0 ))
4887*4882a593Smuzhiyun },
4888*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
4889*4882a593Smuzhiyun IP12_31_28
4890*4882a593Smuzhiyun IP12_27_24
4891*4882a593Smuzhiyun IP12_23_20
4892*4882a593Smuzhiyun IP12_19_16
4893*4882a593Smuzhiyun IP12_15_12
4894*4882a593Smuzhiyun IP12_11_8
4895*4882a593Smuzhiyun IP12_7_4
4896*4882a593Smuzhiyun IP12_3_0 ))
4897*4882a593Smuzhiyun },
4898*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
4899*4882a593Smuzhiyun IP13_31_28
4900*4882a593Smuzhiyun IP13_27_24
4901*4882a593Smuzhiyun IP13_23_20
4902*4882a593Smuzhiyun IP13_19_16
4903*4882a593Smuzhiyun IP13_15_12
4904*4882a593Smuzhiyun IP13_11_8
4905*4882a593Smuzhiyun IP13_7_4
4906*4882a593Smuzhiyun IP13_3_0 ))
4907*4882a593Smuzhiyun },
4908*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
4909*4882a593Smuzhiyun IP14_31_28
4910*4882a593Smuzhiyun IP14_27_24
4911*4882a593Smuzhiyun IP14_23_20
4912*4882a593Smuzhiyun IP14_19_16
4913*4882a593Smuzhiyun IP14_15_12
4914*4882a593Smuzhiyun IP14_11_8
4915*4882a593Smuzhiyun IP14_7_4
4916*4882a593Smuzhiyun IP14_3_0 ))
4917*4882a593Smuzhiyun },
4918*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
4919*4882a593Smuzhiyun IP15_31_28
4920*4882a593Smuzhiyun IP15_27_24
4921*4882a593Smuzhiyun IP15_23_20
4922*4882a593Smuzhiyun IP15_19_16
4923*4882a593Smuzhiyun IP15_15_12
4924*4882a593Smuzhiyun IP15_11_8
4925*4882a593Smuzhiyun IP15_7_4
4926*4882a593Smuzhiyun IP15_3_0 ))
4927*4882a593Smuzhiyun },
4928*4882a593Smuzhiyun #undef F_
4929*4882a593Smuzhiyun #undef FM
4930*4882a593Smuzhiyun
4931*4882a593Smuzhiyun #define F_(x, y) x,
4932*4882a593Smuzhiyun #define FM(x) FN_##x,
4933*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
4934*4882a593Smuzhiyun GROUP(1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1, 1,
4935*4882a593Smuzhiyun 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2),
4936*4882a593Smuzhiyun GROUP(
4937*4882a593Smuzhiyun /* RESERVED 31 */
4938*4882a593Smuzhiyun 0, 0,
4939*4882a593Smuzhiyun MOD_SEL0_30_29
4940*4882a593Smuzhiyun MOD_SEL0_28
4941*4882a593Smuzhiyun MOD_SEL0_27_26
4942*4882a593Smuzhiyun MOD_SEL0_25
4943*4882a593Smuzhiyun MOD_SEL0_24
4944*4882a593Smuzhiyun MOD_SEL0_23
4945*4882a593Smuzhiyun MOD_SEL0_22
4946*4882a593Smuzhiyun MOD_SEL0_21_20
4947*4882a593Smuzhiyun MOD_SEL0_19_18_17
4948*4882a593Smuzhiyun MOD_SEL0_16
4949*4882a593Smuzhiyun MOD_SEL0_15
4950*4882a593Smuzhiyun MOD_SEL0_14
4951*4882a593Smuzhiyun MOD_SEL0_13_12
4952*4882a593Smuzhiyun MOD_SEL0_11_10
4953*4882a593Smuzhiyun MOD_SEL0_9
4954*4882a593Smuzhiyun MOD_SEL0_8
4955*4882a593Smuzhiyun MOD_SEL0_7
4956*4882a593Smuzhiyun MOD_SEL0_6_5
4957*4882a593Smuzhiyun MOD_SEL0_4
4958*4882a593Smuzhiyun MOD_SEL0_3
4959*4882a593Smuzhiyun MOD_SEL0_2
4960*4882a593Smuzhiyun MOD_SEL0_1_0 ))
4961*4882a593Smuzhiyun },
4962*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
4963*4882a593Smuzhiyun GROUP(1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
4964*4882a593Smuzhiyun 1, 2, 2, 2, 1, 1, 2, 1, 4),
4965*4882a593Smuzhiyun GROUP(
4966*4882a593Smuzhiyun MOD_SEL1_31
4967*4882a593Smuzhiyun MOD_SEL1_30
4968*4882a593Smuzhiyun MOD_SEL1_29
4969*4882a593Smuzhiyun MOD_SEL1_28
4970*4882a593Smuzhiyun /* RESERVED 27 */
4971*4882a593Smuzhiyun 0, 0,
4972*4882a593Smuzhiyun MOD_SEL1_26
4973*4882a593Smuzhiyun MOD_SEL1_25
4974*4882a593Smuzhiyun MOD_SEL1_24_23_22
4975*4882a593Smuzhiyun MOD_SEL1_21_20_19
4976*4882a593Smuzhiyun MOD_SEL1_18
4977*4882a593Smuzhiyun MOD_SEL1_17
4978*4882a593Smuzhiyun MOD_SEL1_16
4979*4882a593Smuzhiyun MOD_SEL1_15
4980*4882a593Smuzhiyun MOD_SEL1_14_13
4981*4882a593Smuzhiyun MOD_SEL1_12_11
4982*4882a593Smuzhiyun MOD_SEL1_10_9
4983*4882a593Smuzhiyun MOD_SEL1_8
4984*4882a593Smuzhiyun MOD_SEL1_7
4985*4882a593Smuzhiyun MOD_SEL1_6_5
4986*4882a593Smuzhiyun MOD_SEL1_4
4987*4882a593Smuzhiyun /* RESERVED 3, 2, 1, 0 */
4988*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 ))
4989*4882a593Smuzhiyun },
4990*4882a593Smuzhiyun { },
4991*4882a593Smuzhiyun };
4992*4882a593Smuzhiyun
4993*4882a593Smuzhiyun enum ioctrl_regs {
4994*4882a593Smuzhiyun POCCTRL0,
4995*4882a593Smuzhiyun TDSELCTRL,
4996*4882a593Smuzhiyun };
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
4999*4882a593Smuzhiyun [POCCTRL0] = { 0xe6060380, },
5000*4882a593Smuzhiyun [TDSELCTRL] = { 0xe60603c0, },
5001*4882a593Smuzhiyun { /* sentinel */ },
5002*4882a593Smuzhiyun };
5003*4882a593Smuzhiyun
r8a77990_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)5004*4882a593Smuzhiyun static int r8a77990_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
5005*4882a593Smuzhiyun u32 *pocctrl)
5006*4882a593Smuzhiyun {
5007*4882a593Smuzhiyun int bit = -EINVAL;
5008*4882a593Smuzhiyun
5009*4882a593Smuzhiyun *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
5010*4882a593Smuzhiyun
5011*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5012*4882a593Smuzhiyun bit = pin & 0x1f;
5013*4882a593Smuzhiyun
5014*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 10))
5015*4882a593Smuzhiyun bit = (pin & 0x1f) + 19;
5016*4882a593Smuzhiyun
5017*4882a593Smuzhiyun return bit;
5018*4882a593Smuzhiyun }
5019*4882a593Smuzhiyun
5020*4882a593Smuzhiyun static const struct pinmux_bias_reg pinmux_bias_regs[] = {
5021*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
5022*4882a593Smuzhiyun [0] = RCAR_GP_PIN(2, 23), /* RD# */
5023*4882a593Smuzhiyun [1] = RCAR_GP_PIN(2, 22), /* BS# */
5024*4882a593Smuzhiyun [2] = RCAR_GP_PIN(2, 21), /* AVB_PHY_INT */
5025*4882a593Smuzhiyun [3] = PIN_AVB_MDC, /* AVB_MDC */
5026*4882a593Smuzhiyun [4] = PIN_AVB_MDIO, /* AVB_MDIO */
5027*4882a593Smuzhiyun [5] = RCAR_GP_PIN(2, 20), /* AVB_TXCREFCLK */
5028*4882a593Smuzhiyun [6] = PIN_AVB_TD3, /* AVB_TD3 */
5029*4882a593Smuzhiyun [7] = PIN_AVB_TD2, /* AVB_TD2 */
5030*4882a593Smuzhiyun [8] = PIN_AVB_TD1, /* AVB_TD1 */
5031*4882a593Smuzhiyun [9] = PIN_AVB_TD0, /* AVB_TD0 */
5032*4882a593Smuzhiyun [10] = PIN_AVB_TXC, /* AVB_TXC */
5033*4882a593Smuzhiyun [11] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
5034*4882a593Smuzhiyun [12] = RCAR_GP_PIN(2, 19), /* AVB_RD3 */
5035*4882a593Smuzhiyun [13] = RCAR_GP_PIN(2, 18), /* AVB_RD2 */
5036*4882a593Smuzhiyun [14] = RCAR_GP_PIN(2, 17), /* AVB_RD1 */
5037*4882a593Smuzhiyun [15] = RCAR_GP_PIN(2, 16), /* AVB_RD0 */
5038*4882a593Smuzhiyun [16] = RCAR_GP_PIN(2, 15), /* AVB_RXC */
5039*4882a593Smuzhiyun [17] = RCAR_GP_PIN(2, 14), /* AVB_RX_CTL */
5040*4882a593Smuzhiyun [18] = RCAR_GP_PIN(2, 13), /* RPC_RESET# */
5041*4882a593Smuzhiyun [19] = RCAR_GP_PIN(2, 12), /* RPC_INT# */
5042*4882a593Smuzhiyun [20] = RCAR_GP_PIN(2, 11), /* QSPI1_SSL */
5043*4882a593Smuzhiyun [21] = RCAR_GP_PIN(2, 10), /* QSPI1_IO3 */
5044*4882a593Smuzhiyun [22] = RCAR_GP_PIN(2, 9), /* QSPI1_IO2 */
5045*4882a593Smuzhiyun [23] = RCAR_GP_PIN(2, 8), /* QSPI1_MISO/IO1 */
5046*4882a593Smuzhiyun [24] = RCAR_GP_PIN(2, 7), /* QSPI1_MOSI/IO0 */
5047*4882a593Smuzhiyun [25] = RCAR_GP_PIN(2, 6), /* QSPI1_SPCLK */
5048*4882a593Smuzhiyun [26] = RCAR_GP_PIN(2, 5), /* QSPI0_SSL */
5049*4882a593Smuzhiyun [27] = RCAR_GP_PIN(2, 4), /* QSPI0_IO3 */
5050*4882a593Smuzhiyun [28] = RCAR_GP_PIN(2, 3), /* QSPI0_IO2 */
5051*4882a593Smuzhiyun [29] = RCAR_GP_PIN(2, 2), /* QSPI0_MISO/IO1 */
5052*4882a593Smuzhiyun [30] = RCAR_GP_PIN(2, 1), /* QSPI0_MOSI/IO0 */
5053*4882a593Smuzhiyun [31] = RCAR_GP_PIN(2, 0), /* QSPI0_SPCLK */
5054*4882a593Smuzhiyun } },
5055*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
5056*4882a593Smuzhiyun [0] = RCAR_GP_PIN(0, 4), /* D4 */
5057*4882a593Smuzhiyun [1] = RCAR_GP_PIN(0, 3), /* D3 */
5058*4882a593Smuzhiyun [2] = RCAR_GP_PIN(0, 2), /* D2 */
5059*4882a593Smuzhiyun [3] = RCAR_GP_PIN(0, 1), /* D1 */
5060*4882a593Smuzhiyun [4] = RCAR_GP_PIN(0, 0), /* D0 */
5061*4882a593Smuzhiyun [5] = RCAR_GP_PIN(1, 22), /* WE0# */
5062*4882a593Smuzhiyun [6] = RCAR_GP_PIN(1, 21), /* CS0# */
5063*4882a593Smuzhiyun [7] = RCAR_GP_PIN(1, 20), /* CLKOUT */
5064*4882a593Smuzhiyun [8] = RCAR_GP_PIN(1, 19), /* A19 */
5065*4882a593Smuzhiyun [9] = RCAR_GP_PIN(1, 18), /* A18 */
5066*4882a593Smuzhiyun [10] = RCAR_GP_PIN(1, 17), /* A17 */
5067*4882a593Smuzhiyun [11] = RCAR_GP_PIN(1, 16), /* A16 */
5068*4882a593Smuzhiyun [12] = RCAR_GP_PIN(1, 15), /* A15 */
5069*4882a593Smuzhiyun [13] = RCAR_GP_PIN(1, 14), /* A14 */
5070*4882a593Smuzhiyun [14] = RCAR_GP_PIN(1, 13), /* A13 */
5071*4882a593Smuzhiyun [15] = RCAR_GP_PIN(1, 12), /* A12 */
5072*4882a593Smuzhiyun [16] = RCAR_GP_PIN(1, 11), /* A11 */
5073*4882a593Smuzhiyun [17] = RCAR_GP_PIN(1, 10), /* A10 */
5074*4882a593Smuzhiyun [18] = RCAR_GP_PIN(1, 9), /* A9 */
5075*4882a593Smuzhiyun [19] = RCAR_GP_PIN(1, 8), /* A8 */
5076*4882a593Smuzhiyun [20] = RCAR_GP_PIN(1, 7), /* A7 */
5077*4882a593Smuzhiyun [21] = RCAR_GP_PIN(1, 6), /* A6 */
5078*4882a593Smuzhiyun [22] = RCAR_GP_PIN(1, 5), /* A5 */
5079*4882a593Smuzhiyun [23] = RCAR_GP_PIN(1, 4), /* A4 */
5080*4882a593Smuzhiyun [24] = RCAR_GP_PIN(1, 3), /* A3 */
5081*4882a593Smuzhiyun [25] = RCAR_GP_PIN(1, 2), /* A2 */
5082*4882a593Smuzhiyun [26] = RCAR_GP_PIN(1, 1), /* A1 */
5083*4882a593Smuzhiyun [27] = RCAR_GP_PIN(1, 0), /* A0 */
5084*4882a593Smuzhiyun [28] = SH_PFC_PIN_NONE,
5085*4882a593Smuzhiyun [29] = SH_PFC_PIN_NONE,
5086*4882a593Smuzhiyun [30] = RCAR_GP_PIN(2, 25), /* PUEN_EX_WAIT0 */
5087*4882a593Smuzhiyun [31] = RCAR_GP_PIN(2, 24), /* PUEN_RD/WR# */
5088*4882a593Smuzhiyun } },
5089*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
5090*4882a593Smuzhiyun [0] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
5091*4882a593Smuzhiyun [1] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
5092*4882a593Smuzhiyun [2] = PIN_ASEBRK, /* ASEBRK */
5093*4882a593Smuzhiyun [3] = SH_PFC_PIN_NONE,
5094*4882a593Smuzhiyun [4] = PIN_TDI, /* TDI */
5095*4882a593Smuzhiyun [5] = PIN_TMS, /* TMS */
5096*4882a593Smuzhiyun [6] = PIN_TCK, /* TCK */
5097*4882a593Smuzhiyun [7] = PIN_TRST_N, /* TRST# */
5098*4882a593Smuzhiyun [8] = SH_PFC_PIN_NONE,
5099*4882a593Smuzhiyun [9] = SH_PFC_PIN_NONE,
5100*4882a593Smuzhiyun [10] = SH_PFC_PIN_NONE,
5101*4882a593Smuzhiyun [11] = SH_PFC_PIN_NONE,
5102*4882a593Smuzhiyun [12] = SH_PFC_PIN_NONE,
5103*4882a593Smuzhiyun [13] = SH_PFC_PIN_NONE,
5104*4882a593Smuzhiyun [14] = SH_PFC_PIN_NONE,
5105*4882a593Smuzhiyun [15] = PIN_FSCLKST_N, /* FSCLKST# */
5106*4882a593Smuzhiyun [16] = RCAR_GP_PIN(0, 17), /* SDA4 */
5107*4882a593Smuzhiyun [17] = RCAR_GP_PIN(0, 16), /* SCL4 */
5108*4882a593Smuzhiyun [18] = SH_PFC_PIN_NONE,
5109*4882a593Smuzhiyun [19] = SH_PFC_PIN_NONE,
5110*4882a593Smuzhiyun [20] = PIN_PRESETOUT_N, /* PRESETOUT# */
5111*4882a593Smuzhiyun [21] = RCAR_GP_PIN(0, 15), /* D15 */
5112*4882a593Smuzhiyun [22] = RCAR_GP_PIN(0, 14), /* D14 */
5113*4882a593Smuzhiyun [23] = RCAR_GP_PIN(0, 13), /* D13 */
5114*4882a593Smuzhiyun [24] = RCAR_GP_PIN(0, 12), /* D12 */
5115*4882a593Smuzhiyun [25] = RCAR_GP_PIN(0, 11), /* D11 */
5116*4882a593Smuzhiyun [26] = RCAR_GP_PIN(0, 10), /* D10 */
5117*4882a593Smuzhiyun [27] = RCAR_GP_PIN(0, 9), /* D9 */
5118*4882a593Smuzhiyun [28] = RCAR_GP_PIN(0, 8), /* D8 */
5119*4882a593Smuzhiyun [29] = RCAR_GP_PIN(0, 7), /* D7 */
5120*4882a593Smuzhiyun [30] = RCAR_GP_PIN(0, 6), /* D6 */
5121*4882a593Smuzhiyun [31] = RCAR_GP_PIN(0, 5), /* D5 */
5122*4882a593Smuzhiyun } },
5123*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
5124*4882a593Smuzhiyun [0] = RCAR_GP_PIN(5, 0), /* SCK0_A */
5125*4882a593Smuzhiyun [1] = RCAR_GP_PIN(5, 4), /* RTS0#_A */
5126*4882a593Smuzhiyun [2] = RCAR_GP_PIN(5, 3), /* CTS0#_A */
5127*4882a593Smuzhiyun [3] = RCAR_GP_PIN(5, 2), /* TX0_A */
5128*4882a593Smuzhiyun [4] = RCAR_GP_PIN(5, 1), /* RX0_A */
5129*4882a593Smuzhiyun [5] = SH_PFC_PIN_NONE,
5130*4882a593Smuzhiyun [6] = SH_PFC_PIN_NONE,
5131*4882a593Smuzhiyun [7] = RCAR_GP_PIN(3, 15), /* SD1_WP */
5132*4882a593Smuzhiyun [8] = RCAR_GP_PIN(3, 14), /* SD1_CD */
5133*4882a593Smuzhiyun [9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
5134*4882a593Smuzhiyun [10] = RCAR_GP_PIN(3, 12), /* SD0_CD */
5135*4882a593Smuzhiyun [11] = RCAR_GP_PIN(4, 10), /* SD3_DS */
5136*4882a593Smuzhiyun [12] = RCAR_GP_PIN(4, 9), /* SD3_DAT7 */
5137*4882a593Smuzhiyun [13] = RCAR_GP_PIN(4, 8), /* SD3_DAT6 */
5138*4882a593Smuzhiyun [14] = RCAR_GP_PIN(4, 7), /* SD3_DAT5 */
5139*4882a593Smuzhiyun [15] = RCAR_GP_PIN(4, 6), /* SD3_DAT4 */
5140*4882a593Smuzhiyun [16] = RCAR_GP_PIN(4, 5), /* SD3_DAT3 */
5141*4882a593Smuzhiyun [17] = RCAR_GP_PIN(4, 4), /* SD3_DAT2 */
5142*4882a593Smuzhiyun [18] = RCAR_GP_PIN(4, 3), /* SD3_DAT1 */
5143*4882a593Smuzhiyun [19] = RCAR_GP_PIN(4, 2), /* SD3_DAT0 */
5144*4882a593Smuzhiyun [20] = RCAR_GP_PIN(4, 1), /* SD3_CMD */
5145*4882a593Smuzhiyun [21] = RCAR_GP_PIN(4, 0), /* SD3_CLK */
5146*4882a593Smuzhiyun [22] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
5147*4882a593Smuzhiyun [23] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
5148*4882a593Smuzhiyun [24] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
5149*4882a593Smuzhiyun [25] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
5150*4882a593Smuzhiyun [26] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
5151*4882a593Smuzhiyun [27] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
5152*4882a593Smuzhiyun [28] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
5153*4882a593Smuzhiyun [29] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
5154*4882a593Smuzhiyun [30] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
5155*4882a593Smuzhiyun [31] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
5156*4882a593Smuzhiyun } },
5157*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
5158*4882a593Smuzhiyun [0] = RCAR_GP_PIN(6, 8), /* AUDIO_CLKA */
5159*4882a593Smuzhiyun [1] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
5160*4882a593Smuzhiyun [2] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
5161*4882a593Smuzhiyun [3] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
5162*4882a593Smuzhiyun [4] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
5163*4882a593Smuzhiyun [5] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
5164*4882a593Smuzhiyun [6] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
5165*4882a593Smuzhiyun [7] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
5166*4882a593Smuzhiyun [8] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
5167*4882a593Smuzhiyun [9] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
5168*4882a593Smuzhiyun [10] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
5169*4882a593Smuzhiyun [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2 */
5170*4882a593Smuzhiyun [12] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1 */
5171*4882a593Smuzhiyun [13] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
5172*4882a593Smuzhiyun [14] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
5173*4882a593Smuzhiyun [15] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
5174*4882a593Smuzhiyun [16] = PIN_MLB_REF, /* MLB_REF */
5175*4882a593Smuzhiyun [17] = RCAR_GP_PIN(5, 19), /* MLB_DAT */
5176*4882a593Smuzhiyun [18] = RCAR_GP_PIN(5, 18), /* MLB_SIG */
5177*4882a593Smuzhiyun [19] = RCAR_GP_PIN(5, 17), /* MLB_CLK */
5178*4882a593Smuzhiyun [20] = RCAR_GP_PIN(5, 16), /* SSI_SDATA9 */
5179*4882a593Smuzhiyun [21] = RCAR_GP_PIN(5, 15), /* MSIOF0_SS2 */
5180*4882a593Smuzhiyun [22] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */
5181*4882a593Smuzhiyun [23] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */
5182*4882a593Smuzhiyun [24] = RCAR_GP_PIN(5, 12), /* MSIOF0_TXD */
5183*4882a593Smuzhiyun [25] = RCAR_GP_PIN(5, 11), /* MSIOF0_RXD */
5184*4882a593Smuzhiyun [26] = RCAR_GP_PIN(5, 10), /* MSIOF0_SCK */
5185*4882a593Smuzhiyun [27] = RCAR_GP_PIN(5, 9), /* RX2_A */
5186*4882a593Smuzhiyun [28] = RCAR_GP_PIN(5, 8), /* TX2_A */
5187*4882a593Smuzhiyun [29] = RCAR_GP_PIN(5, 7), /* SCK2_A */
5188*4882a593Smuzhiyun [30] = RCAR_GP_PIN(5, 6), /* TX1 */
5189*4882a593Smuzhiyun [31] = RCAR_GP_PIN(5, 5), /* RX1 */
5190*4882a593Smuzhiyun } },
5191*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
5192*4882a593Smuzhiyun [0] = SH_PFC_PIN_NONE,
5193*4882a593Smuzhiyun [1] = SH_PFC_PIN_NONE,
5194*4882a593Smuzhiyun [2] = SH_PFC_PIN_NONE,
5195*4882a593Smuzhiyun [3] = SH_PFC_PIN_NONE,
5196*4882a593Smuzhiyun [4] = SH_PFC_PIN_NONE,
5197*4882a593Smuzhiyun [5] = SH_PFC_PIN_NONE,
5198*4882a593Smuzhiyun [6] = SH_PFC_PIN_NONE,
5199*4882a593Smuzhiyun [7] = SH_PFC_PIN_NONE,
5200*4882a593Smuzhiyun [8] = SH_PFC_PIN_NONE,
5201*4882a593Smuzhiyun [9] = SH_PFC_PIN_NONE,
5202*4882a593Smuzhiyun [10] = SH_PFC_PIN_NONE,
5203*4882a593Smuzhiyun [11] = SH_PFC_PIN_NONE,
5204*4882a593Smuzhiyun [12] = SH_PFC_PIN_NONE,
5205*4882a593Smuzhiyun [13] = SH_PFC_PIN_NONE,
5206*4882a593Smuzhiyun [14] = SH_PFC_PIN_NONE,
5207*4882a593Smuzhiyun [15] = SH_PFC_PIN_NONE,
5208*4882a593Smuzhiyun [16] = SH_PFC_PIN_NONE,
5209*4882a593Smuzhiyun [17] = SH_PFC_PIN_NONE,
5210*4882a593Smuzhiyun [18] = SH_PFC_PIN_NONE,
5211*4882a593Smuzhiyun [19] = SH_PFC_PIN_NONE,
5212*4882a593Smuzhiyun [20] = SH_PFC_PIN_NONE,
5213*4882a593Smuzhiyun [21] = SH_PFC_PIN_NONE,
5214*4882a593Smuzhiyun [22] = SH_PFC_PIN_NONE,
5215*4882a593Smuzhiyun [23] = SH_PFC_PIN_NONE,
5216*4882a593Smuzhiyun [24] = SH_PFC_PIN_NONE,
5217*4882a593Smuzhiyun [25] = SH_PFC_PIN_NONE,
5218*4882a593Smuzhiyun [26] = SH_PFC_PIN_NONE,
5219*4882a593Smuzhiyun [27] = SH_PFC_PIN_NONE,
5220*4882a593Smuzhiyun [28] = SH_PFC_PIN_NONE,
5221*4882a593Smuzhiyun [29] = SH_PFC_PIN_NONE,
5222*4882a593Smuzhiyun [30] = RCAR_GP_PIN(6, 9), /* PUEN_USB30_OVC */
5223*4882a593Smuzhiyun [31] = RCAR_GP_PIN(6, 17), /* PUEN_USB30_PWEN */
5224*4882a593Smuzhiyun } },
5225*4882a593Smuzhiyun { /* sentinel */ },
5226*4882a593Smuzhiyun };
5227*4882a593Smuzhiyun
r8a77990_pinmux_get_bias(struct sh_pfc * pfc,unsigned int pin)5228*4882a593Smuzhiyun static unsigned int r8a77990_pinmux_get_bias(struct sh_pfc *pfc,
5229*4882a593Smuzhiyun unsigned int pin)
5230*4882a593Smuzhiyun {
5231*4882a593Smuzhiyun const struct pinmux_bias_reg *reg;
5232*4882a593Smuzhiyun unsigned int bit;
5233*4882a593Smuzhiyun
5234*4882a593Smuzhiyun reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5235*4882a593Smuzhiyun if (!reg)
5236*4882a593Smuzhiyun return PIN_CONFIG_BIAS_DISABLE;
5237*4882a593Smuzhiyun
5238*4882a593Smuzhiyun if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
5239*4882a593Smuzhiyun return PIN_CONFIG_BIAS_DISABLE;
5240*4882a593Smuzhiyun else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
5241*4882a593Smuzhiyun return PIN_CONFIG_BIAS_PULL_UP;
5242*4882a593Smuzhiyun else
5243*4882a593Smuzhiyun return PIN_CONFIG_BIAS_PULL_DOWN;
5244*4882a593Smuzhiyun }
5245*4882a593Smuzhiyun
r8a77990_pinmux_set_bias(struct sh_pfc * pfc,unsigned int pin,unsigned int bias)5246*4882a593Smuzhiyun static void r8a77990_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5247*4882a593Smuzhiyun unsigned int bias)
5248*4882a593Smuzhiyun {
5249*4882a593Smuzhiyun const struct pinmux_bias_reg *reg;
5250*4882a593Smuzhiyun u32 enable, updown;
5251*4882a593Smuzhiyun unsigned int bit;
5252*4882a593Smuzhiyun
5253*4882a593Smuzhiyun reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5254*4882a593Smuzhiyun if (!reg)
5255*4882a593Smuzhiyun return;
5256*4882a593Smuzhiyun
5257*4882a593Smuzhiyun enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
5258*4882a593Smuzhiyun if (bias != PIN_CONFIG_BIAS_DISABLE)
5259*4882a593Smuzhiyun enable |= BIT(bit);
5260*4882a593Smuzhiyun
5261*4882a593Smuzhiyun updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
5262*4882a593Smuzhiyun if (bias == PIN_CONFIG_BIAS_PULL_UP)
5263*4882a593Smuzhiyun updown |= BIT(bit);
5264*4882a593Smuzhiyun
5265*4882a593Smuzhiyun sh_pfc_write(pfc, reg->pud, updown);
5266*4882a593Smuzhiyun sh_pfc_write(pfc, reg->puen, enable);
5267*4882a593Smuzhiyun }
5268*4882a593Smuzhiyun
5269*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = {
5270*4882a593Smuzhiyun .pin_to_pocctrl = r8a77990_pin_to_pocctrl,
5271*4882a593Smuzhiyun .get_bias = r8a77990_pinmux_get_bias,
5272*4882a593Smuzhiyun .set_bias = r8a77990_pinmux_set_bias,
5273*4882a593Smuzhiyun };
5274*4882a593Smuzhiyun
5275*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A774C0
5276*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a774c0_pinmux_info = {
5277*4882a593Smuzhiyun .name = "r8a774c0_pfc",
5278*4882a593Smuzhiyun .ops = &r8a77990_pinmux_ops,
5279*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
5280*4882a593Smuzhiyun
5281*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5282*4882a593Smuzhiyun
5283*4882a593Smuzhiyun .pins = pinmux_pins,
5284*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
5285*4882a593Smuzhiyun .groups = pinmux_groups.common,
5286*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common),
5287*4882a593Smuzhiyun .functions = pinmux_functions.common,
5288*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common),
5289*4882a593Smuzhiyun
5290*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
5291*4882a593Smuzhiyun .bias_regs = pinmux_bias_regs,
5292*4882a593Smuzhiyun .ioctrl_regs = pinmux_ioctrl_regs,
5293*4882a593Smuzhiyun
5294*4882a593Smuzhiyun .pinmux_data = pinmux_data,
5295*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5296*4882a593Smuzhiyun };
5297*4882a593Smuzhiyun #endif
5298*4882a593Smuzhiyun
5299*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A77990
5300*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a77990_pinmux_info = {
5301*4882a593Smuzhiyun .name = "r8a77990_pfc",
5302*4882a593Smuzhiyun .ops = &r8a77990_pinmux_ops,
5303*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5306*4882a593Smuzhiyun
5307*4882a593Smuzhiyun .pins = pinmux_pins,
5308*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
5309*4882a593Smuzhiyun .groups = pinmux_groups.common,
5310*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
5311*4882a593Smuzhiyun ARRAY_SIZE(pinmux_groups.automotive),
5312*4882a593Smuzhiyun .functions = pinmux_functions.common,
5313*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
5314*4882a593Smuzhiyun ARRAY_SIZE(pinmux_functions.automotive),
5315*4882a593Smuzhiyun
5316*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
5317*4882a593Smuzhiyun .bias_regs = pinmux_bias_regs,
5318*4882a593Smuzhiyun .ioctrl_regs = pinmux_ioctrl_regs,
5319*4882a593Smuzhiyun
5320*4882a593Smuzhiyun .pinmux_data = pinmux_data,
5321*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5322*4882a593Smuzhiyun };
5323*4882a593Smuzhiyun #endif
5324