1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R8A77970 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Renesas Electronics Corp.
6*4882a593Smuzhiyun * Copyright (C) 2017 Cogent Embedded, Inc. <source@cogentembedded.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is based on the drivers/pinctrl/renesas/pfc-r8a7795.c
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * R-Car Gen3 processor support - PFC hardware block.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corporation
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "core.h"
20*4882a593Smuzhiyun #include "sh_pfc.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
23*4882a593Smuzhiyun PORT_GP_CFG_22(0, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
24*4882a593Smuzhiyun PORT_GP_28(1, fn, sfx), \
25*4882a593Smuzhiyun PORT_GP_CFG_17(2, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
26*4882a593Smuzhiyun PORT_GP_CFG_17(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
27*4882a593Smuzhiyun PORT_GP_6(4, fn, sfx), \
28*4882a593Smuzhiyun PORT_GP_15(5, fn, sfx)
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * F_() : just information
31*4882a593Smuzhiyun * FM() : macro for FN_xxx / xxx_MARK
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* GPSR0 */
35*4882a593Smuzhiyun #define GPSR0_21 F_(DU_EXODDF_DU_ODDF_DISP_CDE, IP2_23_20)
36*4882a593Smuzhiyun #define GPSR0_20 F_(DU_EXVSYNC_DU_VSYNC, IP2_19_16)
37*4882a593Smuzhiyun #define GPSR0_19 F_(DU_EXHSYNC_DU_HSYNC, IP2_15_12)
38*4882a593Smuzhiyun #define GPSR0_18 F_(DU_DOTCLKOUT, IP2_11_8)
39*4882a593Smuzhiyun #define GPSR0_17 F_(DU_DB7, IP2_7_4)
40*4882a593Smuzhiyun #define GPSR0_16 F_(DU_DB6, IP2_3_0)
41*4882a593Smuzhiyun #define GPSR0_15 F_(DU_DB5, IP1_31_28)
42*4882a593Smuzhiyun #define GPSR0_14 F_(DU_DB4, IP1_27_24)
43*4882a593Smuzhiyun #define GPSR0_13 F_(DU_DB3, IP1_23_20)
44*4882a593Smuzhiyun #define GPSR0_12 F_(DU_DB2, IP1_19_16)
45*4882a593Smuzhiyun #define GPSR0_11 F_(DU_DG7, IP1_15_12)
46*4882a593Smuzhiyun #define GPSR0_10 F_(DU_DG6, IP1_11_8)
47*4882a593Smuzhiyun #define GPSR0_9 F_(DU_DG5, IP1_7_4)
48*4882a593Smuzhiyun #define GPSR0_8 F_(DU_DG4, IP1_3_0)
49*4882a593Smuzhiyun #define GPSR0_7 F_(DU_DG3, IP0_31_28)
50*4882a593Smuzhiyun #define GPSR0_6 F_(DU_DG2, IP0_27_24)
51*4882a593Smuzhiyun #define GPSR0_5 F_(DU_DR7, IP0_23_20)
52*4882a593Smuzhiyun #define GPSR0_4 F_(DU_DR6, IP0_19_16)
53*4882a593Smuzhiyun #define GPSR0_3 F_(DU_DR5, IP0_15_12)
54*4882a593Smuzhiyun #define GPSR0_2 F_(DU_DR4, IP0_11_8)
55*4882a593Smuzhiyun #define GPSR0_1 F_(DU_DR3, IP0_7_4)
56*4882a593Smuzhiyun #define GPSR0_0 F_(DU_DR2, IP0_3_0)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* GPSR1 */
59*4882a593Smuzhiyun #define GPSR1_27 F_(DIGRF_CLKOUT, IP8_27_24)
60*4882a593Smuzhiyun #define GPSR1_26 F_(DIGRF_CLKIN, IP8_23_20)
61*4882a593Smuzhiyun #define GPSR1_25 F_(CANFD_CLK_A, IP8_19_16)
62*4882a593Smuzhiyun #define GPSR1_24 F_(CANFD1_RX, IP8_15_12)
63*4882a593Smuzhiyun #define GPSR1_23 F_(CANFD1_TX, IP8_11_8)
64*4882a593Smuzhiyun #define GPSR1_22 F_(CANFD0_RX_A, IP8_7_4)
65*4882a593Smuzhiyun #define GPSR1_21 F_(CANFD0_TX_A, IP8_3_0)
66*4882a593Smuzhiyun #define GPSR1_20 F_(AVB0_AVTP_CAPTURE, IP7_31_28)
67*4882a593Smuzhiyun #define GPSR1_19 FM(AVB0_AVTP_MATCH)
68*4882a593Smuzhiyun #define GPSR1_18 FM(AVB0_LINK)
69*4882a593Smuzhiyun #define GPSR1_17 FM(AVB0_PHY_INT)
70*4882a593Smuzhiyun #define GPSR1_16 FM(AVB0_MAGIC)
71*4882a593Smuzhiyun #define GPSR1_15 FM(AVB0_MDC)
72*4882a593Smuzhiyun #define GPSR1_14 FM(AVB0_MDIO)
73*4882a593Smuzhiyun #define GPSR1_13 FM(AVB0_TXCREFCLK)
74*4882a593Smuzhiyun #define GPSR1_12 FM(AVB0_TD3)
75*4882a593Smuzhiyun #define GPSR1_11 FM(AVB0_TD2)
76*4882a593Smuzhiyun #define GPSR1_10 FM(AVB0_TD1)
77*4882a593Smuzhiyun #define GPSR1_9 FM(AVB0_TD0)
78*4882a593Smuzhiyun #define GPSR1_8 FM(AVB0_TXC)
79*4882a593Smuzhiyun #define GPSR1_7 FM(AVB0_TX_CTL)
80*4882a593Smuzhiyun #define GPSR1_6 FM(AVB0_RD3)
81*4882a593Smuzhiyun #define GPSR1_5 FM(AVB0_RD2)
82*4882a593Smuzhiyun #define GPSR1_4 FM(AVB0_RD1)
83*4882a593Smuzhiyun #define GPSR1_3 FM(AVB0_RD0)
84*4882a593Smuzhiyun #define GPSR1_2 FM(AVB0_RXC)
85*4882a593Smuzhiyun #define GPSR1_1 FM(AVB0_RX_CTL)
86*4882a593Smuzhiyun #define GPSR1_0 F_(IRQ0, IP2_27_24)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* GPSR2 */
89*4882a593Smuzhiyun #define GPSR2_16 F_(VI0_FIELD, IP4_31_28)
90*4882a593Smuzhiyun #define GPSR2_15 F_(VI0_DATA11, IP4_27_24)
91*4882a593Smuzhiyun #define GPSR2_14 F_(VI0_DATA10, IP4_23_20)
92*4882a593Smuzhiyun #define GPSR2_13 F_(VI0_DATA9, IP4_19_16)
93*4882a593Smuzhiyun #define GPSR2_12 F_(VI0_DATA8, IP4_15_12)
94*4882a593Smuzhiyun #define GPSR2_11 F_(VI0_DATA7, IP4_11_8)
95*4882a593Smuzhiyun #define GPSR2_10 F_(VI0_DATA6, IP4_7_4)
96*4882a593Smuzhiyun #define GPSR2_9 F_(VI0_DATA5, IP4_3_0)
97*4882a593Smuzhiyun #define GPSR2_8 F_(VI0_DATA4, IP3_31_28)
98*4882a593Smuzhiyun #define GPSR2_7 F_(VI0_DATA3, IP3_27_24)
99*4882a593Smuzhiyun #define GPSR2_6 F_(VI0_DATA2, IP3_23_20)
100*4882a593Smuzhiyun #define GPSR2_5 F_(VI0_DATA1, IP3_19_16)
101*4882a593Smuzhiyun #define GPSR2_4 F_(VI0_DATA0, IP3_15_12)
102*4882a593Smuzhiyun #define GPSR2_3 F_(VI0_VSYNC_N, IP3_11_8)
103*4882a593Smuzhiyun #define GPSR2_2 F_(VI0_HSYNC_N, IP3_7_4)
104*4882a593Smuzhiyun #define GPSR2_1 F_(VI0_CLKENB, IP3_3_0)
105*4882a593Smuzhiyun #define GPSR2_0 F_(VI0_CLK, IP2_31_28)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* GPSR3 */
108*4882a593Smuzhiyun #define GPSR3_16 F_(VI1_FIELD, IP7_3_0)
109*4882a593Smuzhiyun #define GPSR3_15 F_(VI1_DATA11, IP6_31_28)
110*4882a593Smuzhiyun #define GPSR3_14 F_(VI1_DATA10, IP6_27_24)
111*4882a593Smuzhiyun #define GPSR3_13 F_(VI1_DATA9, IP6_23_20)
112*4882a593Smuzhiyun #define GPSR3_12 F_(VI1_DATA8, IP6_19_16)
113*4882a593Smuzhiyun #define GPSR3_11 F_(VI1_DATA7, IP6_15_12)
114*4882a593Smuzhiyun #define GPSR3_10 F_(VI1_DATA6, IP6_11_8)
115*4882a593Smuzhiyun #define GPSR3_9 F_(VI1_DATA5, IP6_7_4)
116*4882a593Smuzhiyun #define GPSR3_8 F_(VI1_DATA4, IP6_3_0)
117*4882a593Smuzhiyun #define GPSR3_7 F_(VI1_DATA3, IP5_31_28)
118*4882a593Smuzhiyun #define GPSR3_6 F_(VI1_DATA2, IP5_27_24)
119*4882a593Smuzhiyun #define GPSR3_5 F_(VI1_DATA1, IP5_23_20)
120*4882a593Smuzhiyun #define GPSR3_4 F_(VI1_DATA0, IP5_19_16)
121*4882a593Smuzhiyun #define GPSR3_3 F_(VI1_VSYNC_N, IP5_15_12)
122*4882a593Smuzhiyun #define GPSR3_2 F_(VI1_HSYNC_N, IP5_11_8)
123*4882a593Smuzhiyun #define GPSR3_1 F_(VI1_CLKENB, IP5_7_4)
124*4882a593Smuzhiyun #define GPSR3_0 F_(VI1_CLK, IP5_3_0)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* GPSR4 */
127*4882a593Smuzhiyun #define GPSR4_5 F_(SDA2, IP7_27_24)
128*4882a593Smuzhiyun #define GPSR4_4 F_(SCL2, IP7_23_20)
129*4882a593Smuzhiyun #define GPSR4_3 F_(SDA1, IP7_19_16)
130*4882a593Smuzhiyun #define GPSR4_2 F_(SCL1, IP7_15_12)
131*4882a593Smuzhiyun #define GPSR4_1 F_(SDA0, IP7_11_8)
132*4882a593Smuzhiyun #define GPSR4_0 F_(SCL0, IP7_7_4)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* GPSR5 */
135*4882a593Smuzhiyun #define GPSR5_14 FM(RPC_INT_N)
136*4882a593Smuzhiyun #define GPSR5_13 FM(RPC_WP_N)
137*4882a593Smuzhiyun #define GPSR5_12 FM(RPC_RESET_N)
138*4882a593Smuzhiyun #define GPSR5_11 FM(QSPI1_SSL)
139*4882a593Smuzhiyun #define GPSR5_10 FM(QSPI1_IO3)
140*4882a593Smuzhiyun #define GPSR5_9 FM(QSPI1_IO2)
141*4882a593Smuzhiyun #define GPSR5_8 FM(QSPI1_MISO_IO1)
142*4882a593Smuzhiyun #define GPSR5_7 FM(QSPI1_MOSI_IO0)
143*4882a593Smuzhiyun #define GPSR5_6 FM(QSPI1_SPCLK)
144*4882a593Smuzhiyun #define GPSR5_5 FM(QSPI0_SSL)
145*4882a593Smuzhiyun #define GPSR5_4 FM(QSPI0_IO3)
146*4882a593Smuzhiyun #define GPSR5_3 FM(QSPI0_IO2)
147*4882a593Smuzhiyun #define GPSR5_2 FM(QSPI0_MISO_IO1)
148*4882a593Smuzhiyun #define GPSR5_1 FM(QSPI0_MOSI_IO0)
149*4882a593Smuzhiyun #define GPSR5_0 FM(QSPI0_SPCLK)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
153*4882a593Smuzhiyun #define IP0_3_0 FM(DU_DR2) FM(HSCK0) F_(0, 0) FM(A0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
154*4882a593Smuzhiyun #define IP0_7_4 FM(DU_DR3) FM(HRTS0_N) F_(0, 0) FM(A1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
155*4882a593Smuzhiyun #define IP0_11_8 FM(DU_DR4) FM(HCTS0_N) F_(0, 0) FM(A2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
156*4882a593Smuzhiyun #define IP0_15_12 FM(DU_DR5) FM(HTX0) F_(0, 0) FM(A3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
157*4882a593Smuzhiyun #define IP0_19_16 FM(DU_DR6) FM(MSIOF3_RXD) F_(0, 0) FM(A4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
158*4882a593Smuzhiyun #define IP0_23_20 FM(DU_DR7) FM(MSIOF3_TXD) F_(0, 0) FM(A5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
159*4882a593Smuzhiyun #define IP0_27_24 FM(DU_DG2) FM(MSIOF3_SS1) F_(0, 0) FM(A6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
160*4882a593Smuzhiyun #define IP0_31_28 FM(DU_DG3) FM(MSIOF3_SS2) F_(0, 0) FM(A7) FM(PWMFSW0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
161*4882a593Smuzhiyun #define IP1_3_0 FM(DU_DG4) F_(0, 0) F_(0, 0) FM(A8) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
162*4882a593Smuzhiyun #define IP1_7_4 FM(DU_DG5) F_(0, 0) F_(0, 0) FM(A9) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
163*4882a593Smuzhiyun #define IP1_11_8 FM(DU_DG6) F_(0, 0) F_(0, 0) FM(A10) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
164*4882a593Smuzhiyun #define IP1_15_12 FM(DU_DG7) F_(0, 0) F_(0, 0) FM(A11) FM(IRQ1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
165*4882a593Smuzhiyun #define IP1_19_16 FM(DU_DB2) F_(0, 0) F_(0, 0) FM(A12) FM(IRQ2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
166*4882a593Smuzhiyun #define IP1_23_20 FM(DU_DB3) F_(0, 0) F_(0, 0) FM(A13) FM(FXR_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
167*4882a593Smuzhiyun #define IP1_27_24 FM(DU_DB4) F_(0, 0) F_(0, 0) FM(A14) FM(FXR_CLKOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
168*4882a593Smuzhiyun #define IP1_31_28 FM(DU_DB5) F_(0, 0) F_(0, 0) FM(A15) FM(FXR_TXENA_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
169*4882a593Smuzhiyun #define IP2_3_0 FM(DU_DB6) F_(0, 0) F_(0, 0) FM(A16) FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
170*4882a593Smuzhiyun #define IP2_7_4 FM(DU_DB7) F_(0, 0) F_(0, 0) FM(A17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
171*4882a593Smuzhiyun #define IP2_11_8 FM(DU_DOTCLKOUT) FM(SCIF_CLK_A) F_(0, 0) FM(A18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
172*4882a593Smuzhiyun #define IP2_15_12 FM(DU_EXHSYNC_DU_HSYNC) FM(HRX0) F_(0, 0) FM(A19) FM(IRQ3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
173*4882a593Smuzhiyun #define IP2_19_16 FM(DU_EXVSYNC_DU_VSYNC) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
174*4882a593Smuzhiyun #define IP2_23_20 FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
175*4882a593Smuzhiyun #define IP2_27_24 FM(IRQ0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
176*4882a593Smuzhiyun #define IP2_31_28 FM(VI0_CLK) FM(MSIOF2_SCK) FM(SCK3) F_(0, 0) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
177*4882a593Smuzhiyun #define IP3_3_0 FM(VI0_CLKENB) FM(MSIOF2_RXD) FM(RX3) FM(RD_WR_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
178*4882a593Smuzhiyun #define IP3_7_4 FM(VI0_HSYNC_N) FM(MSIOF2_TXD) FM(TX3) F_(0, 0) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
179*4882a593Smuzhiyun #define IP3_11_8 FM(VI0_VSYNC_N) FM(MSIOF2_SYNC) FM(CTS3_N) F_(0, 0) FM(HTX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
180*4882a593Smuzhiyun #define IP3_15_12 FM(VI0_DATA0) FM(MSIOF2_SS1) FM(RTS3_N) F_(0, 0) FM(HRX3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
181*4882a593Smuzhiyun #define IP3_19_16 FM(VI0_DATA1) FM(MSIOF2_SS2) FM(SCK1) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
182*4882a593Smuzhiyun #define IP3_23_20 FM(VI0_DATA2) FM(AVB0_AVTP_PPS) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
183*4882a593Smuzhiyun #define IP3_27_24 FM(VI0_DATA3) FM(HSCK1) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
184*4882a593Smuzhiyun #define IP3_31_28 FM(VI0_DATA4) FM(HRTS1_N) FM(RX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
185*4882a593Smuzhiyun #define IP4_3_0 FM(VI0_DATA5) FM(HCTS1_N) FM(TX1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
186*4882a593Smuzhiyun #define IP4_7_4 FM(VI0_DATA6) FM(HTX1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
187*4882a593Smuzhiyun #define IP4_11_8 FM(VI0_DATA7) FM(HRX1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
188*4882a593Smuzhiyun #define IP4_15_12 FM(VI0_DATA8) FM(HSCK2) FM(PWM0_A) FM(A22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
189*4882a593Smuzhiyun #define IP4_19_16 FM(VI0_DATA9) FM(HCTS2_N) FM(PWM1_A) FM(A23) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
190*4882a593Smuzhiyun #define IP4_23_20 FM(VI0_DATA10) FM(HRTS2_N) FM(PWM2_A) FM(A24) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
191*4882a593Smuzhiyun #define IP4_27_24 FM(VI0_DATA11) FM(HTX2) FM(PWM3_A) FM(A25) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
192*4882a593Smuzhiyun #define IP4_31_28 FM(VI0_FIELD) FM(HRX2) FM(PWM4_A) FM(CS1_N) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
193*4882a593Smuzhiyun #define IP5_3_0 FM(VI1_CLK) FM(MSIOF1_RXD) F_(0, 0) FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
194*4882a593Smuzhiyun #define IP5_7_4 FM(VI1_CLKENB) FM(MSIOF1_TXD) F_(0, 0) FM(D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
195*4882a593Smuzhiyun #define IP5_11_8 FM(VI1_HSYNC_N) FM(MSIOF1_SCK) F_(0, 0) FM(D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
196*4882a593Smuzhiyun #define IP5_15_12 FM(VI1_VSYNC_N) FM(MSIOF1_SYNC) F_(0, 0) FM(D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
197*4882a593Smuzhiyun #define IP5_19_16 FM(VI1_DATA0) FM(MSIOF1_SS1) F_(0, 0) FM(D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
198*4882a593Smuzhiyun #define IP5_23_20 FM(VI1_DATA1) FM(MSIOF1_SS2) F_(0, 0) FM(D4) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
199*4882a593Smuzhiyun #define IP5_27_24 FM(VI1_DATA2) FM(CANFD0_TX_B) F_(0, 0) FM(D5) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
200*4882a593Smuzhiyun #define IP5_31_28 FM(VI1_DATA3) FM(CANFD0_RX_B) F_(0, 0) FM(D6) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
201*4882a593Smuzhiyun #define IP6_3_0 FM(VI1_DATA4) FM(CANFD_CLK_B) F_(0, 0) FM(D7) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
202*4882a593Smuzhiyun #define IP6_7_4 FM(VI1_DATA5) F_(0, 0) FM(SCK4) FM(D8) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
203*4882a593Smuzhiyun #define IP6_11_8 FM(VI1_DATA6) F_(0, 0) FM(RX4) FM(D9) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204*4882a593Smuzhiyun #define IP6_15_12 FM(VI1_DATA7) F_(0, 0) FM(TX4) FM(D10) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205*4882a593Smuzhiyun #define IP6_19_16 FM(VI1_DATA8) F_(0, 0) FM(CTS4_N) FM(D11) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206*4882a593Smuzhiyun #define IP6_23_20 FM(VI1_DATA9) F_(0, 0) FM(RTS4_N) FM(D12) FM(MMC_D6) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207*4882a593Smuzhiyun #define IP6_27_24 FM(VI1_DATA10) F_(0, 0) F_(0, 0) FM(D13) FM(MMC_D7) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208*4882a593Smuzhiyun #define IP6_31_28 FM(VI1_DATA11) FM(SCL4) FM(IRQ4) FM(D14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209*4882a593Smuzhiyun #define IP7_3_0 FM(VI1_FIELD) FM(SDA4) FM(IRQ5) FM(D15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210*4882a593Smuzhiyun #define IP7_7_4 FM(SCL0) FM(DU_DR0) FM(TPU0TO0) FM(CLKOUT) F_(0, 0) FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211*4882a593Smuzhiyun #define IP7_11_8 FM(SDA0) FM(DU_DR1) FM(TPU0TO1) FM(BS_N) FM(SCK0) FM(MSIOF0_TXD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212*4882a593Smuzhiyun #define IP7_15_12 FM(SCL1) FM(DU_DG0) FM(TPU0TO2) FM(RD_N) FM(CTS0_N) FM(MSIOF0_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213*4882a593Smuzhiyun #define IP7_19_16 FM(SDA1) FM(DU_DG1) FM(TPU0TO3) FM(WE0_N) FM(RTS0_N) FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214*4882a593Smuzhiyun #define IP7_23_20 FM(SCL2) FM(DU_DB0) FM(TCLK1_A) FM(WE1_N) FM(RX0) FM(MSIOF0_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215*4882a593Smuzhiyun #define IP7_27_24 FM(SDA2) FM(DU_DB1) FM(TCLK2_A) FM(EX_WAIT0) FM(TX0) FM(MSIOF0_SS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216*4882a593Smuzhiyun #define IP7_31_28 FM(AVB0_AVTP_CAPTURE) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSCLKST2_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217*4882a593Smuzhiyun #define IP8_3_0 FM(CANFD0_TX_A) FM(FXR_TXDA) FM(PWM0_B) FM(DU_DISP) FM(FSCLKST2_N_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218*4882a593Smuzhiyun #define IP8_7_4 FM(CANFD0_RX_A) FM(RXDA_EXTFXR) FM(PWM1_B) FM(DU_CDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219*4882a593Smuzhiyun #define IP8_11_8 FM(CANFD1_TX) FM(FXR_TXDB) FM(PWM2_B) FM(TCLK1_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220*4882a593Smuzhiyun #define IP8_15_12 FM(CANFD1_RX) FM(RXDB_EXTFXR) FM(PWM3_B) FM(TCLK2_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221*4882a593Smuzhiyun #define IP8_19_16 FM(CANFD_CLK_A) FM(CLK_EXTFXR) FM(PWM4_B) FM(SPEEDIN_B) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
222*4882a593Smuzhiyun #define IP8_23_20 FM(DIGRF_CLKIN) FM(DIGRF_CLKEN_IN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223*4882a593Smuzhiyun #define IP8_27_24 FM(DIGRF_CLKOUT) FM(DIGRF_CLKEN_OUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
224*4882a593Smuzhiyun #define IP8_31_28 F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define PINMUX_GPSR \
227*4882a593Smuzhiyun \
228*4882a593Smuzhiyun GPSR1_27 \
229*4882a593Smuzhiyun GPSR1_26 \
230*4882a593Smuzhiyun GPSR1_25 \
231*4882a593Smuzhiyun GPSR1_24 \
232*4882a593Smuzhiyun GPSR1_23 \
233*4882a593Smuzhiyun GPSR1_22 \
234*4882a593Smuzhiyun GPSR0_21 GPSR1_21 \
235*4882a593Smuzhiyun GPSR0_20 GPSR1_20 \
236*4882a593Smuzhiyun GPSR0_19 GPSR1_19 \
237*4882a593Smuzhiyun GPSR0_18 GPSR1_18 \
238*4882a593Smuzhiyun GPSR0_17 GPSR1_17 \
239*4882a593Smuzhiyun GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 \
240*4882a593Smuzhiyun GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 \
241*4882a593Smuzhiyun GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 \
242*4882a593Smuzhiyun GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 \
243*4882a593Smuzhiyun GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 \
244*4882a593Smuzhiyun GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 \
245*4882a593Smuzhiyun GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR5_10 \
246*4882a593Smuzhiyun GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR5_9 \
247*4882a593Smuzhiyun GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR5_8 \
248*4882a593Smuzhiyun GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR5_7 \
249*4882a593Smuzhiyun GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR5_6 \
250*4882a593Smuzhiyun GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 \
251*4882a593Smuzhiyun GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 \
252*4882a593Smuzhiyun GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 \
253*4882a593Smuzhiyun GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 \
254*4882a593Smuzhiyun GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 \
255*4882a593Smuzhiyun GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun #define PINMUX_IPSR \
258*4882a593Smuzhiyun \
259*4882a593Smuzhiyun FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
260*4882a593Smuzhiyun FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
261*4882a593Smuzhiyun FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
262*4882a593Smuzhiyun FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
263*4882a593Smuzhiyun FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
264*4882a593Smuzhiyun FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
265*4882a593Smuzhiyun FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
266*4882a593Smuzhiyun FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
267*4882a593Smuzhiyun \
268*4882a593Smuzhiyun FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
269*4882a593Smuzhiyun FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
270*4882a593Smuzhiyun FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
271*4882a593Smuzhiyun FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
272*4882a593Smuzhiyun FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
273*4882a593Smuzhiyun FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
274*4882a593Smuzhiyun FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
275*4882a593Smuzhiyun FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
276*4882a593Smuzhiyun \
277*4882a593Smuzhiyun FM(IP8_3_0) IP8_3_0 \
278*4882a593Smuzhiyun FM(IP8_7_4) IP8_7_4 \
279*4882a593Smuzhiyun FM(IP8_11_8) IP8_11_8 \
280*4882a593Smuzhiyun FM(IP8_15_12) IP8_15_12 \
281*4882a593Smuzhiyun FM(IP8_19_16) IP8_19_16 \
282*4882a593Smuzhiyun FM(IP8_23_20) IP8_23_20 \
283*4882a593Smuzhiyun FM(IP8_27_24) IP8_27_24 \
284*4882a593Smuzhiyun FM(IP8_31_28) IP8_31_28
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* MOD_SEL0 */ /* 0 */ /* 1 */
287*4882a593Smuzhiyun #define MOD_SEL0_11 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
288*4882a593Smuzhiyun #define MOD_SEL0_10 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
289*4882a593Smuzhiyun #define MOD_SEL0_9 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
290*4882a593Smuzhiyun #define MOD_SEL0_8 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
291*4882a593Smuzhiyun #define MOD_SEL0_7 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
292*4882a593Smuzhiyun #define MOD_SEL0_6 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
293*4882a593Smuzhiyun #define MOD_SEL0_5 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
294*4882a593Smuzhiyun #define MOD_SEL0_4 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
295*4882a593Smuzhiyun #define MOD_SEL0_3 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
296*4882a593Smuzhiyun #define MOD_SEL0_2 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
297*4882a593Smuzhiyun #define MOD_SEL0_1 FM(SEL_RSP_0) FM(SEL_RSP_1)
298*4882a593Smuzhiyun #define MOD_SEL0_0 FM(SEL_TMU_0) FM(SEL_TMU_1)
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define PINMUX_MOD_SELS \
301*4882a593Smuzhiyun \
302*4882a593Smuzhiyun MOD_SEL0_11 \
303*4882a593Smuzhiyun MOD_SEL0_10 \
304*4882a593Smuzhiyun MOD_SEL0_9 \
305*4882a593Smuzhiyun MOD_SEL0_8 \
306*4882a593Smuzhiyun MOD_SEL0_7 \
307*4882a593Smuzhiyun MOD_SEL0_6 \
308*4882a593Smuzhiyun MOD_SEL0_5 \
309*4882a593Smuzhiyun MOD_SEL0_4 \
310*4882a593Smuzhiyun MOD_SEL0_3 \
311*4882a593Smuzhiyun MOD_SEL0_2 \
312*4882a593Smuzhiyun MOD_SEL0_1 \
313*4882a593Smuzhiyun MOD_SEL0_0
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun enum {
316*4882a593Smuzhiyun PINMUX_RESERVED = 0,
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
319*4882a593Smuzhiyun GP_ALL(DATA),
320*4882a593Smuzhiyun PINMUX_DATA_END,
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define F_(x, y)
323*4882a593Smuzhiyun #define FM(x) FN_##x,
324*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
325*4882a593Smuzhiyun GP_ALL(FN),
326*4882a593Smuzhiyun PINMUX_GPSR
327*4882a593Smuzhiyun PINMUX_IPSR
328*4882a593Smuzhiyun PINMUX_MOD_SELS
329*4882a593Smuzhiyun PINMUX_FUNCTION_END,
330*4882a593Smuzhiyun #undef F_
331*4882a593Smuzhiyun #undef FM
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun #define F_(x, y)
334*4882a593Smuzhiyun #define FM(x) x##_MARK,
335*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
336*4882a593Smuzhiyun PINMUX_GPSR
337*4882a593Smuzhiyun PINMUX_IPSR
338*4882a593Smuzhiyun PINMUX_MOD_SELS
339*4882a593Smuzhiyun PINMUX_MARK_END,
340*4882a593Smuzhiyun #undef F_
341*4882a593Smuzhiyun #undef FM
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const u16 pinmux_data[] = {
345*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(),
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RX_CTL),
348*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RXC),
349*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD0),
350*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD1),
351*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD2),
352*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_RD3),
353*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TX_CTL),
354*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TXC),
355*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD0),
356*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD1),
357*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD2),
358*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TD3),
359*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_TXCREFCLK),
360*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MDIO),
361*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MDC),
362*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_MAGIC),
363*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_PHY_INT),
364*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_LINK),
365*4882a593Smuzhiyun PINMUX_SINGLE(AVB0_AVTP_MATCH),
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_SPCLK),
368*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_MOSI_IO0),
369*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_MISO_IO1),
370*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_IO2),
371*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_IO3),
372*4882a593Smuzhiyun PINMUX_SINGLE(QSPI0_SSL),
373*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_SPCLK),
374*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_MOSI_IO0),
375*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_MISO_IO1),
376*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_IO2),
377*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_IO3),
378*4882a593Smuzhiyun PINMUX_SINGLE(QSPI1_SSL),
379*4882a593Smuzhiyun PINMUX_SINGLE(RPC_RESET_N),
380*4882a593Smuzhiyun PINMUX_SINGLE(RPC_WP_N),
381*4882a593Smuzhiyun PINMUX_SINGLE(RPC_INT_N),
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* IPSR0 */
384*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3_0, DU_DR2),
385*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3_0, HSCK0),
386*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3_0, A0),
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, DU_DR3),
389*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, HRTS0_N),
390*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, A1),
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, DU_DR4),
393*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, HCTS0_N),
394*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, A2),
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, DU_DR5),
397*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, HTX0),
398*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, A3),
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_16, DU_DR6),
401*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_16, MSIOF3_RXD),
402*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_16, A4),
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, DU_DR7),
405*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, MSIOF3_TXD),
406*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_20, A5),
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, DU_DG2),
409*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, MSIOF3_SS1),
410*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, A6),
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, DU_DG3),
413*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, MSIOF3_SS2),
414*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, A7),
415*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, PWMFSW0),
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* IPSR1 */
418*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, DU_DG4),
419*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, A8),
420*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, FSO_CFE_0_N_A, SEL_RFSO_0),
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, DU_DG5),
423*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, A9),
424*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, FSO_CFE_1_N_A, SEL_RFSO_0),
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, DU_DG6),
427*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, A10),
428*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, FSO_TOE_N_A, SEL_RFSO_0),
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, DU_DG7),
431*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, A11),
432*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, IRQ1),
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, DU_DB2),
435*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, A12),
436*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, IRQ2),
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, DU_DB3),
439*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, A13),
440*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_20, FXR_CLKOUT1),
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, DU_DB4),
443*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, A14),
444*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27_24, FXR_CLKOUT2),
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, DU_DB5),
447*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, A15),
448*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, FXR_TXENA_N),
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* IPSR2 */
451*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, DU_DB6),
452*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, A16),
453*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, FXR_TXENB_N),
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, DU_DB7),
456*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, A17),
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, DU_DOTCLKOUT),
459*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_A, SEL_HSCIF0_0),
460*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, A18),
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, DU_EXHSYNC_DU_HSYNC),
463*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, HRX0),
464*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, A19),
465*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, IRQ3),
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, DU_EXVSYNC_DU_VSYNC),
468*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, MSIOF3_SCK),
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, DU_EXODDF_DU_ODDF_DISP_CDE),
471*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, MSIOF3_SYNC),
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, IRQ0),
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, VI0_CLK),
476*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, MSIOF2_SCK),
477*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, SCK3),
478*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, HSCK3),
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* IPSR3 */
481*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, VI0_CLKENB),
482*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_RXD),
483*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, RX3),
484*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, RD_WR_N),
485*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, HCTS3_N),
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, VI0_HSYNC_N),
488*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
489*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, TX3),
490*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, HRTS3_N),
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, VI0_VSYNC_N),
493*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_SYNC),
494*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, CTS3_N),
495*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, HTX3),
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, VI0_DATA0),
498*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, MSIOF2_SS1),
499*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, RTS3_N),
500*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, HRX3),
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, VI0_DATA1),
503*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, MSIOF2_SS2),
504*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, SCK1),
505*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, SPEEDIN_A, SEL_RSP_0),
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, VI0_DATA2),
508*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, AVB0_AVTP_PPS),
509*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, SDA3_A, SEL_I2C3_0),
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, VI0_DATA3),
512*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, HSCK1),
513*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_24, SCL3_A, SEL_I2C3_0),
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, VI0_DATA4),
516*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, HRTS1_N),
517*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_31_28, RX1_A, SEL_SCIF1_0),
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* IPSR4 */
520*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, VI0_DATA5),
521*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, HCTS1_N),
522*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_3_0, TX1_A, SEL_SCIF1_0),
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, VI0_DATA6),
525*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, HTX1),
526*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, CTS1_N),
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, VI0_DATA7),
529*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, HRX1),
530*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, RTS1_N),
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, VI0_DATA8),
533*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, HSCK2),
534*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_12, PWM0_A, SEL_PWM0_0),
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, VI0_DATA9),
537*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, HCTS2_N),
538*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, PWM1_A, SEL_PWM1_0),
539*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, VI0_DATA10),
542*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, HRTS2_N),
543*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, PWM2_A, SEL_PWM2_0),
544*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, VI0_DATA11),
547*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, HTX2),
548*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, PWM3_A, SEL_PWM3_0),
549*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, FSO_TOE_N_B, SEL_RFSO_1),
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, VI0_FIELD),
552*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, HRX2),
553*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, PWM4_A, SEL_PWM4_0),
554*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, CS1_N),
555*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, FSCLKST2_N_A),
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* IPSR5 */
558*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, VI1_CLK),
559*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
560*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, CS0_N),
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, VI1_CLKENB),
563*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
564*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, D0),
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, VI1_HSYNC_N),
567*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
568*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, D1),
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, VI1_VSYNC_N),
571*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, MSIOF1_SYNC),
572*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, D2),
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, VI1_DATA0),
575*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, MSIOF1_SS1),
576*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, D3),
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, VI1_DATA1),
579*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, MSIOF1_SS2),
580*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, D4),
581*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, MMC_CMD),
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, VI1_DATA2),
584*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, CANFD0_TX_B, SEL_CANFD0_1),
585*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, D5),
586*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, MMC_D0),
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, VI1_DATA3),
589*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, CANFD0_RX_B, SEL_CANFD0_1),
590*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, D6),
591*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, MMC_D1),
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* IPSR6 */
594*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, VI1_DATA4),
595*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_3_0, CANFD_CLK_B, SEL_CANFD0_1),
596*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, D7),
597*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, MMC_D2),
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, VI1_DATA5),
600*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, SCK4),
601*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, D8),
602*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, MMC_D3),
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, VI1_DATA6),
605*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, RX4),
606*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, D9),
607*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, MMC_CLK),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, VI1_DATA7),
610*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, TX4),
611*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, D10),
612*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, MMC_D4),
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, VI1_DATA8),
615*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, CTS4_N),
616*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, D11),
617*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, MMC_D5),
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, VI1_DATA9),
620*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, RTS4_N),
621*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, D12),
622*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, MMC_D6),
623*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, SCL3_B, SEL_I2C3_1),
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, VI1_DATA10),
626*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, D13),
627*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, MMC_D7),
628*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, SDA3_B, SEL_I2C3_1),
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, VI1_DATA11),
631*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, SCL4),
632*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, IRQ4),
633*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, D14),
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* IPSR7 */
636*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, VI1_FIELD),
637*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, SDA4),
638*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, IRQ5),
639*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, D15),
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, SCL0),
642*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, DU_DR0),
643*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, TPU0TO0),
644*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, CLKOUT),
645*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, MSIOF0_RXD),
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, SDA0),
648*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, DU_DR1),
649*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, TPU0TO1),
650*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, BS_N),
651*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, SCK0),
652*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, MSIOF0_TXD),
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, SCL1),
655*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, DU_DG0),
656*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, TPU0TO2),
657*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, RD_N),
658*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, CTS0_N),
659*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, MSIOF0_SCK),
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, SDA1),
662*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, DU_DG1),
663*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, TPU0TO3),
664*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, WE0_N),
665*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, RTS0_N),
666*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, MSIOF0_SYNC),
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, SCL2),
669*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, DU_DB0),
670*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, TCLK1_A, SEL_TMU_0),
671*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, WE1_N),
672*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, RX0),
673*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, MSIOF0_SS1),
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, SDA2),
676*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, DU_DB1),
677*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, TCLK2_A, SEL_TMU_0),
678*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, EX_WAIT0),
679*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, TX0),
680*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, MSIOF0_SS2),
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, AVB0_AVTP_CAPTURE),
683*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, FSCLKST2_N_B),
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* IPSR8 */
686*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, CANFD0_TX_A, SEL_CANFD0_0),
687*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, FXR_TXDA),
688*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, PWM0_B, SEL_PWM0_1),
689*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, DU_DISP),
690*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, FSCLKST2_N_C),
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, CANFD0_RX_A, SEL_CANFD0_0),
693*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, RXDA_EXTFXR),
694*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, PWM1_B, SEL_PWM1_1),
695*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, DU_CDE),
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, CANFD1_TX),
698*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, FXR_TXDB),
699*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, PWM2_B, SEL_PWM2_1),
700*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, TCLK1_B, SEL_TMU_1),
701*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, TX1_B, SEL_SCIF1_1),
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, CANFD1_RX),
704*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, RXDB_EXTFXR),
705*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, PWM3_B, SEL_PWM3_1),
706*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, TCLK2_B, SEL_TMU_1),
707*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, RX1_B, SEL_SCIF1_1),
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, CANFD_CLK_A, SEL_CANFD0_0),
710*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, CLK_EXTFXR),
711*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, PWM4_B, SEL_PWM4_1),
712*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_B, SEL_RSP_1),
713*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, SCIF_CLK_B, SEL_HSCIF0_1),
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKIN),
716*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, DIGRF_CLKEN_IN),
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKOUT),
719*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, DIGRF_CLKEN_OUT),
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
723*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* - AVB0 ------------------------------------------------------------------- */
727*4882a593Smuzhiyun static const unsigned int avb0_link_pins[] = {
728*4882a593Smuzhiyun /* AVB0_LINK */
729*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun static const unsigned int avb0_link_mux[] = {
732*4882a593Smuzhiyun AVB0_LINK_MARK,
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun static const unsigned int avb0_magic_pins[] = {
735*4882a593Smuzhiyun /* AVB0_MAGIC */
736*4882a593Smuzhiyun RCAR_GP_PIN(1, 16),
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun static const unsigned int avb0_magic_mux[] = {
739*4882a593Smuzhiyun AVB0_MAGIC_MARK,
740*4882a593Smuzhiyun };
741*4882a593Smuzhiyun static const unsigned int avb0_phy_int_pins[] = {
742*4882a593Smuzhiyun /* AVB0_PHY_INT */
743*4882a593Smuzhiyun RCAR_GP_PIN(1, 17),
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun static const unsigned int avb0_phy_int_mux[] = {
746*4882a593Smuzhiyun AVB0_PHY_INT_MARK,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun static const unsigned int avb0_mdio_pins[] = {
749*4882a593Smuzhiyun /* AVB0_MDC, AVB0_MDIO */
750*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun static const unsigned int avb0_mdio_mux[] = {
753*4882a593Smuzhiyun AVB0_MDC_MARK, AVB0_MDIO_MARK,
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun static const unsigned int avb0_rgmii_pins[] = {
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
758*4882a593Smuzhiyun * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3
759*4882a593Smuzhiyun */
760*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
761*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
762*4882a593Smuzhiyun RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 12),
763*4882a593Smuzhiyun RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
764*4882a593Smuzhiyun RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
765*4882a593Smuzhiyun RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun static const unsigned int avb0_rgmii_mux[] = {
768*4882a593Smuzhiyun AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
769*4882a593Smuzhiyun AVB0_TD0_MARK, AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
770*4882a593Smuzhiyun AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
771*4882a593Smuzhiyun AVB0_RD0_MARK, AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun static const unsigned int avb0_txcrefclk_pins[] = {
774*4882a593Smuzhiyun /* AVB0_TXCREFCLK */
775*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun static const unsigned int avb0_txcrefclk_mux[] = {
778*4882a593Smuzhiyun AVB0_TXCREFCLK_MARK,
779*4882a593Smuzhiyun };
780*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_pins[] = {
781*4882a593Smuzhiyun /* AVB0_AVTP_PPS */
782*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun static const unsigned int avb0_avtp_pps_mux[] = {
785*4882a593Smuzhiyun AVB0_AVTP_PPS_MARK,
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_pins[] = {
788*4882a593Smuzhiyun /* AVB0_AVTP_CAPTURE */
789*4882a593Smuzhiyun RCAR_GP_PIN(1, 20),
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun static const unsigned int avb0_avtp_capture_mux[] = {
792*4882a593Smuzhiyun AVB0_AVTP_CAPTURE_MARK,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_pins[] = {
795*4882a593Smuzhiyun /* AVB0_AVTP_MATCH */
796*4882a593Smuzhiyun RCAR_GP_PIN(1, 19),
797*4882a593Smuzhiyun };
798*4882a593Smuzhiyun static const unsigned int avb0_avtp_match_mux[] = {
799*4882a593Smuzhiyun AVB0_AVTP_MATCH_MARK,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* - CANFD Clock ------------------------------------------------------------ */
803*4882a593Smuzhiyun static const unsigned int canfd_clk_a_pins[] = {
804*4882a593Smuzhiyun /* CANFD_CLK */
805*4882a593Smuzhiyun RCAR_GP_PIN(1, 25),
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun static const unsigned int canfd_clk_a_mux[] = {
808*4882a593Smuzhiyun CANFD_CLK_A_MARK,
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun static const unsigned int canfd_clk_b_pins[] = {
811*4882a593Smuzhiyun /* CANFD_CLK */
812*4882a593Smuzhiyun RCAR_GP_PIN(3, 8),
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun static const unsigned int canfd_clk_b_mux[] = {
815*4882a593Smuzhiyun CANFD_CLK_B_MARK,
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* - CANFD0 ----------------------------------------------------------------- */
819*4882a593Smuzhiyun static const unsigned int canfd0_data_a_pins[] = {
820*4882a593Smuzhiyun /* TX, RX */
821*4882a593Smuzhiyun RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun static const unsigned int canfd0_data_a_mux[] = {
824*4882a593Smuzhiyun CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun static const unsigned int canfd0_data_b_pins[] = {
827*4882a593Smuzhiyun /* TX, RX */
828*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun static const unsigned int canfd0_data_b_mux[] = {
831*4882a593Smuzhiyun CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* - CANFD1 ----------------------------------------------------------------- */
835*4882a593Smuzhiyun static const unsigned int canfd1_data_pins[] = {
836*4882a593Smuzhiyun /* TX, RX */
837*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun static const unsigned int canfd1_data_mux[] = {
840*4882a593Smuzhiyun CANFD1_TX_MARK, CANFD1_RX_MARK,
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
844*4882a593Smuzhiyun static const unsigned int du_rgb666_pins[] = {
845*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
846*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3),
847*4882a593Smuzhiyun RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
848*4882a593Smuzhiyun RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
849*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6),
850*4882a593Smuzhiyun RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 15),
851*4882a593Smuzhiyun RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun static const unsigned int du_rgb666_mux[] = {
854*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK,
855*4882a593Smuzhiyun DU_DR4_MARK, DU_DR3_MARK, DU_DR2_MARK,
856*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK,
857*4882a593Smuzhiyun DU_DG4_MARK, DU_DG3_MARK, DU_DG2_MARK,
858*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK,
859*4882a593Smuzhiyun DU_DB4_MARK, DU_DB3_MARK, DU_DB2_MARK,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun static const unsigned int du_clk_out_pins[] = {
862*4882a593Smuzhiyun /* DOTCLKOUT */
863*4882a593Smuzhiyun RCAR_GP_PIN(0, 18),
864*4882a593Smuzhiyun };
865*4882a593Smuzhiyun static const unsigned int du_clk_out_mux[] = {
866*4882a593Smuzhiyun DU_DOTCLKOUT_MARK,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun static const unsigned int du_sync_pins[] = {
869*4882a593Smuzhiyun /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
870*4882a593Smuzhiyun RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun static const unsigned int du_sync_mux[] = {
873*4882a593Smuzhiyun DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun static const unsigned int du_oddf_pins[] = {
876*4882a593Smuzhiyun /* EXODDF/ODDF/DISP/CDE */
877*4882a593Smuzhiyun RCAR_GP_PIN(0, 21),
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun static const unsigned int du_oddf_mux[] = {
880*4882a593Smuzhiyun DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun static const unsigned int du_cde_pins[] = {
883*4882a593Smuzhiyun /* CDE */
884*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun static const unsigned int du_cde_mux[] = {
887*4882a593Smuzhiyun DU_CDE_MARK,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun static const unsigned int du_disp_pins[] = {
890*4882a593Smuzhiyun /* DISP */
891*4882a593Smuzhiyun RCAR_GP_PIN(1, 21),
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun static const unsigned int du_disp_mux[] = {
894*4882a593Smuzhiyun DU_DISP_MARK,
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* - HSCIF0 ----------------------------------------------------------------- */
898*4882a593Smuzhiyun static const unsigned int hscif0_data_pins[] = {
899*4882a593Smuzhiyun /* HRX, HTX */
900*4882a593Smuzhiyun RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 3),
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun static const unsigned int hscif0_data_mux[] = {
903*4882a593Smuzhiyun HRX0_MARK, HTX0_MARK,
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun static const unsigned int hscif0_clk_pins[] = {
906*4882a593Smuzhiyun /* HSCK */
907*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
908*4882a593Smuzhiyun };
909*4882a593Smuzhiyun static const unsigned int hscif0_clk_mux[] = {
910*4882a593Smuzhiyun HSCK0_MARK,
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_pins[] = {
913*4882a593Smuzhiyun /* HRTS#, HCTS# */
914*4882a593Smuzhiyun RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_mux[] = {
917*4882a593Smuzhiyun HRTS0_N_MARK, HCTS0_N_MARK,
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* - HSCIF1 ----------------------------------------------------------------- */
921*4882a593Smuzhiyun static const unsigned int hscif1_data_pins[] = {
922*4882a593Smuzhiyun /* HRX, HTX */
923*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun static const unsigned int hscif1_data_mux[] = {
926*4882a593Smuzhiyun HRX1_MARK, HTX1_MARK,
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun static const unsigned int hscif1_clk_pins[] = {
929*4882a593Smuzhiyun /* HSCK */
930*4882a593Smuzhiyun RCAR_GP_PIN(2, 7),
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun static const unsigned int hscif1_clk_mux[] = {
933*4882a593Smuzhiyun HSCK1_MARK,
934*4882a593Smuzhiyun };
935*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_pins[] = {
936*4882a593Smuzhiyun /* HRTS#, HCTS# */
937*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_mux[] = {
940*4882a593Smuzhiyun HRTS1_N_MARK, HCTS1_N_MARK,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* - HSCIF2 ----------------------------------------------------------------- */
944*4882a593Smuzhiyun static const unsigned int hscif2_data_pins[] = {
945*4882a593Smuzhiyun /* HRX, HTX */
946*4882a593Smuzhiyun RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 15),
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun static const unsigned int hscif2_data_mux[] = {
949*4882a593Smuzhiyun HRX2_MARK, HTX2_MARK,
950*4882a593Smuzhiyun };
951*4882a593Smuzhiyun static const unsigned int hscif2_clk_pins[] = {
952*4882a593Smuzhiyun /* HSCK */
953*4882a593Smuzhiyun RCAR_GP_PIN(2, 12),
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun static const unsigned int hscif2_clk_mux[] = {
956*4882a593Smuzhiyun HSCK2_MARK,
957*4882a593Smuzhiyun };
958*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_pins[] = {
959*4882a593Smuzhiyun /* HRTS#, HCTS# */
960*4882a593Smuzhiyun RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_mux[] = {
963*4882a593Smuzhiyun HRTS2_N_MARK, HCTS2_N_MARK,
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /* - HSCIF3 ----------------------------------------------------------------- */
967*4882a593Smuzhiyun static const unsigned int hscif3_data_pins[] = {
968*4882a593Smuzhiyun /* HRX, HTX */
969*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun static const unsigned int hscif3_data_mux[] = {
972*4882a593Smuzhiyun HRX3_MARK, HTX3_MARK,
973*4882a593Smuzhiyun };
974*4882a593Smuzhiyun static const unsigned int hscif3_clk_pins[] = {
975*4882a593Smuzhiyun /* HSCK */
976*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun static const unsigned int hscif3_clk_mux[] = {
979*4882a593Smuzhiyun HSCK3_MARK,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_pins[] = {
982*4882a593Smuzhiyun /* HRTS#, HCTS# */
983*4882a593Smuzhiyun RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_mux[] = {
986*4882a593Smuzhiyun HRTS3_N_MARK, HCTS3_N_MARK,
987*4882a593Smuzhiyun };
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* - I2C0 ------------------------------------------------------------------- */
990*4882a593Smuzhiyun static const unsigned int i2c0_pins[] = {
991*4882a593Smuzhiyun /* SDA, SCL */
992*4882a593Smuzhiyun RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun static const unsigned int i2c0_mux[] = {
995*4882a593Smuzhiyun SDA0_MARK, SCL0_MARK,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* - I2C1 ------------------------------------------------------------------- */
999*4882a593Smuzhiyun static const unsigned int i2c1_pins[] = {
1000*4882a593Smuzhiyun /* SDA, SCL */
1001*4882a593Smuzhiyun RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun static const unsigned int i2c1_mux[] = {
1004*4882a593Smuzhiyun SDA1_MARK, SCL1_MARK,
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------- */
1008*4882a593Smuzhiyun static const unsigned int i2c2_pins[] = {
1009*4882a593Smuzhiyun /* SDA, SCL */
1010*4882a593Smuzhiyun RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun static const unsigned int i2c2_mux[] = {
1013*4882a593Smuzhiyun SDA2_MARK, SCL2_MARK,
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------- */
1017*4882a593Smuzhiyun static const unsigned int i2c3_a_pins[] = {
1018*4882a593Smuzhiyun /* SDA, SCL */
1019*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun static const unsigned int i2c3_a_mux[] = {
1022*4882a593Smuzhiyun SDA3_A_MARK, SCL3_A_MARK,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
1025*4882a593Smuzhiyun /* SDA, SCL */
1026*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
1027*4882a593Smuzhiyun };
1028*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
1029*4882a593Smuzhiyun SDA3_B_MARK, SCL3_B_MARK,
1030*4882a593Smuzhiyun };
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /* - I2C4 ------------------------------------------------------------------- */
1033*4882a593Smuzhiyun static const unsigned int i2c4_pins[] = {
1034*4882a593Smuzhiyun /* SDA, SCL */
1035*4882a593Smuzhiyun RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun static const unsigned int i2c4_mux[] = {
1038*4882a593Smuzhiyun SDA4_MARK, SCL4_MARK,
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* - INTC-EX ---------------------------------------------------------------- */
1042*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_pins[] = {
1043*4882a593Smuzhiyun /* IRQ0 */
1044*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_mux[] = {
1047*4882a593Smuzhiyun IRQ0_MARK,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_pins[] = {
1050*4882a593Smuzhiyun /* IRQ1 */
1051*4882a593Smuzhiyun RCAR_GP_PIN(0, 11),
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_mux[] = {
1054*4882a593Smuzhiyun IRQ1_MARK,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_pins[] = {
1057*4882a593Smuzhiyun /* IRQ2 */
1058*4882a593Smuzhiyun RCAR_GP_PIN(0, 12),
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_mux[] = {
1061*4882a593Smuzhiyun IRQ2_MARK,
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_pins[] = {
1064*4882a593Smuzhiyun /* IRQ3 */
1065*4882a593Smuzhiyun RCAR_GP_PIN(0, 19),
1066*4882a593Smuzhiyun };
1067*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_mux[] = {
1068*4882a593Smuzhiyun IRQ3_MARK,
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_pins[] = {
1071*4882a593Smuzhiyun /* IRQ4 */
1072*4882a593Smuzhiyun RCAR_GP_PIN(3, 15),
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_mux[] = {
1075*4882a593Smuzhiyun IRQ4_MARK,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_pins[] = {
1078*4882a593Smuzhiyun /* IRQ5 */
1079*4882a593Smuzhiyun RCAR_GP_PIN(3, 16),
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_mux[] = {
1082*4882a593Smuzhiyun IRQ5_MARK,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* - MMC -------------------------------------------------------------------- */
1086*4882a593Smuzhiyun static const unsigned int mmc_data1_pins[] = {
1087*4882a593Smuzhiyun /* D0 */
1088*4882a593Smuzhiyun RCAR_GP_PIN(3, 6),
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun static const unsigned int mmc_data1_mux[] = {
1091*4882a593Smuzhiyun MMC_D0_MARK,
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun static const unsigned int mmc_data4_pins[] = {
1094*4882a593Smuzhiyun /* D[0:3] */
1095*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1096*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun static const unsigned int mmc_data4_mux[] = {
1099*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK,
1100*4882a593Smuzhiyun MMC_D2_MARK, MMC_D3_MARK,
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun static const unsigned int mmc_data8_pins[] = {
1103*4882a593Smuzhiyun /* D[0:7] */
1104*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1105*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1106*4882a593Smuzhiyun RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
1107*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun static const unsigned int mmc_data8_mux[] = {
1110*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK,
1111*4882a593Smuzhiyun MMC_D2_MARK, MMC_D3_MARK,
1112*4882a593Smuzhiyun MMC_D4_MARK, MMC_D5_MARK,
1113*4882a593Smuzhiyun MMC_D6_MARK, MMC_D7_MARK,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun static const unsigned int mmc_ctrl_pins[] = {
1116*4882a593Smuzhiyun /* CLK, CMD */
1117*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 5),
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun static const unsigned int mmc_ctrl_mux[] = {
1120*4882a593Smuzhiyun MMC_CLK_MARK, MMC_CMD_MARK,
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
1124*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
1125*4882a593Smuzhiyun /* SCK */
1126*4882a593Smuzhiyun RCAR_GP_PIN(4, 2),
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
1129*4882a593Smuzhiyun MSIOF0_SCK_MARK,
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
1132*4882a593Smuzhiyun /* SYNC */
1133*4882a593Smuzhiyun RCAR_GP_PIN(4, 3),
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
1136*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
1139*4882a593Smuzhiyun /* SS1 */
1140*4882a593Smuzhiyun RCAR_GP_PIN(4, 4),
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
1143*4882a593Smuzhiyun MSIOF0_SS1_MARK,
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
1146*4882a593Smuzhiyun /* SS2 */
1147*4882a593Smuzhiyun RCAR_GP_PIN(4, 5),
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
1150*4882a593Smuzhiyun MSIOF0_SS2_MARK,
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun static const unsigned int msiof0_txd_pins[] = {
1153*4882a593Smuzhiyun /* TXD */
1154*4882a593Smuzhiyun RCAR_GP_PIN(4, 1),
1155*4882a593Smuzhiyun };
1156*4882a593Smuzhiyun static const unsigned int msiof0_txd_mux[] = {
1157*4882a593Smuzhiyun MSIOF0_TXD_MARK,
1158*4882a593Smuzhiyun };
1159*4882a593Smuzhiyun static const unsigned int msiof0_rxd_pins[] = {
1160*4882a593Smuzhiyun /* RXD */
1161*4882a593Smuzhiyun RCAR_GP_PIN(4, 0),
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun static const unsigned int msiof0_rxd_mux[] = {
1164*4882a593Smuzhiyun MSIOF0_RXD_MARK,
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
1168*4882a593Smuzhiyun static const unsigned int msiof1_clk_pins[] = {
1169*4882a593Smuzhiyun /* SCK */
1170*4882a593Smuzhiyun RCAR_GP_PIN(3, 2),
1171*4882a593Smuzhiyun };
1172*4882a593Smuzhiyun static const unsigned int msiof1_clk_mux[] = {
1173*4882a593Smuzhiyun MSIOF1_SCK_MARK,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun static const unsigned int msiof1_sync_pins[] = {
1176*4882a593Smuzhiyun /* SYNC */
1177*4882a593Smuzhiyun RCAR_GP_PIN(3, 3),
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun static const unsigned int msiof1_sync_mux[] = {
1180*4882a593Smuzhiyun MSIOF1_SYNC_MARK,
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
1183*4882a593Smuzhiyun /* SS1 */
1184*4882a593Smuzhiyun RCAR_GP_PIN(3, 4),
1185*4882a593Smuzhiyun };
1186*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
1187*4882a593Smuzhiyun MSIOF1_SS1_MARK,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
1190*4882a593Smuzhiyun /* SS2 */
1191*4882a593Smuzhiyun RCAR_GP_PIN(3, 5),
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
1194*4882a593Smuzhiyun MSIOF1_SS2_MARK,
1195*4882a593Smuzhiyun };
1196*4882a593Smuzhiyun static const unsigned int msiof1_txd_pins[] = {
1197*4882a593Smuzhiyun /* TXD */
1198*4882a593Smuzhiyun RCAR_GP_PIN(3, 1),
1199*4882a593Smuzhiyun };
1200*4882a593Smuzhiyun static const unsigned int msiof1_txd_mux[] = {
1201*4882a593Smuzhiyun MSIOF1_TXD_MARK,
1202*4882a593Smuzhiyun };
1203*4882a593Smuzhiyun static const unsigned int msiof1_rxd_pins[] = {
1204*4882a593Smuzhiyun /* RXD */
1205*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun static const unsigned int msiof1_rxd_mux[] = {
1208*4882a593Smuzhiyun MSIOF1_RXD_MARK,
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
1212*4882a593Smuzhiyun static const unsigned int msiof2_clk_pins[] = {
1213*4882a593Smuzhiyun /* SCK */
1214*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun static const unsigned int msiof2_clk_mux[] = {
1217*4882a593Smuzhiyun MSIOF2_SCK_MARK,
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun static const unsigned int msiof2_sync_pins[] = {
1220*4882a593Smuzhiyun /* SYNC */
1221*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun static const unsigned int msiof2_sync_mux[] = {
1224*4882a593Smuzhiyun MSIOF2_SYNC_MARK,
1225*4882a593Smuzhiyun };
1226*4882a593Smuzhiyun static const unsigned int msiof2_ss1_pins[] = {
1227*4882a593Smuzhiyun /* SS1 */
1228*4882a593Smuzhiyun RCAR_GP_PIN(2, 4),
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun static const unsigned int msiof2_ss1_mux[] = {
1231*4882a593Smuzhiyun MSIOF2_SS1_MARK,
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun static const unsigned int msiof2_ss2_pins[] = {
1234*4882a593Smuzhiyun /* SS2 */
1235*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun static const unsigned int msiof2_ss2_mux[] = {
1238*4882a593Smuzhiyun MSIOF2_SS2_MARK,
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun static const unsigned int msiof2_txd_pins[] = {
1241*4882a593Smuzhiyun /* TXD */
1242*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
1243*4882a593Smuzhiyun };
1244*4882a593Smuzhiyun static const unsigned int msiof2_txd_mux[] = {
1245*4882a593Smuzhiyun MSIOF2_TXD_MARK,
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun static const unsigned int msiof2_rxd_pins[] = {
1248*4882a593Smuzhiyun /* RXD */
1249*4882a593Smuzhiyun RCAR_GP_PIN(2, 1),
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun static const unsigned int msiof2_rxd_mux[] = {
1252*4882a593Smuzhiyun MSIOF2_RXD_MARK,
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /* - MSIOF3 ----------------------------------------------------------------- */
1256*4882a593Smuzhiyun static const unsigned int msiof3_clk_pins[] = {
1257*4882a593Smuzhiyun /* SCK */
1258*4882a593Smuzhiyun RCAR_GP_PIN(0, 20),
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun static const unsigned int msiof3_clk_mux[] = {
1261*4882a593Smuzhiyun MSIOF3_SCK_MARK,
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun static const unsigned int msiof3_sync_pins[] = {
1264*4882a593Smuzhiyun /* SYNC */
1265*4882a593Smuzhiyun RCAR_GP_PIN(0, 21),
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun static const unsigned int msiof3_sync_mux[] = {
1268*4882a593Smuzhiyun MSIOF3_SYNC_MARK,
1269*4882a593Smuzhiyun };
1270*4882a593Smuzhiyun static const unsigned int msiof3_ss1_pins[] = {
1271*4882a593Smuzhiyun /* SS1 */
1272*4882a593Smuzhiyun RCAR_GP_PIN(0, 6),
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun static const unsigned int msiof3_ss1_mux[] = {
1275*4882a593Smuzhiyun MSIOF3_SS1_MARK,
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun static const unsigned int msiof3_ss2_pins[] = {
1278*4882a593Smuzhiyun /* SS2 */
1279*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun static const unsigned int msiof3_ss2_mux[] = {
1282*4882a593Smuzhiyun MSIOF3_SS2_MARK,
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun static const unsigned int msiof3_txd_pins[] = {
1285*4882a593Smuzhiyun /* TXD */
1286*4882a593Smuzhiyun RCAR_GP_PIN(0, 5),
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun static const unsigned int msiof3_txd_mux[] = {
1289*4882a593Smuzhiyun MSIOF3_TXD_MARK,
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun static const unsigned int msiof3_rxd_pins[] = {
1292*4882a593Smuzhiyun /* RXD */
1293*4882a593Smuzhiyun RCAR_GP_PIN(0, 4),
1294*4882a593Smuzhiyun };
1295*4882a593Smuzhiyun static const unsigned int msiof3_rxd_mux[] = {
1296*4882a593Smuzhiyun MSIOF3_RXD_MARK,
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* - PWM0 ------------------------------------------------------------------- */
1300*4882a593Smuzhiyun static const unsigned int pwm0_a_pins[] = {
1301*4882a593Smuzhiyun RCAR_GP_PIN(2, 12),
1302*4882a593Smuzhiyun };
1303*4882a593Smuzhiyun static const unsigned int pwm0_a_mux[] = {
1304*4882a593Smuzhiyun PWM0_A_MARK,
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun static const unsigned int pwm0_b_pins[] = {
1307*4882a593Smuzhiyun RCAR_GP_PIN(1, 21),
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun static const unsigned int pwm0_b_mux[] = {
1310*4882a593Smuzhiyun PWM0_B_MARK,
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* - PWM1 ------------------------------------------------------------------- */
1314*4882a593Smuzhiyun static const unsigned int pwm1_a_pins[] = {
1315*4882a593Smuzhiyun RCAR_GP_PIN(2, 13),
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun static const unsigned int pwm1_a_mux[] = {
1318*4882a593Smuzhiyun PWM1_A_MARK,
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
1321*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
1324*4882a593Smuzhiyun PWM1_B_MARK,
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* - PWM2 ------------------------------------------------------------------- */
1328*4882a593Smuzhiyun static const unsigned int pwm2_a_pins[] = {
1329*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun static const unsigned int pwm2_a_mux[] = {
1332*4882a593Smuzhiyun PWM2_A_MARK,
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
1335*4882a593Smuzhiyun RCAR_GP_PIN(1, 23),
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
1338*4882a593Smuzhiyun PWM2_B_MARK,
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /* - PWM3 ------------------------------------------------------------------- */
1342*4882a593Smuzhiyun static const unsigned int pwm3_a_pins[] = {
1343*4882a593Smuzhiyun RCAR_GP_PIN(2, 15),
1344*4882a593Smuzhiyun };
1345*4882a593Smuzhiyun static const unsigned int pwm3_a_mux[] = {
1346*4882a593Smuzhiyun PWM3_A_MARK,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun static const unsigned int pwm3_b_pins[] = {
1349*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun static const unsigned int pwm3_b_mux[] = {
1352*4882a593Smuzhiyun PWM3_B_MARK,
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* - PWM4 ------------------------------------------------------------------- */
1356*4882a593Smuzhiyun static const unsigned int pwm4_a_pins[] = {
1357*4882a593Smuzhiyun RCAR_GP_PIN(2, 16),
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun static const unsigned int pwm4_a_mux[] = {
1360*4882a593Smuzhiyun PWM4_A_MARK,
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun static const unsigned int pwm4_b_pins[] = {
1363*4882a593Smuzhiyun RCAR_GP_PIN(1, 25),
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun static const unsigned int pwm4_b_mux[] = {
1366*4882a593Smuzhiyun PWM4_B_MARK,
1367*4882a593Smuzhiyun };
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /* - QSPI0 ------------------------------------------------------------------ */
1370*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_pins[] = {
1371*4882a593Smuzhiyun /* SPCLK, SSL */
1372*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 5),
1373*4882a593Smuzhiyun };
1374*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_mux[] = {
1375*4882a593Smuzhiyun QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun static const unsigned int qspi0_data2_pins[] = {
1378*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1 */
1379*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun static const unsigned int qspi0_data2_mux[] = {
1382*4882a593Smuzhiyun QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun static const unsigned int qspi0_data4_pins[] = {
1385*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1386*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1387*4882a593Smuzhiyun RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun static const unsigned int qspi0_data4_mux[] = {
1390*4882a593Smuzhiyun QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1391*4882a593Smuzhiyun QSPI0_IO2_MARK, QSPI0_IO3_MARK
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* - QSPI1 ------------------------------------------------------------------ */
1395*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_pins[] = {
1396*4882a593Smuzhiyun /* SPCLK, SSL */
1397*4882a593Smuzhiyun RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 11),
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_mux[] = {
1400*4882a593Smuzhiyun QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
1401*4882a593Smuzhiyun };
1402*4882a593Smuzhiyun static const unsigned int qspi1_data2_pins[] = {
1403*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1 */
1404*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun static const unsigned int qspi1_data2_mux[] = {
1407*4882a593Smuzhiyun QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1408*4882a593Smuzhiyun };
1409*4882a593Smuzhiyun static const unsigned int qspi1_data4_pins[] = {
1410*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1, IO2, IO3 */
1411*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1412*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1413*4882a593Smuzhiyun };
1414*4882a593Smuzhiyun static const unsigned int qspi1_data4_mux[] = {
1415*4882a593Smuzhiyun QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1416*4882a593Smuzhiyun QSPI1_IO2_MARK, QSPI1_IO3_MARK
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* - RPC -------------------------------------------------------------------- */
1420*4882a593Smuzhiyun static const unsigned int rpc_clk1_pins[] = {
1421*4882a593Smuzhiyun /* Octal-SPI flash: C/SCLK */
1422*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1423*4882a593Smuzhiyun };
1424*4882a593Smuzhiyun static const unsigned int rpc_clk1_mux[] = {
1425*4882a593Smuzhiyun QSPI0_SPCLK_MARK,
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun static const unsigned int rpc_clk2_pins[] = {
1428*4882a593Smuzhiyun /* HyperFlash: CK, CK# */
1429*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 6),
1430*4882a593Smuzhiyun };
1431*4882a593Smuzhiyun static const unsigned int rpc_clk2_mux[] = {
1432*4882a593Smuzhiyun QSPI0_SPCLK_MARK, QSPI1_SPCLK_MARK,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun static const unsigned int rpc_ctrl_pins[] = {
1435*4882a593Smuzhiyun /* Octal-SPI flash: S#/CS, DQS */
1436*4882a593Smuzhiyun /* HyperFlash: CS#, RDS */
1437*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun static const unsigned int rpc_ctrl_mux[] = {
1440*4882a593Smuzhiyun QSPI0_SSL_MARK, QSPI1_SSL_MARK,
1441*4882a593Smuzhiyun };
1442*4882a593Smuzhiyun static const unsigned int rpc_data_pins[] = {
1443*4882a593Smuzhiyun /* DQ[0:7] */
1444*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1445*4882a593Smuzhiyun RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4),
1446*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
1447*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun static const unsigned int rpc_data_mux[] = {
1450*4882a593Smuzhiyun QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
1451*4882a593Smuzhiyun QSPI0_IO2_MARK, QSPI0_IO3_MARK,
1452*4882a593Smuzhiyun QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
1453*4882a593Smuzhiyun QSPI1_IO2_MARK, QSPI1_IO3_MARK,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun static const unsigned int rpc_reset_pins[] = {
1456*4882a593Smuzhiyun /* RPC_RESET# */
1457*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
1458*4882a593Smuzhiyun };
1459*4882a593Smuzhiyun static const unsigned int rpc_reset_mux[] = {
1460*4882a593Smuzhiyun RPC_RESET_N_MARK,
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun static const unsigned int rpc_int_pins[] = {
1463*4882a593Smuzhiyun /* RPC_INT# */
1464*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun static const unsigned int rpc_int_mux[] = {
1467*4882a593Smuzhiyun RPC_INT_N_MARK,
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun static const unsigned int rpc_wp_pins[] = {
1470*4882a593Smuzhiyun /* RPC_WP# */
1471*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun static const unsigned int rpc_wp_mux[] = {
1474*4882a593Smuzhiyun RPC_WP_N_MARK,
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
1478*4882a593Smuzhiyun static const unsigned int scif_clk_a_pins[] = {
1479*4882a593Smuzhiyun /* SCIF_CLK */
1480*4882a593Smuzhiyun RCAR_GP_PIN(0, 18),
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun static const unsigned int scif_clk_a_mux[] = {
1483*4882a593Smuzhiyun SCIF_CLK_A_MARK,
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
1486*4882a593Smuzhiyun /* SCIF_CLK */
1487*4882a593Smuzhiyun RCAR_GP_PIN(1, 25),
1488*4882a593Smuzhiyun };
1489*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
1490*4882a593Smuzhiyun SCIF_CLK_B_MARK,
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
1494*4882a593Smuzhiyun static const unsigned int scif0_data_pins[] = {
1495*4882a593Smuzhiyun /* RX, TX */
1496*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
1497*4882a593Smuzhiyun };
1498*4882a593Smuzhiyun static const unsigned int scif0_data_mux[] = {
1499*4882a593Smuzhiyun RX0_MARK, TX0_MARK,
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun static const unsigned int scif0_clk_pins[] = {
1502*4882a593Smuzhiyun /* SCK */
1503*4882a593Smuzhiyun RCAR_GP_PIN(4, 1),
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun static const unsigned int scif0_clk_mux[] = {
1506*4882a593Smuzhiyun SCK0_MARK,
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun static const unsigned int scif0_ctrl_pins[] = {
1509*4882a593Smuzhiyun /* RTS#, CTS# */
1510*4882a593Smuzhiyun RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun static const unsigned int scif0_ctrl_mux[] = {
1513*4882a593Smuzhiyun RTS0_N_MARK, CTS0_N_MARK,
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
1517*4882a593Smuzhiyun static const unsigned int scif1_data_a_pins[] = {
1518*4882a593Smuzhiyun /* RX, TX */
1519*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun static const unsigned int scif1_data_a_mux[] = {
1522*4882a593Smuzhiyun RX1_A_MARK, TX1_A_MARK,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun static const unsigned int scif1_clk_pins[] = {
1525*4882a593Smuzhiyun /* SCK */
1526*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun static const unsigned int scif1_clk_mux[] = {
1529*4882a593Smuzhiyun SCK1_MARK,
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun static const unsigned int scif1_ctrl_pins[] = {
1532*4882a593Smuzhiyun /* RTS#, CTS# */
1533*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun static const unsigned int scif1_ctrl_mux[] = {
1536*4882a593Smuzhiyun RTS1_N_MARK, CTS1_N_MARK,
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
1539*4882a593Smuzhiyun /* RX, TX */
1540*4882a593Smuzhiyun RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
1543*4882a593Smuzhiyun RX1_B_MARK, TX1_B_MARK,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
1547*4882a593Smuzhiyun static const unsigned int scif3_data_pins[] = {
1548*4882a593Smuzhiyun /* RX, TX */
1549*4882a593Smuzhiyun RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun static const unsigned int scif3_data_mux[] = {
1552*4882a593Smuzhiyun RX3_MARK, TX3_MARK,
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
1555*4882a593Smuzhiyun /* SCK */
1556*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
1557*4882a593Smuzhiyun };
1558*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
1559*4882a593Smuzhiyun SCK3_MARK,
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun static const unsigned int scif3_ctrl_pins[] = {
1562*4882a593Smuzhiyun /* RTS#, CTS# */
1563*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun static const unsigned int scif3_ctrl_mux[] = {
1566*4882a593Smuzhiyun RTS3_N_MARK, CTS3_N_MARK,
1567*4882a593Smuzhiyun };
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
1570*4882a593Smuzhiyun static const unsigned int scif4_data_pins[] = {
1571*4882a593Smuzhiyun /* RX, TX */
1572*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun static const unsigned int scif4_data_mux[] = {
1575*4882a593Smuzhiyun RX4_MARK, TX4_MARK,
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun static const unsigned int scif4_clk_pins[] = {
1578*4882a593Smuzhiyun /* SCK */
1579*4882a593Smuzhiyun RCAR_GP_PIN(3, 9),
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun static const unsigned int scif4_clk_mux[] = {
1582*4882a593Smuzhiyun SCK4_MARK,
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun static const unsigned int scif4_ctrl_pins[] = {
1585*4882a593Smuzhiyun /* RTS#, CTS# */
1586*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun static const unsigned int scif4_ctrl_mux[] = {
1589*4882a593Smuzhiyun RTS4_N_MARK, CTS4_N_MARK,
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /* - TMU -------------------------------------------------------------------- */
1593*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_pins[] = {
1594*4882a593Smuzhiyun /* TCLK1 */
1595*4882a593Smuzhiyun RCAR_GP_PIN(4, 4),
1596*4882a593Smuzhiyun };
1597*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_mux[] = {
1598*4882a593Smuzhiyun TCLK1_A_MARK,
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_pins[] = {
1601*4882a593Smuzhiyun /* TCLK1 */
1602*4882a593Smuzhiyun RCAR_GP_PIN(1, 23),
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_mux[] = {
1605*4882a593Smuzhiyun TCLK1_B_MARK,
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_pins[] = {
1608*4882a593Smuzhiyun /* TCLK2 */
1609*4882a593Smuzhiyun RCAR_GP_PIN(4, 5),
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_mux[] = {
1612*4882a593Smuzhiyun TCLK2_A_MARK,
1613*4882a593Smuzhiyun };
1614*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_pins[] = {
1615*4882a593Smuzhiyun /* TCLK2 */
1616*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_mux[] = {
1619*4882a593Smuzhiyun TCLK2_B_MARK,
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* - VIN0 ------------------------------------------------------------------- */
1623*4882a593Smuzhiyun static const union vin_data12 vin0_data_pins = {
1624*4882a593Smuzhiyun .data12 = {
1625*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
1626*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
1627*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1628*4882a593Smuzhiyun RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1629*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1630*4882a593Smuzhiyun RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1631*4882a593Smuzhiyun },
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun static const union vin_data12 vin0_data_mux = {
1634*4882a593Smuzhiyun .data12 = {
1635*4882a593Smuzhiyun VI0_DATA0_MARK, VI0_DATA1_MARK,
1636*4882a593Smuzhiyun VI0_DATA2_MARK, VI0_DATA3_MARK,
1637*4882a593Smuzhiyun VI0_DATA4_MARK, VI0_DATA5_MARK,
1638*4882a593Smuzhiyun VI0_DATA6_MARK, VI0_DATA7_MARK,
1639*4882a593Smuzhiyun VI0_DATA8_MARK, VI0_DATA9_MARK,
1640*4882a593Smuzhiyun VI0_DATA10_MARK, VI0_DATA11_MARK,
1641*4882a593Smuzhiyun },
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun static const unsigned int vin0_sync_pins[] = {
1644*4882a593Smuzhiyun /* HSYNC#, VSYNC# */
1645*4882a593Smuzhiyun RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun static const unsigned int vin0_sync_mux[] = {
1648*4882a593Smuzhiyun VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
1649*4882a593Smuzhiyun };
1650*4882a593Smuzhiyun static const unsigned int vin0_field_pins[] = {
1651*4882a593Smuzhiyun /* FIELD */
1652*4882a593Smuzhiyun RCAR_GP_PIN(2, 16),
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun static const unsigned int vin0_field_mux[] = {
1655*4882a593Smuzhiyun VI0_FIELD_MARK,
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun static const unsigned int vin0_clkenb_pins[] = {
1658*4882a593Smuzhiyun /* CLKENB */
1659*4882a593Smuzhiyun RCAR_GP_PIN(2, 1),
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun static const unsigned int vin0_clkenb_mux[] = {
1662*4882a593Smuzhiyun VI0_CLKENB_MARK,
1663*4882a593Smuzhiyun };
1664*4882a593Smuzhiyun static const unsigned int vin0_clk_pins[] = {
1665*4882a593Smuzhiyun /* CLK */
1666*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
1667*4882a593Smuzhiyun };
1668*4882a593Smuzhiyun static const unsigned int vin0_clk_mux[] = {
1669*4882a593Smuzhiyun VI0_CLK_MARK,
1670*4882a593Smuzhiyun };
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* - VIN1 ------------------------------------------------------------------- */
1673*4882a593Smuzhiyun static const union vin_data12 vin1_data_pins = {
1674*4882a593Smuzhiyun .data12 = {
1675*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
1676*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1677*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1678*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
1679*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
1680*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
1681*4882a593Smuzhiyun },
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun static const union vin_data12 vin1_data_mux = {
1684*4882a593Smuzhiyun .data12 = {
1685*4882a593Smuzhiyun VI1_DATA0_MARK, VI1_DATA1_MARK,
1686*4882a593Smuzhiyun VI1_DATA2_MARK, VI1_DATA3_MARK,
1687*4882a593Smuzhiyun VI1_DATA4_MARK, VI1_DATA5_MARK,
1688*4882a593Smuzhiyun VI1_DATA6_MARK, VI1_DATA7_MARK,
1689*4882a593Smuzhiyun VI1_DATA8_MARK, VI1_DATA9_MARK,
1690*4882a593Smuzhiyun VI1_DATA10_MARK, VI1_DATA11_MARK,
1691*4882a593Smuzhiyun },
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun static const unsigned int vin1_sync_pins[] = {
1694*4882a593Smuzhiyun /* HSYNC#, VSYNC# */
1695*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun static const unsigned int vin1_sync_mux[] = {
1698*4882a593Smuzhiyun VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun static const unsigned int vin1_field_pins[] = {
1701*4882a593Smuzhiyun RCAR_GP_PIN(3, 16),
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun static const unsigned int vin1_field_mux[] = {
1704*4882a593Smuzhiyun /* FIELD */
1705*4882a593Smuzhiyun VI1_FIELD_MARK,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun static const unsigned int vin1_clkenb_pins[] = {
1708*4882a593Smuzhiyun RCAR_GP_PIN(3, 1),
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun static const unsigned int vin1_clkenb_mux[] = {
1711*4882a593Smuzhiyun /* CLKENB */
1712*4882a593Smuzhiyun VI1_CLKENB_MARK,
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun static const unsigned int vin1_clk_pins[] = {
1715*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
1716*4882a593Smuzhiyun };
1717*4882a593Smuzhiyun static const unsigned int vin1_clk_mux[] = {
1718*4882a593Smuzhiyun /* CLK */
1719*4882a593Smuzhiyun VI1_CLK_MARK,
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
1723*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_link),
1724*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_magic),
1725*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_phy_int),
1726*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_mdio),
1727*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_rgmii),
1728*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_txcrefclk),
1729*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_pps),
1730*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_capture),
1731*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb0_avtp_match),
1732*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd_clk_a),
1733*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd_clk_b),
1734*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data_a),
1735*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data_b),
1736*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd1_data),
1737*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb666),
1738*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out),
1739*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_sync),
1740*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_oddf),
1741*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_cde),
1742*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp),
1743*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data),
1744*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk),
1745*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl),
1746*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data),
1747*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk),
1748*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl),
1749*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data),
1750*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk),
1751*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl),
1752*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data),
1753*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_clk),
1754*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_ctrl),
1755*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0),
1756*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1),
1757*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2),
1758*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_a),
1759*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_b),
1760*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4),
1761*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq0),
1762*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq1),
1763*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq2),
1764*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq3),
1765*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq4),
1766*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq5),
1767*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data1),
1768*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data4),
1769*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data8),
1770*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_ctrl),
1771*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
1772*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
1773*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
1774*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
1775*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_txd),
1776*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rxd),
1777*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk),
1778*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync),
1779*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1),
1780*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2),
1781*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd),
1782*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd),
1783*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk),
1784*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync),
1785*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1),
1786*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2),
1787*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd),
1788*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd),
1789*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk),
1790*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync),
1791*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1),
1792*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2),
1793*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd),
1794*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd),
1795*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_a),
1796*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_b),
1797*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_a),
1798*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
1799*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_a),
1800*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
1801*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_a),
1802*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_b),
1803*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_a),
1804*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_b),
1805*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_ctrl),
1806*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_data2),
1807*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_data4),
1808*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_ctrl),
1809*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_data2),
1810*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_data4),
1811*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_clk1),
1812*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_clk2),
1813*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_ctrl),
1814*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_data),
1815*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_reset),
1816*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_int),
1817*4882a593Smuzhiyun SH_PFC_PIN_GROUP(rpc_wp),
1818*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_a),
1819*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_b),
1820*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data),
1821*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk),
1822*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_ctrl),
1823*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_a),
1824*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk),
1825*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_ctrl),
1826*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_b),
1827*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data),
1828*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk),
1829*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_ctrl),
1830*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data),
1831*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk),
1832*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl),
1833*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_a),
1834*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_b),
1835*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_a),
1836*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_b),
1837*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 8),
1838*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 10),
1839*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 12),
1840*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_sync),
1841*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_field),
1842*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clkenb),
1843*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clk),
1844*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 8),
1845*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 10),
1846*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 12),
1847*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_sync),
1848*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_field),
1849*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clkenb),
1850*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clk),
1851*4882a593Smuzhiyun };
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun static const char * const avb0_groups[] = {
1854*4882a593Smuzhiyun "avb0_link",
1855*4882a593Smuzhiyun "avb0_magic",
1856*4882a593Smuzhiyun "avb0_phy_int",
1857*4882a593Smuzhiyun "avb0_mdio",
1858*4882a593Smuzhiyun "avb0_rgmii",
1859*4882a593Smuzhiyun "avb0_txcrefclk",
1860*4882a593Smuzhiyun "avb0_avtp_pps",
1861*4882a593Smuzhiyun "avb0_avtp_capture",
1862*4882a593Smuzhiyun "avb0_avtp_match",
1863*4882a593Smuzhiyun };
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun static const char * const canfd_clk_groups[] = {
1866*4882a593Smuzhiyun "canfd_clk_a",
1867*4882a593Smuzhiyun "canfd_clk_b",
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun static const char * const canfd0_groups[] = {
1871*4882a593Smuzhiyun "canfd0_data_a",
1872*4882a593Smuzhiyun "canfd0_data_b",
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun static const char * const canfd1_groups[] = {
1876*4882a593Smuzhiyun "canfd1_data",
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun static const char * const du_groups[] = {
1880*4882a593Smuzhiyun "du_rgb666",
1881*4882a593Smuzhiyun "du_clk_out",
1882*4882a593Smuzhiyun "du_sync",
1883*4882a593Smuzhiyun "du_oddf",
1884*4882a593Smuzhiyun "du_cde",
1885*4882a593Smuzhiyun "du_disp",
1886*4882a593Smuzhiyun };
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
1889*4882a593Smuzhiyun "hscif0_data",
1890*4882a593Smuzhiyun "hscif0_clk",
1891*4882a593Smuzhiyun "hscif0_ctrl",
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
1895*4882a593Smuzhiyun "hscif1_data",
1896*4882a593Smuzhiyun "hscif1_clk",
1897*4882a593Smuzhiyun "hscif1_ctrl",
1898*4882a593Smuzhiyun };
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun static const char * const hscif2_groups[] = {
1901*4882a593Smuzhiyun "hscif2_data",
1902*4882a593Smuzhiyun "hscif2_clk",
1903*4882a593Smuzhiyun "hscif2_ctrl",
1904*4882a593Smuzhiyun };
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun static const char * const hscif3_groups[] = {
1907*4882a593Smuzhiyun "hscif3_data",
1908*4882a593Smuzhiyun "hscif3_clk",
1909*4882a593Smuzhiyun "hscif3_ctrl",
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
1913*4882a593Smuzhiyun "i2c0",
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
1917*4882a593Smuzhiyun "i2c1",
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
1921*4882a593Smuzhiyun "i2c2",
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
1925*4882a593Smuzhiyun "i2c3_a",
1926*4882a593Smuzhiyun "i2c3_b",
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
1930*4882a593Smuzhiyun "i2c4",
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun static const char * const intc_ex_groups[] = {
1934*4882a593Smuzhiyun "intc_ex_irq0",
1935*4882a593Smuzhiyun "intc_ex_irq1",
1936*4882a593Smuzhiyun "intc_ex_irq2",
1937*4882a593Smuzhiyun "intc_ex_irq3",
1938*4882a593Smuzhiyun "intc_ex_irq4",
1939*4882a593Smuzhiyun "intc_ex_irq5",
1940*4882a593Smuzhiyun };
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun static const char * const mmc_groups[] = {
1943*4882a593Smuzhiyun "mmc_data1",
1944*4882a593Smuzhiyun "mmc_data4",
1945*4882a593Smuzhiyun "mmc_data8",
1946*4882a593Smuzhiyun "mmc_ctrl",
1947*4882a593Smuzhiyun };
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
1950*4882a593Smuzhiyun "msiof0_clk",
1951*4882a593Smuzhiyun "msiof0_sync",
1952*4882a593Smuzhiyun "msiof0_ss1",
1953*4882a593Smuzhiyun "msiof0_ss2",
1954*4882a593Smuzhiyun "msiof0_txd",
1955*4882a593Smuzhiyun "msiof0_rxd",
1956*4882a593Smuzhiyun };
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
1959*4882a593Smuzhiyun "msiof1_clk",
1960*4882a593Smuzhiyun "msiof1_sync",
1961*4882a593Smuzhiyun "msiof1_ss1",
1962*4882a593Smuzhiyun "msiof1_ss2",
1963*4882a593Smuzhiyun "msiof1_txd",
1964*4882a593Smuzhiyun "msiof1_rxd",
1965*4882a593Smuzhiyun };
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
1968*4882a593Smuzhiyun "msiof2_clk",
1969*4882a593Smuzhiyun "msiof2_sync",
1970*4882a593Smuzhiyun "msiof2_ss1",
1971*4882a593Smuzhiyun "msiof2_ss2",
1972*4882a593Smuzhiyun "msiof2_txd",
1973*4882a593Smuzhiyun "msiof2_rxd",
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun static const char * const msiof3_groups[] = {
1977*4882a593Smuzhiyun "msiof3_clk",
1978*4882a593Smuzhiyun "msiof3_sync",
1979*4882a593Smuzhiyun "msiof3_ss1",
1980*4882a593Smuzhiyun "msiof3_ss2",
1981*4882a593Smuzhiyun "msiof3_txd",
1982*4882a593Smuzhiyun "msiof3_rxd",
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
1986*4882a593Smuzhiyun "pwm0_a",
1987*4882a593Smuzhiyun "pwm0_b",
1988*4882a593Smuzhiyun };
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
1991*4882a593Smuzhiyun "pwm1_a",
1992*4882a593Smuzhiyun "pwm1_b",
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
1996*4882a593Smuzhiyun "pwm2_a",
1997*4882a593Smuzhiyun "pwm2_b",
1998*4882a593Smuzhiyun };
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
2001*4882a593Smuzhiyun "pwm3_a",
2002*4882a593Smuzhiyun "pwm3_b",
2003*4882a593Smuzhiyun };
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
2006*4882a593Smuzhiyun "pwm4_a",
2007*4882a593Smuzhiyun "pwm4_b",
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun static const char * const qspi0_groups[] = {
2011*4882a593Smuzhiyun "qspi0_ctrl",
2012*4882a593Smuzhiyun "qspi0_data2",
2013*4882a593Smuzhiyun "qspi0_data4",
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun static const char * const qspi1_groups[] = {
2017*4882a593Smuzhiyun "qspi1_ctrl",
2018*4882a593Smuzhiyun "qspi1_data2",
2019*4882a593Smuzhiyun "qspi1_data4",
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun static const char * const rpc_groups[] = {
2023*4882a593Smuzhiyun "rpc_clk1",
2024*4882a593Smuzhiyun "rpc_clk2",
2025*4882a593Smuzhiyun "rpc_ctrl",
2026*4882a593Smuzhiyun "rpc_data",
2027*4882a593Smuzhiyun "rpc_reset",
2028*4882a593Smuzhiyun "rpc_int",
2029*4882a593Smuzhiyun "rpc_wp",
2030*4882a593Smuzhiyun };
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
2033*4882a593Smuzhiyun "scif_clk_a",
2034*4882a593Smuzhiyun "scif_clk_b",
2035*4882a593Smuzhiyun };
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun static const char * const scif0_groups[] = {
2038*4882a593Smuzhiyun "scif0_data",
2039*4882a593Smuzhiyun "scif0_clk",
2040*4882a593Smuzhiyun "scif0_ctrl",
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun static const char * const scif1_groups[] = {
2044*4882a593Smuzhiyun "scif1_data_a",
2045*4882a593Smuzhiyun "scif1_clk",
2046*4882a593Smuzhiyun "scif1_ctrl",
2047*4882a593Smuzhiyun "scif1_data_b",
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun static const char * const scif3_groups[] = {
2051*4882a593Smuzhiyun "scif3_data",
2052*4882a593Smuzhiyun "scif3_clk",
2053*4882a593Smuzhiyun "scif3_ctrl",
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun static const char * const scif4_groups[] = {
2057*4882a593Smuzhiyun "scif4_data",
2058*4882a593Smuzhiyun "scif4_clk",
2059*4882a593Smuzhiyun "scif4_ctrl",
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun static const char * const tmu_groups[] = {
2063*4882a593Smuzhiyun "tmu_tclk1_a",
2064*4882a593Smuzhiyun "tmu_tclk1_b",
2065*4882a593Smuzhiyun "tmu_tclk2_a",
2066*4882a593Smuzhiyun "tmu_tclk2_b",
2067*4882a593Smuzhiyun };
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun static const char * const vin0_groups[] = {
2070*4882a593Smuzhiyun "vin0_data8",
2071*4882a593Smuzhiyun "vin0_data10",
2072*4882a593Smuzhiyun "vin0_data12",
2073*4882a593Smuzhiyun "vin0_sync",
2074*4882a593Smuzhiyun "vin0_field",
2075*4882a593Smuzhiyun "vin0_clkenb",
2076*4882a593Smuzhiyun "vin0_clk",
2077*4882a593Smuzhiyun };
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun static const char * const vin1_groups[] = {
2080*4882a593Smuzhiyun "vin1_data8",
2081*4882a593Smuzhiyun "vin1_data10",
2082*4882a593Smuzhiyun "vin1_data12",
2083*4882a593Smuzhiyun "vin1_sync",
2084*4882a593Smuzhiyun "vin1_field",
2085*4882a593Smuzhiyun "vin1_clkenb",
2086*4882a593Smuzhiyun "vin1_clk",
2087*4882a593Smuzhiyun };
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
2090*4882a593Smuzhiyun SH_PFC_FUNCTION(avb0),
2091*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd_clk),
2092*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd0),
2093*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd1),
2094*4882a593Smuzhiyun SH_PFC_FUNCTION(du),
2095*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif0),
2096*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif1),
2097*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif2),
2098*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif3),
2099*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c0),
2100*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
2101*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
2102*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c3),
2103*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c4),
2104*4882a593Smuzhiyun SH_PFC_FUNCTION(intc_ex),
2105*4882a593Smuzhiyun SH_PFC_FUNCTION(mmc),
2106*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
2107*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
2108*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
2109*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof3),
2110*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
2111*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
2112*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
2113*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
2114*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm4),
2115*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi0),
2116*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi1),
2117*4882a593Smuzhiyun SH_PFC_FUNCTION(rpc),
2118*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
2119*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
2120*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
2121*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
2122*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
2123*4882a593Smuzhiyun SH_PFC_FUNCTION(tmu),
2124*4882a593Smuzhiyun SH_PFC_FUNCTION(vin0),
2125*4882a593Smuzhiyun SH_PFC_FUNCTION(vin1),
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2129*4882a593Smuzhiyun #define F_(x, y) FN_##y
2130*4882a593Smuzhiyun #define FM(x) FN_##x
2131*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
2132*4882a593Smuzhiyun 0, 0,
2133*4882a593Smuzhiyun 0, 0,
2134*4882a593Smuzhiyun 0, 0,
2135*4882a593Smuzhiyun 0, 0,
2136*4882a593Smuzhiyun 0, 0,
2137*4882a593Smuzhiyun 0, 0,
2138*4882a593Smuzhiyun 0, 0,
2139*4882a593Smuzhiyun 0, 0,
2140*4882a593Smuzhiyun 0, 0,
2141*4882a593Smuzhiyun 0, 0,
2142*4882a593Smuzhiyun GP_0_21_FN, GPSR0_21,
2143*4882a593Smuzhiyun GP_0_20_FN, GPSR0_20,
2144*4882a593Smuzhiyun GP_0_19_FN, GPSR0_19,
2145*4882a593Smuzhiyun GP_0_18_FN, GPSR0_18,
2146*4882a593Smuzhiyun GP_0_17_FN, GPSR0_17,
2147*4882a593Smuzhiyun GP_0_16_FN, GPSR0_16,
2148*4882a593Smuzhiyun GP_0_15_FN, GPSR0_15,
2149*4882a593Smuzhiyun GP_0_14_FN, GPSR0_14,
2150*4882a593Smuzhiyun GP_0_13_FN, GPSR0_13,
2151*4882a593Smuzhiyun GP_0_12_FN, GPSR0_12,
2152*4882a593Smuzhiyun GP_0_11_FN, GPSR0_11,
2153*4882a593Smuzhiyun GP_0_10_FN, GPSR0_10,
2154*4882a593Smuzhiyun GP_0_9_FN, GPSR0_9,
2155*4882a593Smuzhiyun GP_0_8_FN, GPSR0_8,
2156*4882a593Smuzhiyun GP_0_7_FN, GPSR0_7,
2157*4882a593Smuzhiyun GP_0_6_FN, GPSR0_6,
2158*4882a593Smuzhiyun GP_0_5_FN, GPSR0_5,
2159*4882a593Smuzhiyun GP_0_4_FN, GPSR0_4,
2160*4882a593Smuzhiyun GP_0_3_FN, GPSR0_3,
2161*4882a593Smuzhiyun GP_0_2_FN, GPSR0_2,
2162*4882a593Smuzhiyun GP_0_1_FN, GPSR0_1,
2163*4882a593Smuzhiyun GP_0_0_FN, GPSR0_0, ))
2164*4882a593Smuzhiyun },
2165*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
2166*4882a593Smuzhiyun 0, 0,
2167*4882a593Smuzhiyun 0, 0,
2168*4882a593Smuzhiyun 0, 0,
2169*4882a593Smuzhiyun 0, 0,
2170*4882a593Smuzhiyun GP_1_27_FN, GPSR1_27,
2171*4882a593Smuzhiyun GP_1_26_FN, GPSR1_26,
2172*4882a593Smuzhiyun GP_1_25_FN, GPSR1_25,
2173*4882a593Smuzhiyun GP_1_24_FN, GPSR1_24,
2174*4882a593Smuzhiyun GP_1_23_FN, GPSR1_23,
2175*4882a593Smuzhiyun GP_1_22_FN, GPSR1_22,
2176*4882a593Smuzhiyun GP_1_21_FN, GPSR1_21,
2177*4882a593Smuzhiyun GP_1_20_FN, GPSR1_20,
2178*4882a593Smuzhiyun GP_1_19_FN, GPSR1_19,
2179*4882a593Smuzhiyun GP_1_18_FN, GPSR1_18,
2180*4882a593Smuzhiyun GP_1_17_FN, GPSR1_17,
2181*4882a593Smuzhiyun GP_1_16_FN, GPSR1_16,
2182*4882a593Smuzhiyun GP_1_15_FN, GPSR1_15,
2183*4882a593Smuzhiyun GP_1_14_FN, GPSR1_14,
2184*4882a593Smuzhiyun GP_1_13_FN, GPSR1_13,
2185*4882a593Smuzhiyun GP_1_12_FN, GPSR1_12,
2186*4882a593Smuzhiyun GP_1_11_FN, GPSR1_11,
2187*4882a593Smuzhiyun GP_1_10_FN, GPSR1_10,
2188*4882a593Smuzhiyun GP_1_9_FN, GPSR1_9,
2189*4882a593Smuzhiyun GP_1_8_FN, GPSR1_8,
2190*4882a593Smuzhiyun GP_1_7_FN, GPSR1_7,
2191*4882a593Smuzhiyun GP_1_6_FN, GPSR1_6,
2192*4882a593Smuzhiyun GP_1_5_FN, GPSR1_5,
2193*4882a593Smuzhiyun GP_1_4_FN, GPSR1_4,
2194*4882a593Smuzhiyun GP_1_3_FN, GPSR1_3,
2195*4882a593Smuzhiyun GP_1_2_FN, GPSR1_2,
2196*4882a593Smuzhiyun GP_1_1_FN, GPSR1_1,
2197*4882a593Smuzhiyun GP_1_0_FN, GPSR1_0, ))
2198*4882a593Smuzhiyun },
2199*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
2200*4882a593Smuzhiyun 0, 0,
2201*4882a593Smuzhiyun 0, 0,
2202*4882a593Smuzhiyun 0, 0,
2203*4882a593Smuzhiyun 0, 0,
2204*4882a593Smuzhiyun 0, 0,
2205*4882a593Smuzhiyun 0, 0,
2206*4882a593Smuzhiyun 0, 0,
2207*4882a593Smuzhiyun 0, 0,
2208*4882a593Smuzhiyun 0, 0,
2209*4882a593Smuzhiyun 0, 0,
2210*4882a593Smuzhiyun 0, 0,
2211*4882a593Smuzhiyun 0, 0,
2212*4882a593Smuzhiyun 0, 0,
2213*4882a593Smuzhiyun 0, 0,
2214*4882a593Smuzhiyun 0, 0,
2215*4882a593Smuzhiyun GP_2_16_FN, GPSR2_16,
2216*4882a593Smuzhiyun GP_2_15_FN, GPSR2_15,
2217*4882a593Smuzhiyun GP_2_14_FN, GPSR2_14,
2218*4882a593Smuzhiyun GP_2_13_FN, GPSR2_13,
2219*4882a593Smuzhiyun GP_2_12_FN, GPSR2_12,
2220*4882a593Smuzhiyun GP_2_11_FN, GPSR2_11,
2221*4882a593Smuzhiyun GP_2_10_FN, GPSR2_10,
2222*4882a593Smuzhiyun GP_2_9_FN, GPSR2_9,
2223*4882a593Smuzhiyun GP_2_8_FN, GPSR2_8,
2224*4882a593Smuzhiyun GP_2_7_FN, GPSR2_7,
2225*4882a593Smuzhiyun GP_2_6_FN, GPSR2_6,
2226*4882a593Smuzhiyun GP_2_5_FN, GPSR2_5,
2227*4882a593Smuzhiyun GP_2_4_FN, GPSR2_4,
2228*4882a593Smuzhiyun GP_2_3_FN, GPSR2_3,
2229*4882a593Smuzhiyun GP_2_2_FN, GPSR2_2,
2230*4882a593Smuzhiyun GP_2_1_FN, GPSR2_1,
2231*4882a593Smuzhiyun GP_2_0_FN, GPSR2_0, ))
2232*4882a593Smuzhiyun },
2233*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
2234*4882a593Smuzhiyun 0, 0,
2235*4882a593Smuzhiyun 0, 0,
2236*4882a593Smuzhiyun 0, 0,
2237*4882a593Smuzhiyun 0, 0,
2238*4882a593Smuzhiyun 0, 0,
2239*4882a593Smuzhiyun 0, 0,
2240*4882a593Smuzhiyun 0, 0,
2241*4882a593Smuzhiyun 0, 0,
2242*4882a593Smuzhiyun 0, 0,
2243*4882a593Smuzhiyun 0, 0,
2244*4882a593Smuzhiyun 0, 0,
2245*4882a593Smuzhiyun 0, 0,
2246*4882a593Smuzhiyun 0, 0,
2247*4882a593Smuzhiyun 0, 0,
2248*4882a593Smuzhiyun 0, 0,
2249*4882a593Smuzhiyun GP_3_16_FN, GPSR3_16,
2250*4882a593Smuzhiyun GP_3_15_FN, GPSR3_15,
2251*4882a593Smuzhiyun GP_3_14_FN, GPSR3_14,
2252*4882a593Smuzhiyun GP_3_13_FN, GPSR3_13,
2253*4882a593Smuzhiyun GP_3_12_FN, GPSR3_12,
2254*4882a593Smuzhiyun GP_3_11_FN, GPSR3_11,
2255*4882a593Smuzhiyun GP_3_10_FN, GPSR3_10,
2256*4882a593Smuzhiyun GP_3_9_FN, GPSR3_9,
2257*4882a593Smuzhiyun GP_3_8_FN, GPSR3_8,
2258*4882a593Smuzhiyun GP_3_7_FN, GPSR3_7,
2259*4882a593Smuzhiyun GP_3_6_FN, GPSR3_6,
2260*4882a593Smuzhiyun GP_3_5_FN, GPSR3_5,
2261*4882a593Smuzhiyun GP_3_4_FN, GPSR3_4,
2262*4882a593Smuzhiyun GP_3_3_FN, GPSR3_3,
2263*4882a593Smuzhiyun GP_3_2_FN, GPSR3_2,
2264*4882a593Smuzhiyun GP_3_1_FN, GPSR3_1,
2265*4882a593Smuzhiyun GP_3_0_FN, GPSR3_0, ))
2266*4882a593Smuzhiyun },
2267*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
2268*4882a593Smuzhiyun 0, 0,
2269*4882a593Smuzhiyun 0, 0,
2270*4882a593Smuzhiyun 0, 0,
2271*4882a593Smuzhiyun 0, 0,
2272*4882a593Smuzhiyun 0, 0,
2273*4882a593Smuzhiyun 0, 0,
2274*4882a593Smuzhiyun 0, 0,
2275*4882a593Smuzhiyun 0, 0,
2276*4882a593Smuzhiyun 0, 0,
2277*4882a593Smuzhiyun 0, 0,
2278*4882a593Smuzhiyun 0, 0,
2279*4882a593Smuzhiyun 0, 0,
2280*4882a593Smuzhiyun 0, 0,
2281*4882a593Smuzhiyun 0, 0,
2282*4882a593Smuzhiyun 0, 0,
2283*4882a593Smuzhiyun 0, 0,
2284*4882a593Smuzhiyun 0, 0,
2285*4882a593Smuzhiyun 0, 0,
2286*4882a593Smuzhiyun 0, 0,
2287*4882a593Smuzhiyun 0, 0,
2288*4882a593Smuzhiyun 0, 0,
2289*4882a593Smuzhiyun 0, 0,
2290*4882a593Smuzhiyun 0, 0,
2291*4882a593Smuzhiyun 0, 0,
2292*4882a593Smuzhiyun 0, 0,
2293*4882a593Smuzhiyun 0, 0,
2294*4882a593Smuzhiyun GP_4_5_FN, GPSR4_5,
2295*4882a593Smuzhiyun GP_4_4_FN, GPSR4_4,
2296*4882a593Smuzhiyun GP_4_3_FN, GPSR4_3,
2297*4882a593Smuzhiyun GP_4_2_FN, GPSR4_2,
2298*4882a593Smuzhiyun GP_4_1_FN, GPSR4_1,
2299*4882a593Smuzhiyun GP_4_0_FN, GPSR4_0, ))
2300*4882a593Smuzhiyun },
2301*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
2302*4882a593Smuzhiyun 0, 0,
2303*4882a593Smuzhiyun 0, 0,
2304*4882a593Smuzhiyun 0, 0,
2305*4882a593Smuzhiyun 0, 0,
2306*4882a593Smuzhiyun 0, 0,
2307*4882a593Smuzhiyun 0, 0,
2308*4882a593Smuzhiyun 0, 0,
2309*4882a593Smuzhiyun 0, 0,
2310*4882a593Smuzhiyun 0, 0,
2311*4882a593Smuzhiyun 0, 0,
2312*4882a593Smuzhiyun 0, 0,
2313*4882a593Smuzhiyun 0, 0,
2314*4882a593Smuzhiyun 0, 0,
2315*4882a593Smuzhiyun 0, 0,
2316*4882a593Smuzhiyun 0, 0,
2317*4882a593Smuzhiyun 0, 0,
2318*4882a593Smuzhiyun 0, 0,
2319*4882a593Smuzhiyun GP_5_14_FN, GPSR5_14,
2320*4882a593Smuzhiyun GP_5_13_FN, GPSR5_13,
2321*4882a593Smuzhiyun GP_5_12_FN, GPSR5_12,
2322*4882a593Smuzhiyun GP_5_11_FN, GPSR5_11,
2323*4882a593Smuzhiyun GP_5_10_FN, GPSR5_10,
2324*4882a593Smuzhiyun GP_5_9_FN, GPSR5_9,
2325*4882a593Smuzhiyun GP_5_8_FN, GPSR5_8,
2326*4882a593Smuzhiyun GP_5_7_FN, GPSR5_7,
2327*4882a593Smuzhiyun GP_5_6_FN, GPSR5_6,
2328*4882a593Smuzhiyun GP_5_5_FN, GPSR5_5,
2329*4882a593Smuzhiyun GP_5_4_FN, GPSR5_4,
2330*4882a593Smuzhiyun GP_5_3_FN, GPSR5_3,
2331*4882a593Smuzhiyun GP_5_2_FN, GPSR5_2,
2332*4882a593Smuzhiyun GP_5_1_FN, GPSR5_1,
2333*4882a593Smuzhiyun GP_5_0_FN, GPSR5_0, ))
2334*4882a593Smuzhiyun },
2335*4882a593Smuzhiyun #undef F_
2336*4882a593Smuzhiyun #undef FM
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun #define F_(x, y) x,
2339*4882a593Smuzhiyun #define FM(x) FN_##x,
2340*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
2341*4882a593Smuzhiyun IP0_31_28
2342*4882a593Smuzhiyun IP0_27_24
2343*4882a593Smuzhiyun IP0_23_20
2344*4882a593Smuzhiyun IP0_19_16
2345*4882a593Smuzhiyun IP0_15_12
2346*4882a593Smuzhiyun IP0_11_8
2347*4882a593Smuzhiyun IP0_7_4
2348*4882a593Smuzhiyun IP0_3_0 ))
2349*4882a593Smuzhiyun },
2350*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
2351*4882a593Smuzhiyun IP1_31_28
2352*4882a593Smuzhiyun IP1_27_24
2353*4882a593Smuzhiyun IP1_23_20
2354*4882a593Smuzhiyun IP1_19_16
2355*4882a593Smuzhiyun IP1_15_12
2356*4882a593Smuzhiyun IP1_11_8
2357*4882a593Smuzhiyun IP1_7_4
2358*4882a593Smuzhiyun IP1_3_0 ))
2359*4882a593Smuzhiyun },
2360*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
2361*4882a593Smuzhiyun IP2_31_28
2362*4882a593Smuzhiyun IP2_27_24
2363*4882a593Smuzhiyun IP2_23_20
2364*4882a593Smuzhiyun IP2_19_16
2365*4882a593Smuzhiyun IP2_15_12
2366*4882a593Smuzhiyun IP2_11_8
2367*4882a593Smuzhiyun IP2_7_4
2368*4882a593Smuzhiyun IP2_3_0 ))
2369*4882a593Smuzhiyun },
2370*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
2371*4882a593Smuzhiyun IP3_31_28
2372*4882a593Smuzhiyun IP3_27_24
2373*4882a593Smuzhiyun IP3_23_20
2374*4882a593Smuzhiyun IP3_19_16
2375*4882a593Smuzhiyun IP3_15_12
2376*4882a593Smuzhiyun IP3_11_8
2377*4882a593Smuzhiyun IP3_7_4
2378*4882a593Smuzhiyun IP3_3_0 ))
2379*4882a593Smuzhiyun },
2380*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
2381*4882a593Smuzhiyun IP4_31_28
2382*4882a593Smuzhiyun IP4_27_24
2383*4882a593Smuzhiyun IP4_23_20
2384*4882a593Smuzhiyun IP4_19_16
2385*4882a593Smuzhiyun IP4_15_12
2386*4882a593Smuzhiyun IP4_11_8
2387*4882a593Smuzhiyun IP4_7_4
2388*4882a593Smuzhiyun IP4_3_0 ))
2389*4882a593Smuzhiyun },
2390*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
2391*4882a593Smuzhiyun IP5_31_28
2392*4882a593Smuzhiyun IP5_27_24
2393*4882a593Smuzhiyun IP5_23_20
2394*4882a593Smuzhiyun IP5_19_16
2395*4882a593Smuzhiyun IP5_15_12
2396*4882a593Smuzhiyun IP5_11_8
2397*4882a593Smuzhiyun IP5_7_4
2398*4882a593Smuzhiyun IP5_3_0 ))
2399*4882a593Smuzhiyun },
2400*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
2401*4882a593Smuzhiyun IP6_31_28
2402*4882a593Smuzhiyun IP6_27_24
2403*4882a593Smuzhiyun IP6_23_20
2404*4882a593Smuzhiyun IP6_19_16
2405*4882a593Smuzhiyun IP6_15_12
2406*4882a593Smuzhiyun IP6_11_8
2407*4882a593Smuzhiyun IP6_7_4
2408*4882a593Smuzhiyun IP6_3_0 ))
2409*4882a593Smuzhiyun },
2410*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
2411*4882a593Smuzhiyun IP7_31_28
2412*4882a593Smuzhiyun IP7_27_24
2413*4882a593Smuzhiyun IP7_23_20
2414*4882a593Smuzhiyun IP7_19_16
2415*4882a593Smuzhiyun IP7_15_12
2416*4882a593Smuzhiyun IP7_11_8
2417*4882a593Smuzhiyun IP7_7_4
2418*4882a593Smuzhiyun IP7_3_0 ))
2419*4882a593Smuzhiyun },
2420*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
2421*4882a593Smuzhiyun IP8_31_28
2422*4882a593Smuzhiyun IP8_27_24
2423*4882a593Smuzhiyun IP8_23_20
2424*4882a593Smuzhiyun IP8_19_16
2425*4882a593Smuzhiyun IP8_15_12
2426*4882a593Smuzhiyun IP8_11_8
2427*4882a593Smuzhiyun IP8_7_4
2428*4882a593Smuzhiyun IP8_3_0 ))
2429*4882a593Smuzhiyun },
2430*4882a593Smuzhiyun #undef F_
2431*4882a593Smuzhiyun #undef FM
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun #define F_(x, y) x,
2434*4882a593Smuzhiyun #define FM(x) FN_##x,
2435*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
2436*4882a593Smuzhiyun GROUP(4, 4, 4, 4, 4, 1, 1, 1, 1, 1, 1, 1,
2437*4882a593Smuzhiyun 1, 1, 1, 1, 1),
2438*4882a593Smuzhiyun GROUP(
2439*4882a593Smuzhiyun /* RESERVED 31, 30, 29, 28 */
2440*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2441*4882a593Smuzhiyun /* RESERVED 27, 26, 25, 24 */
2442*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2443*4882a593Smuzhiyun /* RESERVED 23, 22, 21, 20 */
2444*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2445*4882a593Smuzhiyun /* RESERVED 19, 18, 17, 16 */
2446*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2447*4882a593Smuzhiyun /* RESERVED 15, 14, 13, 12 */
2448*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
2449*4882a593Smuzhiyun MOD_SEL0_11
2450*4882a593Smuzhiyun MOD_SEL0_10
2451*4882a593Smuzhiyun MOD_SEL0_9
2452*4882a593Smuzhiyun MOD_SEL0_8
2453*4882a593Smuzhiyun MOD_SEL0_7
2454*4882a593Smuzhiyun MOD_SEL0_6
2455*4882a593Smuzhiyun MOD_SEL0_5
2456*4882a593Smuzhiyun MOD_SEL0_4
2457*4882a593Smuzhiyun MOD_SEL0_3
2458*4882a593Smuzhiyun MOD_SEL0_2
2459*4882a593Smuzhiyun MOD_SEL0_1
2460*4882a593Smuzhiyun MOD_SEL0_0 ))
2461*4882a593Smuzhiyun },
2462*4882a593Smuzhiyun { },
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun enum ioctrl_regs {
2466*4882a593Smuzhiyun POCCTRL0,
2467*4882a593Smuzhiyun POCCTRL1,
2468*4882a593Smuzhiyun POCCTRL2,
2469*4882a593Smuzhiyun TDSELCTRL,
2470*4882a593Smuzhiyun };
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
2473*4882a593Smuzhiyun [POCCTRL0] = { 0xe6060380 },
2474*4882a593Smuzhiyun [POCCTRL1] = { 0xe6060384 },
2475*4882a593Smuzhiyun [POCCTRL2] = { 0xe6060388 },
2476*4882a593Smuzhiyun [TDSELCTRL] = { 0xe60603c0, },
2477*4882a593Smuzhiyun { /* sentinel */ },
2478*4882a593Smuzhiyun };
2479*4882a593Smuzhiyun
r8a77970_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)2480*4882a593Smuzhiyun static int r8a77970_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
2481*4882a593Smuzhiyun u32 *pocctrl)
2482*4882a593Smuzhiyun {
2483*4882a593Smuzhiyun int bit = pin & 0x1f;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg;
2486*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(0, 0) && pin <= RCAR_GP_PIN(0, 21))
2487*4882a593Smuzhiyun return bit;
2488*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(2, 0) && pin <= RCAR_GP_PIN(2, 9))
2489*4882a593Smuzhiyun return bit + 22;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun *pocctrl = pinmux_ioctrl_regs[POCCTRL1].reg;
2492*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(2, 10) && pin <= RCAR_GP_PIN(2, 16))
2493*4882a593Smuzhiyun return bit - 10;
2494*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 16))
2495*4882a593Smuzhiyun return bit + 7;
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun return -EINVAL;
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun static const struct sh_pfc_soc_operations pinmux_ops = {
2501*4882a593Smuzhiyun .pin_to_pocctrl = r8a77970_pin_to_pocctrl,
2502*4882a593Smuzhiyun };
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a77970_pinmux_info = {
2505*4882a593Smuzhiyun .name = "r8a77970_pfc",
2506*4882a593Smuzhiyun .ops = &pinmux_ops,
2507*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun .pins = pinmux_pins,
2512*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
2513*4882a593Smuzhiyun .groups = pinmux_groups,
2514*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups),
2515*4882a593Smuzhiyun .functions = pinmux_functions,
2516*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions),
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
2519*4882a593Smuzhiyun .ioctrl_regs = pinmux_ioctrl_regs,
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun .pinmux_data = pinmux_data,
2522*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
2523*4882a593Smuzhiyun };
2524