1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * R8A77950 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015-2017 Renesas Electronics Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/errno.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "core.h"
12*4882a593Smuzhiyun #include "sh_pfc.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
17*4882a593Smuzhiyun PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
18*4882a593Smuzhiyun PORT_GP_CFG_28(1, fn, sfx, CFG_FLAGS), \
19*4882a593Smuzhiyun PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
20*4882a593Smuzhiyun PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
21*4882a593Smuzhiyun PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
22*4882a593Smuzhiyun PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
23*4882a593Smuzhiyun PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
24*4882a593Smuzhiyun PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
25*4882a593Smuzhiyun PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
26*4882a593Smuzhiyun PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
27*4882a593Smuzhiyun PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
28*4882a593Smuzhiyun PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define CPU_ALL_NOGP(fn) \
31*4882a593Smuzhiyun PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
32*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
33*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS), \
34*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS), \
35*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS), \
36*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS), \
37*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS), \
38*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS), \
39*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
40*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
41*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
42*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
43*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
44*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS), \
45*4882a593Smuzhiyun PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
46*4882a593Smuzhiyun PIN_NOGP_CFG(CLKOUT, "CLKOUT", fn, CFG_FLAGS), \
47*4882a593Smuzhiyun PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS), \
48*4882a593Smuzhiyun PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS), \
49*4882a593Smuzhiyun PIN_NOGP_CFG(DU_DOTCLKIN2, "DU_DOTCLKIN2", fn, CFG_FLAGS), \
50*4882a593Smuzhiyun PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS), \
51*4882a593Smuzhiyun PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
52*4882a593Smuzhiyun PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, CFG_FLAGS), \
53*4882a593Smuzhiyun PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
54*4882a593Smuzhiyun PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS), \
55*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS), \
56*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS), \
57*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS), \
58*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS), \
59*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS), \
60*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS), \
61*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS), \
62*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS), \
63*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS), \
64*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS), \
65*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS), \
66*4882a593Smuzhiyun PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS), \
67*4882a593Smuzhiyun PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS), \
68*4882a593Smuzhiyun PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS), \
69*4882a593Smuzhiyun PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS), \
70*4882a593Smuzhiyun PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
71*4882a593Smuzhiyun PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
72*4882a593Smuzhiyun PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH), \
73*4882a593Smuzhiyun PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS), \
74*4882a593Smuzhiyun PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * F_() : just information
78*4882a593Smuzhiyun * FM() : macro for FN_xxx / xxx_MARK
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* GPSR0 */
82*4882a593Smuzhiyun #define GPSR0_15 F_(D15, IP7_11_8)
83*4882a593Smuzhiyun #define GPSR0_14 F_(D14, IP7_7_4)
84*4882a593Smuzhiyun #define GPSR0_13 F_(D13, IP7_3_0)
85*4882a593Smuzhiyun #define GPSR0_12 F_(D12, IP6_31_28)
86*4882a593Smuzhiyun #define GPSR0_11 F_(D11, IP6_27_24)
87*4882a593Smuzhiyun #define GPSR0_10 F_(D10, IP6_23_20)
88*4882a593Smuzhiyun #define GPSR0_9 F_(D9, IP6_19_16)
89*4882a593Smuzhiyun #define GPSR0_8 F_(D8, IP6_15_12)
90*4882a593Smuzhiyun #define GPSR0_7 F_(D7, IP6_11_8)
91*4882a593Smuzhiyun #define GPSR0_6 F_(D6, IP6_7_4)
92*4882a593Smuzhiyun #define GPSR0_5 F_(D5, IP6_3_0)
93*4882a593Smuzhiyun #define GPSR0_4 F_(D4, IP5_31_28)
94*4882a593Smuzhiyun #define GPSR0_3 F_(D3, IP5_27_24)
95*4882a593Smuzhiyun #define GPSR0_2 F_(D2, IP5_23_20)
96*4882a593Smuzhiyun #define GPSR0_1 F_(D1, IP5_19_16)
97*4882a593Smuzhiyun #define GPSR0_0 F_(D0, IP5_15_12)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* GPSR1 */
100*4882a593Smuzhiyun #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
101*4882a593Smuzhiyun #define GPSR1_26 F_(WE1_N, IP5_7_4)
102*4882a593Smuzhiyun #define GPSR1_25 F_(WE0_N, IP5_3_0)
103*4882a593Smuzhiyun #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
104*4882a593Smuzhiyun #define GPSR1_23 F_(RD_N, IP4_27_24)
105*4882a593Smuzhiyun #define GPSR1_22 F_(BS_N, IP4_23_20)
106*4882a593Smuzhiyun #define GPSR1_21 F_(CS1_N_A26, IP4_19_16)
107*4882a593Smuzhiyun #define GPSR1_20 F_(CS0_N, IP4_15_12)
108*4882a593Smuzhiyun #define GPSR1_19 F_(A19, IP4_11_8)
109*4882a593Smuzhiyun #define GPSR1_18 F_(A18, IP4_7_4)
110*4882a593Smuzhiyun #define GPSR1_17 F_(A17, IP4_3_0)
111*4882a593Smuzhiyun #define GPSR1_16 F_(A16, IP3_31_28)
112*4882a593Smuzhiyun #define GPSR1_15 F_(A15, IP3_27_24)
113*4882a593Smuzhiyun #define GPSR1_14 F_(A14, IP3_23_20)
114*4882a593Smuzhiyun #define GPSR1_13 F_(A13, IP3_19_16)
115*4882a593Smuzhiyun #define GPSR1_12 F_(A12, IP3_15_12)
116*4882a593Smuzhiyun #define GPSR1_11 F_(A11, IP3_11_8)
117*4882a593Smuzhiyun #define GPSR1_10 F_(A10, IP3_7_4)
118*4882a593Smuzhiyun #define GPSR1_9 F_(A9, IP3_3_0)
119*4882a593Smuzhiyun #define GPSR1_8 F_(A8, IP2_31_28)
120*4882a593Smuzhiyun #define GPSR1_7 F_(A7, IP2_27_24)
121*4882a593Smuzhiyun #define GPSR1_6 F_(A6, IP2_23_20)
122*4882a593Smuzhiyun #define GPSR1_5 F_(A5, IP2_19_16)
123*4882a593Smuzhiyun #define GPSR1_4 F_(A4, IP2_15_12)
124*4882a593Smuzhiyun #define GPSR1_3 F_(A3, IP2_11_8)
125*4882a593Smuzhiyun #define GPSR1_2 F_(A2, IP2_7_4)
126*4882a593Smuzhiyun #define GPSR1_1 F_(A1, IP2_3_0)
127*4882a593Smuzhiyun #define GPSR1_0 F_(A0, IP1_31_28)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* GPSR2 */
130*4882a593Smuzhiyun #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
131*4882a593Smuzhiyun #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
132*4882a593Smuzhiyun #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
133*4882a593Smuzhiyun #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
134*4882a593Smuzhiyun #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
135*4882a593Smuzhiyun #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
136*4882a593Smuzhiyun #define GPSR2_8 F_(PWM2_A, IP1_27_24)
137*4882a593Smuzhiyun #define GPSR2_7 F_(PWM1_A, IP1_23_20)
138*4882a593Smuzhiyun #define GPSR2_6 F_(PWM0, IP1_19_16)
139*4882a593Smuzhiyun #define GPSR2_5 F_(IRQ5, IP1_15_12)
140*4882a593Smuzhiyun #define GPSR2_4 F_(IRQ4, IP1_11_8)
141*4882a593Smuzhiyun #define GPSR2_3 F_(IRQ3, IP1_7_4)
142*4882a593Smuzhiyun #define GPSR2_2 F_(IRQ2, IP1_3_0)
143*4882a593Smuzhiyun #define GPSR2_1 F_(IRQ1, IP0_31_28)
144*4882a593Smuzhiyun #define GPSR2_0 F_(IRQ0, IP0_27_24)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* GPSR3 */
147*4882a593Smuzhiyun #define GPSR3_15 F_(SD1_WP, IP10_23_20)
148*4882a593Smuzhiyun #define GPSR3_14 F_(SD1_CD, IP10_19_16)
149*4882a593Smuzhiyun #define GPSR3_13 F_(SD0_WP, IP10_15_12)
150*4882a593Smuzhiyun #define GPSR3_12 F_(SD0_CD, IP10_11_8)
151*4882a593Smuzhiyun #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
152*4882a593Smuzhiyun #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
153*4882a593Smuzhiyun #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
154*4882a593Smuzhiyun #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
155*4882a593Smuzhiyun #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
156*4882a593Smuzhiyun #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
157*4882a593Smuzhiyun #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
158*4882a593Smuzhiyun #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
159*4882a593Smuzhiyun #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
160*4882a593Smuzhiyun #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
161*4882a593Smuzhiyun #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
162*4882a593Smuzhiyun #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* GPSR4 */
165*4882a593Smuzhiyun #define GPSR4_17 FM(SD3_DS)
166*4882a593Smuzhiyun #define GPSR4_16 F_(SD3_DAT7, IP10_7_4)
167*4882a593Smuzhiyun #define GPSR4_15 F_(SD3_DAT6, IP10_3_0)
168*4882a593Smuzhiyun #define GPSR4_14 F_(SD3_DAT5, IP9_31_28)
169*4882a593Smuzhiyun #define GPSR4_13 F_(SD3_DAT4, IP9_27_24)
170*4882a593Smuzhiyun #define GPSR4_12 FM(SD3_DAT3)
171*4882a593Smuzhiyun #define GPSR4_11 FM(SD3_DAT2)
172*4882a593Smuzhiyun #define GPSR4_10 FM(SD3_DAT1)
173*4882a593Smuzhiyun #define GPSR4_9 FM(SD3_DAT0)
174*4882a593Smuzhiyun #define GPSR4_8 FM(SD3_CMD)
175*4882a593Smuzhiyun #define GPSR4_7 FM(SD3_CLK)
176*4882a593Smuzhiyun #define GPSR4_6 F_(SD2_DS, IP9_23_20)
177*4882a593Smuzhiyun #define GPSR4_5 F_(SD2_DAT3, IP9_19_16)
178*4882a593Smuzhiyun #define GPSR4_4 F_(SD2_DAT2, IP9_15_12)
179*4882a593Smuzhiyun #define GPSR4_3 F_(SD2_DAT1, IP9_11_8)
180*4882a593Smuzhiyun #define GPSR4_2 F_(SD2_DAT0, IP9_7_4)
181*4882a593Smuzhiyun #define GPSR4_1 FM(SD2_CMD)
182*4882a593Smuzhiyun #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* GPSR5 */
185*4882a593Smuzhiyun #define GPSR5_25 F_(MLB_DAT, IP13_19_16)
186*4882a593Smuzhiyun #define GPSR5_24 F_(MLB_SIG, IP13_15_12)
187*4882a593Smuzhiyun #define GPSR5_23 F_(MLB_CLK, IP13_11_8)
188*4882a593Smuzhiyun #define GPSR5_22 FM(MSIOF0_RXD)
189*4882a593Smuzhiyun #define GPSR5_21 F_(MSIOF0_SS2, IP13_7_4)
190*4882a593Smuzhiyun #define GPSR5_20 FM(MSIOF0_TXD)
191*4882a593Smuzhiyun #define GPSR5_19 F_(MSIOF0_SS1, IP13_3_0)
192*4882a593Smuzhiyun #define GPSR5_18 F_(MSIOF0_SYNC, IP12_31_28)
193*4882a593Smuzhiyun #define GPSR5_17 FM(MSIOF0_SCK)
194*4882a593Smuzhiyun #define GPSR5_16 F_(HRTS0_N, IP12_27_24)
195*4882a593Smuzhiyun #define GPSR5_15 F_(HCTS0_N, IP12_23_20)
196*4882a593Smuzhiyun #define GPSR5_14 F_(HTX0, IP12_19_16)
197*4882a593Smuzhiyun #define GPSR5_13 F_(HRX0, IP12_15_12)
198*4882a593Smuzhiyun #define GPSR5_12 F_(HSCK0, IP12_11_8)
199*4882a593Smuzhiyun #define GPSR5_11 F_(RX2_A, IP12_7_4)
200*4882a593Smuzhiyun #define GPSR5_10 F_(TX2_A, IP12_3_0)
201*4882a593Smuzhiyun #define GPSR5_9 F_(SCK2, IP11_31_28)
202*4882a593Smuzhiyun #define GPSR5_8 F_(RTS1_N, IP11_27_24)
203*4882a593Smuzhiyun #define GPSR5_7 F_(CTS1_N, IP11_23_20)
204*4882a593Smuzhiyun #define GPSR5_6 F_(TX1_A, IP11_19_16)
205*4882a593Smuzhiyun #define GPSR5_5 F_(RX1_A, IP11_15_12)
206*4882a593Smuzhiyun #define GPSR5_4 F_(RTS0_N, IP11_11_8)
207*4882a593Smuzhiyun #define GPSR5_3 F_(CTS0_N, IP11_7_4)
208*4882a593Smuzhiyun #define GPSR5_2 F_(TX0, IP11_3_0)
209*4882a593Smuzhiyun #define GPSR5_1 F_(RX0, IP10_31_28)
210*4882a593Smuzhiyun #define GPSR5_0 F_(SCK0, IP10_27_24)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* GPSR6 */
213*4882a593Smuzhiyun #define GPSR6_31 F_(USB31_OVC, IP17_7_4)
214*4882a593Smuzhiyun #define GPSR6_30 F_(USB31_PWEN, IP17_3_0)
215*4882a593Smuzhiyun #define GPSR6_29 F_(USB30_OVC, IP16_31_28)
216*4882a593Smuzhiyun #define GPSR6_28 F_(USB30_PWEN, IP16_27_24)
217*4882a593Smuzhiyun #define GPSR6_27 F_(USB1_OVC, IP16_23_20)
218*4882a593Smuzhiyun #define GPSR6_26 F_(USB1_PWEN, IP16_19_16)
219*4882a593Smuzhiyun #define GPSR6_25 F_(USB0_OVC, IP16_15_12)
220*4882a593Smuzhiyun #define GPSR6_24 F_(USB0_PWEN, IP16_11_8)
221*4882a593Smuzhiyun #define GPSR6_23 F_(AUDIO_CLKB_B, IP16_7_4)
222*4882a593Smuzhiyun #define GPSR6_22 F_(AUDIO_CLKA_A, IP16_3_0)
223*4882a593Smuzhiyun #define GPSR6_21 F_(SSI_SDATA9_A, IP15_31_28)
224*4882a593Smuzhiyun #define GPSR6_20 F_(SSI_SDATA8, IP15_27_24)
225*4882a593Smuzhiyun #define GPSR6_19 F_(SSI_SDATA7, IP15_23_20)
226*4882a593Smuzhiyun #define GPSR6_18 F_(SSI_WS78, IP15_19_16)
227*4882a593Smuzhiyun #define GPSR6_17 F_(SSI_SCK78, IP15_15_12)
228*4882a593Smuzhiyun #define GPSR6_16 F_(SSI_SDATA6, IP15_11_8)
229*4882a593Smuzhiyun #define GPSR6_15 F_(SSI_WS6, IP15_7_4)
230*4882a593Smuzhiyun #define GPSR6_14 F_(SSI_SCK6, IP15_3_0)
231*4882a593Smuzhiyun #define GPSR6_13 FM(SSI_SDATA5)
232*4882a593Smuzhiyun #define GPSR6_12 FM(SSI_WS5)
233*4882a593Smuzhiyun #define GPSR6_11 FM(SSI_SCK5)
234*4882a593Smuzhiyun #define GPSR6_10 F_(SSI_SDATA4, IP14_31_28)
235*4882a593Smuzhiyun #define GPSR6_9 F_(SSI_WS4, IP14_27_24)
236*4882a593Smuzhiyun #define GPSR6_8 F_(SSI_SCK4, IP14_23_20)
237*4882a593Smuzhiyun #define GPSR6_7 F_(SSI_SDATA3, IP14_19_16)
238*4882a593Smuzhiyun #define GPSR6_6 F_(SSI_WS349, IP14_15_12)
239*4882a593Smuzhiyun #define GPSR6_5 F_(SSI_SCK349, IP14_11_8)
240*4882a593Smuzhiyun #define GPSR6_4 F_(SSI_SDATA2_A, IP14_7_4)
241*4882a593Smuzhiyun #define GPSR6_3 F_(SSI_SDATA1_A, IP14_3_0)
242*4882a593Smuzhiyun #define GPSR6_2 F_(SSI_SDATA0, IP13_31_28)
243*4882a593Smuzhiyun #define GPSR6_1 F_(SSI_WS01239, IP13_27_24)
244*4882a593Smuzhiyun #define GPSR6_0 F_(SSI_SCK01239, IP13_23_20)
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* GPSR7 */
247*4882a593Smuzhiyun #define GPSR7_3 FM(GP7_03)
248*4882a593Smuzhiyun #define GPSR7_2 FM(GP7_02)
249*4882a593Smuzhiyun #define GPSR7_1 FM(AVS2)
250*4882a593Smuzhiyun #define GPSR7_0 FM(AVS1)
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
254*4882a593Smuzhiyun #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255*4882a593Smuzhiyun #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256*4882a593Smuzhiyun #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257*4882a593Smuzhiyun #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258*4882a593Smuzhiyun #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259*4882a593Smuzhiyun #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260*4882a593Smuzhiyun #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261*4882a593Smuzhiyun #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262*4882a593Smuzhiyun #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263*4882a593Smuzhiyun #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264*4882a593Smuzhiyun #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265*4882a593Smuzhiyun #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266*4882a593Smuzhiyun #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267*4882a593Smuzhiyun #define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268*4882a593Smuzhiyun #define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269*4882a593Smuzhiyun #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270*4882a593Smuzhiyun #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271*4882a593Smuzhiyun #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272*4882a593Smuzhiyun #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
275*4882a593Smuzhiyun #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276*4882a593Smuzhiyun #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277*4882a593Smuzhiyun #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278*4882a593Smuzhiyun #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279*4882a593Smuzhiyun #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280*4882a593Smuzhiyun #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281*4882a593Smuzhiyun #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282*4882a593Smuzhiyun #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283*4882a593Smuzhiyun #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284*4882a593Smuzhiyun #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285*4882a593Smuzhiyun #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286*4882a593Smuzhiyun #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287*4882a593Smuzhiyun #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288*4882a593Smuzhiyun #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289*4882a593Smuzhiyun #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290*4882a593Smuzhiyun #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291*4882a593Smuzhiyun #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292*4882a593Smuzhiyun #define IP4_19_16 FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293*4882a593Smuzhiyun #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294*4882a593Smuzhiyun #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295*4882a593Smuzhiyun #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296*4882a593Smuzhiyun #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297*4882a593Smuzhiyun #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298*4882a593Smuzhiyun #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299*4882a593Smuzhiyun #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300*4882a593Smuzhiyun #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301*4882a593Smuzhiyun #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302*4882a593Smuzhiyun #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303*4882a593Smuzhiyun #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304*4882a593Smuzhiyun #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305*4882a593Smuzhiyun #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306*4882a593Smuzhiyun #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307*4882a593Smuzhiyun #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308*4882a593Smuzhiyun #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309*4882a593Smuzhiyun #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310*4882a593Smuzhiyun #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311*4882a593Smuzhiyun #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312*4882a593Smuzhiyun #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313*4882a593Smuzhiyun #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314*4882a593Smuzhiyun #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315*4882a593Smuzhiyun #define IP7_15_12 FM(FSCLKST) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316*4882a593Smuzhiyun #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
319*4882a593Smuzhiyun #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320*4882a593Smuzhiyun #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321*4882a593Smuzhiyun #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322*4882a593Smuzhiyun #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323*4882a593Smuzhiyun #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324*4882a593Smuzhiyun #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325*4882a593Smuzhiyun #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) F_(0, 0) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326*4882a593Smuzhiyun #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) F_(0, 0) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327*4882a593Smuzhiyun #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328*4882a593Smuzhiyun #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) F_(0, 0) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329*4882a593Smuzhiyun #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) F_(0, 0) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330*4882a593Smuzhiyun #define IP9_3_0 FM(SD2_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331*4882a593Smuzhiyun #define IP9_7_4 FM(SD2_DAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332*4882a593Smuzhiyun #define IP9_11_8 FM(SD2_DAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333*4882a593Smuzhiyun #define IP9_15_12 FM(SD2_DAT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334*4882a593Smuzhiyun #define IP9_19_16 FM(SD2_DAT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335*4882a593Smuzhiyun #define IP9_23_20 FM(SD2_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336*4882a593Smuzhiyun #define IP9_27_24 FM(SD3_DAT4) FM(SD2_CD_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337*4882a593Smuzhiyun #define IP9_31_28 FM(SD3_DAT5) FM(SD2_WP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338*4882a593Smuzhiyun #define IP10_3_0 FM(SD3_DAT6) FM(SD3_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339*4882a593Smuzhiyun #define IP10_7_4 FM(SD3_DAT7) FM(SD3_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340*4882a593Smuzhiyun #define IP10_11_8 FM(SD0_CD) F_(0, 0) F_(0, 0) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341*4882a593Smuzhiyun #define IP10_15_12 FM(SD0_WP) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342*4882a593Smuzhiyun #define IP10_19_16 FM(SD1_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343*4882a593Smuzhiyun #define IP10_23_20 FM(SD1_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344*4882a593Smuzhiyun #define IP10_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345*4882a593Smuzhiyun #define IP10_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346*4882a593Smuzhiyun #define IP11_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347*4882a593Smuzhiyun #define IP11_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348*4882a593Smuzhiyun #define IP11_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349*4882a593Smuzhiyun #define IP11_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350*4882a593Smuzhiyun #define IP11_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351*4882a593Smuzhiyun #define IP11_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352*4882a593Smuzhiyun #define IP11_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353*4882a593Smuzhiyun #define IP11_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354*4882a593Smuzhiyun #define IP12_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355*4882a593Smuzhiyun #define IP12_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356*4882a593Smuzhiyun #define IP12_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357*4882a593Smuzhiyun #define IP12_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358*4882a593Smuzhiyun #define IP12_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359*4882a593Smuzhiyun #define IP12_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360*4882a593Smuzhiyun #define IP12_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
363*4882a593Smuzhiyun #define IP12_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364*4882a593Smuzhiyun #define IP13_3_0 FM(MSIOF0_SS1) FM(RX5) F_(0, 0) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365*4882a593Smuzhiyun #define IP13_7_4 FM(MSIOF0_SS2) FM(TX5) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366*4882a593Smuzhiyun #define IP13_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367*4882a593Smuzhiyun #define IP13_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368*4882a593Smuzhiyun #define IP13_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369*4882a593Smuzhiyun #define IP13_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370*4882a593Smuzhiyun #define IP13_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371*4882a593Smuzhiyun #define IP13_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372*4882a593Smuzhiyun #define IP14_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373*4882a593Smuzhiyun #define IP14_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374*4882a593Smuzhiyun #define IP14_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375*4882a593Smuzhiyun #define IP14_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376*4882a593Smuzhiyun #define IP14_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377*4882a593Smuzhiyun #define IP14_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378*4882a593Smuzhiyun #define IP14_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379*4882a593Smuzhiyun #define IP14_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380*4882a593Smuzhiyun #define IP15_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
381*4882a593Smuzhiyun #define IP15_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382*4882a593Smuzhiyun #define IP15_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383*4882a593Smuzhiyun #define IP15_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384*4882a593Smuzhiyun #define IP15_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385*4882a593Smuzhiyun #define IP15_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
386*4882a593Smuzhiyun #define IP15_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387*4882a593Smuzhiyun #define IP15_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388*4882a593Smuzhiyun #define IP16_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389*4882a593Smuzhiyun #define IP16_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390*4882a593Smuzhiyun #define IP16_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391*4882a593Smuzhiyun #define IP16_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392*4882a593Smuzhiyun #define IP16_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393*4882a593Smuzhiyun #define IP16_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394*4882a593Smuzhiyun #define IP16_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395*4882a593Smuzhiyun #define IP16_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_B) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396*4882a593Smuzhiyun #define IP17_3_0 FM(USB31_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397*4882a593Smuzhiyun #define IP17_7_4 FM(USB31_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun #define PINMUX_GPSR \
400*4882a593Smuzhiyun \
401*4882a593Smuzhiyun GPSR6_31 \
402*4882a593Smuzhiyun GPSR6_30 \
403*4882a593Smuzhiyun GPSR6_29 \
404*4882a593Smuzhiyun GPSR6_28 \
405*4882a593Smuzhiyun GPSR1_27 GPSR6_27 \
406*4882a593Smuzhiyun GPSR1_26 GPSR6_26 \
407*4882a593Smuzhiyun GPSR1_25 GPSR5_25 GPSR6_25 \
408*4882a593Smuzhiyun GPSR1_24 GPSR5_24 GPSR6_24 \
409*4882a593Smuzhiyun GPSR1_23 GPSR5_23 GPSR6_23 \
410*4882a593Smuzhiyun GPSR1_22 GPSR5_22 GPSR6_22 \
411*4882a593Smuzhiyun GPSR1_21 GPSR5_21 GPSR6_21 \
412*4882a593Smuzhiyun GPSR1_20 GPSR5_20 GPSR6_20 \
413*4882a593Smuzhiyun GPSR1_19 GPSR5_19 GPSR6_19 \
414*4882a593Smuzhiyun GPSR1_18 GPSR5_18 GPSR6_18 \
415*4882a593Smuzhiyun GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
416*4882a593Smuzhiyun GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
417*4882a593Smuzhiyun GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
418*4882a593Smuzhiyun GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
419*4882a593Smuzhiyun GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
420*4882a593Smuzhiyun GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
421*4882a593Smuzhiyun GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
422*4882a593Smuzhiyun GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
423*4882a593Smuzhiyun GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
424*4882a593Smuzhiyun GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
425*4882a593Smuzhiyun GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
426*4882a593Smuzhiyun GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
427*4882a593Smuzhiyun GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
428*4882a593Smuzhiyun GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
429*4882a593Smuzhiyun GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
430*4882a593Smuzhiyun GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
431*4882a593Smuzhiyun GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
432*4882a593Smuzhiyun GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #define PINMUX_IPSR \
435*4882a593Smuzhiyun \
436*4882a593Smuzhiyun FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
437*4882a593Smuzhiyun FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
438*4882a593Smuzhiyun FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
439*4882a593Smuzhiyun FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
440*4882a593Smuzhiyun FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
441*4882a593Smuzhiyun FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
442*4882a593Smuzhiyun FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
443*4882a593Smuzhiyun FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
444*4882a593Smuzhiyun \
445*4882a593Smuzhiyun FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
446*4882a593Smuzhiyun FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
447*4882a593Smuzhiyun FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
448*4882a593Smuzhiyun FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
449*4882a593Smuzhiyun FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
450*4882a593Smuzhiyun FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
451*4882a593Smuzhiyun FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
452*4882a593Smuzhiyun FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
453*4882a593Smuzhiyun \
454*4882a593Smuzhiyun FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
455*4882a593Smuzhiyun FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
456*4882a593Smuzhiyun FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
457*4882a593Smuzhiyun FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
458*4882a593Smuzhiyun FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
459*4882a593Smuzhiyun FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
460*4882a593Smuzhiyun FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
461*4882a593Smuzhiyun FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
462*4882a593Smuzhiyun \
463*4882a593Smuzhiyun FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
464*4882a593Smuzhiyun FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
465*4882a593Smuzhiyun FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
466*4882a593Smuzhiyun FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
467*4882a593Smuzhiyun FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
468*4882a593Smuzhiyun FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
469*4882a593Smuzhiyun FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
470*4882a593Smuzhiyun FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
471*4882a593Smuzhiyun \
472*4882a593Smuzhiyun FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 \
473*4882a593Smuzhiyun FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 \
474*4882a593Smuzhiyun FM(IP16_11_8) IP16_11_8 \
475*4882a593Smuzhiyun FM(IP16_15_12) IP16_15_12 \
476*4882a593Smuzhiyun FM(IP16_19_16) IP16_19_16 \
477*4882a593Smuzhiyun FM(IP16_23_20) IP16_23_20 \
478*4882a593Smuzhiyun FM(IP16_27_24) IP16_27_24 \
479*4882a593Smuzhiyun FM(IP16_31_28) IP16_31_28
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
482*4882a593Smuzhiyun #define MOD_SEL0_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3)
483*4882a593Smuzhiyun #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
484*4882a593Smuzhiyun #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
485*4882a593Smuzhiyun #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
486*4882a593Smuzhiyun #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
487*4882a593Smuzhiyun #define MOD_SEL0_21_20 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0)
488*4882a593Smuzhiyun #define MOD_SEL0_19 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
489*4882a593Smuzhiyun #define MOD_SEL0_18 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
490*4882a593Smuzhiyun #define MOD_SEL0_17 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
491*4882a593Smuzhiyun #define MOD_SEL0_16_15 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
492*4882a593Smuzhiyun #define MOD_SEL0_14 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
493*4882a593Smuzhiyun #define MOD_SEL0_13 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
494*4882a593Smuzhiyun #define MOD_SEL0_12 FM(SEL_FSO_0) FM(SEL_FSO_1)
495*4882a593Smuzhiyun #define MOD_SEL0_11 FM(SEL_FM_0) FM(SEL_FM_1)
496*4882a593Smuzhiyun #define MOD_SEL0_10 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
497*4882a593Smuzhiyun #define MOD_SEL0_9 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
498*4882a593Smuzhiyun #define MOD_SEL0_8 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
499*4882a593Smuzhiyun #define MOD_SEL0_7_6 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
500*4882a593Smuzhiyun #define MOD_SEL0_5_4 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
501*4882a593Smuzhiyun #define MOD_SEL0_3 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
502*4882a593Smuzhiyun #define MOD_SEL0_2_1 FM(SEL_ADG_0) FM(SEL_ADG_1) FM(SEL_ADG_2) FM(SEL_ADG_3)
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
505*4882a593Smuzhiyun #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
506*4882a593Smuzhiyun #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
507*4882a593Smuzhiyun #define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
508*4882a593Smuzhiyun #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
509*4882a593Smuzhiyun #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
510*4882a593Smuzhiyun #define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
511*4882a593Smuzhiyun #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
512*4882a593Smuzhiyun #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
513*4882a593Smuzhiyun #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
514*4882a593Smuzhiyun #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
515*4882a593Smuzhiyun #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
516*4882a593Smuzhiyun #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
517*4882a593Smuzhiyun #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
518*4882a593Smuzhiyun #define MOD_SEL1_10 FM(SEL_SATA_0) FM(SEL_SATA_1)
519*4882a593Smuzhiyun #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
520*4882a593Smuzhiyun #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
521*4882a593Smuzhiyun #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
522*4882a593Smuzhiyun #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
523*4882a593Smuzhiyun #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
524*4882a593Smuzhiyun #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
525*4882a593Smuzhiyun #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
526*4882a593Smuzhiyun #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
529*4882a593Smuzhiyun #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
530*4882a593Smuzhiyun #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
531*4882a593Smuzhiyun #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
532*4882a593Smuzhiyun #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun #define PINMUX_MOD_SELS\
535*4882a593Smuzhiyun \
536*4882a593Smuzhiyun MOD_SEL1_31_30 MOD_SEL2_31 \
537*4882a593Smuzhiyun MOD_SEL0_30_29 MOD_SEL2_30 \
538*4882a593Smuzhiyun MOD_SEL1_29_28_27 MOD_SEL2_29 \
539*4882a593Smuzhiyun MOD_SEL0_28_27 \
540*4882a593Smuzhiyun \
541*4882a593Smuzhiyun MOD_SEL0_26_25_24 MOD_SEL1_26 \
542*4882a593Smuzhiyun MOD_SEL1_25_24 \
543*4882a593Smuzhiyun \
544*4882a593Smuzhiyun MOD_SEL0_23 MOD_SEL1_23_22_21 \
545*4882a593Smuzhiyun MOD_SEL0_22 \
546*4882a593Smuzhiyun MOD_SEL0_21_20 \
547*4882a593Smuzhiyun MOD_SEL1_20 \
548*4882a593Smuzhiyun MOD_SEL0_19 MOD_SEL1_19 \
549*4882a593Smuzhiyun MOD_SEL0_18 MOD_SEL1_18_17 \
550*4882a593Smuzhiyun MOD_SEL0_17 \
551*4882a593Smuzhiyun MOD_SEL0_16_15 MOD_SEL1_16 \
552*4882a593Smuzhiyun MOD_SEL1_15_14 \
553*4882a593Smuzhiyun MOD_SEL0_14 \
554*4882a593Smuzhiyun MOD_SEL0_13 MOD_SEL1_13 \
555*4882a593Smuzhiyun MOD_SEL0_12 MOD_SEL1_12 \
556*4882a593Smuzhiyun MOD_SEL0_11 MOD_SEL1_11 \
557*4882a593Smuzhiyun MOD_SEL0_10 MOD_SEL1_10 \
558*4882a593Smuzhiyun MOD_SEL0_9 MOD_SEL1_9 \
559*4882a593Smuzhiyun MOD_SEL0_8 \
560*4882a593Smuzhiyun MOD_SEL0_7_6 \
561*4882a593Smuzhiyun MOD_SEL1_6 \
562*4882a593Smuzhiyun MOD_SEL0_5_4 MOD_SEL1_5 \
563*4882a593Smuzhiyun MOD_SEL1_4 \
564*4882a593Smuzhiyun MOD_SEL0_3 MOD_SEL1_3 \
565*4882a593Smuzhiyun MOD_SEL0_2_1 MOD_SEL1_2 \
566*4882a593Smuzhiyun MOD_SEL1_1 \
567*4882a593Smuzhiyun MOD_SEL1_0 MOD_SEL2_0
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun * These pins are not able to be muxed but have other properties
571*4882a593Smuzhiyun * that can be set, such as drive-strength or pull-up/pull-down enable.
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun #define PINMUX_STATIC \
574*4882a593Smuzhiyun FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
575*4882a593Smuzhiyun FM(QSPI0_IO2) FM(QSPI0_IO3) \
576*4882a593Smuzhiyun FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
577*4882a593Smuzhiyun FM(QSPI1_IO2) FM(QSPI1_IO3) \
578*4882a593Smuzhiyun FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
579*4882a593Smuzhiyun FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
580*4882a593Smuzhiyun FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
581*4882a593Smuzhiyun FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
582*4882a593Smuzhiyun FM(CLKOUT) FM(PRESETOUT) \
583*4882a593Smuzhiyun FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) FM(DU_DOTCLKIN3) \
584*4882a593Smuzhiyun FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun #define PINMUX_PHYS \
587*4882a593Smuzhiyun FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun enum {
590*4882a593Smuzhiyun PINMUX_RESERVED = 0,
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
593*4882a593Smuzhiyun GP_ALL(DATA),
594*4882a593Smuzhiyun PINMUX_DATA_END,
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun #define F_(x, y)
597*4882a593Smuzhiyun #define FM(x) FN_##x,
598*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
599*4882a593Smuzhiyun GP_ALL(FN),
600*4882a593Smuzhiyun PINMUX_GPSR
601*4882a593Smuzhiyun PINMUX_IPSR
602*4882a593Smuzhiyun PINMUX_MOD_SELS
603*4882a593Smuzhiyun PINMUX_FUNCTION_END,
604*4882a593Smuzhiyun #undef F_
605*4882a593Smuzhiyun #undef FM
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #define F_(x, y)
608*4882a593Smuzhiyun #define FM(x) x##_MARK,
609*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
610*4882a593Smuzhiyun PINMUX_GPSR
611*4882a593Smuzhiyun PINMUX_IPSR
612*4882a593Smuzhiyun PINMUX_MOD_SELS
613*4882a593Smuzhiyun PINMUX_STATIC
614*4882a593Smuzhiyun PINMUX_PHYS
615*4882a593Smuzhiyun PINMUX_MARK_END,
616*4882a593Smuzhiyun #undef F_
617*4882a593Smuzhiyun #undef FM
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun static const u16 pinmux_data[] = {
621*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(),
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun PINMUX_SINGLE(AVS1),
624*4882a593Smuzhiyun PINMUX_SINGLE(AVS2),
625*4882a593Smuzhiyun PINMUX_SINGLE(GP7_02),
626*4882a593Smuzhiyun PINMUX_SINGLE(GP7_03),
627*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_RXD),
628*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_SCK),
629*4882a593Smuzhiyun PINMUX_SINGLE(MSIOF0_TXD),
630*4882a593Smuzhiyun PINMUX_SINGLE(SD2_CMD),
631*4882a593Smuzhiyun PINMUX_SINGLE(SD3_CLK),
632*4882a593Smuzhiyun PINMUX_SINGLE(SD3_CMD),
633*4882a593Smuzhiyun PINMUX_SINGLE(SD3_DAT0),
634*4882a593Smuzhiyun PINMUX_SINGLE(SD3_DAT1),
635*4882a593Smuzhiyun PINMUX_SINGLE(SD3_DAT2),
636*4882a593Smuzhiyun PINMUX_SINGLE(SD3_DAT3),
637*4882a593Smuzhiyun PINMUX_SINGLE(SD3_DS),
638*4882a593Smuzhiyun PINMUX_SINGLE(SSI_SCK5),
639*4882a593Smuzhiyun PINMUX_SINGLE(SSI_SDATA5),
640*4882a593Smuzhiyun PINMUX_SINGLE(SSI_WS5),
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* IPSR0 */
643*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
644*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
647*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
648*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
651*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
652*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
655*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
656*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
659*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
660*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
661*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP0_19_16, SCL5, I2C_SEL_5_1),
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
664*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
665*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
666*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP0_23_20, SDA5, I2C_SEL_5_1),
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
669*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
670*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
671*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
672*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
673*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
676*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
677*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
678*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
679*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
680*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* IPSR1 */
683*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
684*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
685*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
686*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
687*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
690*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
691*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, A25),
692*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
693*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
694*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
697*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
698*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, A24),
699*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
700*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
701*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
704*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
705*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, A23),
706*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
707*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
708*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
711*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
712*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_16, A22),
713*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
714*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A, I2C_SEL_3_0, SEL_PWM1_0),
717*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_23_20, A21, I2C_SEL_3_0),
718*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
719*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B, I2C_SEL_3_0, SEL_VIN4_1),
720*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B, I2C_SEL_3_0, SEL_IEBUS_1),
721*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP1_23_20, SCL3, I2C_SEL_3_1),
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A, I2C_SEL_3_0, SEL_PWM2_0),
724*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_27_24, A20, I2C_SEL_3_0),
725*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
726*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B, I2C_SEL_3_0, SEL_IEBUS_1),
727*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP1_27_24, SDA3, I2C_SEL_3_1),
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, A0),
730*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
731*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
732*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
733*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
734*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* IPSR2 */
737*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, A1),
738*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
739*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
740*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
741*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
742*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, A2),
745*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
746*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
747*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
748*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
749*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, A3),
752*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
753*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
754*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
755*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
756*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, A4),
759*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
760*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
761*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
762*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
763*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, A5),
766*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
767*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
768*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
769*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
770*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
771*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, A6),
774*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
775*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
776*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
777*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
778*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
779*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, A7),
782*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
783*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
784*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
785*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
786*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
787*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_28, A8),
790*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
791*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
792*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
793*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
794*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
795*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* IPSR3 */
798*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, A9),
799*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
800*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
801*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, A10),
804*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
805*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
806*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, A11),
809*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
810*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
811*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
812*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
813*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
814*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
815*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
816*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, A12),
819*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
820*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
821*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
822*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
823*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, A13),
826*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
827*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
828*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
829*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
830*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, A14),
833*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
834*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
835*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
836*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
837*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, A15),
840*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
841*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
842*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
843*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
844*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, A16),
847*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
848*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
849*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* IPSR4 */
852*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, A17),
853*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
854*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
855*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, A18),
858*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
859*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
860*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, A19),
863*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
864*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
865*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
868*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, CS1_N_A26),
871*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
872*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
875*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
876*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
877*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
878*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
879*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
880*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
881*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
884*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
885*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
886*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
887*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
888*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
891*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
892*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
893*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
894*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
895*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* IPSR5 */
898*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
899*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
900*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
901*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
902*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
903*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
904*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
907*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
908*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
909*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
910*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
911*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
912*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
913*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
916*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
917*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
918*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, D0),
921*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
922*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
923*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
924*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, D1),
927*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
928*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
929*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
930*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, D2),
933*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
934*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
935*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, D3),
938*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
939*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
940*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, D4),
943*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
944*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
945*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* IPSR6 */
948*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, D5),
949*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
950*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
951*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, D6),
954*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
955*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
956*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, D7),
959*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
960*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
961*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, D8),
964*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
965*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
966*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
967*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
968*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, D9),
971*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
972*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
973*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
974*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, D10),
977*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
978*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
979*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
980*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
981*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
982*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, D11),
985*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
986*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
987*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
988*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
989*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
990*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, D12),
993*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
994*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
995*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
996*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
997*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* IPSR7 */
1000*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, D13),
1001*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
1002*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
1003*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
1004*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
1005*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, D14),
1008*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
1009*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
1010*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
1011*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
1012*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
1013*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, D15),
1016*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
1017*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
1018*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
1019*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
1020*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
1021*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_15_12, FSCLKST),
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
1026*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
1027*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
1030*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
1031*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
1034*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
1035*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
1036*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
1039*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
1040*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
1041*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* IPSR8 */
1044*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
1045*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
1046*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
1047*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
1050*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
1051*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
1052*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
1055*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
1056*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
1059*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
1060*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
1061*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
1064*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
1065*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
1066*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
1067*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
1070*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
1071*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
1072*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
1073*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1076*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
1077*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
1078*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1079*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1082*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
1083*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
1084*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1085*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* IPSR9 */
1088*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7_4, SD2_DAT0),
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT1),
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT2),
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT3),
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_23_20, SD2_DS),
1099*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_23_20, SATA_DEVSLP_B, SEL_SATA_1),
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT4),
1102*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_27_24, SD2_CD_A, SEL_SDHI2_0),
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT5),
1105*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_28, SD2_WP_A, SEL_SDHI2_0),
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* IPSR10 */
1108*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT6),
1109*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_3_0, SD3_CD),
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT7),
1112*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_7_4, SD3_WP),
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_8, SD0_CD),
1115*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_8, SCL2_B, SEL_I2C2_1),
1116*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_15_12, SD0_WP),
1119*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_15_12, SDA2_B, SEL_I2C2_1),
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_19_16, SD1_CD, I2C_SEL_0_0),
1122*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP10_19_16, SIM0_CLK_B, I2C_SEL_0_0, SEL_SIMCARD_1),
1123*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP10_19_16, SCL0, I2C_SEL_0_1),
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_20, SD1_WP, I2C_SEL_0_0),
1126*4882a593Smuzhiyun PINMUX_IPSR_PHYS_MSEL(IP10_23_20, SIM0_D_B, I2C_SEL_0_0, SEL_SIMCARD_1),
1127*4882a593Smuzhiyun PINMUX_IPSR_PHYS(IP10_23_20, SDA0, I2C_SEL_0_1),
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, SCK0),
1130*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, HSCK1_B, SEL_HSCIF1_1),
1131*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
1132*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, AUDIO_CLKC_B, SEL_ADG_1),
1133*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
1134*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1135*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1136*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1137*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_27_24, ADICHS2),
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_28, RX0),
1140*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, HRX1_B, SEL_HSCIF1_1),
1141*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, TS_SCK0_C, SEL_TSIF0_2),
1142*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1143*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun /* IPSR11 */
1146*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_3_0, TX0),
1147*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, HTX1_B, SEL_HSCIF1_1),
1148*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1149*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1150*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, CTS0_N),
1153*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1154*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1155*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1156*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1157*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1158*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_4, AUDIO_CLKOUT_C, SEL_ADG_2),
1159*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_4, ADICS_SAMP),
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_8, RTS0_N),
1162*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1163*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
1164*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, AUDIO_CLKA_B, SEL_ADG_1),
1165*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, SCL2_A, SEL_I2C2_0),
1166*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1167*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
1168*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_8, ADICHS1),
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, RX1_A, SEL_SCIF1_0),
1171*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, HRX1_A, SEL_HSCIF1_0),
1172*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1173*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1174*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, TX1_A, SEL_SCIF1_0),
1177*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, HTX1_A, SEL_HSCIF1_0),
1178*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1179*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1180*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19_16, RIF1_D0_C, SEL_DRIF1_2),
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_20, CTS1_N),
1183*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1184*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1185*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1186*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1187*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_20, RIF1_D0_B, SEL_DRIF1_1),
1188*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_20, ADIDATA),
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N),
1191*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1192*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1193*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1194*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1195*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27_24, RIF1_D1_B, SEL_DRIF1_1),
1196*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27_24, ADICHS0),
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, SCK2),
1199*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, SCIF_CLK_B, SEL_SCIF1_1),
1200*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1201*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK1_C, SEL_TSIF1_2),
1202*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1203*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_28, RIF1_CLK_B, SEL_DRIF1_1),
1204*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_28, ADICLK),
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* IPSR12 */
1207*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, TX2_A, SEL_SCIF2_0),
1208*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, SD2_CD_B, SEL_SDHI2_1),
1209*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, SCL1_A, SEL_I2C1_0),
1210*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, FMCLK_A, SEL_FM_0),
1211*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, RIF1_D1_C, SEL_DRIF1_2),
1212*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_0, FSO_CFE_0_B, SEL_FSO_1),
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, RX2_A, SEL_SCIF2_0),
1215*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, SD2_WP_B, SEL_SDHI2_1),
1216*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, SDA1_A, SEL_I2C1_0),
1217*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, FMIN_A, SEL_FM_0),
1218*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1219*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_7_4, FSO_CFE_1_B, SEL_FSO_1),
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_11_8, HSCK0),
1222*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
1223*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKB_A, SEL_ADG_0),
1224*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, SSI_SDATA1_B, SEL_SSI_1),
1225*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, TS_SCK0_D, SEL_TSIF0_3),
1226*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1227*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_12, HRX0),
1230*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1231*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, SSI_SDATA2_B, SEL_SSI_1),
1232*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1233*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1234*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_12, RIF0_D0_C, SEL_DRIF0_2),
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_16, HTX0),
1237*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1238*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, SSI_SDATA9_B, SEL_SSI_1),
1239*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1240*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1241*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_16, RIF0_D1_C, SEL_DRIF0_2),
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_20, HCTS0_N),
1244*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, RX2_B, SEL_SCIF2_1),
1245*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1246*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, SSI_SCK9_A, SEL_SSI_0),
1247*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1248*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1249*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1250*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_20, AUDIO_CLKOUT1_A, SEL_ADG_0),
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_27_24, HRTS0_N),
1253*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, TX2_B, SEL_SCIF2_1),
1254*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1255*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS9_A, SEL_SSI_0),
1256*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1257*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, BPFCLK_A, SEL_FM_0),
1258*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_27_24, AUDIO_CLKOUT2_A, SEL_ADG_0),
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
1261*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_31_28, AUDIO_CLKOUT_A, SEL_ADG_0),
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* IPSR13 */
1264*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1265*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_3_0, RX5),
1266*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKA_C, SEL_ADG_2),
1267*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, SSI_SCK2_A, SEL_SSI_0),
1268*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1269*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKOUT3_A, SEL_ADG_0),
1270*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1273*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_7_4, TX5),
1274*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
1275*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKC_A, SEL_ADG_0),
1276*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, SSI_WS2_A, SEL_SSI_0),
1277*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1278*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKOUT_D, SEL_ADG_3),
1279*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11_8, MLB_CLK),
1282*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1283*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_8, SCL1_B, SEL_I2C1_1),
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_15_12, MLB_SIG),
1286*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, RX1_B, SEL_SCIF1_1),
1287*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1288*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15_12, SDA1_B, SEL_I2C1_1),
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_19_16, MLB_DAT),
1291*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, TX1_B, SEL_SCIF1_1),
1292*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_23_20, SSI_SCK01239),
1295*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_27_24, SSI_WS01239),
1298*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_31_28, SSI_SDATA0),
1301*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* IPSR14 */
1304*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_3_0, SSI_SDATA1_A, SEL_SSI_0),
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA2_A, SEL_SSI_0),
1307*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_7_4, SSI_SCK1_B, SEL_SSI_1),
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_11_8, SSI_SCK349),
1310*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1311*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_15_12, SSI_WS349),
1314*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1315*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1316*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_19_16, SSI_SDATA3),
1319*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1320*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1321*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, TS_SCK0_A, SEL_TSIF0_0),
1322*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1323*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, RIF0_D1_A, SEL_DRIF0_0),
1324*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_16, RIF2_D0_A, SEL_DRIF2_0),
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK4),
1327*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, HRX2_A, SEL_HSCIF2_0),
1328*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1329*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1330*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1331*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1332*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS4),
1335*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, HTX2_A, SEL_HSCIF2_0),
1336*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1337*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1338*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1339*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1340*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA4),
1343*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, HSCK2_A, SEL_HSCIF2_0),
1344*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1345*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1346*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1347*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, RIF0_D0_A, SEL_DRIF0_0),
1348*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_28, RIF2_D1_A, SEL_DRIF2_0),
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /* IPSR15 */
1351*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_3_0, SSI_SCK6),
1352*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_3_0, USB2_PWEN),
1353*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_7_4, SSI_WS6),
1356*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_7_4, USB2_OVC),
1357*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_7_4, SIM0_D_D, SEL_SIMCARD_3),
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_8, SSI_SDATA6),
1360*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
1361*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_8, SATA_DEVSLP_A, SEL_SATA_0),
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK78),
1364*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, HRX2_B, SEL_HSCIF2_1),
1365*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1366*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, TS_SCK1_A, SEL_TSIF1_0),
1367*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1368*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1369*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS78),
1372*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, HTX2_B, SEL_HSCIF2_1),
1373*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1374*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1375*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1376*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1377*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA7),
1380*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1381*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1382*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1383*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1384*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, RIF1_D0_A, SEL_DRIF1_0),
1385*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, RIF3_D0_A, SEL_DRIF3_0),
1386*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_20, TCLK2_A, SEL_TIMER_TMU_0),
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_27_24, SSI_SDATA8),
1389*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1390*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1391*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1392*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1393*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, RIF1_D1_A, SEL_DRIF1_0),
1394*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_27_24, RIF3_D1_A, SEL_DRIF3_0),
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, SSI_SDATA9_A, SEL_SSI_0),
1397*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_B, SEL_HSCIF2_1),
1398*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1399*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, HSCK1_A, SEL_HSCIF1_0),
1400*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS1_B, SEL_SSI_1),
1401*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_31_28, SCK1),
1402*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
1403*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_31_28, SCK5),
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /* IPSR16 */
1406*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_3_0, AUDIO_CLKA_A, SEL_ADG_0),
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_4, AUDIO_CLKB_B, SEL_ADG_1),
1409*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_4, SCIF_CLK_A, SEL_SCIF1_0),
1410*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1411*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_REMOCON_0),
1412*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_11_8, USB0_PWEN),
1415*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1416*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, TS_SCK1_D, SEL_TSIF1_3),
1417*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1418*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, BPFCLK_B, SEL_FM_1),
1419*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_15_12, USB0_OVC),
1422*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, SIM0_D_C, SEL_SIMCARD_2),
1423*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, TS_SDAT1_D, SEL_TSIF1_3),
1424*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, STP_ISD_1_D, SEL_SSP1_1_3),
1425*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_8, RIF3_SYNC_B, SEL_DRIF3_1),
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_19_16, USB1_PWEN),
1428*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1429*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, SSI_SCK1_A, SEL_SSI_0),
1430*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, TS_SCK0_E, SEL_TSIF0_4),
1431*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1432*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, FMCLK_B, SEL_FM_1),
1433*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1434*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_23_20, USB1_OVC),
1437*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1438*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, SSI_WS1_A, SEL_SSI_0),
1439*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1440*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1441*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, FMIN_B, SEL_FM_1),
1442*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1443*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_23_20, REMOCON_B, SEL_REMOCON_1),
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_27_24, USB30_PWEN),
1446*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, AUDIO_CLKOUT_B, SEL_ADG_1),
1447*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, SSI_SCK2_B, SEL_SSI_1),
1448*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1449*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
1450*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1451*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D0_B, SEL_DRIF3_1),
1452*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_27_24, TCLK2_B, SEL_TIMER_TMU_1),
1453*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_27_24, TPU0TO0),
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_31_28, USB30_OVC),
1456*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, AUDIO_CLKOUT1_B, SEL_ADG_1),
1457*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS2_B, SEL_SSI_1),
1458*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1459*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1460*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1461*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, RIF3_D1_B, SEL_DRIF3_1),
1462*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_31_28, FSO_TOE_B, SEL_FSO_1),
1463*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_31_28, TPU0TO1),
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun /* IPSR17 */
1466*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP17_3_0, USB31_PWEN),
1467*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKOUT2_B, SEL_ADG_1),
1468*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_B, SEL_SSI_1),
1469*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1470*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1471*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_3_0, RIF2_D0_B, SEL_DRIF2_1),
1472*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP17_3_0, TPU0TO2),
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP17_7_4, USB31_OVC),
1475*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKOUT3_B, SEL_ADG_1),
1476*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_B, SEL_SSI_1),
1477*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1478*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1479*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP17_7_4, RIF2_D1_B, SEL_DRIF2_1),
1480*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP17_7_4, TPU0TO3),
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /*
1483*4882a593Smuzhiyun * Static pins can not be muxed between different functions but
1484*4882a593Smuzhiyun * still need mark entries in the pinmux list. Add each static
1485*4882a593Smuzhiyun * pin to the list without an associated function. The sh-pfc
1486*4882a593Smuzhiyun * core will do the right thing and skip trying to mux the pin
1487*4882a593Smuzhiyun * while still applying configuration to it.
1488*4882a593Smuzhiyun */
1489*4882a593Smuzhiyun #define FM(x) PINMUX_DATA(x##_MARK, 0),
1490*4882a593Smuzhiyun PINMUX_STATIC
1491*4882a593Smuzhiyun #undef FM
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /*
1495*4882a593Smuzhiyun * Pins not associated with a GPIO port.
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun enum {
1498*4882a593Smuzhiyun GP_ASSIGN_LAST(),
1499*4882a593Smuzhiyun NOGP_ALL(),
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1503*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
1504*4882a593Smuzhiyun PINMUX_NOGP_ALL(),
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /* - AUDIO CLOCK ------------------------------------------------------------ */
1508*4882a593Smuzhiyun static const unsigned int audio_clk_a_a_pins[] = {
1509*4882a593Smuzhiyun /* CLK A */
1510*4882a593Smuzhiyun RCAR_GP_PIN(6, 22),
1511*4882a593Smuzhiyun };
1512*4882a593Smuzhiyun static const unsigned int audio_clk_a_a_mux[] = {
1513*4882a593Smuzhiyun AUDIO_CLKA_A_MARK,
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun static const unsigned int audio_clk_a_b_pins[] = {
1516*4882a593Smuzhiyun /* CLK A */
1517*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
1518*4882a593Smuzhiyun };
1519*4882a593Smuzhiyun static const unsigned int audio_clk_a_b_mux[] = {
1520*4882a593Smuzhiyun AUDIO_CLKA_B_MARK,
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun static const unsigned int audio_clk_a_c_pins[] = {
1523*4882a593Smuzhiyun /* CLK A */
1524*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun static const unsigned int audio_clk_a_c_mux[] = {
1527*4882a593Smuzhiyun AUDIO_CLKA_C_MARK,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun static const unsigned int audio_clk_b_a_pins[] = {
1530*4882a593Smuzhiyun /* CLK B */
1531*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun static const unsigned int audio_clk_b_a_mux[] = {
1534*4882a593Smuzhiyun AUDIO_CLKB_A_MARK,
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_pins[] = {
1537*4882a593Smuzhiyun /* CLK B */
1538*4882a593Smuzhiyun RCAR_GP_PIN(6, 23),
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_mux[] = {
1541*4882a593Smuzhiyun AUDIO_CLKB_B_MARK,
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun static const unsigned int audio_clk_c_a_pins[] = {
1544*4882a593Smuzhiyun /* CLK C */
1545*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun static const unsigned int audio_clk_c_a_mux[] = {
1548*4882a593Smuzhiyun AUDIO_CLKC_A_MARK,
1549*4882a593Smuzhiyun };
1550*4882a593Smuzhiyun static const unsigned int audio_clk_c_b_pins[] = {
1551*4882a593Smuzhiyun /* CLK C */
1552*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun static const unsigned int audio_clk_c_b_mux[] = {
1555*4882a593Smuzhiyun AUDIO_CLKC_B_MARK,
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun static const unsigned int audio_clkout_a_pins[] = {
1558*4882a593Smuzhiyun /* CLKOUT */
1559*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun static const unsigned int audio_clkout_a_mux[] = {
1562*4882a593Smuzhiyun AUDIO_CLKOUT_A_MARK,
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun static const unsigned int audio_clkout_b_pins[] = {
1565*4882a593Smuzhiyun /* CLKOUT */
1566*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
1567*4882a593Smuzhiyun };
1568*4882a593Smuzhiyun static const unsigned int audio_clkout_b_mux[] = {
1569*4882a593Smuzhiyun AUDIO_CLKOUT_B_MARK,
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun static const unsigned int audio_clkout_c_pins[] = {
1572*4882a593Smuzhiyun /* CLKOUT */
1573*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
1574*4882a593Smuzhiyun };
1575*4882a593Smuzhiyun static const unsigned int audio_clkout_c_mux[] = {
1576*4882a593Smuzhiyun AUDIO_CLKOUT_C_MARK,
1577*4882a593Smuzhiyun };
1578*4882a593Smuzhiyun static const unsigned int audio_clkout_d_pins[] = {
1579*4882a593Smuzhiyun /* CLKOUT */
1580*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun static const unsigned int audio_clkout_d_mux[] = {
1583*4882a593Smuzhiyun AUDIO_CLKOUT_D_MARK,
1584*4882a593Smuzhiyun };
1585*4882a593Smuzhiyun static const unsigned int audio_clkout1_a_pins[] = {
1586*4882a593Smuzhiyun /* CLKOUT1 */
1587*4882a593Smuzhiyun RCAR_GP_PIN(5, 15),
1588*4882a593Smuzhiyun };
1589*4882a593Smuzhiyun static const unsigned int audio_clkout1_a_mux[] = {
1590*4882a593Smuzhiyun AUDIO_CLKOUT1_A_MARK,
1591*4882a593Smuzhiyun };
1592*4882a593Smuzhiyun static const unsigned int audio_clkout1_b_pins[] = {
1593*4882a593Smuzhiyun /* CLKOUT1 */
1594*4882a593Smuzhiyun RCAR_GP_PIN(6, 29),
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun static const unsigned int audio_clkout1_b_mux[] = {
1597*4882a593Smuzhiyun AUDIO_CLKOUT1_B_MARK,
1598*4882a593Smuzhiyun };
1599*4882a593Smuzhiyun static const unsigned int audio_clkout2_a_pins[] = {
1600*4882a593Smuzhiyun /* CLKOUT2 */
1601*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun static const unsigned int audio_clkout2_a_mux[] = {
1604*4882a593Smuzhiyun AUDIO_CLKOUT2_A_MARK,
1605*4882a593Smuzhiyun };
1606*4882a593Smuzhiyun static const unsigned int audio_clkout2_b_pins[] = {
1607*4882a593Smuzhiyun /* CLKOUT2 */
1608*4882a593Smuzhiyun RCAR_GP_PIN(6, 30),
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun static const unsigned int audio_clkout2_b_mux[] = {
1611*4882a593Smuzhiyun AUDIO_CLKOUT2_B_MARK,
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun static const unsigned int audio_clkout3_a_pins[] = {
1615*4882a593Smuzhiyun /* CLKOUT3 */
1616*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun static const unsigned int audio_clkout3_a_mux[] = {
1619*4882a593Smuzhiyun AUDIO_CLKOUT3_A_MARK,
1620*4882a593Smuzhiyun };
1621*4882a593Smuzhiyun static const unsigned int audio_clkout3_b_pins[] = {
1622*4882a593Smuzhiyun /* CLKOUT3 */
1623*4882a593Smuzhiyun RCAR_GP_PIN(6, 31),
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun static const unsigned int audio_clkout3_b_mux[] = {
1626*4882a593Smuzhiyun AUDIO_CLKOUT3_B_MARK,
1627*4882a593Smuzhiyun };
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun /* - EtherAVB --------------------------------------------------------------- */
1630*4882a593Smuzhiyun static const unsigned int avb_link_pins[] = {
1631*4882a593Smuzhiyun /* AVB_LINK */
1632*4882a593Smuzhiyun RCAR_GP_PIN(2, 12),
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun static const unsigned int avb_link_mux[] = {
1635*4882a593Smuzhiyun AVB_LINK_MARK,
1636*4882a593Smuzhiyun };
1637*4882a593Smuzhiyun static const unsigned int avb_magic_pins[] = {
1638*4882a593Smuzhiyun /* AVB_MAGIC_ */
1639*4882a593Smuzhiyun RCAR_GP_PIN(2, 10),
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun static const unsigned int avb_magic_mux[] = {
1642*4882a593Smuzhiyun AVB_MAGIC_MARK,
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun static const unsigned int avb_phy_int_pins[] = {
1645*4882a593Smuzhiyun /* AVB_PHY_INT */
1646*4882a593Smuzhiyun RCAR_GP_PIN(2, 11),
1647*4882a593Smuzhiyun };
1648*4882a593Smuzhiyun static const unsigned int avb_phy_int_mux[] = {
1649*4882a593Smuzhiyun AVB_PHY_INT_MARK,
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun static const unsigned int avb_mdio_pins[] = {
1652*4882a593Smuzhiyun /* AVB_MDC, AVB_MDIO */
1653*4882a593Smuzhiyun RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
1654*4882a593Smuzhiyun };
1655*4882a593Smuzhiyun static const unsigned int avb_mdio_mux[] = {
1656*4882a593Smuzhiyun AVB_MDC_MARK, AVB_MDIO_MARK,
1657*4882a593Smuzhiyun };
1658*4882a593Smuzhiyun static const unsigned int avb_mii_pins[] = {
1659*4882a593Smuzhiyun /*
1660*4882a593Smuzhiyun * AVB_TX_CTL, AVB_TXC, AVB_TD0,
1661*4882a593Smuzhiyun * AVB_TD1, AVB_TD2, AVB_TD3,
1662*4882a593Smuzhiyun * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1663*4882a593Smuzhiyun * AVB_RD1, AVB_RD2, AVB_RD3,
1664*4882a593Smuzhiyun * AVB_TXCREFCLK
1665*4882a593Smuzhiyun */
1666*4882a593Smuzhiyun PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
1667*4882a593Smuzhiyun PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
1668*4882a593Smuzhiyun PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
1669*4882a593Smuzhiyun PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
1670*4882a593Smuzhiyun PIN_AVB_TXCREFCLK,
1671*4882a593Smuzhiyun };
1672*4882a593Smuzhiyun static const unsigned int avb_mii_mux[] = {
1673*4882a593Smuzhiyun AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
1674*4882a593Smuzhiyun AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
1675*4882a593Smuzhiyun AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1676*4882a593Smuzhiyun AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1677*4882a593Smuzhiyun AVB_TXCREFCLK_MARK,
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun static const unsigned int avb_avtp_pps_pins[] = {
1680*4882a593Smuzhiyun /* AVB_AVTP_PPS */
1681*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun static const unsigned int avb_avtp_pps_mux[] = {
1684*4882a593Smuzhiyun AVB_AVTP_PPS_MARK,
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun static const unsigned int avb_avtp_match_a_pins[] = {
1687*4882a593Smuzhiyun /* AVB_AVTP_MATCH_A */
1688*4882a593Smuzhiyun RCAR_GP_PIN(2, 13),
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun static const unsigned int avb_avtp_match_a_mux[] = {
1691*4882a593Smuzhiyun AVB_AVTP_MATCH_A_MARK,
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_a_pins[] = {
1694*4882a593Smuzhiyun /* AVB_AVTP_CAPTURE_A */
1695*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_a_mux[] = {
1698*4882a593Smuzhiyun AVB_AVTP_CAPTURE_A_MARK,
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun static const unsigned int avb_avtp_match_b_pins[] = {
1701*4882a593Smuzhiyun /* AVB_AVTP_MATCH_B */
1702*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
1703*4882a593Smuzhiyun };
1704*4882a593Smuzhiyun static const unsigned int avb_avtp_match_b_mux[] = {
1705*4882a593Smuzhiyun AVB_AVTP_MATCH_B_MARK,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_b_pins[] = {
1708*4882a593Smuzhiyun /* AVB_AVTP_CAPTURE_B */
1709*4882a593Smuzhiyun RCAR_GP_PIN(1, 11),
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun static const unsigned int avb_avtp_capture_b_mux[] = {
1712*4882a593Smuzhiyun AVB_AVTP_CAPTURE_B_MARK,
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /* - CAN ------------------------------------------------------------------ */
1716*4882a593Smuzhiyun static const unsigned int can0_data_a_pins[] = {
1717*4882a593Smuzhiyun /* TX, RX */
1718*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun static const unsigned int can0_data_a_mux[] = {
1721*4882a593Smuzhiyun CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun static const unsigned int can0_data_b_pins[] = {
1724*4882a593Smuzhiyun /* TX, RX */
1725*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun static const unsigned int can0_data_b_mux[] = {
1728*4882a593Smuzhiyun CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1729*4882a593Smuzhiyun };
1730*4882a593Smuzhiyun static const unsigned int can1_data_pins[] = {
1731*4882a593Smuzhiyun /* TX, RX */
1732*4882a593Smuzhiyun RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1733*4882a593Smuzhiyun };
1734*4882a593Smuzhiyun static const unsigned int can1_data_mux[] = {
1735*4882a593Smuzhiyun CAN1_TX_MARK, CAN1_RX_MARK,
1736*4882a593Smuzhiyun };
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun /* - CAN Clock -------------------------------------------------------------- */
1739*4882a593Smuzhiyun static const unsigned int can_clk_pins[] = {
1740*4882a593Smuzhiyun /* CLK */
1741*4882a593Smuzhiyun RCAR_GP_PIN(1, 25),
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun static const unsigned int can_clk_mux[] = {
1744*4882a593Smuzhiyun CAN_CLK_MARK,
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* - CAN FD --------------------------------------------------------------- */
1748*4882a593Smuzhiyun static const unsigned int canfd0_data_a_pins[] = {
1749*4882a593Smuzhiyun /* TX, RX */
1750*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun static const unsigned int canfd0_data_a_mux[] = {
1753*4882a593Smuzhiyun CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1754*4882a593Smuzhiyun };
1755*4882a593Smuzhiyun static const unsigned int canfd0_data_b_pins[] = {
1756*4882a593Smuzhiyun /* TX, RX */
1757*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1758*4882a593Smuzhiyun };
1759*4882a593Smuzhiyun static const unsigned int canfd0_data_b_mux[] = {
1760*4882a593Smuzhiyun CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun static const unsigned int canfd1_data_pins[] = {
1763*4882a593Smuzhiyun /* TX, RX */
1764*4882a593Smuzhiyun RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1765*4882a593Smuzhiyun };
1766*4882a593Smuzhiyun static const unsigned int canfd1_data_mux[] = {
1767*4882a593Smuzhiyun CANFD1_TX_MARK, CANFD1_RX_MARK,
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun /* - DRIF0 --------------------------------------------------------------- */
1771*4882a593Smuzhiyun static const unsigned int drif0_ctrl_a_pins[] = {
1772*4882a593Smuzhiyun /* CLK, SYNC */
1773*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun static const unsigned int drif0_ctrl_a_mux[] = {
1776*4882a593Smuzhiyun RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1777*4882a593Smuzhiyun };
1778*4882a593Smuzhiyun static const unsigned int drif0_data0_a_pins[] = {
1779*4882a593Smuzhiyun /* D0 */
1780*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun static const unsigned int drif0_data0_a_mux[] = {
1783*4882a593Smuzhiyun RIF0_D0_A_MARK,
1784*4882a593Smuzhiyun };
1785*4882a593Smuzhiyun static const unsigned int drif0_data1_a_pins[] = {
1786*4882a593Smuzhiyun /* D1 */
1787*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun static const unsigned int drif0_data1_a_mux[] = {
1790*4882a593Smuzhiyun RIF0_D1_A_MARK,
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun static const unsigned int drif0_ctrl_b_pins[] = {
1793*4882a593Smuzhiyun /* CLK, SYNC */
1794*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun static const unsigned int drif0_ctrl_b_mux[] = {
1797*4882a593Smuzhiyun RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1798*4882a593Smuzhiyun };
1799*4882a593Smuzhiyun static const unsigned int drif0_data0_b_pins[] = {
1800*4882a593Smuzhiyun /* D0 */
1801*4882a593Smuzhiyun RCAR_GP_PIN(5, 1),
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun static const unsigned int drif0_data0_b_mux[] = {
1804*4882a593Smuzhiyun RIF0_D0_B_MARK,
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun static const unsigned int drif0_data1_b_pins[] = {
1807*4882a593Smuzhiyun /* D1 */
1808*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun static const unsigned int drif0_data1_b_mux[] = {
1811*4882a593Smuzhiyun RIF0_D1_B_MARK,
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun static const unsigned int drif0_ctrl_c_pins[] = {
1814*4882a593Smuzhiyun /* CLK, SYNC */
1815*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun static const unsigned int drif0_ctrl_c_mux[] = {
1818*4882a593Smuzhiyun RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1819*4882a593Smuzhiyun };
1820*4882a593Smuzhiyun static const unsigned int drif0_data0_c_pins[] = {
1821*4882a593Smuzhiyun /* D0 */
1822*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
1823*4882a593Smuzhiyun };
1824*4882a593Smuzhiyun static const unsigned int drif0_data0_c_mux[] = {
1825*4882a593Smuzhiyun RIF0_D0_C_MARK,
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun static const unsigned int drif0_data1_c_pins[] = {
1828*4882a593Smuzhiyun /* D1 */
1829*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun static const unsigned int drif0_data1_c_mux[] = {
1832*4882a593Smuzhiyun RIF0_D1_C_MARK,
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun /* - DRIF1 --------------------------------------------------------------- */
1835*4882a593Smuzhiyun static const unsigned int drif1_ctrl_a_pins[] = {
1836*4882a593Smuzhiyun /* CLK, SYNC */
1837*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun static const unsigned int drif1_ctrl_a_mux[] = {
1840*4882a593Smuzhiyun RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun static const unsigned int drif1_data0_a_pins[] = {
1843*4882a593Smuzhiyun /* D0 */
1844*4882a593Smuzhiyun RCAR_GP_PIN(6, 19),
1845*4882a593Smuzhiyun };
1846*4882a593Smuzhiyun static const unsigned int drif1_data0_a_mux[] = {
1847*4882a593Smuzhiyun RIF1_D0_A_MARK,
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun static const unsigned int drif1_data1_a_pins[] = {
1850*4882a593Smuzhiyun /* D1 */
1851*4882a593Smuzhiyun RCAR_GP_PIN(6, 20),
1852*4882a593Smuzhiyun };
1853*4882a593Smuzhiyun static const unsigned int drif1_data1_a_mux[] = {
1854*4882a593Smuzhiyun RIF1_D1_A_MARK,
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun static const unsigned int drif1_ctrl_b_pins[] = {
1857*4882a593Smuzhiyun /* CLK, SYNC */
1858*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun static const unsigned int drif1_ctrl_b_mux[] = {
1861*4882a593Smuzhiyun RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun static const unsigned int drif1_data0_b_pins[] = {
1864*4882a593Smuzhiyun /* D0 */
1865*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
1866*4882a593Smuzhiyun };
1867*4882a593Smuzhiyun static const unsigned int drif1_data0_b_mux[] = {
1868*4882a593Smuzhiyun RIF1_D0_B_MARK,
1869*4882a593Smuzhiyun };
1870*4882a593Smuzhiyun static const unsigned int drif1_data1_b_pins[] = {
1871*4882a593Smuzhiyun /* D1 */
1872*4882a593Smuzhiyun RCAR_GP_PIN(5, 8),
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun static const unsigned int drif1_data1_b_mux[] = {
1875*4882a593Smuzhiyun RIF1_D1_B_MARK,
1876*4882a593Smuzhiyun };
1877*4882a593Smuzhiyun static const unsigned int drif1_ctrl_c_pins[] = {
1878*4882a593Smuzhiyun /* CLK, SYNC */
1879*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1880*4882a593Smuzhiyun };
1881*4882a593Smuzhiyun static const unsigned int drif1_ctrl_c_mux[] = {
1882*4882a593Smuzhiyun RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun static const unsigned int drif1_data0_c_pins[] = {
1885*4882a593Smuzhiyun /* D0 */
1886*4882a593Smuzhiyun RCAR_GP_PIN(5, 6),
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun static const unsigned int drif1_data0_c_mux[] = {
1889*4882a593Smuzhiyun RIF1_D0_C_MARK,
1890*4882a593Smuzhiyun };
1891*4882a593Smuzhiyun static const unsigned int drif1_data1_c_pins[] = {
1892*4882a593Smuzhiyun /* D1 */
1893*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
1894*4882a593Smuzhiyun };
1895*4882a593Smuzhiyun static const unsigned int drif1_data1_c_mux[] = {
1896*4882a593Smuzhiyun RIF1_D1_C_MARK,
1897*4882a593Smuzhiyun };
1898*4882a593Smuzhiyun /* - DRIF2 --------------------------------------------------------------- */
1899*4882a593Smuzhiyun static const unsigned int drif2_ctrl_a_pins[] = {
1900*4882a593Smuzhiyun /* CLK, SYNC */
1901*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1902*4882a593Smuzhiyun };
1903*4882a593Smuzhiyun static const unsigned int drif2_ctrl_a_mux[] = {
1904*4882a593Smuzhiyun RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun static const unsigned int drif2_data0_a_pins[] = {
1907*4882a593Smuzhiyun /* D0 */
1908*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun static const unsigned int drif2_data0_a_mux[] = {
1911*4882a593Smuzhiyun RIF2_D0_A_MARK,
1912*4882a593Smuzhiyun };
1913*4882a593Smuzhiyun static const unsigned int drif2_data1_a_pins[] = {
1914*4882a593Smuzhiyun /* D1 */
1915*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
1916*4882a593Smuzhiyun };
1917*4882a593Smuzhiyun static const unsigned int drif2_data1_a_mux[] = {
1918*4882a593Smuzhiyun RIF2_D1_A_MARK,
1919*4882a593Smuzhiyun };
1920*4882a593Smuzhiyun static const unsigned int drif2_ctrl_b_pins[] = {
1921*4882a593Smuzhiyun /* CLK, SYNC */
1922*4882a593Smuzhiyun RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
1923*4882a593Smuzhiyun };
1924*4882a593Smuzhiyun static const unsigned int drif2_ctrl_b_mux[] = {
1925*4882a593Smuzhiyun RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun static const unsigned int drif2_data0_b_pins[] = {
1928*4882a593Smuzhiyun /* D0 */
1929*4882a593Smuzhiyun RCAR_GP_PIN(6, 30),
1930*4882a593Smuzhiyun };
1931*4882a593Smuzhiyun static const unsigned int drif2_data0_b_mux[] = {
1932*4882a593Smuzhiyun RIF2_D0_B_MARK,
1933*4882a593Smuzhiyun };
1934*4882a593Smuzhiyun static const unsigned int drif2_data1_b_pins[] = {
1935*4882a593Smuzhiyun /* D1 */
1936*4882a593Smuzhiyun RCAR_GP_PIN(6, 31),
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun static const unsigned int drif2_data1_b_mux[] = {
1939*4882a593Smuzhiyun RIF2_D1_B_MARK,
1940*4882a593Smuzhiyun };
1941*4882a593Smuzhiyun /* - DRIF3 --------------------------------------------------------------- */
1942*4882a593Smuzhiyun static const unsigned int drif3_ctrl_a_pins[] = {
1943*4882a593Smuzhiyun /* CLK, SYNC */
1944*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun static const unsigned int drif3_ctrl_a_mux[] = {
1947*4882a593Smuzhiyun RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
1948*4882a593Smuzhiyun };
1949*4882a593Smuzhiyun static const unsigned int drif3_data0_a_pins[] = {
1950*4882a593Smuzhiyun /* D0 */
1951*4882a593Smuzhiyun RCAR_GP_PIN(6, 19),
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun static const unsigned int drif3_data0_a_mux[] = {
1954*4882a593Smuzhiyun RIF3_D0_A_MARK,
1955*4882a593Smuzhiyun };
1956*4882a593Smuzhiyun static const unsigned int drif3_data1_a_pins[] = {
1957*4882a593Smuzhiyun /* D1 */
1958*4882a593Smuzhiyun RCAR_GP_PIN(6, 20),
1959*4882a593Smuzhiyun };
1960*4882a593Smuzhiyun static const unsigned int drif3_data1_a_mux[] = {
1961*4882a593Smuzhiyun RIF3_D1_A_MARK,
1962*4882a593Smuzhiyun };
1963*4882a593Smuzhiyun static const unsigned int drif3_ctrl_b_pins[] = {
1964*4882a593Smuzhiyun /* CLK, SYNC */
1965*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun static const unsigned int drif3_ctrl_b_mux[] = {
1968*4882a593Smuzhiyun RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun static const unsigned int drif3_data0_b_pins[] = {
1971*4882a593Smuzhiyun /* D0 */
1972*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
1973*4882a593Smuzhiyun };
1974*4882a593Smuzhiyun static const unsigned int drif3_data0_b_mux[] = {
1975*4882a593Smuzhiyun RIF3_D0_B_MARK,
1976*4882a593Smuzhiyun };
1977*4882a593Smuzhiyun static const unsigned int drif3_data1_b_pins[] = {
1978*4882a593Smuzhiyun /* D1 */
1979*4882a593Smuzhiyun RCAR_GP_PIN(6, 29),
1980*4882a593Smuzhiyun };
1981*4882a593Smuzhiyun static const unsigned int drif3_data1_b_mux[] = {
1982*4882a593Smuzhiyun RIF3_D1_B_MARK,
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
1986*4882a593Smuzhiyun static const unsigned int du_rgb666_pins[] = {
1987*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
1988*4882a593Smuzhiyun RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
1989*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
1990*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1991*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1992*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
1993*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
1994*4882a593Smuzhiyun };
1995*4882a593Smuzhiyun static const unsigned int du_rgb666_mux[] = {
1996*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1997*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK,
1998*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1999*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK,
2000*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2001*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK,
2002*4882a593Smuzhiyun };
2003*4882a593Smuzhiyun static const unsigned int du_rgb888_pins[] = {
2004*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
2005*4882a593Smuzhiyun RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2006*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2007*4882a593Smuzhiyun RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
2008*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2009*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2010*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2011*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2012*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2013*4882a593Smuzhiyun RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2014*4882a593Smuzhiyun };
2015*4882a593Smuzhiyun static const unsigned int du_rgb888_mux[] = {
2016*4882a593Smuzhiyun DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2017*4882a593Smuzhiyun DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2018*4882a593Smuzhiyun DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2019*4882a593Smuzhiyun DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2020*4882a593Smuzhiyun DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2021*4882a593Smuzhiyun DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2022*4882a593Smuzhiyun };
2023*4882a593Smuzhiyun static const unsigned int du_clk_out_0_pins[] = {
2024*4882a593Smuzhiyun /* CLKOUT */
2025*4882a593Smuzhiyun RCAR_GP_PIN(1, 27),
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun static const unsigned int du_clk_out_0_mux[] = {
2028*4882a593Smuzhiyun DU_DOTCLKOUT0_MARK
2029*4882a593Smuzhiyun };
2030*4882a593Smuzhiyun static const unsigned int du_clk_out_1_pins[] = {
2031*4882a593Smuzhiyun /* CLKOUT */
2032*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun static const unsigned int du_clk_out_1_mux[] = {
2035*4882a593Smuzhiyun DU_DOTCLKOUT1_MARK
2036*4882a593Smuzhiyun };
2037*4882a593Smuzhiyun static const unsigned int du_sync_pins[] = {
2038*4882a593Smuzhiyun /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2039*4882a593Smuzhiyun RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun static const unsigned int du_sync_mux[] = {
2042*4882a593Smuzhiyun DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2043*4882a593Smuzhiyun };
2044*4882a593Smuzhiyun static const unsigned int du_oddf_pins[] = {
2045*4882a593Smuzhiyun /* EXDISP/EXODDF/EXCDE */
2046*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun static const unsigned int du_oddf_mux[] = {
2049*4882a593Smuzhiyun DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2050*4882a593Smuzhiyun };
2051*4882a593Smuzhiyun static const unsigned int du_cde_pins[] = {
2052*4882a593Smuzhiyun /* CDE */
2053*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun static const unsigned int du_cde_mux[] = {
2056*4882a593Smuzhiyun DU_CDE_MARK,
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun static const unsigned int du_disp_pins[] = {
2059*4882a593Smuzhiyun /* DISP */
2060*4882a593Smuzhiyun RCAR_GP_PIN(2, 1),
2061*4882a593Smuzhiyun };
2062*4882a593Smuzhiyun static const unsigned int du_disp_mux[] = {
2063*4882a593Smuzhiyun DU_DISP_MARK,
2064*4882a593Smuzhiyun };
2065*4882a593Smuzhiyun /* - HSCIF0 ----------------------------------------------------------------- */
2066*4882a593Smuzhiyun static const unsigned int hscif0_data_pins[] = {
2067*4882a593Smuzhiyun /* RX, TX */
2068*4882a593Smuzhiyun RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun static const unsigned int hscif0_data_mux[] = {
2071*4882a593Smuzhiyun HRX0_MARK, HTX0_MARK,
2072*4882a593Smuzhiyun };
2073*4882a593Smuzhiyun static const unsigned int hscif0_clk_pins[] = {
2074*4882a593Smuzhiyun /* SCK */
2075*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
2076*4882a593Smuzhiyun };
2077*4882a593Smuzhiyun static const unsigned int hscif0_clk_mux[] = {
2078*4882a593Smuzhiyun HSCK0_MARK,
2079*4882a593Smuzhiyun };
2080*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_pins[] = {
2081*4882a593Smuzhiyun /* RTS, CTS */
2082*4882a593Smuzhiyun RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2083*4882a593Smuzhiyun };
2084*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_mux[] = {
2085*4882a593Smuzhiyun HRTS0_N_MARK, HCTS0_N_MARK,
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun /* - HSCIF1 ----------------------------------------------------------------- */
2088*4882a593Smuzhiyun static const unsigned int hscif1_data_a_pins[] = {
2089*4882a593Smuzhiyun /* RX, TX */
2090*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun static const unsigned int hscif1_data_a_mux[] = {
2093*4882a593Smuzhiyun HRX1_A_MARK, HTX1_A_MARK,
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun static const unsigned int hscif1_clk_a_pins[] = {
2096*4882a593Smuzhiyun /* SCK */
2097*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
2098*4882a593Smuzhiyun };
2099*4882a593Smuzhiyun static const unsigned int hscif1_clk_a_mux[] = {
2100*4882a593Smuzhiyun HSCK1_A_MARK,
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_a_pins[] = {
2103*4882a593Smuzhiyun /* RTS, CTS */
2104*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2105*4882a593Smuzhiyun };
2106*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_a_mux[] = {
2107*4882a593Smuzhiyun HRTS1_N_A_MARK, HCTS1_N_A_MARK,
2108*4882a593Smuzhiyun };
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun static const unsigned int hscif1_data_b_pins[] = {
2111*4882a593Smuzhiyun /* RX, TX */
2112*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun static const unsigned int hscif1_data_b_mux[] = {
2115*4882a593Smuzhiyun HRX1_B_MARK, HTX1_B_MARK,
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_pins[] = {
2118*4882a593Smuzhiyun /* SCK */
2119*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_mux[] = {
2122*4882a593Smuzhiyun HSCK1_B_MARK,
2123*4882a593Smuzhiyun };
2124*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_pins[] = {
2125*4882a593Smuzhiyun /* RTS, CTS */
2126*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2127*4882a593Smuzhiyun };
2128*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_mux[] = {
2129*4882a593Smuzhiyun HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2130*4882a593Smuzhiyun };
2131*4882a593Smuzhiyun /* - HSCIF2 ----------------------------------------------------------------- */
2132*4882a593Smuzhiyun static const unsigned int hscif2_data_a_pins[] = {
2133*4882a593Smuzhiyun /* RX, TX */
2134*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2135*4882a593Smuzhiyun };
2136*4882a593Smuzhiyun static const unsigned int hscif2_data_a_mux[] = {
2137*4882a593Smuzhiyun HRX2_A_MARK, HTX2_A_MARK,
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun static const unsigned int hscif2_clk_a_pins[] = {
2140*4882a593Smuzhiyun /* SCK */
2141*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
2142*4882a593Smuzhiyun };
2143*4882a593Smuzhiyun static const unsigned int hscif2_clk_a_mux[] = {
2144*4882a593Smuzhiyun HSCK2_A_MARK,
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_a_pins[] = {
2147*4882a593Smuzhiyun /* RTS, CTS */
2148*4882a593Smuzhiyun RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2149*4882a593Smuzhiyun };
2150*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_a_mux[] = {
2151*4882a593Smuzhiyun HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2152*4882a593Smuzhiyun };
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun static const unsigned int hscif2_data_b_pins[] = {
2155*4882a593Smuzhiyun /* RX, TX */
2156*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun static const unsigned int hscif2_data_b_mux[] = {
2159*4882a593Smuzhiyun HRX2_B_MARK, HTX2_B_MARK,
2160*4882a593Smuzhiyun };
2161*4882a593Smuzhiyun static const unsigned int hscif2_clk_b_pins[] = {
2162*4882a593Smuzhiyun /* SCK */
2163*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun static const unsigned int hscif2_clk_b_mux[] = {
2166*4882a593Smuzhiyun HSCK2_B_MARK,
2167*4882a593Smuzhiyun };
2168*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_b_pins[] = {
2169*4882a593Smuzhiyun /* RTS, CTS */
2170*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_b_mux[] = {
2173*4882a593Smuzhiyun HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun /* - HSCIF3 ----------------------------------------------------------------- */
2176*4882a593Smuzhiyun static const unsigned int hscif3_data_a_pins[] = {
2177*4882a593Smuzhiyun /* RX, TX */
2178*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun static const unsigned int hscif3_data_a_mux[] = {
2181*4882a593Smuzhiyun HRX3_A_MARK, HTX3_A_MARK,
2182*4882a593Smuzhiyun };
2183*4882a593Smuzhiyun static const unsigned int hscif3_clk_pins[] = {
2184*4882a593Smuzhiyun /* SCK */
2185*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
2186*4882a593Smuzhiyun };
2187*4882a593Smuzhiyun static const unsigned int hscif3_clk_mux[] = {
2188*4882a593Smuzhiyun HSCK3_MARK,
2189*4882a593Smuzhiyun };
2190*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_pins[] = {
2191*4882a593Smuzhiyun /* RTS, CTS */
2192*4882a593Smuzhiyun RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun static const unsigned int hscif3_ctrl_mux[] = {
2195*4882a593Smuzhiyun HRTS3_N_MARK, HCTS3_N_MARK,
2196*4882a593Smuzhiyun };
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun static const unsigned int hscif3_data_b_pins[] = {
2199*4882a593Smuzhiyun /* RX, TX */
2200*4882a593Smuzhiyun RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun static const unsigned int hscif3_data_b_mux[] = {
2203*4882a593Smuzhiyun HRX3_B_MARK, HTX3_B_MARK,
2204*4882a593Smuzhiyun };
2205*4882a593Smuzhiyun static const unsigned int hscif3_data_c_pins[] = {
2206*4882a593Smuzhiyun /* RX, TX */
2207*4882a593Smuzhiyun RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun static const unsigned int hscif3_data_c_mux[] = {
2210*4882a593Smuzhiyun HRX3_C_MARK, HTX3_C_MARK,
2211*4882a593Smuzhiyun };
2212*4882a593Smuzhiyun static const unsigned int hscif3_data_d_pins[] = {
2213*4882a593Smuzhiyun /* RX, TX */
2214*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2215*4882a593Smuzhiyun };
2216*4882a593Smuzhiyun static const unsigned int hscif3_data_d_mux[] = {
2217*4882a593Smuzhiyun HRX3_D_MARK, HTX3_D_MARK,
2218*4882a593Smuzhiyun };
2219*4882a593Smuzhiyun /* - HSCIF4 ----------------------------------------------------------------- */
2220*4882a593Smuzhiyun static const unsigned int hscif4_data_a_pins[] = {
2221*4882a593Smuzhiyun /* RX, TX */
2222*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2223*4882a593Smuzhiyun };
2224*4882a593Smuzhiyun static const unsigned int hscif4_data_a_mux[] = {
2225*4882a593Smuzhiyun HRX4_A_MARK, HTX4_A_MARK,
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun static const unsigned int hscif4_clk_pins[] = {
2228*4882a593Smuzhiyun /* SCK */
2229*4882a593Smuzhiyun RCAR_GP_PIN(1, 11),
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun static const unsigned int hscif4_clk_mux[] = {
2232*4882a593Smuzhiyun HSCK4_MARK,
2233*4882a593Smuzhiyun };
2234*4882a593Smuzhiyun static const unsigned int hscif4_ctrl_pins[] = {
2235*4882a593Smuzhiyun /* RTS, CTS */
2236*4882a593Smuzhiyun RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun static const unsigned int hscif4_ctrl_mux[] = {
2239*4882a593Smuzhiyun HRTS4_N_MARK, HCTS4_N_MARK,
2240*4882a593Smuzhiyun };
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun static const unsigned int hscif4_data_b_pins[] = {
2243*4882a593Smuzhiyun /* RX, TX */
2244*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2245*4882a593Smuzhiyun };
2246*4882a593Smuzhiyun static const unsigned int hscif4_data_b_mux[] = {
2247*4882a593Smuzhiyun HRX4_B_MARK, HTX4_B_MARK,
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun /* - I2C -------------------------------------------------------------------- */
2251*4882a593Smuzhiyun static const unsigned int i2c0_pins[] = {
2252*4882a593Smuzhiyun /* SCL, SDA */
2253*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2254*4882a593Smuzhiyun };
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun static const unsigned int i2c0_mux[] = {
2257*4882a593Smuzhiyun SCL0_MARK, SDA0_MARK,
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun static const unsigned int i2c1_a_pins[] = {
2261*4882a593Smuzhiyun /* SDA, SCL */
2262*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun static const unsigned int i2c1_a_mux[] = {
2265*4882a593Smuzhiyun SDA1_A_MARK, SCL1_A_MARK,
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
2268*4882a593Smuzhiyun /* SDA, SCL */
2269*4882a593Smuzhiyun RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
2272*4882a593Smuzhiyun SDA1_B_MARK, SCL1_B_MARK,
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun static const unsigned int i2c2_a_pins[] = {
2275*4882a593Smuzhiyun /* SDA, SCL */
2276*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun static const unsigned int i2c2_a_mux[] = {
2279*4882a593Smuzhiyun SDA2_A_MARK, SCL2_A_MARK,
2280*4882a593Smuzhiyun };
2281*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
2282*4882a593Smuzhiyun /* SDA, SCL */
2283*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
2286*4882a593Smuzhiyun SDA2_B_MARK, SCL2_B_MARK,
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun static const unsigned int i2c3_pins[] = {
2290*4882a593Smuzhiyun /* SCL, SDA */
2291*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun static const unsigned int i2c3_mux[] = {
2295*4882a593Smuzhiyun SCL3_MARK, SDA3_MARK,
2296*4882a593Smuzhiyun };
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun static const unsigned int i2c5_pins[] = {
2299*4882a593Smuzhiyun /* SCL, SDA */
2300*4882a593Smuzhiyun RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun static const unsigned int i2c5_mux[] = {
2304*4882a593Smuzhiyun SCL5_MARK, SDA5_MARK,
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun static const unsigned int i2c6_a_pins[] = {
2308*4882a593Smuzhiyun /* SDA, SCL */
2309*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2310*4882a593Smuzhiyun };
2311*4882a593Smuzhiyun static const unsigned int i2c6_a_mux[] = {
2312*4882a593Smuzhiyun SDA6_A_MARK, SCL6_A_MARK,
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun static const unsigned int i2c6_b_pins[] = {
2315*4882a593Smuzhiyun /* SDA, SCL */
2316*4882a593Smuzhiyun RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2317*4882a593Smuzhiyun };
2318*4882a593Smuzhiyun static const unsigned int i2c6_b_mux[] = {
2319*4882a593Smuzhiyun SDA6_B_MARK, SCL6_B_MARK,
2320*4882a593Smuzhiyun };
2321*4882a593Smuzhiyun static const unsigned int i2c6_c_pins[] = {
2322*4882a593Smuzhiyun /* SDA, SCL */
2323*4882a593Smuzhiyun RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun static const unsigned int i2c6_c_mux[] = {
2326*4882a593Smuzhiyun SDA6_C_MARK, SCL6_C_MARK,
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun /* - INTC-EX ---------------------------------------------------------------- */
2330*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_pins[] = {
2331*4882a593Smuzhiyun /* IRQ0 */
2332*4882a593Smuzhiyun RCAR_GP_PIN(2, 0),
2333*4882a593Smuzhiyun };
2334*4882a593Smuzhiyun static const unsigned int intc_ex_irq0_mux[] = {
2335*4882a593Smuzhiyun IRQ0_MARK,
2336*4882a593Smuzhiyun };
2337*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_pins[] = {
2338*4882a593Smuzhiyun /* IRQ1 */
2339*4882a593Smuzhiyun RCAR_GP_PIN(2, 1),
2340*4882a593Smuzhiyun };
2341*4882a593Smuzhiyun static const unsigned int intc_ex_irq1_mux[] = {
2342*4882a593Smuzhiyun IRQ1_MARK,
2343*4882a593Smuzhiyun };
2344*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_pins[] = {
2345*4882a593Smuzhiyun /* IRQ2 */
2346*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
2347*4882a593Smuzhiyun };
2348*4882a593Smuzhiyun static const unsigned int intc_ex_irq2_mux[] = {
2349*4882a593Smuzhiyun IRQ2_MARK,
2350*4882a593Smuzhiyun };
2351*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_pins[] = {
2352*4882a593Smuzhiyun /* IRQ3 */
2353*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
2354*4882a593Smuzhiyun };
2355*4882a593Smuzhiyun static const unsigned int intc_ex_irq3_mux[] = {
2356*4882a593Smuzhiyun IRQ3_MARK,
2357*4882a593Smuzhiyun };
2358*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_pins[] = {
2359*4882a593Smuzhiyun /* IRQ4 */
2360*4882a593Smuzhiyun RCAR_GP_PIN(2, 4),
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun static const unsigned int intc_ex_irq4_mux[] = {
2363*4882a593Smuzhiyun IRQ4_MARK,
2364*4882a593Smuzhiyun };
2365*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_pins[] = {
2366*4882a593Smuzhiyun /* IRQ5 */
2367*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
2368*4882a593Smuzhiyun };
2369*4882a593Smuzhiyun static const unsigned int intc_ex_irq5_mux[] = {
2370*4882a593Smuzhiyun IRQ5_MARK,
2371*4882a593Smuzhiyun };
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
2374*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
2375*4882a593Smuzhiyun /* SCK */
2376*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
2379*4882a593Smuzhiyun MSIOF0_SCK_MARK,
2380*4882a593Smuzhiyun };
2381*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
2382*4882a593Smuzhiyun /* SYNC */
2383*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
2384*4882a593Smuzhiyun };
2385*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
2386*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
2387*4882a593Smuzhiyun };
2388*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
2389*4882a593Smuzhiyun /* SS1 */
2390*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
2391*4882a593Smuzhiyun };
2392*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
2393*4882a593Smuzhiyun MSIOF0_SS1_MARK,
2394*4882a593Smuzhiyun };
2395*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
2396*4882a593Smuzhiyun /* SS2 */
2397*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
2398*4882a593Smuzhiyun };
2399*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
2400*4882a593Smuzhiyun MSIOF0_SS2_MARK,
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun static const unsigned int msiof0_txd_pins[] = {
2403*4882a593Smuzhiyun /* TXD */
2404*4882a593Smuzhiyun RCAR_GP_PIN(5, 20),
2405*4882a593Smuzhiyun };
2406*4882a593Smuzhiyun static const unsigned int msiof0_txd_mux[] = {
2407*4882a593Smuzhiyun MSIOF0_TXD_MARK,
2408*4882a593Smuzhiyun };
2409*4882a593Smuzhiyun static const unsigned int msiof0_rxd_pins[] = {
2410*4882a593Smuzhiyun /* RXD */
2411*4882a593Smuzhiyun RCAR_GP_PIN(5, 22),
2412*4882a593Smuzhiyun };
2413*4882a593Smuzhiyun static const unsigned int msiof0_rxd_mux[] = {
2414*4882a593Smuzhiyun MSIOF0_RXD_MARK,
2415*4882a593Smuzhiyun };
2416*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
2417*4882a593Smuzhiyun static const unsigned int msiof1_clk_a_pins[] = {
2418*4882a593Smuzhiyun /* SCK */
2419*4882a593Smuzhiyun RCAR_GP_PIN(6, 8),
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun static const unsigned int msiof1_clk_a_mux[] = {
2422*4882a593Smuzhiyun MSIOF1_SCK_A_MARK,
2423*4882a593Smuzhiyun };
2424*4882a593Smuzhiyun static const unsigned int msiof1_sync_a_pins[] = {
2425*4882a593Smuzhiyun /* SYNC */
2426*4882a593Smuzhiyun RCAR_GP_PIN(6, 9),
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun static const unsigned int msiof1_sync_a_mux[] = {
2429*4882a593Smuzhiyun MSIOF1_SYNC_A_MARK,
2430*4882a593Smuzhiyun };
2431*4882a593Smuzhiyun static const unsigned int msiof1_ss1_a_pins[] = {
2432*4882a593Smuzhiyun /* SS1 */
2433*4882a593Smuzhiyun RCAR_GP_PIN(6, 5),
2434*4882a593Smuzhiyun };
2435*4882a593Smuzhiyun static const unsigned int msiof1_ss1_a_mux[] = {
2436*4882a593Smuzhiyun MSIOF1_SS1_A_MARK,
2437*4882a593Smuzhiyun };
2438*4882a593Smuzhiyun static const unsigned int msiof1_ss2_a_pins[] = {
2439*4882a593Smuzhiyun /* SS2 */
2440*4882a593Smuzhiyun RCAR_GP_PIN(6, 6),
2441*4882a593Smuzhiyun };
2442*4882a593Smuzhiyun static const unsigned int msiof1_ss2_a_mux[] = {
2443*4882a593Smuzhiyun MSIOF1_SS2_A_MARK,
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun static const unsigned int msiof1_txd_a_pins[] = {
2446*4882a593Smuzhiyun /* TXD */
2447*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
2448*4882a593Smuzhiyun };
2449*4882a593Smuzhiyun static const unsigned int msiof1_txd_a_mux[] = {
2450*4882a593Smuzhiyun MSIOF1_TXD_A_MARK,
2451*4882a593Smuzhiyun };
2452*4882a593Smuzhiyun static const unsigned int msiof1_rxd_a_pins[] = {
2453*4882a593Smuzhiyun /* RXD */
2454*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
2455*4882a593Smuzhiyun };
2456*4882a593Smuzhiyun static const unsigned int msiof1_rxd_a_mux[] = {
2457*4882a593Smuzhiyun MSIOF1_RXD_A_MARK,
2458*4882a593Smuzhiyun };
2459*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_pins[] = {
2460*4882a593Smuzhiyun /* SCK */
2461*4882a593Smuzhiyun RCAR_GP_PIN(5, 9),
2462*4882a593Smuzhiyun };
2463*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_mux[] = {
2464*4882a593Smuzhiyun MSIOF1_SCK_B_MARK,
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_pins[] = {
2467*4882a593Smuzhiyun /* SYNC */
2468*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
2469*4882a593Smuzhiyun };
2470*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_mux[] = {
2471*4882a593Smuzhiyun MSIOF1_SYNC_B_MARK,
2472*4882a593Smuzhiyun };
2473*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_pins[] = {
2474*4882a593Smuzhiyun /* SS1 */
2475*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
2476*4882a593Smuzhiyun };
2477*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_mux[] = {
2478*4882a593Smuzhiyun MSIOF1_SS1_B_MARK,
2479*4882a593Smuzhiyun };
2480*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_pins[] = {
2481*4882a593Smuzhiyun /* SS2 */
2482*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
2483*4882a593Smuzhiyun };
2484*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_mux[] = {
2485*4882a593Smuzhiyun MSIOF1_SS2_B_MARK,
2486*4882a593Smuzhiyun };
2487*4882a593Smuzhiyun static const unsigned int msiof1_txd_b_pins[] = {
2488*4882a593Smuzhiyun /* TXD */
2489*4882a593Smuzhiyun RCAR_GP_PIN(5, 8),
2490*4882a593Smuzhiyun };
2491*4882a593Smuzhiyun static const unsigned int msiof1_txd_b_mux[] = {
2492*4882a593Smuzhiyun MSIOF1_TXD_B_MARK,
2493*4882a593Smuzhiyun };
2494*4882a593Smuzhiyun static const unsigned int msiof1_rxd_b_pins[] = {
2495*4882a593Smuzhiyun /* RXD */
2496*4882a593Smuzhiyun RCAR_GP_PIN(5, 7),
2497*4882a593Smuzhiyun };
2498*4882a593Smuzhiyun static const unsigned int msiof1_rxd_b_mux[] = {
2499*4882a593Smuzhiyun MSIOF1_RXD_B_MARK,
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun static const unsigned int msiof1_clk_c_pins[] = {
2502*4882a593Smuzhiyun /* SCK */
2503*4882a593Smuzhiyun RCAR_GP_PIN(6, 17),
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun static const unsigned int msiof1_clk_c_mux[] = {
2506*4882a593Smuzhiyun MSIOF1_SCK_C_MARK,
2507*4882a593Smuzhiyun };
2508*4882a593Smuzhiyun static const unsigned int msiof1_sync_c_pins[] = {
2509*4882a593Smuzhiyun /* SYNC */
2510*4882a593Smuzhiyun RCAR_GP_PIN(6, 18),
2511*4882a593Smuzhiyun };
2512*4882a593Smuzhiyun static const unsigned int msiof1_sync_c_mux[] = {
2513*4882a593Smuzhiyun MSIOF1_SYNC_C_MARK,
2514*4882a593Smuzhiyun };
2515*4882a593Smuzhiyun static const unsigned int msiof1_ss1_c_pins[] = {
2516*4882a593Smuzhiyun /* SS1 */
2517*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun static const unsigned int msiof1_ss1_c_mux[] = {
2520*4882a593Smuzhiyun MSIOF1_SS1_C_MARK,
2521*4882a593Smuzhiyun };
2522*4882a593Smuzhiyun static const unsigned int msiof1_ss2_c_pins[] = {
2523*4882a593Smuzhiyun /* SS2 */
2524*4882a593Smuzhiyun RCAR_GP_PIN(6, 27),
2525*4882a593Smuzhiyun };
2526*4882a593Smuzhiyun static const unsigned int msiof1_ss2_c_mux[] = {
2527*4882a593Smuzhiyun MSIOF1_SS2_C_MARK,
2528*4882a593Smuzhiyun };
2529*4882a593Smuzhiyun static const unsigned int msiof1_txd_c_pins[] = {
2530*4882a593Smuzhiyun /* TXD */
2531*4882a593Smuzhiyun RCAR_GP_PIN(6, 20),
2532*4882a593Smuzhiyun };
2533*4882a593Smuzhiyun static const unsigned int msiof1_txd_c_mux[] = {
2534*4882a593Smuzhiyun MSIOF1_TXD_C_MARK,
2535*4882a593Smuzhiyun };
2536*4882a593Smuzhiyun static const unsigned int msiof1_rxd_c_pins[] = {
2537*4882a593Smuzhiyun /* RXD */
2538*4882a593Smuzhiyun RCAR_GP_PIN(6, 19),
2539*4882a593Smuzhiyun };
2540*4882a593Smuzhiyun static const unsigned int msiof1_rxd_c_mux[] = {
2541*4882a593Smuzhiyun MSIOF1_RXD_C_MARK,
2542*4882a593Smuzhiyun };
2543*4882a593Smuzhiyun static const unsigned int msiof1_clk_d_pins[] = {
2544*4882a593Smuzhiyun /* SCK */
2545*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun static const unsigned int msiof1_clk_d_mux[] = {
2548*4882a593Smuzhiyun MSIOF1_SCK_D_MARK,
2549*4882a593Smuzhiyun };
2550*4882a593Smuzhiyun static const unsigned int msiof1_sync_d_pins[] = {
2551*4882a593Smuzhiyun /* SYNC */
2552*4882a593Smuzhiyun RCAR_GP_PIN(5, 15),
2553*4882a593Smuzhiyun };
2554*4882a593Smuzhiyun static const unsigned int msiof1_sync_d_mux[] = {
2555*4882a593Smuzhiyun MSIOF1_SYNC_D_MARK,
2556*4882a593Smuzhiyun };
2557*4882a593Smuzhiyun static const unsigned int msiof1_ss1_d_pins[] = {
2558*4882a593Smuzhiyun /* SS1 */
2559*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
2560*4882a593Smuzhiyun };
2561*4882a593Smuzhiyun static const unsigned int msiof1_ss1_d_mux[] = {
2562*4882a593Smuzhiyun MSIOF1_SS1_D_MARK,
2563*4882a593Smuzhiyun };
2564*4882a593Smuzhiyun static const unsigned int msiof1_ss2_d_pins[] = {
2565*4882a593Smuzhiyun /* SS2 */
2566*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun static const unsigned int msiof1_ss2_d_mux[] = {
2569*4882a593Smuzhiyun MSIOF1_SS2_D_MARK,
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun static const unsigned int msiof1_txd_d_pins[] = {
2572*4882a593Smuzhiyun /* TXD */
2573*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
2574*4882a593Smuzhiyun };
2575*4882a593Smuzhiyun static const unsigned int msiof1_txd_d_mux[] = {
2576*4882a593Smuzhiyun MSIOF1_TXD_D_MARK,
2577*4882a593Smuzhiyun };
2578*4882a593Smuzhiyun static const unsigned int msiof1_rxd_d_pins[] = {
2579*4882a593Smuzhiyun /* RXD */
2580*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
2581*4882a593Smuzhiyun };
2582*4882a593Smuzhiyun static const unsigned int msiof1_rxd_d_mux[] = {
2583*4882a593Smuzhiyun MSIOF1_RXD_D_MARK,
2584*4882a593Smuzhiyun };
2585*4882a593Smuzhiyun static const unsigned int msiof1_clk_e_pins[] = {
2586*4882a593Smuzhiyun /* SCK */
2587*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
2588*4882a593Smuzhiyun };
2589*4882a593Smuzhiyun static const unsigned int msiof1_clk_e_mux[] = {
2590*4882a593Smuzhiyun MSIOF1_SCK_E_MARK,
2591*4882a593Smuzhiyun };
2592*4882a593Smuzhiyun static const unsigned int msiof1_sync_e_pins[] = {
2593*4882a593Smuzhiyun /* SYNC */
2594*4882a593Smuzhiyun RCAR_GP_PIN(3, 1),
2595*4882a593Smuzhiyun };
2596*4882a593Smuzhiyun static const unsigned int msiof1_sync_e_mux[] = {
2597*4882a593Smuzhiyun MSIOF1_SYNC_E_MARK,
2598*4882a593Smuzhiyun };
2599*4882a593Smuzhiyun static const unsigned int msiof1_ss1_e_pins[] = {
2600*4882a593Smuzhiyun /* SS1 */
2601*4882a593Smuzhiyun RCAR_GP_PIN(3, 4),
2602*4882a593Smuzhiyun };
2603*4882a593Smuzhiyun static const unsigned int msiof1_ss1_e_mux[] = {
2604*4882a593Smuzhiyun MSIOF1_SS1_E_MARK,
2605*4882a593Smuzhiyun };
2606*4882a593Smuzhiyun static const unsigned int msiof1_ss2_e_pins[] = {
2607*4882a593Smuzhiyun /* SS2 */
2608*4882a593Smuzhiyun RCAR_GP_PIN(3, 5),
2609*4882a593Smuzhiyun };
2610*4882a593Smuzhiyun static const unsigned int msiof1_ss2_e_mux[] = {
2611*4882a593Smuzhiyun MSIOF1_SS2_E_MARK,
2612*4882a593Smuzhiyun };
2613*4882a593Smuzhiyun static const unsigned int msiof1_txd_e_pins[] = {
2614*4882a593Smuzhiyun /* TXD */
2615*4882a593Smuzhiyun RCAR_GP_PIN(3, 3),
2616*4882a593Smuzhiyun };
2617*4882a593Smuzhiyun static const unsigned int msiof1_txd_e_mux[] = {
2618*4882a593Smuzhiyun MSIOF1_TXD_E_MARK,
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun static const unsigned int msiof1_rxd_e_pins[] = {
2621*4882a593Smuzhiyun /* RXD */
2622*4882a593Smuzhiyun RCAR_GP_PIN(3, 2),
2623*4882a593Smuzhiyun };
2624*4882a593Smuzhiyun static const unsigned int msiof1_rxd_e_mux[] = {
2625*4882a593Smuzhiyun MSIOF1_RXD_E_MARK,
2626*4882a593Smuzhiyun };
2627*4882a593Smuzhiyun static const unsigned int msiof1_clk_f_pins[] = {
2628*4882a593Smuzhiyun /* SCK */
2629*4882a593Smuzhiyun RCAR_GP_PIN(5, 23),
2630*4882a593Smuzhiyun };
2631*4882a593Smuzhiyun static const unsigned int msiof1_clk_f_mux[] = {
2632*4882a593Smuzhiyun MSIOF1_SCK_F_MARK,
2633*4882a593Smuzhiyun };
2634*4882a593Smuzhiyun static const unsigned int msiof1_sync_f_pins[] = {
2635*4882a593Smuzhiyun /* SYNC */
2636*4882a593Smuzhiyun RCAR_GP_PIN(5, 24),
2637*4882a593Smuzhiyun };
2638*4882a593Smuzhiyun static const unsigned int msiof1_sync_f_mux[] = {
2639*4882a593Smuzhiyun MSIOF1_SYNC_F_MARK,
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun static const unsigned int msiof1_ss1_f_pins[] = {
2642*4882a593Smuzhiyun /* SS1 */
2643*4882a593Smuzhiyun RCAR_GP_PIN(6, 1),
2644*4882a593Smuzhiyun };
2645*4882a593Smuzhiyun static const unsigned int msiof1_ss1_f_mux[] = {
2646*4882a593Smuzhiyun MSIOF1_SS1_F_MARK,
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun static const unsigned int msiof1_ss2_f_pins[] = {
2649*4882a593Smuzhiyun /* SS2 */
2650*4882a593Smuzhiyun RCAR_GP_PIN(6, 2),
2651*4882a593Smuzhiyun };
2652*4882a593Smuzhiyun static const unsigned int msiof1_ss2_f_mux[] = {
2653*4882a593Smuzhiyun MSIOF1_SS2_F_MARK,
2654*4882a593Smuzhiyun };
2655*4882a593Smuzhiyun static const unsigned int msiof1_txd_f_pins[] = {
2656*4882a593Smuzhiyun /* TXD */
2657*4882a593Smuzhiyun RCAR_GP_PIN(6, 0),
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun static const unsigned int msiof1_txd_f_mux[] = {
2660*4882a593Smuzhiyun MSIOF1_TXD_F_MARK,
2661*4882a593Smuzhiyun };
2662*4882a593Smuzhiyun static const unsigned int msiof1_rxd_f_pins[] = {
2663*4882a593Smuzhiyun /* RXD */
2664*4882a593Smuzhiyun RCAR_GP_PIN(5, 25),
2665*4882a593Smuzhiyun };
2666*4882a593Smuzhiyun static const unsigned int msiof1_rxd_f_mux[] = {
2667*4882a593Smuzhiyun MSIOF1_RXD_F_MARK,
2668*4882a593Smuzhiyun };
2669*4882a593Smuzhiyun static const unsigned int msiof1_clk_g_pins[] = {
2670*4882a593Smuzhiyun /* SCK */
2671*4882a593Smuzhiyun RCAR_GP_PIN(3, 6),
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun static const unsigned int msiof1_clk_g_mux[] = {
2674*4882a593Smuzhiyun MSIOF1_SCK_G_MARK,
2675*4882a593Smuzhiyun };
2676*4882a593Smuzhiyun static const unsigned int msiof1_sync_g_pins[] = {
2677*4882a593Smuzhiyun /* SYNC */
2678*4882a593Smuzhiyun RCAR_GP_PIN(3, 7),
2679*4882a593Smuzhiyun };
2680*4882a593Smuzhiyun static const unsigned int msiof1_sync_g_mux[] = {
2681*4882a593Smuzhiyun MSIOF1_SYNC_G_MARK,
2682*4882a593Smuzhiyun };
2683*4882a593Smuzhiyun static const unsigned int msiof1_ss1_g_pins[] = {
2684*4882a593Smuzhiyun /* SS1 */
2685*4882a593Smuzhiyun RCAR_GP_PIN(3, 10),
2686*4882a593Smuzhiyun };
2687*4882a593Smuzhiyun static const unsigned int msiof1_ss1_g_mux[] = {
2688*4882a593Smuzhiyun MSIOF1_SS1_G_MARK,
2689*4882a593Smuzhiyun };
2690*4882a593Smuzhiyun static const unsigned int msiof1_ss2_g_pins[] = {
2691*4882a593Smuzhiyun /* SS2 */
2692*4882a593Smuzhiyun RCAR_GP_PIN(3, 11),
2693*4882a593Smuzhiyun };
2694*4882a593Smuzhiyun static const unsigned int msiof1_ss2_g_mux[] = {
2695*4882a593Smuzhiyun MSIOF1_SS2_G_MARK,
2696*4882a593Smuzhiyun };
2697*4882a593Smuzhiyun static const unsigned int msiof1_txd_g_pins[] = {
2698*4882a593Smuzhiyun /* TXD */
2699*4882a593Smuzhiyun RCAR_GP_PIN(3, 9),
2700*4882a593Smuzhiyun };
2701*4882a593Smuzhiyun static const unsigned int msiof1_txd_g_mux[] = {
2702*4882a593Smuzhiyun MSIOF1_TXD_G_MARK,
2703*4882a593Smuzhiyun };
2704*4882a593Smuzhiyun static const unsigned int msiof1_rxd_g_pins[] = {
2705*4882a593Smuzhiyun /* RXD */
2706*4882a593Smuzhiyun RCAR_GP_PIN(3, 8),
2707*4882a593Smuzhiyun };
2708*4882a593Smuzhiyun static const unsigned int msiof1_rxd_g_mux[] = {
2709*4882a593Smuzhiyun MSIOF1_RXD_G_MARK,
2710*4882a593Smuzhiyun };
2711*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
2712*4882a593Smuzhiyun static const unsigned int msiof2_clk_a_pins[] = {
2713*4882a593Smuzhiyun /* SCK */
2714*4882a593Smuzhiyun RCAR_GP_PIN(1, 9),
2715*4882a593Smuzhiyun };
2716*4882a593Smuzhiyun static const unsigned int msiof2_clk_a_mux[] = {
2717*4882a593Smuzhiyun MSIOF2_SCK_A_MARK,
2718*4882a593Smuzhiyun };
2719*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_pins[] = {
2720*4882a593Smuzhiyun /* SYNC */
2721*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
2722*4882a593Smuzhiyun };
2723*4882a593Smuzhiyun static const unsigned int msiof2_sync_a_mux[] = {
2724*4882a593Smuzhiyun MSIOF2_SYNC_A_MARK,
2725*4882a593Smuzhiyun };
2726*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_pins[] = {
2727*4882a593Smuzhiyun /* SS1 */
2728*4882a593Smuzhiyun RCAR_GP_PIN(1, 6),
2729*4882a593Smuzhiyun };
2730*4882a593Smuzhiyun static const unsigned int msiof2_ss1_a_mux[] = {
2731*4882a593Smuzhiyun MSIOF2_SS1_A_MARK,
2732*4882a593Smuzhiyun };
2733*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_pins[] = {
2734*4882a593Smuzhiyun /* SS2 */
2735*4882a593Smuzhiyun RCAR_GP_PIN(1, 7),
2736*4882a593Smuzhiyun };
2737*4882a593Smuzhiyun static const unsigned int msiof2_ss2_a_mux[] = {
2738*4882a593Smuzhiyun MSIOF2_SS2_A_MARK,
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun static const unsigned int msiof2_txd_a_pins[] = {
2741*4882a593Smuzhiyun /* TXD */
2742*4882a593Smuzhiyun RCAR_GP_PIN(1, 11),
2743*4882a593Smuzhiyun };
2744*4882a593Smuzhiyun static const unsigned int msiof2_txd_a_mux[] = {
2745*4882a593Smuzhiyun MSIOF2_TXD_A_MARK,
2746*4882a593Smuzhiyun };
2747*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_pins[] = {
2748*4882a593Smuzhiyun /* RXD */
2749*4882a593Smuzhiyun RCAR_GP_PIN(1, 10),
2750*4882a593Smuzhiyun };
2751*4882a593Smuzhiyun static const unsigned int msiof2_rxd_a_mux[] = {
2752*4882a593Smuzhiyun MSIOF2_RXD_A_MARK,
2753*4882a593Smuzhiyun };
2754*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_pins[] = {
2755*4882a593Smuzhiyun /* SCK */
2756*4882a593Smuzhiyun RCAR_GP_PIN(0, 4),
2757*4882a593Smuzhiyun };
2758*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_mux[] = {
2759*4882a593Smuzhiyun MSIOF2_SCK_B_MARK,
2760*4882a593Smuzhiyun };
2761*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_pins[] = {
2762*4882a593Smuzhiyun /* SYNC */
2763*4882a593Smuzhiyun RCAR_GP_PIN(0, 5),
2764*4882a593Smuzhiyun };
2765*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_mux[] = {
2766*4882a593Smuzhiyun MSIOF2_SYNC_B_MARK,
2767*4882a593Smuzhiyun };
2768*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_pins[] = {
2769*4882a593Smuzhiyun /* SS1 */
2770*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_mux[] = {
2773*4882a593Smuzhiyun MSIOF2_SS1_B_MARK,
2774*4882a593Smuzhiyun };
2775*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_pins[] = {
2776*4882a593Smuzhiyun /* SS2 */
2777*4882a593Smuzhiyun RCAR_GP_PIN(0, 1),
2778*4882a593Smuzhiyun };
2779*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_mux[] = {
2780*4882a593Smuzhiyun MSIOF2_SS2_B_MARK,
2781*4882a593Smuzhiyun };
2782*4882a593Smuzhiyun static const unsigned int msiof2_txd_b_pins[] = {
2783*4882a593Smuzhiyun /* TXD */
2784*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
2785*4882a593Smuzhiyun };
2786*4882a593Smuzhiyun static const unsigned int msiof2_txd_b_mux[] = {
2787*4882a593Smuzhiyun MSIOF2_TXD_B_MARK,
2788*4882a593Smuzhiyun };
2789*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_pins[] = {
2790*4882a593Smuzhiyun /* RXD */
2791*4882a593Smuzhiyun RCAR_GP_PIN(0, 6),
2792*4882a593Smuzhiyun };
2793*4882a593Smuzhiyun static const unsigned int msiof2_rxd_b_mux[] = {
2794*4882a593Smuzhiyun MSIOF2_RXD_B_MARK,
2795*4882a593Smuzhiyun };
2796*4882a593Smuzhiyun static const unsigned int msiof2_clk_c_pins[] = {
2797*4882a593Smuzhiyun /* SCK */
2798*4882a593Smuzhiyun RCAR_GP_PIN(2, 12),
2799*4882a593Smuzhiyun };
2800*4882a593Smuzhiyun static const unsigned int msiof2_clk_c_mux[] = {
2801*4882a593Smuzhiyun MSIOF2_SCK_C_MARK,
2802*4882a593Smuzhiyun };
2803*4882a593Smuzhiyun static const unsigned int msiof2_sync_c_pins[] = {
2804*4882a593Smuzhiyun /* SYNC */
2805*4882a593Smuzhiyun RCAR_GP_PIN(2, 11),
2806*4882a593Smuzhiyun };
2807*4882a593Smuzhiyun static const unsigned int msiof2_sync_c_mux[] = {
2808*4882a593Smuzhiyun MSIOF2_SYNC_C_MARK,
2809*4882a593Smuzhiyun };
2810*4882a593Smuzhiyun static const unsigned int msiof2_ss1_c_pins[] = {
2811*4882a593Smuzhiyun /* SS1 */
2812*4882a593Smuzhiyun RCAR_GP_PIN(2, 10),
2813*4882a593Smuzhiyun };
2814*4882a593Smuzhiyun static const unsigned int msiof2_ss1_c_mux[] = {
2815*4882a593Smuzhiyun MSIOF2_SS1_C_MARK,
2816*4882a593Smuzhiyun };
2817*4882a593Smuzhiyun static const unsigned int msiof2_ss2_c_pins[] = {
2818*4882a593Smuzhiyun /* SS2 */
2819*4882a593Smuzhiyun RCAR_GP_PIN(2, 9),
2820*4882a593Smuzhiyun };
2821*4882a593Smuzhiyun static const unsigned int msiof2_ss2_c_mux[] = {
2822*4882a593Smuzhiyun MSIOF2_SS2_C_MARK,
2823*4882a593Smuzhiyun };
2824*4882a593Smuzhiyun static const unsigned int msiof2_txd_c_pins[] = {
2825*4882a593Smuzhiyun /* TXD */
2826*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
2827*4882a593Smuzhiyun };
2828*4882a593Smuzhiyun static const unsigned int msiof2_txd_c_mux[] = {
2829*4882a593Smuzhiyun MSIOF2_TXD_C_MARK,
2830*4882a593Smuzhiyun };
2831*4882a593Smuzhiyun static const unsigned int msiof2_rxd_c_pins[] = {
2832*4882a593Smuzhiyun /* RXD */
2833*4882a593Smuzhiyun RCAR_GP_PIN(2, 13),
2834*4882a593Smuzhiyun };
2835*4882a593Smuzhiyun static const unsigned int msiof2_rxd_c_mux[] = {
2836*4882a593Smuzhiyun MSIOF2_RXD_C_MARK,
2837*4882a593Smuzhiyun };
2838*4882a593Smuzhiyun static const unsigned int msiof2_clk_d_pins[] = {
2839*4882a593Smuzhiyun /* SCK */
2840*4882a593Smuzhiyun RCAR_GP_PIN(0, 8),
2841*4882a593Smuzhiyun };
2842*4882a593Smuzhiyun static const unsigned int msiof2_clk_d_mux[] = {
2843*4882a593Smuzhiyun MSIOF2_SCK_D_MARK,
2844*4882a593Smuzhiyun };
2845*4882a593Smuzhiyun static const unsigned int msiof2_sync_d_pins[] = {
2846*4882a593Smuzhiyun /* SYNC */
2847*4882a593Smuzhiyun RCAR_GP_PIN(0, 9),
2848*4882a593Smuzhiyun };
2849*4882a593Smuzhiyun static const unsigned int msiof2_sync_d_mux[] = {
2850*4882a593Smuzhiyun MSIOF2_SYNC_D_MARK,
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun static const unsigned int msiof2_ss1_d_pins[] = {
2853*4882a593Smuzhiyun /* SS1 */
2854*4882a593Smuzhiyun RCAR_GP_PIN(0, 12),
2855*4882a593Smuzhiyun };
2856*4882a593Smuzhiyun static const unsigned int msiof2_ss1_d_mux[] = {
2857*4882a593Smuzhiyun MSIOF2_SS1_D_MARK,
2858*4882a593Smuzhiyun };
2859*4882a593Smuzhiyun static const unsigned int msiof2_ss2_d_pins[] = {
2860*4882a593Smuzhiyun /* SS2 */
2861*4882a593Smuzhiyun RCAR_GP_PIN(0, 13),
2862*4882a593Smuzhiyun };
2863*4882a593Smuzhiyun static const unsigned int msiof2_ss2_d_mux[] = {
2864*4882a593Smuzhiyun MSIOF2_SS2_D_MARK,
2865*4882a593Smuzhiyun };
2866*4882a593Smuzhiyun static const unsigned int msiof2_txd_d_pins[] = {
2867*4882a593Smuzhiyun /* TXD */
2868*4882a593Smuzhiyun RCAR_GP_PIN(0, 11),
2869*4882a593Smuzhiyun };
2870*4882a593Smuzhiyun static const unsigned int msiof2_txd_d_mux[] = {
2871*4882a593Smuzhiyun MSIOF2_TXD_D_MARK,
2872*4882a593Smuzhiyun };
2873*4882a593Smuzhiyun static const unsigned int msiof2_rxd_d_pins[] = {
2874*4882a593Smuzhiyun /* RXD */
2875*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun static const unsigned int msiof2_rxd_d_mux[] = {
2878*4882a593Smuzhiyun MSIOF2_RXD_D_MARK,
2879*4882a593Smuzhiyun };
2880*4882a593Smuzhiyun /* - MSIOF3 ----------------------------------------------------------------- */
2881*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_pins[] = {
2882*4882a593Smuzhiyun /* SCK */
2883*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
2884*4882a593Smuzhiyun };
2885*4882a593Smuzhiyun static const unsigned int msiof3_clk_a_mux[] = {
2886*4882a593Smuzhiyun MSIOF3_SCK_A_MARK,
2887*4882a593Smuzhiyun };
2888*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_pins[] = {
2889*4882a593Smuzhiyun /* SYNC */
2890*4882a593Smuzhiyun RCAR_GP_PIN(0, 1),
2891*4882a593Smuzhiyun };
2892*4882a593Smuzhiyun static const unsigned int msiof3_sync_a_mux[] = {
2893*4882a593Smuzhiyun MSIOF3_SYNC_A_MARK,
2894*4882a593Smuzhiyun };
2895*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_pins[] = {
2896*4882a593Smuzhiyun /* SS1 */
2897*4882a593Smuzhiyun RCAR_GP_PIN(0, 14),
2898*4882a593Smuzhiyun };
2899*4882a593Smuzhiyun static const unsigned int msiof3_ss1_a_mux[] = {
2900*4882a593Smuzhiyun MSIOF3_SS1_A_MARK,
2901*4882a593Smuzhiyun };
2902*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_pins[] = {
2903*4882a593Smuzhiyun /* SS2 */
2904*4882a593Smuzhiyun RCAR_GP_PIN(0, 15),
2905*4882a593Smuzhiyun };
2906*4882a593Smuzhiyun static const unsigned int msiof3_ss2_a_mux[] = {
2907*4882a593Smuzhiyun MSIOF3_SS2_A_MARK,
2908*4882a593Smuzhiyun };
2909*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_pins[] = {
2910*4882a593Smuzhiyun /* TXD */
2911*4882a593Smuzhiyun RCAR_GP_PIN(0, 3),
2912*4882a593Smuzhiyun };
2913*4882a593Smuzhiyun static const unsigned int msiof3_txd_a_mux[] = {
2914*4882a593Smuzhiyun MSIOF3_TXD_A_MARK,
2915*4882a593Smuzhiyun };
2916*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_pins[] = {
2917*4882a593Smuzhiyun /* RXD */
2918*4882a593Smuzhiyun RCAR_GP_PIN(0, 2),
2919*4882a593Smuzhiyun };
2920*4882a593Smuzhiyun static const unsigned int msiof3_rxd_a_mux[] = {
2921*4882a593Smuzhiyun MSIOF3_RXD_A_MARK,
2922*4882a593Smuzhiyun };
2923*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_pins[] = {
2924*4882a593Smuzhiyun /* SCK */
2925*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
2926*4882a593Smuzhiyun };
2927*4882a593Smuzhiyun static const unsigned int msiof3_clk_b_mux[] = {
2928*4882a593Smuzhiyun MSIOF3_SCK_B_MARK,
2929*4882a593Smuzhiyun };
2930*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_pins[] = {
2931*4882a593Smuzhiyun /* SYNC */
2932*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
2933*4882a593Smuzhiyun };
2934*4882a593Smuzhiyun static const unsigned int msiof3_sync_b_mux[] = {
2935*4882a593Smuzhiyun MSIOF3_SYNC_B_MARK,
2936*4882a593Smuzhiyun };
2937*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_pins[] = {
2938*4882a593Smuzhiyun /* SS1 */
2939*4882a593Smuzhiyun RCAR_GP_PIN(1, 4),
2940*4882a593Smuzhiyun };
2941*4882a593Smuzhiyun static const unsigned int msiof3_ss1_b_mux[] = {
2942*4882a593Smuzhiyun MSIOF3_SS1_B_MARK,
2943*4882a593Smuzhiyun };
2944*4882a593Smuzhiyun static const unsigned int msiof3_ss2_b_pins[] = {
2945*4882a593Smuzhiyun /* SS2 */
2946*4882a593Smuzhiyun RCAR_GP_PIN(1, 5),
2947*4882a593Smuzhiyun };
2948*4882a593Smuzhiyun static const unsigned int msiof3_ss2_b_mux[] = {
2949*4882a593Smuzhiyun MSIOF3_SS2_B_MARK,
2950*4882a593Smuzhiyun };
2951*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_pins[] = {
2952*4882a593Smuzhiyun /* TXD */
2953*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
2954*4882a593Smuzhiyun };
2955*4882a593Smuzhiyun static const unsigned int msiof3_txd_b_mux[] = {
2956*4882a593Smuzhiyun MSIOF3_TXD_B_MARK,
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_pins[] = {
2959*4882a593Smuzhiyun /* RXD */
2960*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
2961*4882a593Smuzhiyun };
2962*4882a593Smuzhiyun static const unsigned int msiof3_rxd_b_mux[] = {
2963*4882a593Smuzhiyun MSIOF3_RXD_B_MARK,
2964*4882a593Smuzhiyun };
2965*4882a593Smuzhiyun static const unsigned int msiof3_clk_c_pins[] = {
2966*4882a593Smuzhiyun /* SCK */
2967*4882a593Smuzhiyun RCAR_GP_PIN(1, 12),
2968*4882a593Smuzhiyun };
2969*4882a593Smuzhiyun static const unsigned int msiof3_clk_c_mux[] = {
2970*4882a593Smuzhiyun MSIOF3_SCK_C_MARK,
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun static const unsigned int msiof3_sync_c_pins[] = {
2973*4882a593Smuzhiyun /* SYNC */
2974*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
2975*4882a593Smuzhiyun };
2976*4882a593Smuzhiyun static const unsigned int msiof3_sync_c_mux[] = {
2977*4882a593Smuzhiyun MSIOF3_SYNC_C_MARK,
2978*4882a593Smuzhiyun };
2979*4882a593Smuzhiyun static const unsigned int msiof3_txd_c_pins[] = {
2980*4882a593Smuzhiyun /* TXD */
2981*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
2982*4882a593Smuzhiyun };
2983*4882a593Smuzhiyun static const unsigned int msiof3_txd_c_mux[] = {
2984*4882a593Smuzhiyun MSIOF3_TXD_C_MARK,
2985*4882a593Smuzhiyun };
2986*4882a593Smuzhiyun static const unsigned int msiof3_rxd_c_pins[] = {
2987*4882a593Smuzhiyun /* RXD */
2988*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
2989*4882a593Smuzhiyun };
2990*4882a593Smuzhiyun static const unsigned int msiof3_rxd_c_mux[] = {
2991*4882a593Smuzhiyun MSIOF3_RXD_C_MARK,
2992*4882a593Smuzhiyun };
2993*4882a593Smuzhiyun static const unsigned int msiof3_clk_d_pins[] = {
2994*4882a593Smuzhiyun /* SCK */
2995*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
2996*4882a593Smuzhiyun };
2997*4882a593Smuzhiyun static const unsigned int msiof3_clk_d_mux[] = {
2998*4882a593Smuzhiyun MSIOF3_SCK_D_MARK,
2999*4882a593Smuzhiyun };
3000*4882a593Smuzhiyun static const unsigned int msiof3_sync_d_pins[] = {
3001*4882a593Smuzhiyun /* SYNC */
3002*4882a593Smuzhiyun RCAR_GP_PIN(1, 23),
3003*4882a593Smuzhiyun };
3004*4882a593Smuzhiyun static const unsigned int msiof3_sync_d_mux[] = {
3005*4882a593Smuzhiyun MSIOF3_SYNC_D_MARK,
3006*4882a593Smuzhiyun };
3007*4882a593Smuzhiyun static const unsigned int msiof3_ss1_d_pins[] = {
3008*4882a593Smuzhiyun /* SS1 */
3009*4882a593Smuzhiyun RCAR_GP_PIN(1, 26),
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun static const unsigned int msiof3_ss1_d_mux[] = {
3012*4882a593Smuzhiyun MSIOF3_SS1_D_MARK,
3013*4882a593Smuzhiyun };
3014*4882a593Smuzhiyun static const unsigned int msiof3_txd_d_pins[] = {
3015*4882a593Smuzhiyun /* TXD */
3016*4882a593Smuzhiyun RCAR_GP_PIN(1, 25),
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun static const unsigned int msiof3_txd_d_mux[] = {
3019*4882a593Smuzhiyun MSIOF3_TXD_D_MARK,
3020*4882a593Smuzhiyun };
3021*4882a593Smuzhiyun static const unsigned int msiof3_rxd_d_pins[] = {
3022*4882a593Smuzhiyun /* RXD */
3023*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun static const unsigned int msiof3_rxd_d_mux[] = {
3026*4882a593Smuzhiyun MSIOF3_RXD_D_MARK,
3027*4882a593Smuzhiyun };
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun /* - PWM0 --------------------------------------------------------------------*/
3030*4882a593Smuzhiyun static const unsigned int pwm0_pins[] = {
3031*4882a593Smuzhiyun /* PWM */
3032*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
3033*4882a593Smuzhiyun };
3034*4882a593Smuzhiyun static const unsigned int pwm0_mux[] = {
3035*4882a593Smuzhiyun PWM0_MARK,
3036*4882a593Smuzhiyun };
3037*4882a593Smuzhiyun /* - PWM1 --------------------------------------------------------------------*/
3038*4882a593Smuzhiyun static const unsigned int pwm1_a_pins[] = {
3039*4882a593Smuzhiyun /* PWM */
3040*4882a593Smuzhiyun RCAR_GP_PIN(2, 7),
3041*4882a593Smuzhiyun };
3042*4882a593Smuzhiyun static const unsigned int pwm1_a_mux[] = {
3043*4882a593Smuzhiyun PWM1_A_MARK,
3044*4882a593Smuzhiyun };
3045*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
3046*4882a593Smuzhiyun /* PWM */
3047*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
3048*4882a593Smuzhiyun };
3049*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
3050*4882a593Smuzhiyun PWM1_B_MARK,
3051*4882a593Smuzhiyun };
3052*4882a593Smuzhiyun /* - PWM2 --------------------------------------------------------------------*/
3053*4882a593Smuzhiyun static const unsigned int pwm2_a_pins[] = {
3054*4882a593Smuzhiyun /* PWM */
3055*4882a593Smuzhiyun RCAR_GP_PIN(2, 8),
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun static const unsigned int pwm2_a_mux[] = {
3058*4882a593Smuzhiyun PWM2_A_MARK,
3059*4882a593Smuzhiyun };
3060*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
3061*4882a593Smuzhiyun /* PWM */
3062*4882a593Smuzhiyun RCAR_GP_PIN(1, 11),
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
3065*4882a593Smuzhiyun PWM2_B_MARK,
3066*4882a593Smuzhiyun };
3067*4882a593Smuzhiyun /* - PWM3 --------------------------------------------------------------------*/
3068*4882a593Smuzhiyun static const unsigned int pwm3_a_pins[] = {
3069*4882a593Smuzhiyun /* PWM */
3070*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun static const unsigned int pwm3_a_mux[] = {
3073*4882a593Smuzhiyun PWM3_A_MARK,
3074*4882a593Smuzhiyun };
3075*4882a593Smuzhiyun static const unsigned int pwm3_b_pins[] = {
3076*4882a593Smuzhiyun /* PWM */
3077*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
3078*4882a593Smuzhiyun };
3079*4882a593Smuzhiyun static const unsigned int pwm3_b_mux[] = {
3080*4882a593Smuzhiyun PWM3_B_MARK,
3081*4882a593Smuzhiyun };
3082*4882a593Smuzhiyun /* - PWM4 --------------------------------------------------------------------*/
3083*4882a593Smuzhiyun static const unsigned int pwm4_a_pins[] = {
3084*4882a593Smuzhiyun /* PWM */
3085*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
3086*4882a593Smuzhiyun };
3087*4882a593Smuzhiyun static const unsigned int pwm4_a_mux[] = {
3088*4882a593Smuzhiyun PWM4_A_MARK,
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun static const unsigned int pwm4_b_pins[] = {
3091*4882a593Smuzhiyun /* PWM */
3092*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
3093*4882a593Smuzhiyun };
3094*4882a593Smuzhiyun static const unsigned int pwm4_b_mux[] = {
3095*4882a593Smuzhiyun PWM4_B_MARK,
3096*4882a593Smuzhiyun };
3097*4882a593Smuzhiyun /* - PWM5 --------------------------------------------------------------------*/
3098*4882a593Smuzhiyun static const unsigned int pwm5_a_pins[] = {
3099*4882a593Smuzhiyun /* PWM */
3100*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
3101*4882a593Smuzhiyun };
3102*4882a593Smuzhiyun static const unsigned int pwm5_a_mux[] = {
3103*4882a593Smuzhiyun PWM5_A_MARK,
3104*4882a593Smuzhiyun };
3105*4882a593Smuzhiyun static const unsigned int pwm5_b_pins[] = {
3106*4882a593Smuzhiyun /* PWM */
3107*4882a593Smuzhiyun RCAR_GP_PIN(2, 4),
3108*4882a593Smuzhiyun };
3109*4882a593Smuzhiyun static const unsigned int pwm5_b_mux[] = {
3110*4882a593Smuzhiyun PWM5_B_MARK,
3111*4882a593Smuzhiyun };
3112*4882a593Smuzhiyun /* - PWM6 --------------------------------------------------------------------*/
3113*4882a593Smuzhiyun static const unsigned int pwm6_a_pins[] = {
3114*4882a593Smuzhiyun /* PWM */
3115*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
3116*4882a593Smuzhiyun };
3117*4882a593Smuzhiyun static const unsigned int pwm6_a_mux[] = {
3118*4882a593Smuzhiyun PWM6_A_MARK,
3119*4882a593Smuzhiyun };
3120*4882a593Smuzhiyun static const unsigned int pwm6_b_pins[] = {
3121*4882a593Smuzhiyun /* PWM */
3122*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
3123*4882a593Smuzhiyun };
3124*4882a593Smuzhiyun static const unsigned int pwm6_b_mux[] = {
3125*4882a593Smuzhiyun PWM6_B_MARK,
3126*4882a593Smuzhiyun };
3127*4882a593Smuzhiyun
3128*4882a593Smuzhiyun /* - QSPI0 ------------------------------------------------------------------ */
3129*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_pins[] = {
3130*4882a593Smuzhiyun /* QSPI0_SPCLK, QSPI0_SSL */
3131*4882a593Smuzhiyun PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
3132*4882a593Smuzhiyun };
3133*4882a593Smuzhiyun static const unsigned int qspi0_ctrl_mux[] = {
3134*4882a593Smuzhiyun QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
3135*4882a593Smuzhiyun };
3136*4882a593Smuzhiyun static const unsigned int qspi0_data2_pins[] = {
3137*4882a593Smuzhiyun /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
3138*4882a593Smuzhiyun PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
3139*4882a593Smuzhiyun };
3140*4882a593Smuzhiyun static const unsigned int qspi0_data2_mux[] = {
3141*4882a593Smuzhiyun QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3142*4882a593Smuzhiyun };
3143*4882a593Smuzhiyun static const unsigned int qspi0_data4_pins[] = {
3144*4882a593Smuzhiyun /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1, QSPI0_IO2, QSPI0_IO3 */
3145*4882a593Smuzhiyun PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1, PIN_QSPI0_IO2, PIN_QSPI0_IO3,
3146*4882a593Smuzhiyun };
3147*4882a593Smuzhiyun static const unsigned int qspi0_data4_mux[] = {
3148*4882a593Smuzhiyun QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3149*4882a593Smuzhiyun QSPI0_IO2_MARK, QSPI0_IO3_MARK,
3150*4882a593Smuzhiyun };
3151*4882a593Smuzhiyun /* - QSPI1 ------------------------------------------------------------------ */
3152*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_pins[] = {
3153*4882a593Smuzhiyun /* QSPI1_SPCLK, QSPI1_SSL */
3154*4882a593Smuzhiyun PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun static const unsigned int qspi1_ctrl_mux[] = {
3157*4882a593Smuzhiyun QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
3158*4882a593Smuzhiyun };
3159*4882a593Smuzhiyun static const unsigned int qspi1_data2_pins[] = {
3160*4882a593Smuzhiyun /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
3161*4882a593Smuzhiyun PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
3162*4882a593Smuzhiyun };
3163*4882a593Smuzhiyun static const unsigned int qspi1_data2_mux[] = {
3164*4882a593Smuzhiyun QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3165*4882a593Smuzhiyun };
3166*4882a593Smuzhiyun static const unsigned int qspi1_data4_pins[] = {
3167*4882a593Smuzhiyun /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1, QSPI1_IO2, QSPI1_IO3 */
3168*4882a593Smuzhiyun PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1, PIN_QSPI1_IO2, PIN_QSPI1_IO3,
3169*4882a593Smuzhiyun };
3170*4882a593Smuzhiyun static const unsigned int qspi1_data4_mux[] = {
3171*4882a593Smuzhiyun QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3172*4882a593Smuzhiyun QSPI1_IO2_MARK, QSPI1_IO3_MARK,
3173*4882a593Smuzhiyun };
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun /* - SATA --------------------------------------------------------------------*/
3176*4882a593Smuzhiyun static const unsigned int sata0_devslp_a_pins[] = {
3177*4882a593Smuzhiyun /* DEVSLP */
3178*4882a593Smuzhiyun RCAR_GP_PIN(6, 16),
3179*4882a593Smuzhiyun };
3180*4882a593Smuzhiyun static const unsigned int sata0_devslp_a_mux[] = {
3181*4882a593Smuzhiyun SATA_DEVSLP_A_MARK,
3182*4882a593Smuzhiyun };
3183*4882a593Smuzhiyun static const unsigned int sata0_devslp_b_pins[] = {
3184*4882a593Smuzhiyun /* DEVSLP */
3185*4882a593Smuzhiyun RCAR_GP_PIN(4, 6),
3186*4882a593Smuzhiyun };
3187*4882a593Smuzhiyun static const unsigned int sata0_devslp_b_mux[] = {
3188*4882a593Smuzhiyun SATA_DEVSLP_B_MARK,
3189*4882a593Smuzhiyun };
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
3192*4882a593Smuzhiyun static const unsigned int scif0_data_pins[] = {
3193*4882a593Smuzhiyun /* RX, TX */
3194*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3195*4882a593Smuzhiyun };
3196*4882a593Smuzhiyun static const unsigned int scif0_data_mux[] = {
3197*4882a593Smuzhiyun RX0_MARK, TX0_MARK,
3198*4882a593Smuzhiyun };
3199*4882a593Smuzhiyun static const unsigned int scif0_clk_pins[] = {
3200*4882a593Smuzhiyun /* SCK */
3201*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
3202*4882a593Smuzhiyun };
3203*4882a593Smuzhiyun static const unsigned int scif0_clk_mux[] = {
3204*4882a593Smuzhiyun SCK0_MARK,
3205*4882a593Smuzhiyun };
3206*4882a593Smuzhiyun static const unsigned int scif0_ctrl_pins[] = {
3207*4882a593Smuzhiyun /* RTS, CTS */
3208*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3209*4882a593Smuzhiyun };
3210*4882a593Smuzhiyun static const unsigned int scif0_ctrl_mux[] = {
3211*4882a593Smuzhiyun RTS0_N_MARK, CTS0_N_MARK,
3212*4882a593Smuzhiyun };
3213*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
3214*4882a593Smuzhiyun static const unsigned int scif1_data_a_pins[] = {
3215*4882a593Smuzhiyun /* RX, TX */
3216*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3217*4882a593Smuzhiyun };
3218*4882a593Smuzhiyun static const unsigned int scif1_data_a_mux[] = {
3219*4882a593Smuzhiyun RX1_A_MARK, TX1_A_MARK,
3220*4882a593Smuzhiyun };
3221*4882a593Smuzhiyun static const unsigned int scif1_clk_pins[] = {
3222*4882a593Smuzhiyun /* SCK */
3223*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
3224*4882a593Smuzhiyun };
3225*4882a593Smuzhiyun static const unsigned int scif1_clk_mux[] = {
3226*4882a593Smuzhiyun SCK1_MARK,
3227*4882a593Smuzhiyun };
3228*4882a593Smuzhiyun static const unsigned int scif1_ctrl_pins[] = {
3229*4882a593Smuzhiyun /* RTS, CTS */
3230*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3231*4882a593Smuzhiyun };
3232*4882a593Smuzhiyun static const unsigned int scif1_ctrl_mux[] = {
3233*4882a593Smuzhiyun RTS1_N_MARK, CTS1_N_MARK,
3234*4882a593Smuzhiyun };
3235*4882a593Smuzhiyun
3236*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
3237*4882a593Smuzhiyun /* RX, TX */
3238*4882a593Smuzhiyun RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3239*4882a593Smuzhiyun };
3240*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
3241*4882a593Smuzhiyun RX1_B_MARK, TX1_B_MARK,
3242*4882a593Smuzhiyun };
3243*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
3244*4882a593Smuzhiyun static const unsigned int scif2_data_a_pins[] = {
3245*4882a593Smuzhiyun /* RX, TX */
3246*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3247*4882a593Smuzhiyun };
3248*4882a593Smuzhiyun static const unsigned int scif2_data_a_mux[] = {
3249*4882a593Smuzhiyun RX2_A_MARK, TX2_A_MARK,
3250*4882a593Smuzhiyun };
3251*4882a593Smuzhiyun static const unsigned int scif2_clk_pins[] = {
3252*4882a593Smuzhiyun /* SCK */
3253*4882a593Smuzhiyun RCAR_GP_PIN(5, 9),
3254*4882a593Smuzhiyun };
3255*4882a593Smuzhiyun static const unsigned int scif2_clk_mux[] = {
3256*4882a593Smuzhiyun SCK2_MARK,
3257*4882a593Smuzhiyun };
3258*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
3259*4882a593Smuzhiyun /* RX, TX */
3260*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3261*4882a593Smuzhiyun };
3262*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
3263*4882a593Smuzhiyun RX2_B_MARK, TX2_B_MARK,
3264*4882a593Smuzhiyun };
3265*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
3266*4882a593Smuzhiyun static const unsigned int scif3_data_a_pins[] = {
3267*4882a593Smuzhiyun /* RX, TX */
3268*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3269*4882a593Smuzhiyun };
3270*4882a593Smuzhiyun static const unsigned int scif3_data_a_mux[] = {
3271*4882a593Smuzhiyun RX3_A_MARK, TX3_A_MARK,
3272*4882a593Smuzhiyun };
3273*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
3274*4882a593Smuzhiyun /* SCK */
3275*4882a593Smuzhiyun RCAR_GP_PIN(1, 22),
3276*4882a593Smuzhiyun };
3277*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
3278*4882a593Smuzhiyun SCK3_MARK,
3279*4882a593Smuzhiyun };
3280*4882a593Smuzhiyun static const unsigned int scif3_ctrl_pins[] = {
3281*4882a593Smuzhiyun /* RTS, CTS */
3282*4882a593Smuzhiyun RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3283*4882a593Smuzhiyun };
3284*4882a593Smuzhiyun static const unsigned int scif3_ctrl_mux[] = {
3285*4882a593Smuzhiyun RTS3_N_MARK, CTS3_N_MARK,
3286*4882a593Smuzhiyun };
3287*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
3288*4882a593Smuzhiyun /* RX, TX */
3289*4882a593Smuzhiyun RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3290*4882a593Smuzhiyun };
3291*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
3292*4882a593Smuzhiyun RX3_B_MARK, TX3_B_MARK,
3293*4882a593Smuzhiyun };
3294*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
3295*4882a593Smuzhiyun static const unsigned int scif4_data_a_pins[] = {
3296*4882a593Smuzhiyun /* RX, TX */
3297*4882a593Smuzhiyun RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3298*4882a593Smuzhiyun };
3299*4882a593Smuzhiyun static const unsigned int scif4_data_a_mux[] = {
3300*4882a593Smuzhiyun RX4_A_MARK, TX4_A_MARK,
3301*4882a593Smuzhiyun };
3302*4882a593Smuzhiyun static const unsigned int scif4_clk_a_pins[] = {
3303*4882a593Smuzhiyun /* SCK */
3304*4882a593Smuzhiyun RCAR_GP_PIN(2, 10),
3305*4882a593Smuzhiyun };
3306*4882a593Smuzhiyun static const unsigned int scif4_clk_a_mux[] = {
3307*4882a593Smuzhiyun SCK4_A_MARK,
3308*4882a593Smuzhiyun };
3309*4882a593Smuzhiyun static const unsigned int scif4_ctrl_a_pins[] = {
3310*4882a593Smuzhiyun /* RTS, CTS */
3311*4882a593Smuzhiyun RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3312*4882a593Smuzhiyun };
3313*4882a593Smuzhiyun static const unsigned int scif4_ctrl_a_mux[] = {
3314*4882a593Smuzhiyun RTS4_N_A_MARK, CTS4_N_A_MARK,
3315*4882a593Smuzhiyun };
3316*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
3317*4882a593Smuzhiyun /* RX, TX */
3318*4882a593Smuzhiyun RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3319*4882a593Smuzhiyun };
3320*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
3321*4882a593Smuzhiyun RX4_B_MARK, TX4_B_MARK,
3322*4882a593Smuzhiyun };
3323*4882a593Smuzhiyun static const unsigned int scif4_clk_b_pins[] = {
3324*4882a593Smuzhiyun /* SCK */
3325*4882a593Smuzhiyun RCAR_GP_PIN(1, 5),
3326*4882a593Smuzhiyun };
3327*4882a593Smuzhiyun static const unsigned int scif4_clk_b_mux[] = {
3328*4882a593Smuzhiyun SCK4_B_MARK,
3329*4882a593Smuzhiyun };
3330*4882a593Smuzhiyun static const unsigned int scif4_ctrl_b_pins[] = {
3331*4882a593Smuzhiyun /* RTS, CTS */
3332*4882a593Smuzhiyun RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3333*4882a593Smuzhiyun };
3334*4882a593Smuzhiyun static const unsigned int scif4_ctrl_b_mux[] = {
3335*4882a593Smuzhiyun RTS4_N_B_MARK, CTS4_N_B_MARK,
3336*4882a593Smuzhiyun };
3337*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
3338*4882a593Smuzhiyun /* RX, TX */
3339*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3340*4882a593Smuzhiyun };
3341*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
3342*4882a593Smuzhiyun RX4_C_MARK, TX4_C_MARK,
3343*4882a593Smuzhiyun };
3344*4882a593Smuzhiyun static const unsigned int scif4_clk_c_pins[] = {
3345*4882a593Smuzhiyun /* SCK */
3346*4882a593Smuzhiyun RCAR_GP_PIN(0, 8),
3347*4882a593Smuzhiyun };
3348*4882a593Smuzhiyun static const unsigned int scif4_clk_c_mux[] = {
3349*4882a593Smuzhiyun SCK4_C_MARK,
3350*4882a593Smuzhiyun };
3351*4882a593Smuzhiyun static const unsigned int scif4_ctrl_c_pins[] = {
3352*4882a593Smuzhiyun /* RTS, CTS */
3353*4882a593Smuzhiyun RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3354*4882a593Smuzhiyun };
3355*4882a593Smuzhiyun static const unsigned int scif4_ctrl_c_mux[] = {
3356*4882a593Smuzhiyun RTS4_N_C_MARK, CTS4_N_C_MARK,
3357*4882a593Smuzhiyun };
3358*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
3359*4882a593Smuzhiyun static const unsigned int scif5_data_pins[] = {
3360*4882a593Smuzhiyun /* RX, TX */
3361*4882a593Smuzhiyun RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3362*4882a593Smuzhiyun };
3363*4882a593Smuzhiyun static const unsigned int scif5_data_mux[] = {
3364*4882a593Smuzhiyun RX5_MARK, TX5_MARK,
3365*4882a593Smuzhiyun };
3366*4882a593Smuzhiyun static const unsigned int scif5_clk_pins[] = {
3367*4882a593Smuzhiyun /* SCK */
3368*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
3369*4882a593Smuzhiyun };
3370*4882a593Smuzhiyun static const unsigned int scif5_clk_mux[] = {
3371*4882a593Smuzhiyun SCK5_MARK,
3372*4882a593Smuzhiyun };
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
3375*4882a593Smuzhiyun static const unsigned int scif_clk_a_pins[] = {
3376*4882a593Smuzhiyun /* SCIF_CLK */
3377*4882a593Smuzhiyun RCAR_GP_PIN(6, 23),
3378*4882a593Smuzhiyun };
3379*4882a593Smuzhiyun static const unsigned int scif_clk_a_mux[] = {
3380*4882a593Smuzhiyun SCIF_CLK_A_MARK,
3381*4882a593Smuzhiyun };
3382*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
3383*4882a593Smuzhiyun /* SCIF_CLK */
3384*4882a593Smuzhiyun RCAR_GP_PIN(5, 9),
3385*4882a593Smuzhiyun };
3386*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
3387*4882a593Smuzhiyun SCIF_CLK_B_MARK,
3388*4882a593Smuzhiyun };
3389*4882a593Smuzhiyun
3390*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
3391*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
3392*4882a593Smuzhiyun /* D0 */
3393*4882a593Smuzhiyun RCAR_GP_PIN(3, 2),
3394*4882a593Smuzhiyun };
3395*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
3396*4882a593Smuzhiyun SD0_DAT0_MARK,
3397*4882a593Smuzhiyun };
3398*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
3399*4882a593Smuzhiyun /* D[0:3] */
3400*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3401*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3402*4882a593Smuzhiyun };
3403*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
3404*4882a593Smuzhiyun SD0_DAT0_MARK, SD0_DAT1_MARK,
3405*4882a593Smuzhiyun SD0_DAT2_MARK, SD0_DAT3_MARK,
3406*4882a593Smuzhiyun };
3407*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
3408*4882a593Smuzhiyun /* CLK, CMD */
3409*4882a593Smuzhiyun RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3410*4882a593Smuzhiyun };
3411*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
3412*4882a593Smuzhiyun SD0_CLK_MARK, SD0_CMD_MARK,
3413*4882a593Smuzhiyun };
3414*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
3415*4882a593Smuzhiyun /* CD */
3416*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
3417*4882a593Smuzhiyun };
3418*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
3419*4882a593Smuzhiyun SD0_CD_MARK,
3420*4882a593Smuzhiyun };
3421*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
3422*4882a593Smuzhiyun /* WP */
3423*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
3424*4882a593Smuzhiyun };
3425*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
3426*4882a593Smuzhiyun SD0_WP_MARK,
3427*4882a593Smuzhiyun };
3428*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
3429*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
3430*4882a593Smuzhiyun /* D0 */
3431*4882a593Smuzhiyun RCAR_GP_PIN(3, 8),
3432*4882a593Smuzhiyun };
3433*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
3434*4882a593Smuzhiyun SD1_DAT0_MARK,
3435*4882a593Smuzhiyun };
3436*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
3437*4882a593Smuzhiyun /* D[0:3] */
3438*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3439*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3440*4882a593Smuzhiyun };
3441*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
3442*4882a593Smuzhiyun SD1_DAT0_MARK, SD1_DAT1_MARK,
3443*4882a593Smuzhiyun SD1_DAT2_MARK, SD1_DAT3_MARK,
3444*4882a593Smuzhiyun };
3445*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
3446*4882a593Smuzhiyun /* CLK, CMD */
3447*4882a593Smuzhiyun RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3448*4882a593Smuzhiyun };
3449*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
3450*4882a593Smuzhiyun SD1_CLK_MARK, SD1_CMD_MARK,
3451*4882a593Smuzhiyun };
3452*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
3453*4882a593Smuzhiyun /* CD */
3454*4882a593Smuzhiyun RCAR_GP_PIN(3, 14),
3455*4882a593Smuzhiyun };
3456*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
3457*4882a593Smuzhiyun SD1_CD_MARK,
3458*4882a593Smuzhiyun };
3459*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
3460*4882a593Smuzhiyun /* WP */
3461*4882a593Smuzhiyun RCAR_GP_PIN(3, 15),
3462*4882a593Smuzhiyun };
3463*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
3464*4882a593Smuzhiyun SD1_WP_MARK,
3465*4882a593Smuzhiyun };
3466*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
3467*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
3468*4882a593Smuzhiyun /* D0 */
3469*4882a593Smuzhiyun RCAR_GP_PIN(4, 2),
3470*4882a593Smuzhiyun };
3471*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
3472*4882a593Smuzhiyun SD2_DAT0_MARK,
3473*4882a593Smuzhiyun };
3474*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
3475*4882a593Smuzhiyun /* D[0:3] */
3476*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3477*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3478*4882a593Smuzhiyun };
3479*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
3480*4882a593Smuzhiyun SD2_DAT0_MARK, SD2_DAT1_MARK,
3481*4882a593Smuzhiyun SD2_DAT2_MARK, SD2_DAT3_MARK,
3482*4882a593Smuzhiyun };
3483*4882a593Smuzhiyun static const unsigned int sdhi2_data8_pins[] = {
3484*4882a593Smuzhiyun /* D[0:7] */
3485*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3486*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3487*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3488*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3489*4882a593Smuzhiyun };
3490*4882a593Smuzhiyun static const unsigned int sdhi2_data8_mux[] = {
3491*4882a593Smuzhiyun SD2_DAT0_MARK, SD2_DAT1_MARK,
3492*4882a593Smuzhiyun SD2_DAT2_MARK, SD2_DAT3_MARK,
3493*4882a593Smuzhiyun SD2_DAT4_MARK, SD2_DAT5_MARK,
3494*4882a593Smuzhiyun SD2_DAT6_MARK, SD2_DAT7_MARK,
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
3497*4882a593Smuzhiyun /* CLK, CMD */
3498*4882a593Smuzhiyun RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3499*4882a593Smuzhiyun };
3500*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
3501*4882a593Smuzhiyun SD2_CLK_MARK, SD2_CMD_MARK,
3502*4882a593Smuzhiyun };
3503*4882a593Smuzhiyun static const unsigned int sdhi2_cd_a_pins[] = {
3504*4882a593Smuzhiyun /* CD */
3505*4882a593Smuzhiyun RCAR_GP_PIN(4, 13),
3506*4882a593Smuzhiyun };
3507*4882a593Smuzhiyun static const unsigned int sdhi2_cd_a_mux[] = {
3508*4882a593Smuzhiyun SD2_CD_A_MARK,
3509*4882a593Smuzhiyun };
3510*4882a593Smuzhiyun static const unsigned int sdhi2_cd_b_pins[] = {
3511*4882a593Smuzhiyun /* CD */
3512*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
3513*4882a593Smuzhiyun };
3514*4882a593Smuzhiyun static const unsigned int sdhi2_cd_b_mux[] = {
3515*4882a593Smuzhiyun SD2_CD_B_MARK,
3516*4882a593Smuzhiyun };
3517*4882a593Smuzhiyun static const unsigned int sdhi2_wp_a_pins[] = {
3518*4882a593Smuzhiyun /* WP */
3519*4882a593Smuzhiyun RCAR_GP_PIN(4, 14),
3520*4882a593Smuzhiyun };
3521*4882a593Smuzhiyun static const unsigned int sdhi2_wp_a_mux[] = {
3522*4882a593Smuzhiyun SD2_WP_A_MARK,
3523*4882a593Smuzhiyun };
3524*4882a593Smuzhiyun static const unsigned int sdhi2_wp_b_pins[] = {
3525*4882a593Smuzhiyun /* WP */
3526*4882a593Smuzhiyun RCAR_GP_PIN(5, 11),
3527*4882a593Smuzhiyun };
3528*4882a593Smuzhiyun static const unsigned int sdhi2_wp_b_mux[] = {
3529*4882a593Smuzhiyun SD2_WP_B_MARK,
3530*4882a593Smuzhiyun };
3531*4882a593Smuzhiyun static const unsigned int sdhi2_ds_pins[] = {
3532*4882a593Smuzhiyun /* DS */
3533*4882a593Smuzhiyun RCAR_GP_PIN(4, 6),
3534*4882a593Smuzhiyun };
3535*4882a593Smuzhiyun static const unsigned int sdhi2_ds_mux[] = {
3536*4882a593Smuzhiyun SD2_DS_MARK,
3537*4882a593Smuzhiyun };
3538*4882a593Smuzhiyun /* - SDHI3 ------------------------------------------------------------------ */
3539*4882a593Smuzhiyun static const unsigned int sdhi3_data1_pins[] = {
3540*4882a593Smuzhiyun /* D0 */
3541*4882a593Smuzhiyun RCAR_GP_PIN(4, 9),
3542*4882a593Smuzhiyun };
3543*4882a593Smuzhiyun static const unsigned int sdhi3_data1_mux[] = {
3544*4882a593Smuzhiyun SD3_DAT0_MARK,
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun static const unsigned int sdhi3_data4_pins[] = {
3547*4882a593Smuzhiyun /* D[0:3] */
3548*4882a593Smuzhiyun RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3549*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3550*4882a593Smuzhiyun };
3551*4882a593Smuzhiyun static const unsigned int sdhi3_data4_mux[] = {
3552*4882a593Smuzhiyun SD3_DAT0_MARK, SD3_DAT1_MARK,
3553*4882a593Smuzhiyun SD3_DAT2_MARK, SD3_DAT3_MARK,
3554*4882a593Smuzhiyun };
3555*4882a593Smuzhiyun static const unsigned int sdhi3_data8_pins[] = {
3556*4882a593Smuzhiyun /* D[0:7] */
3557*4882a593Smuzhiyun RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3558*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3559*4882a593Smuzhiyun RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3560*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3561*4882a593Smuzhiyun };
3562*4882a593Smuzhiyun static const unsigned int sdhi3_data8_mux[] = {
3563*4882a593Smuzhiyun SD3_DAT0_MARK, SD3_DAT1_MARK,
3564*4882a593Smuzhiyun SD3_DAT2_MARK, SD3_DAT3_MARK,
3565*4882a593Smuzhiyun SD3_DAT4_MARK, SD3_DAT5_MARK,
3566*4882a593Smuzhiyun SD3_DAT6_MARK, SD3_DAT7_MARK,
3567*4882a593Smuzhiyun };
3568*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_pins[] = {
3569*4882a593Smuzhiyun /* CLK, CMD */
3570*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3571*4882a593Smuzhiyun };
3572*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_mux[] = {
3573*4882a593Smuzhiyun SD3_CLK_MARK, SD3_CMD_MARK,
3574*4882a593Smuzhiyun };
3575*4882a593Smuzhiyun static const unsigned int sdhi3_cd_pins[] = {
3576*4882a593Smuzhiyun /* CD */
3577*4882a593Smuzhiyun RCAR_GP_PIN(4, 15),
3578*4882a593Smuzhiyun };
3579*4882a593Smuzhiyun static const unsigned int sdhi3_cd_mux[] = {
3580*4882a593Smuzhiyun SD3_CD_MARK,
3581*4882a593Smuzhiyun };
3582*4882a593Smuzhiyun static const unsigned int sdhi3_wp_pins[] = {
3583*4882a593Smuzhiyun /* WP */
3584*4882a593Smuzhiyun RCAR_GP_PIN(4, 16),
3585*4882a593Smuzhiyun };
3586*4882a593Smuzhiyun static const unsigned int sdhi3_wp_mux[] = {
3587*4882a593Smuzhiyun SD3_WP_MARK,
3588*4882a593Smuzhiyun };
3589*4882a593Smuzhiyun static const unsigned int sdhi3_ds_pins[] = {
3590*4882a593Smuzhiyun /* DS */
3591*4882a593Smuzhiyun RCAR_GP_PIN(4, 17),
3592*4882a593Smuzhiyun };
3593*4882a593Smuzhiyun static const unsigned int sdhi3_ds_mux[] = {
3594*4882a593Smuzhiyun SD3_DS_MARK,
3595*4882a593Smuzhiyun };
3596*4882a593Smuzhiyun
3597*4882a593Smuzhiyun /* - SSI -------------------------------------------------------------------- */
3598*4882a593Smuzhiyun static const unsigned int ssi0_data_pins[] = {
3599*4882a593Smuzhiyun /* SDATA */
3600*4882a593Smuzhiyun RCAR_GP_PIN(6, 2),
3601*4882a593Smuzhiyun };
3602*4882a593Smuzhiyun static const unsigned int ssi0_data_mux[] = {
3603*4882a593Smuzhiyun SSI_SDATA0_MARK,
3604*4882a593Smuzhiyun };
3605*4882a593Smuzhiyun static const unsigned int ssi01239_ctrl_pins[] = {
3606*4882a593Smuzhiyun /* SCK, WS */
3607*4882a593Smuzhiyun RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3608*4882a593Smuzhiyun };
3609*4882a593Smuzhiyun static const unsigned int ssi01239_ctrl_mux[] = {
3610*4882a593Smuzhiyun SSI_SCK01239_MARK, SSI_WS01239_MARK,
3611*4882a593Smuzhiyun };
3612*4882a593Smuzhiyun static const unsigned int ssi1_data_a_pins[] = {
3613*4882a593Smuzhiyun /* SDATA */
3614*4882a593Smuzhiyun RCAR_GP_PIN(6, 3),
3615*4882a593Smuzhiyun };
3616*4882a593Smuzhiyun static const unsigned int ssi1_data_a_mux[] = {
3617*4882a593Smuzhiyun SSI_SDATA1_A_MARK,
3618*4882a593Smuzhiyun };
3619*4882a593Smuzhiyun static const unsigned int ssi1_data_b_pins[] = {
3620*4882a593Smuzhiyun /* SDATA */
3621*4882a593Smuzhiyun RCAR_GP_PIN(5, 12),
3622*4882a593Smuzhiyun };
3623*4882a593Smuzhiyun static const unsigned int ssi1_data_b_mux[] = {
3624*4882a593Smuzhiyun SSI_SDATA1_B_MARK,
3625*4882a593Smuzhiyun };
3626*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_a_pins[] = {
3627*4882a593Smuzhiyun /* SCK, WS */
3628*4882a593Smuzhiyun RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3629*4882a593Smuzhiyun };
3630*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_a_mux[] = {
3631*4882a593Smuzhiyun SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3632*4882a593Smuzhiyun };
3633*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_pins[] = {
3634*4882a593Smuzhiyun /* SCK, WS */
3635*4882a593Smuzhiyun RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3636*4882a593Smuzhiyun };
3637*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_mux[] = {
3638*4882a593Smuzhiyun SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3639*4882a593Smuzhiyun };
3640*4882a593Smuzhiyun static const unsigned int ssi2_data_a_pins[] = {
3641*4882a593Smuzhiyun /* SDATA */
3642*4882a593Smuzhiyun RCAR_GP_PIN(6, 4),
3643*4882a593Smuzhiyun };
3644*4882a593Smuzhiyun static const unsigned int ssi2_data_a_mux[] = {
3645*4882a593Smuzhiyun SSI_SDATA2_A_MARK,
3646*4882a593Smuzhiyun };
3647*4882a593Smuzhiyun static const unsigned int ssi2_data_b_pins[] = {
3648*4882a593Smuzhiyun /* SDATA */
3649*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
3650*4882a593Smuzhiyun };
3651*4882a593Smuzhiyun static const unsigned int ssi2_data_b_mux[] = {
3652*4882a593Smuzhiyun SSI_SDATA2_B_MARK,
3653*4882a593Smuzhiyun };
3654*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_a_pins[] = {
3655*4882a593Smuzhiyun /* SCK, WS */
3656*4882a593Smuzhiyun RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3657*4882a593Smuzhiyun };
3658*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_a_mux[] = {
3659*4882a593Smuzhiyun SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3660*4882a593Smuzhiyun };
3661*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_pins[] = {
3662*4882a593Smuzhiyun /* SCK, WS */
3663*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3664*4882a593Smuzhiyun };
3665*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_mux[] = {
3666*4882a593Smuzhiyun SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3667*4882a593Smuzhiyun };
3668*4882a593Smuzhiyun static const unsigned int ssi3_data_pins[] = {
3669*4882a593Smuzhiyun /* SDATA */
3670*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
3671*4882a593Smuzhiyun };
3672*4882a593Smuzhiyun static const unsigned int ssi3_data_mux[] = {
3673*4882a593Smuzhiyun SSI_SDATA3_MARK,
3674*4882a593Smuzhiyun };
3675*4882a593Smuzhiyun static const unsigned int ssi349_ctrl_pins[] = {
3676*4882a593Smuzhiyun /* SCK, WS */
3677*4882a593Smuzhiyun RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3678*4882a593Smuzhiyun };
3679*4882a593Smuzhiyun static const unsigned int ssi349_ctrl_mux[] = {
3680*4882a593Smuzhiyun SSI_SCK349_MARK, SSI_WS349_MARK,
3681*4882a593Smuzhiyun };
3682*4882a593Smuzhiyun static const unsigned int ssi4_data_pins[] = {
3683*4882a593Smuzhiyun /* SDATA */
3684*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
3685*4882a593Smuzhiyun };
3686*4882a593Smuzhiyun static const unsigned int ssi4_data_mux[] = {
3687*4882a593Smuzhiyun SSI_SDATA4_MARK,
3688*4882a593Smuzhiyun };
3689*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_pins[] = {
3690*4882a593Smuzhiyun /* SCK, WS */
3691*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3692*4882a593Smuzhiyun };
3693*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_mux[] = {
3694*4882a593Smuzhiyun SSI_SCK4_MARK, SSI_WS4_MARK,
3695*4882a593Smuzhiyun };
3696*4882a593Smuzhiyun static const unsigned int ssi5_data_pins[] = {
3697*4882a593Smuzhiyun /* SDATA */
3698*4882a593Smuzhiyun RCAR_GP_PIN(6, 13),
3699*4882a593Smuzhiyun };
3700*4882a593Smuzhiyun static const unsigned int ssi5_data_mux[] = {
3701*4882a593Smuzhiyun SSI_SDATA5_MARK,
3702*4882a593Smuzhiyun };
3703*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_pins[] = {
3704*4882a593Smuzhiyun /* SCK, WS */
3705*4882a593Smuzhiyun RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3706*4882a593Smuzhiyun };
3707*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_mux[] = {
3708*4882a593Smuzhiyun SSI_SCK5_MARK, SSI_WS5_MARK,
3709*4882a593Smuzhiyun };
3710*4882a593Smuzhiyun static const unsigned int ssi6_data_pins[] = {
3711*4882a593Smuzhiyun /* SDATA */
3712*4882a593Smuzhiyun RCAR_GP_PIN(6, 16),
3713*4882a593Smuzhiyun };
3714*4882a593Smuzhiyun static const unsigned int ssi6_data_mux[] = {
3715*4882a593Smuzhiyun SSI_SDATA6_MARK,
3716*4882a593Smuzhiyun };
3717*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_pins[] = {
3718*4882a593Smuzhiyun /* SCK, WS */
3719*4882a593Smuzhiyun RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3720*4882a593Smuzhiyun };
3721*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_mux[] = {
3722*4882a593Smuzhiyun SSI_SCK6_MARK, SSI_WS6_MARK,
3723*4882a593Smuzhiyun };
3724*4882a593Smuzhiyun static const unsigned int ssi7_data_pins[] = {
3725*4882a593Smuzhiyun /* SDATA */
3726*4882a593Smuzhiyun RCAR_GP_PIN(6, 19),
3727*4882a593Smuzhiyun };
3728*4882a593Smuzhiyun static const unsigned int ssi7_data_mux[] = {
3729*4882a593Smuzhiyun SSI_SDATA7_MARK,
3730*4882a593Smuzhiyun };
3731*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_pins[] = {
3732*4882a593Smuzhiyun /* SCK, WS */
3733*4882a593Smuzhiyun RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3734*4882a593Smuzhiyun };
3735*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_mux[] = {
3736*4882a593Smuzhiyun SSI_SCK78_MARK, SSI_WS78_MARK,
3737*4882a593Smuzhiyun };
3738*4882a593Smuzhiyun static const unsigned int ssi8_data_pins[] = {
3739*4882a593Smuzhiyun /* SDATA */
3740*4882a593Smuzhiyun RCAR_GP_PIN(6, 20),
3741*4882a593Smuzhiyun };
3742*4882a593Smuzhiyun static const unsigned int ssi8_data_mux[] = {
3743*4882a593Smuzhiyun SSI_SDATA8_MARK,
3744*4882a593Smuzhiyun };
3745*4882a593Smuzhiyun static const unsigned int ssi9_data_a_pins[] = {
3746*4882a593Smuzhiyun /* SDATA */
3747*4882a593Smuzhiyun RCAR_GP_PIN(6, 21),
3748*4882a593Smuzhiyun };
3749*4882a593Smuzhiyun static const unsigned int ssi9_data_a_mux[] = {
3750*4882a593Smuzhiyun SSI_SDATA9_A_MARK,
3751*4882a593Smuzhiyun };
3752*4882a593Smuzhiyun static const unsigned int ssi9_data_b_pins[] = {
3753*4882a593Smuzhiyun /* SDATA */
3754*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
3755*4882a593Smuzhiyun };
3756*4882a593Smuzhiyun static const unsigned int ssi9_data_b_mux[] = {
3757*4882a593Smuzhiyun SSI_SDATA9_B_MARK,
3758*4882a593Smuzhiyun };
3759*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_a_pins[] = {
3760*4882a593Smuzhiyun /* SCK, WS */
3761*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3762*4882a593Smuzhiyun };
3763*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_a_mux[] = {
3764*4882a593Smuzhiyun SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3765*4882a593Smuzhiyun };
3766*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_pins[] = {
3767*4882a593Smuzhiyun /* SCK, WS */
3768*4882a593Smuzhiyun RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3769*4882a593Smuzhiyun };
3770*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_mux[] = {
3771*4882a593Smuzhiyun SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3772*4882a593Smuzhiyun };
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun /* - TMU -------------------------------------------------------------------- */
3775*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_pins[] = {
3776*4882a593Smuzhiyun /* TCLK */
3777*4882a593Smuzhiyun RCAR_GP_PIN(6, 23),
3778*4882a593Smuzhiyun };
3779*4882a593Smuzhiyun static const unsigned int tmu_tclk1_a_mux[] = {
3780*4882a593Smuzhiyun TCLK1_A_MARK,
3781*4882a593Smuzhiyun };
3782*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_pins[] = {
3783*4882a593Smuzhiyun /* TCLK */
3784*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
3785*4882a593Smuzhiyun };
3786*4882a593Smuzhiyun static const unsigned int tmu_tclk1_b_mux[] = {
3787*4882a593Smuzhiyun TCLK1_B_MARK,
3788*4882a593Smuzhiyun };
3789*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_pins[] = {
3790*4882a593Smuzhiyun /* TCLK */
3791*4882a593Smuzhiyun RCAR_GP_PIN(6, 19),
3792*4882a593Smuzhiyun };
3793*4882a593Smuzhiyun static const unsigned int tmu_tclk2_a_mux[] = {
3794*4882a593Smuzhiyun TCLK2_A_MARK,
3795*4882a593Smuzhiyun };
3796*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_pins[] = {
3797*4882a593Smuzhiyun /* TCLK */
3798*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
3799*4882a593Smuzhiyun };
3800*4882a593Smuzhiyun static const unsigned int tmu_tclk2_b_mux[] = {
3801*4882a593Smuzhiyun TCLK2_B_MARK,
3802*4882a593Smuzhiyun };
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun /* - TPU ------------------------------------------------------------------- */
3805*4882a593Smuzhiyun static const unsigned int tpu_to0_pins[] = {
3806*4882a593Smuzhiyun /* TPU0TO0 */
3807*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
3808*4882a593Smuzhiyun };
3809*4882a593Smuzhiyun static const unsigned int tpu_to0_mux[] = {
3810*4882a593Smuzhiyun TPU0TO0_MARK,
3811*4882a593Smuzhiyun };
3812*4882a593Smuzhiyun static const unsigned int tpu_to1_pins[] = {
3813*4882a593Smuzhiyun /* TPU0TO1 */
3814*4882a593Smuzhiyun RCAR_GP_PIN(6, 29),
3815*4882a593Smuzhiyun };
3816*4882a593Smuzhiyun static const unsigned int tpu_to1_mux[] = {
3817*4882a593Smuzhiyun TPU0TO1_MARK,
3818*4882a593Smuzhiyun };
3819*4882a593Smuzhiyun static const unsigned int tpu_to2_pins[] = {
3820*4882a593Smuzhiyun /* TPU0TO2 */
3821*4882a593Smuzhiyun RCAR_GP_PIN(6, 30),
3822*4882a593Smuzhiyun };
3823*4882a593Smuzhiyun static const unsigned int tpu_to2_mux[] = {
3824*4882a593Smuzhiyun TPU0TO2_MARK,
3825*4882a593Smuzhiyun };
3826*4882a593Smuzhiyun static const unsigned int tpu_to3_pins[] = {
3827*4882a593Smuzhiyun /* TPU0TO3 */
3828*4882a593Smuzhiyun RCAR_GP_PIN(6, 31),
3829*4882a593Smuzhiyun };
3830*4882a593Smuzhiyun static const unsigned int tpu_to3_mux[] = {
3831*4882a593Smuzhiyun TPU0TO3_MARK,
3832*4882a593Smuzhiyun };
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
3835*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
3836*4882a593Smuzhiyun /* PWEN, OVC */
3837*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3838*4882a593Smuzhiyun };
3839*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
3840*4882a593Smuzhiyun USB0_PWEN_MARK, USB0_OVC_MARK,
3841*4882a593Smuzhiyun };
3842*4882a593Smuzhiyun /* - USB1 ------------------------------------------------------------------- */
3843*4882a593Smuzhiyun static const unsigned int usb1_pins[] = {
3844*4882a593Smuzhiyun /* PWEN, OVC */
3845*4882a593Smuzhiyun RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3846*4882a593Smuzhiyun };
3847*4882a593Smuzhiyun static const unsigned int usb1_mux[] = {
3848*4882a593Smuzhiyun USB1_PWEN_MARK, USB1_OVC_MARK,
3849*4882a593Smuzhiyun };
3850*4882a593Smuzhiyun /* - USB2 ------------------------------------------------------------------- */
3851*4882a593Smuzhiyun static const unsigned int usb2_pins[] = {
3852*4882a593Smuzhiyun /* PWEN, OVC */
3853*4882a593Smuzhiyun RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3854*4882a593Smuzhiyun };
3855*4882a593Smuzhiyun static const unsigned int usb2_mux[] = {
3856*4882a593Smuzhiyun USB2_PWEN_MARK, USB2_OVC_MARK,
3857*4882a593Smuzhiyun };
3858*4882a593Smuzhiyun
3859*4882a593Smuzhiyun /* - USB30 ------------------------------------------------------------------ */
3860*4882a593Smuzhiyun static const unsigned int usb30_pins[] = {
3861*4882a593Smuzhiyun /* PWEN, OVC */
3862*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3863*4882a593Smuzhiyun };
3864*4882a593Smuzhiyun static const unsigned int usb30_mux[] = {
3865*4882a593Smuzhiyun USB30_PWEN_MARK, USB30_OVC_MARK,
3866*4882a593Smuzhiyun };
3867*4882a593Smuzhiyun /* - USB31 ------------------------------------------------------------------ */
3868*4882a593Smuzhiyun static const unsigned int usb31_pins[] = {
3869*4882a593Smuzhiyun /* PWEN, OVC */
3870*4882a593Smuzhiyun RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3871*4882a593Smuzhiyun };
3872*4882a593Smuzhiyun static const unsigned int usb31_mux[] = {
3873*4882a593Smuzhiyun USB31_PWEN_MARK, USB31_OVC_MARK,
3874*4882a593Smuzhiyun };
3875*4882a593Smuzhiyun
3876*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
3877*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a_a),
3878*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a_b),
3879*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a_c),
3880*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_a),
3881*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_b),
3882*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c_a),
3883*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c_b),
3884*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_a),
3885*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_b),
3886*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_c),
3887*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_d),
3888*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1_a),
3889*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout1_b),
3890*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout2_a),
3891*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout2_b),
3892*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout3_a),
3893*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout3_b),
3894*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_link),
3895*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_magic),
3896*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_phy_int),
3897*4882a593Smuzhiyun SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
3898*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mdio),
3899*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mii),
3900*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_pps),
3901*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_match_a),
3902*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_capture_a),
3903*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_match_b),
3904*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_avtp_capture_b),
3905*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_a),
3906*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_b),
3907*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data),
3908*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk),
3909*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data_a),
3910*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd0_data_b),
3911*4882a593Smuzhiyun SH_PFC_PIN_GROUP(canfd1_data),
3912*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_ctrl_a),
3913*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data0_a),
3914*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data1_a),
3915*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_ctrl_b),
3916*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data0_b),
3917*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data1_b),
3918*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_ctrl_c),
3919*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data0_c),
3920*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif0_data1_c),
3921*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_ctrl_a),
3922*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data0_a),
3923*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data1_a),
3924*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_ctrl_b),
3925*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data0_b),
3926*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data1_b),
3927*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_ctrl_c),
3928*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data0_c),
3929*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif1_data1_c),
3930*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_ctrl_a),
3931*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data0_a),
3932*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data1_a),
3933*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_ctrl_b),
3934*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data0_b),
3935*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif2_data1_b),
3936*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_ctrl_a),
3937*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data0_a),
3938*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data1_a),
3939*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_ctrl_b),
3940*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data0_b),
3941*4882a593Smuzhiyun SH_PFC_PIN_GROUP(drif3_data1_b),
3942*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb666),
3943*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb888),
3944*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_0),
3945*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_1),
3946*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_sync),
3947*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_oddf),
3948*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_cde),
3949*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp),
3950*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data),
3951*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk),
3952*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl),
3953*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_a),
3954*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_a),
3955*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_a),
3956*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_b),
3957*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_b),
3958*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3959*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_a),
3960*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk_a),
3961*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3962*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_b),
3963*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk_b),
3964*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl_b),
3965*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_a),
3966*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_clk),
3967*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_ctrl),
3968*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_b),
3969*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_c),
3970*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif3_data_d),
3971*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_a),
3972*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_clk),
3973*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_ctrl),
3974*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif4_data_b),
3975*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0),
3976*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_a),
3977*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_b),
3978*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_a),
3979*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_b),
3980*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3),
3981*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5),
3982*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c6_a),
3983*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c6_b),
3984*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c6_c),
3985*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq0),
3986*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq1),
3987*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq2),
3988*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq3),
3989*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq4),
3990*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_ex_irq5),
3991*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
3992*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
3993*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
3994*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
3995*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_txd),
3996*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rxd),
3997*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_a),
3998*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_a),
3999*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_a),
4000*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_a),
4001*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_a),
4002*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_a),
4003*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_b),
4004*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_b),
4005*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_b),
4006*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_b),
4007*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_b),
4008*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_b),
4009*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_c),
4010*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_c),
4011*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_c),
4012*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_c),
4013*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_c),
4014*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_c),
4015*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_d),
4016*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_d),
4017*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_d),
4018*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_d),
4019*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_d),
4020*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_d),
4021*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_e),
4022*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_e),
4023*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_e),
4024*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_e),
4025*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_e),
4026*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_e),
4027*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_f),
4028*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_f),
4029*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_f),
4030*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_f),
4031*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_f),
4032*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_f),
4033*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_g),
4034*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_g),
4035*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_g),
4036*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_g),
4037*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_txd_g),
4038*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rxd_g),
4039*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_a),
4040*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_a),
4041*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_a),
4042*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_a),
4043*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_a),
4044*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_a),
4045*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_b),
4046*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_b),
4047*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_b),
4048*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_b),
4049*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_b),
4050*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_b),
4051*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_c),
4052*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_c),
4053*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_c),
4054*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_c),
4055*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_c),
4056*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_c),
4057*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_d),
4058*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_d),
4059*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_d),
4060*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_d),
4061*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_txd_d),
4062*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rxd_d),
4063*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_a),
4064*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_a),
4065*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_a),
4066*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2_a),
4067*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_a),
4068*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_a),
4069*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_b),
4070*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_b),
4071*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_b),
4072*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss2_b),
4073*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_b),
4074*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_b),
4075*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_c),
4076*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_c),
4077*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_c),
4078*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_c),
4079*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_clk_d),
4080*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_sync_d),
4081*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_ss1_d),
4082*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_txd_d),
4083*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof3_rxd_d),
4084*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0),
4085*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_a),
4086*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
4087*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_a),
4088*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
4089*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_a),
4090*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_b),
4091*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_a),
4092*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_b),
4093*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_a),
4094*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_b),
4095*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6_a),
4096*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6_b),
4097*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_ctrl),
4098*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_data2),
4099*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi0_data4),
4100*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_ctrl),
4101*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_data2),
4102*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi1_data4),
4103*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sata0_devslp_a),
4104*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sata0_devslp_b),
4105*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data),
4106*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_clk),
4107*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_ctrl),
4108*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_a),
4109*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk),
4110*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_ctrl),
4111*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_b),
4112*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_a),
4113*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk),
4114*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_b),
4115*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_a),
4116*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk),
4117*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_ctrl),
4118*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_b),
4119*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_a),
4120*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_a),
4121*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl_a),
4122*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_b),
4123*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_b),
4124*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl_b),
4125*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_c),
4126*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_clk_c),
4127*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_ctrl_c),
4128*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data),
4129*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_clk),
4130*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_a),
4131*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_b),
4132*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data1),
4133*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data4),
4134*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_ctrl),
4135*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_cd),
4136*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_wp),
4137*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data1),
4138*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data4),
4139*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_ctrl),
4140*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_cd),
4141*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_wp),
4142*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data1),
4143*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data4),
4144*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data8),
4145*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_ctrl),
4146*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_cd_a),
4147*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_wp_a),
4148*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_cd_b),
4149*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_wp_b),
4150*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_ds),
4151*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data1),
4152*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data4),
4153*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_data8),
4154*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_ctrl),
4155*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_cd),
4156*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_wp),
4157*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi3_ds),
4158*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0_data),
4159*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi01239_ctrl),
4160*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data_a),
4161*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data_b),
4162*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl_a),
4163*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4164*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data_a),
4165*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data_b),
4166*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl_a),
4167*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4168*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi3_data),
4169*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi349_ctrl),
4170*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data),
4171*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl),
4172*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_data),
4173*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_ctrl),
4174*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_data),
4175*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_ctrl),
4176*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data),
4177*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl),
4178*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data),
4179*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data_a),
4180*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data_b),
4181*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_a),
4182*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4183*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_a),
4184*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk1_b),
4185*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_a),
4186*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tmu_tclk2_b),
4187*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to0),
4188*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to1),
4189*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to2),
4190*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to3),
4191*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0),
4192*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb1),
4193*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb2),
4194*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb30),
4195*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb31),
4196*4882a593Smuzhiyun };
4197*4882a593Smuzhiyun
4198*4882a593Smuzhiyun static const char * const audio_clk_groups[] = {
4199*4882a593Smuzhiyun "audio_clk_a_a",
4200*4882a593Smuzhiyun "audio_clk_a_b",
4201*4882a593Smuzhiyun "audio_clk_a_c",
4202*4882a593Smuzhiyun "audio_clk_b_a",
4203*4882a593Smuzhiyun "audio_clk_b_b",
4204*4882a593Smuzhiyun "audio_clk_c_a",
4205*4882a593Smuzhiyun "audio_clk_c_b",
4206*4882a593Smuzhiyun "audio_clkout_a",
4207*4882a593Smuzhiyun "audio_clkout_b",
4208*4882a593Smuzhiyun "audio_clkout_c",
4209*4882a593Smuzhiyun "audio_clkout_d",
4210*4882a593Smuzhiyun "audio_clkout1_a",
4211*4882a593Smuzhiyun "audio_clkout1_b",
4212*4882a593Smuzhiyun "audio_clkout2_a",
4213*4882a593Smuzhiyun "audio_clkout2_b",
4214*4882a593Smuzhiyun "audio_clkout3_a",
4215*4882a593Smuzhiyun "audio_clkout3_b",
4216*4882a593Smuzhiyun };
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun static const char * const avb_groups[] = {
4219*4882a593Smuzhiyun "avb_link",
4220*4882a593Smuzhiyun "avb_magic",
4221*4882a593Smuzhiyun "avb_phy_int",
4222*4882a593Smuzhiyun "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
4223*4882a593Smuzhiyun "avb_mdio",
4224*4882a593Smuzhiyun "avb_mii",
4225*4882a593Smuzhiyun "avb_avtp_pps",
4226*4882a593Smuzhiyun "avb_avtp_match_a",
4227*4882a593Smuzhiyun "avb_avtp_capture_a",
4228*4882a593Smuzhiyun "avb_avtp_match_b",
4229*4882a593Smuzhiyun "avb_avtp_capture_b",
4230*4882a593Smuzhiyun };
4231*4882a593Smuzhiyun
4232*4882a593Smuzhiyun static const char * const can0_groups[] = {
4233*4882a593Smuzhiyun "can0_data_a",
4234*4882a593Smuzhiyun "can0_data_b",
4235*4882a593Smuzhiyun };
4236*4882a593Smuzhiyun
4237*4882a593Smuzhiyun static const char * const can1_groups[] = {
4238*4882a593Smuzhiyun "can1_data",
4239*4882a593Smuzhiyun };
4240*4882a593Smuzhiyun
4241*4882a593Smuzhiyun static const char * const can_clk_groups[] = {
4242*4882a593Smuzhiyun "can_clk",
4243*4882a593Smuzhiyun };
4244*4882a593Smuzhiyun
4245*4882a593Smuzhiyun static const char * const canfd0_groups[] = {
4246*4882a593Smuzhiyun "canfd0_data_a",
4247*4882a593Smuzhiyun "canfd0_data_b",
4248*4882a593Smuzhiyun };
4249*4882a593Smuzhiyun
4250*4882a593Smuzhiyun static const char * const canfd1_groups[] = {
4251*4882a593Smuzhiyun "canfd1_data",
4252*4882a593Smuzhiyun };
4253*4882a593Smuzhiyun
4254*4882a593Smuzhiyun static const char * const drif0_groups[] = {
4255*4882a593Smuzhiyun "drif0_ctrl_a",
4256*4882a593Smuzhiyun "drif0_data0_a",
4257*4882a593Smuzhiyun "drif0_data1_a",
4258*4882a593Smuzhiyun "drif0_ctrl_b",
4259*4882a593Smuzhiyun "drif0_data0_b",
4260*4882a593Smuzhiyun "drif0_data1_b",
4261*4882a593Smuzhiyun "drif0_ctrl_c",
4262*4882a593Smuzhiyun "drif0_data0_c",
4263*4882a593Smuzhiyun "drif0_data1_c",
4264*4882a593Smuzhiyun };
4265*4882a593Smuzhiyun
4266*4882a593Smuzhiyun static const char * const drif1_groups[] = {
4267*4882a593Smuzhiyun "drif1_ctrl_a",
4268*4882a593Smuzhiyun "drif1_data0_a",
4269*4882a593Smuzhiyun "drif1_data1_a",
4270*4882a593Smuzhiyun "drif1_ctrl_b",
4271*4882a593Smuzhiyun "drif1_data0_b",
4272*4882a593Smuzhiyun "drif1_data1_b",
4273*4882a593Smuzhiyun "drif1_ctrl_c",
4274*4882a593Smuzhiyun "drif1_data0_c",
4275*4882a593Smuzhiyun "drif1_data1_c",
4276*4882a593Smuzhiyun };
4277*4882a593Smuzhiyun
4278*4882a593Smuzhiyun static const char * const drif2_groups[] = {
4279*4882a593Smuzhiyun "drif2_ctrl_a",
4280*4882a593Smuzhiyun "drif2_data0_a",
4281*4882a593Smuzhiyun "drif2_data1_a",
4282*4882a593Smuzhiyun "drif2_ctrl_b",
4283*4882a593Smuzhiyun "drif2_data0_b",
4284*4882a593Smuzhiyun "drif2_data1_b",
4285*4882a593Smuzhiyun };
4286*4882a593Smuzhiyun
4287*4882a593Smuzhiyun static const char * const drif3_groups[] = {
4288*4882a593Smuzhiyun "drif3_ctrl_a",
4289*4882a593Smuzhiyun "drif3_data0_a",
4290*4882a593Smuzhiyun "drif3_data1_a",
4291*4882a593Smuzhiyun "drif3_ctrl_b",
4292*4882a593Smuzhiyun "drif3_data0_b",
4293*4882a593Smuzhiyun "drif3_data1_b",
4294*4882a593Smuzhiyun };
4295*4882a593Smuzhiyun
4296*4882a593Smuzhiyun static const char * const du_groups[] = {
4297*4882a593Smuzhiyun "du_rgb666",
4298*4882a593Smuzhiyun "du_rgb888",
4299*4882a593Smuzhiyun "du_clk_out_0",
4300*4882a593Smuzhiyun "du_clk_out_1",
4301*4882a593Smuzhiyun "du_sync",
4302*4882a593Smuzhiyun "du_oddf",
4303*4882a593Smuzhiyun "du_cde",
4304*4882a593Smuzhiyun "du_disp",
4305*4882a593Smuzhiyun };
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
4308*4882a593Smuzhiyun "hscif0_data",
4309*4882a593Smuzhiyun "hscif0_clk",
4310*4882a593Smuzhiyun "hscif0_ctrl",
4311*4882a593Smuzhiyun };
4312*4882a593Smuzhiyun
4313*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
4314*4882a593Smuzhiyun "hscif1_data_a",
4315*4882a593Smuzhiyun "hscif1_clk_a",
4316*4882a593Smuzhiyun "hscif1_ctrl_a",
4317*4882a593Smuzhiyun "hscif1_data_b",
4318*4882a593Smuzhiyun "hscif1_clk_b",
4319*4882a593Smuzhiyun "hscif1_ctrl_b",
4320*4882a593Smuzhiyun };
4321*4882a593Smuzhiyun
4322*4882a593Smuzhiyun static const char * const hscif2_groups[] = {
4323*4882a593Smuzhiyun "hscif2_data_a",
4324*4882a593Smuzhiyun "hscif2_clk_a",
4325*4882a593Smuzhiyun "hscif2_ctrl_a",
4326*4882a593Smuzhiyun "hscif2_data_b",
4327*4882a593Smuzhiyun "hscif2_clk_b",
4328*4882a593Smuzhiyun "hscif2_ctrl_b",
4329*4882a593Smuzhiyun };
4330*4882a593Smuzhiyun
4331*4882a593Smuzhiyun static const char * const hscif3_groups[] = {
4332*4882a593Smuzhiyun "hscif3_data_a",
4333*4882a593Smuzhiyun "hscif3_clk",
4334*4882a593Smuzhiyun "hscif3_ctrl",
4335*4882a593Smuzhiyun "hscif3_data_b",
4336*4882a593Smuzhiyun "hscif3_data_c",
4337*4882a593Smuzhiyun "hscif3_data_d",
4338*4882a593Smuzhiyun };
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun static const char * const hscif4_groups[] = {
4341*4882a593Smuzhiyun "hscif4_data_a",
4342*4882a593Smuzhiyun "hscif4_clk",
4343*4882a593Smuzhiyun "hscif4_ctrl",
4344*4882a593Smuzhiyun "hscif4_data_b",
4345*4882a593Smuzhiyun };
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
4348*4882a593Smuzhiyun "i2c0",
4349*4882a593Smuzhiyun };
4350*4882a593Smuzhiyun
4351*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
4352*4882a593Smuzhiyun "i2c1_a",
4353*4882a593Smuzhiyun "i2c1_b",
4354*4882a593Smuzhiyun };
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
4357*4882a593Smuzhiyun "i2c2_a",
4358*4882a593Smuzhiyun "i2c2_b",
4359*4882a593Smuzhiyun };
4360*4882a593Smuzhiyun
4361*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
4362*4882a593Smuzhiyun "i2c3",
4363*4882a593Smuzhiyun };
4364*4882a593Smuzhiyun
4365*4882a593Smuzhiyun static const char * const i2c5_groups[] = {
4366*4882a593Smuzhiyun "i2c5",
4367*4882a593Smuzhiyun };
4368*4882a593Smuzhiyun
4369*4882a593Smuzhiyun static const char * const i2c6_groups[] = {
4370*4882a593Smuzhiyun "i2c6_a",
4371*4882a593Smuzhiyun "i2c6_b",
4372*4882a593Smuzhiyun "i2c6_c",
4373*4882a593Smuzhiyun };
4374*4882a593Smuzhiyun
4375*4882a593Smuzhiyun static const char * const intc_ex_groups[] = {
4376*4882a593Smuzhiyun "intc_ex_irq0",
4377*4882a593Smuzhiyun "intc_ex_irq1",
4378*4882a593Smuzhiyun "intc_ex_irq2",
4379*4882a593Smuzhiyun "intc_ex_irq3",
4380*4882a593Smuzhiyun "intc_ex_irq4",
4381*4882a593Smuzhiyun "intc_ex_irq5",
4382*4882a593Smuzhiyun };
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
4385*4882a593Smuzhiyun "msiof0_clk",
4386*4882a593Smuzhiyun "msiof0_sync",
4387*4882a593Smuzhiyun "msiof0_ss1",
4388*4882a593Smuzhiyun "msiof0_ss2",
4389*4882a593Smuzhiyun "msiof0_txd",
4390*4882a593Smuzhiyun "msiof0_rxd",
4391*4882a593Smuzhiyun };
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
4394*4882a593Smuzhiyun "msiof1_clk_a",
4395*4882a593Smuzhiyun "msiof1_sync_a",
4396*4882a593Smuzhiyun "msiof1_ss1_a",
4397*4882a593Smuzhiyun "msiof1_ss2_a",
4398*4882a593Smuzhiyun "msiof1_txd_a",
4399*4882a593Smuzhiyun "msiof1_rxd_a",
4400*4882a593Smuzhiyun "msiof1_clk_b",
4401*4882a593Smuzhiyun "msiof1_sync_b",
4402*4882a593Smuzhiyun "msiof1_ss1_b",
4403*4882a593Smuzhiyun "msiof1_ss2_b",
4404*4882a593Smuzhiyun "msiof1_txd_b",
4405*4882a593Smuzhiyun "msiof1_rxd_b",
4406*4882a593Smuzhiyun "msiof1_clk_c",
4407*4882a593Smuzhiyun "msiof1_sync_c",
4408*4882a593Smuzhiyun "msiof1_ss1_c",
4409*4882a593Smuzhiyun "msiof1_ss2_c",
4410*4882a593Smuzhiyun "msiof1_txd_c",
4411*4882a593Smuzhiyun "msiof1_rxd_c",
4412*4882a593Smuzhiyun "msiof1_clk_d",
4413*4882a593Smuzhiyun "msiof1_sync_d",
4414*4882a593Smuzhiyun "msiof1_ss1_d",
4415*4882a593Smuzhiyun "msiof1_ss2_d",
4416*4882a593Smuzhiyun "msiof1_txd_d",
4417*4882a593Smuzhiyun "msiof1_rxd_d",
4418*4882a593Smuzhiyun "msiof1_clk_e",
4419*4882a593Smuzhiyun "msiof1_sync_e",
4420*4882a593Smuzhiyun "msiof1_ss1_e",
4421*4882a593Smuzhiyun "msiof1_ss2_e",
4422*4882a593Smuzhiyun "msiof1_txd_e",
4423*4882a593Smuzhiyun "msiof1_rxd_e",
4424*4882a593Smuzhiyun "msiof1_clk_f",
4425*4882a593Smuzhiyun "msiof1_sync_f",
4426*4882a593Smuzhiyun "msiof1_ss1_f",
4427*4882a593Smuzhiyun "msiof1_ss2_f",
4428*4882a593Smuzhiyun "msiof1_txd_f",
4429*4882a593Smuzhiyun "msiof1_rxd_f",
4430*4882a593Smuzhiyun "msiof1_clk_g",
4431*4882a593Smuzhiyun "msiof1_sync_g",
4432*4882a593Smuzhiyun "msiof1_ss1_g",
4433*4882a593Smuzhiyun "msiof1_ss2_g",
4434*4882a593Smuzhiyun "msiof1_txd_g",
4435*4882a593Smuzhiyun "msiof1_rxd_g",
4436*4882a593Smuzhiyun };
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
4439*4882a593Smuzhiyun "msiof2_clk_a",
4440*4882a593Smuzhiyun "msiof2_sync_a",
4441*4882a593Smuzhiyun "msiof2_ss1_a",
4442*4882a593Smuzhiyun "msiof2_ss2_a",
4443*4882a593Smuzhiyun "msiof2_txd_a",
4444*4882a593Smuzhiyun "msiof2_rxd_a",
4445*4882a593Smuzhiyun "msiof2_clk_b",
4446*4882a593Smuzhiyun "msiof2_sync_b",
4447*4882a593Smuzhiyun "msiof2_ss1_b",
4448*4882a593Smuzhiyun "msiof2_ss2_b",
4449*4882a593Smuzhiyun "msiof2_txd_b",
4450*4882a593Smuzhiyun "msiof2_rxd_b",
4451*4882a593Smuzhiyun "msiof2_clk_c",
4452*4882a593Smuzhiyun "msiof2_sync_c",
4453*4882a593Smuzhiyun "msiof2_ss1_c",
4454*4882a593Smuzhiyun "msiof2_ss2_c",
4455*4882a593Smuzhiyun "msiof2_txd_c",
4456*4882a593Smuzhiyun "msiof2_rxd_c",
4457*4882a593Smuzhiyun "msiof2_clk_d",
4458*4882a593Smuzhiyun "msiof2_sync_d",
4459*4882a593Smuzhiyun "msiof2_ss1_d",
4460*4882a593Smuzhiyun "msiof2_ss2_d",
4461*4882a593Smuzhiyun "msiof2_txd_d",
4462*4882a593Smuzhiyun "msiof2_rxd_d",
4463*4882a593Smuzhiyun };
4464*4882a593Smuzhiyun
4465*4882a593Smuzhiyun static const char * const msiof3_groups[] = {
4466*4882a593Smuzhiyun "msiof3_clk_a",
4467*4882a593Smuzhiyun "msiof3_sync_a",
4468*4882a593Smuzhiyun "msiof3_ss1_a",
4469*4882a593Smuzhiyun "msiof3_ss2_a",
4470*4882a593Smuzhiyun "msiof3_txd_a",
4471*4882a593Smuzhiyun "msiof3_rxd_a",
4472*4882a593Smuzhiyun "msiof3_clk_b",
4473*4882a593Smuzhiyun "msiof3_sync_b",
4474*4882a593Smuzhiyun "msiof3_ss1_b",
4475*4882a593Smuzhiyun "msiof3_ss2_b",
4476*4882a593Smuzhiyun "msiof3_txd_b",
4477*4882a593Smuzhiyun "msiof3_rxd_b",
4478*4882a593Smuzhiyun "msiof3_clk_c",
4479*4882a593Smuzhiyun "msiof3_sync_c",
4480*4882a593Smuzhiyun "msiof3_txd_c",
4481*4882a593Smuzhiyun "msiof3_rxd_c",
4482*4882a593Smuzhiyun "msiof3_clk_d",
4483*4882a593Smuzhiyun "msiof3_sync_d",
4484*4882a593Smuzhiyun "msiof3_ss1_d",
4485*4882a593Smuzhiyun "msiof3_txd_d",
4486*4882a593Smuzhiyun "msiof3_rxd_d",
4487*4882a593Smuzhiyun };
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
4490*4882a593Smuzhiyun "pwm0",
4491*4882a593Smuzhiyun };
4492*4882a593Smuzhiyun
4493*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
4494*4882a593Smuzhiyun "pwm1_a",
4495*4882a593Smuzhiyun "pwm1_b",
4496*4882a593Smuzhiyun };
4497*4882a593Smuzhiyun
4498*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
4499*4882a593Smuzhiyun "pwm2_a",
4500*4882a593Smuzhiyun "pwm2_b",
4501*4882a593Smuzhiyun };
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
4504*4882a593Smuzhiyun "pwm3_a",
4505*4882a593Smuzhiyun "pwm3_b",
4506*4882a593Smuzhiyun };
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
4509*4882a593Smuzhiyun "pwm4_a",
4510*4882a593Smuzhiyun "pwm4_b",
4511*4882a593Smuzhiyun };
4512*4882a593Smuzhiyun
4513*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
4514*4882a593Smuzhiyun "pwm5_a",
4515*4882a593Smuzhiyun "pwm5_b",
4516*4882a593Smuzhiyun };
4517*4882a593Smuzhiyun
4518*4882a593Smuzhiyun static const char * const pwm6_groups[] = {
4519*4882a593Smuzhiyun "pwm6_a",
4520*4882a593Smuzhiyun "pwm6_b",
4521*4882a593Smuzhiyun };
4522*4882a593Smuzhiyun
4523*4882a593Smuzhiyun static const char * const qspi0_groups[] = {
4524*4882a593Smuzhiyun "qspi0_ctrl",
4525*4882a593Smuzhiyun "qspi0_data2",
4526*4882a593Smuzhiyun "qspi0_data4",
4527*4882a593Smuzhiyun };
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun static const char * const qspi1_groups[] = {
4530*4882a593Smuzhiyun "qspi1_ctrl",
4531*4882a593Smuzhiyun "qspi1_data2",
4532*4882a593Smuzhiyun "qspi1_data4",
4533*4882a593Smuzhiyun };
4534*4882a593Smuzhiyun
4535*4882a593Smuzhiyun static const char * const sata0_groups[] = {
4536*4882a593Smuzhiyun "sata0_devslp_a",
4537*4882a593Smuzhiyun "sata0_devslp_b",
4538*4882a593Smuzhiyun };
4539*4882a593Smuzhiyun
4540*4882a593Smuzhiyun static const char * const scif0_groups[] = {
4541*4882a593Smuzhiyun "scif0_data",
4542*4882a593Smuzhiyun "scif0_clk",
4543*4882a593Smuzhiyun "scif0_ctrl",
4544*4882a593Smuzhiyun };
4545*4882a593Smuzhiyun
4546*4882a593Smuzhiyun static const char * const scif1_groups[] = {
4547*4882a593Smuzhiyun "scif1_data_a",
4548*4882a593Smuzhiyun "scif1_clk",
4549*4882a593Smuzhiyun "scif1_ctrl",
4550*4882a593Smuzhiyun "scif1_data_b",
4551*4882a593Smuzhiyun };
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun static const char * const scif2_groups[] = {
4554*4882a593Smuzhiyun "scif2_data_a",
4555*4882a593Smuzhiyun "scif2_clk",
4556*4882a593Smuzhiyun "scif2_data_b",
4557*4882a593Smuzhiyun };
4558*4882a593Smuzhiyun
4559*4882a593Smuzhiyun static const char * const scif3_groups[] = {
4560*4882a593Smuzhiyun "scif3_data_a",
4561*4882a593Smuzhiyun "scif3_clk",
4562*4882a593Smuzhiyun "scif3_ctrl",
4563*4882a593Smuzhiyun "scif3_data_b",
4564*4882a593Smuzhiyun };
4565*4882a593Smuzhiyun
4566*4882a593Smuzhiyun static const char * const scif4_groups[] = {
4567*4882a593Smuzhiyun "scif4_data_a",
4568*4882a593Smuzhiyun "scif4_clk_a",
4569*4882a593Smuzhiyun "scif4_ctrl_a",
4570*4882a593Smuzhiyun "scif4_data_b",
4571*4882a593Smuzhiyun "scif4_clk_b",
4572*4882a593Smuzhiyun "scif4_ctrl_b",
4573*4882a593Smuzhiyun "scif4_data_c",
4574*4882a593Smuzhiyun "scif4_clk_c",
4575*4882a593Smuzhiyun "scif4_ctrl_c",
4576*4882a593Smuzhiyun };
4577*4882a593Smuzhiyun
4578*4882a593Smuzhiyun static const char * const scif5_groups[] = {
4579*4882a593Smuzhiyun "scif5_data",
4580*4882a593Smuzhiyun "scif5_clk",
4581*4882a593Smuzhiyun };
4582*4882a593Smuzhiyun
4583*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
4584*4882a593Smuzhiyun "scif_clk_a",
4585*4882a593Smuzhiyun "scif_clk_b",
4586*4882a593Smuzhiyun };
4587*4882a593Smuzhiyun
4588*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
4589*4882a593Smuzhiyun "sdhi0_data1",
4590*4882a593Smuzhiyun "sdhi0_data4",
4591*4882a593Smuzhiyun "sdhi0_ctrl",
4592*4882a593Smuzhiyun "sdhi0_cd",
4593*4882a593Smuzhiyun "sdhi0_wp",
4594*4882a593Smuzhiyun };
4595*4882a593Smuzhiyun
4596*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
4597*4882a593Smuzhiyun "sdhi1_data1",
4598*4882a593Smuzhiyun "sdhi1_data4",
4599*4882a593Smuzhiyun "sdhi1_ctrl",
4600*4882a593Smuzhiyun "sdhi1_cd",
4601*4882a593Smuzhiyun "sdhi1_wp",
4602*4882a593Smuzhiyun };
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
4605*4882a593Smuzhiyun "sdhi2_data1",
4606*4882a593Smuzhiyun "sdhi2_data4",
4607*4882a593Smuzhiyun "sdhi2_data8",
4608*4882a593Smuzhiyun "sdhi2_ctrl",
4609*4882a593Smuzhiyun "sdhi2_cd_a",
4610*4882a593Smuzhiyun "sdhi2_wp_a",
4611*4882a593Smuzhiyun "sdhi2_cd_b",
4612*4882a593Smuzhiyun "sdhi2_wp_b",
4613*4882a593Smuzhiyun "sdhi2_ds",
4614*4882a593Smuzhiyun };
4615*4882a593Smuzhiyun
4616*4882a593Smuzhiyun static const char * const sdhi3_groups[] = {
4617*4882a593Smuzhiyun "sdhi3_data1",
4618*4882a593Smuzhiyun "sdhi3_data4",
4619*4882a593Smuzhiyun "sdhi3_data8",
4620*4882a593Smuzhiyun "sdhi3_ctrl",
4621*4882a593Smuzhiyun "sdhi3_cd",
4622*4882a593Smuzhiyun "sdhi3_wp",
4623*4882a593Smuzhiyun "sdhi3_ds",
4624*4882a593Smuzhiyun };
4625*4882a593Smuzhiyun
4626*4882a593Smuzhiyun static const char * const ssi_groups[] = {
4627*4882a593Smuzhiyun "ssi0_data",
4628*4882a593Smuzhiyun "ssi01239_ctrl",
4629*4882a593Smuzhiyun "ssi1_data_a",
4630*4882a593Smuzhiyun "ssi1_data_b",
4631*4882a593Smuzhiyun "ssi1_ctrl_a",
4632*4882a593Smuzhiyun "ssi1_ctrl_b",
4633*4882a593Smuzhiyun "ssi2_data_a",
4634*4882a593Smuzhiyun "ssi2_data_b",
4635*4882a593Smuzhiyun "ssi2_ctrl_a",
4636*4882a593Smuzhiyun "ssi2_ctrl_b",
4637*4882a593Smuzhiyun "ssi3_data",
4638*4882a593Smuzhiyun "ssi349_ctrl",
4639*4882a593Smuzhiyun "ssi4_data",
4640*4882a593Smuzhiyun "ssi4_ctrl",
4641*4882a593Smuzhiyun "ssi5_data",
4642*4882a593Smuzhiyun "ssi5_ctrl",
4643*4882a593Smuzhiyun "ssi6_data",
4644*4882a593Smuzhiyun "ssi6_ctrl",
4645*4882a593Smuzhiyun "ssi7_data",
4646*4882a593Smuzhiyun "ssi78_ctrl",
4647*4882a593Smuzhiyun "ssi8_data",
4648*4882a593Smuzhiyun "ssi9_data_a",
4649*4882a593Smuzhiyun "ssi9_data_b",
4650*4882a593Smuzhiyun "ssi9_ctrl_a",
4651*4882a593Smuzhiyun "ssi9_ctrl_b",
4652*4882a593Smuzhiyun };
4653*4882a593Smuzhiyun
4654*4882a593Smuzhiyun static const char * const tmu_groups[] = {
4655*4882a593Smuzhiyun "tmu_tclk1_a",
4656*4882a593Smuzhiyun "tmu_tclk1_b",
4657*4882a593Smuzhiyun "tmu_tclk2_a",
4658*4882a593Smuzhiyun "tmu_tclk2_b",
4659*4882a593Smuzhiyun };
4660*4882a593Smuzhiyun
4661*4882a593Smuzhiyun static const char * const tpu_groups[] = {
4662*4882a593Smuzhiyun "tpu_to0",
4663*4882a593Smuzhiyun "tpu_to1",
4664*4882a593Smuzhiyun "tpu_to2",
4665*4882a593Smuzhiyun "tpu_to3",
4666*4882a593Smuzhiyun };
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun static const char * const usb0_groups[] = {
4669*4882a593Smuzhiyun "usb0",
4670*4882a593Smuzhiyun };
4671*4882a593Smuzhiyun
4672*4882a593Smuzhiyun static const char * const usb1_groups[] = {
4673*4882a593Smuzhiyun "usb1",
4674*4882a593Smuzhiyun };
4675*4882a593Smuzhiyun
4676*4882a593Smuzhiyun static const char * const usb2_groups[] = {
4677*4882a593Smuzhiyun "usb2",
4678*4882a593Smuzhiyun };
4679*4882a593Smuzhiyun
4680*4882a593Smuzhiyun static const char * const usb30_groups[] = {
4681*4882a593Smuzhiyun "usb30",
4682*4882a593Smuzhiyun };
4683*4882a593Smuzhiyun
4684*4882a593Smuzhiyun static const char * const usb31_groups[] = {
4685*4882a593Smuzhiyun "usb31",
4686*4882a593Smuzhiyun };
4687*4882a593Smuzhiyun
4688*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
4689*4882a593Smuzhiyun SH_PFC_FUNCTION(audio_clk),
4690*4882a593Smuzhiyun SH_PFC_FUNCTION(avb),
4691*4882a593Smuzhiyun SH_PFC_FUNCTION(can0),
4692*4882a593Smuzhiyun SH_PFC_FUNCTION(can1),
4693*4882a593Smuzhiyun SH_PFC_FUNCTION(can_clk),
4694*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd0),
4695*4882a593Smuzhiyun SH_PFC_FUNCTION(canfd1),
4696*4882a593Smuzhiyun SH_PFC_FUNCTION(drif0),
4697*4882a593Smuzhiyun SH_PFC_FUNCTION(drif1),
4698*4882a593Smuzhiyun SH_PFC_FUNCTION(drif2),
4699*4882a593Smuzhiyun SH_PFC_FUNCTION(drif3),
4700*4882a593Smuzhiyun SH_PFC_FUNCTION(du),
4701*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif0),
4702*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif1),
4703*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif2),
4704*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif3),
4705*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif4),
4706*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c0),
4707*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
4708*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
4709*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c3),
4710*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c5),
4711*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c6),
4712*4882a593Smuzhiyun SH_PFC_FUNCTION(intc_ex),
4713*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
4714*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
4715*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
4716*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof3),
4717*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
4718*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
4719*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
4720*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
4721*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm4),
4722*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm5),
4723*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm6),
4724*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi0),
4725*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi1),
4726*4882a593Smuzhiyun SH_PFC_FUNCTION(sata0),
4727*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
4728*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
4729*4882a593Smuzhiyun SH_PFC_FUNCTION(scif2),
4730*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
4731*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
4732*4882a593Smuzhiyun SH_PFC_FUNCTION(scif5),
4733*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
4734*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi0),
4735*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi1),
4736*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi2),
4737*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi3),
4738*4882a593Smuzhiyun SH_PFC_FUNCTION(ssi),
4739*4882a593Smuzhiyun SH_PFC_FUNCTION(tmu),
4740*4882a593Smuzhiyun SH_PFC_FUNCTION(tpu),
4741*4882a593Smuzhiyun SH_PFC_FUNCTION(usb0),
4742*4882a593Smuzhiyun SH_PFC_FUNCTION(usb1),
4743*4882a593Smuzhiyun SH_PFC_FUNCTION(usb2),
4744*4882a593Smuzhiyun SH_PFC_FUNCTION(usb30),
4745*4882a593Smuzhiyun SH_PFC_FUNCTION(usb31),
4746*4882a593Smuzhiyun };
4747*4882a593Smuzhiyun
4748*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4749*4882a593Smuzhiyun #define F_(x, y) FN_##y
4750*4882a593Smuzhiyun #define FM(x) FN_##x
4751*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
4752*4882a593Smuzhiyun 0, 0,
4753*4882a593Smuzhiyun 0, 0,
4754*4882a593Smuzhiyun 0, 0,
4755*4882a593Smuzhiyun 0, 0,
4756*4882a593Smuzhiyun 0, 0,
4757*4882a593Smuzhiyun 0, 0,
4758*4882a593Smuzhiyun 0, 0,
4759*4882a593Smuzhiyun 0, 0,
4760*4882a593Smuzhiyun 0, 0,
4761*4882a593Smuzhiyun 0, 0,
4762*4882a593Smuzhiyun 0, 0,
4763*4882a593Smuzhiyun 0, 0,
4764*4882a593Smuzhiyun 0, 0,
4765*4882a593Smuzhiyun 0, 0,
4766*4882a593Smuzhiyun 0, 0,
4767*4882a593Smuzhiyun 0, 0,
4768*4882a593Smuzhiyun GP_0_15_FN, GPSR0_15,
4769*4882a593Smuzhiyun GP_0_14_FN, GPSR0_14,
4770*4882a593Smuzhiyun GP_0_13_FN, GPSR0_13,
4771*4882a593Smuzhiyun GP_0_12_FN, GPSR0_12,
4772*4882a593Smuzhiyun GP_0_11_FN, GPSR0_11,
4773*4882a593Smuzhiyun GP_0_10_FN, GPSR0_10,
4774*4882a593Smuzhiyun GP_0_9_FN, GPSR0_9,
4775*4882a593Smuzhiyun GP_0_8_FN, GPSR0_8,
4776*4882a593Smuzhiyun GP_0_7_FN, GPSR0_7,
4777*4882a593Smuzhiyun GP_0_6_FN, GPSR0_6,
4778*4882a593Smuzhiyun GP_0_5_FN, GPSR0_5,
4779*4882a593Smuzhiyun GP_0_4_FN, GPSR0_4,
4780*4882a593Smuzhiyun GP_0_3_FN, GPSR0_3,
4781*4882a593Smuzhiyun GP_0_2_FN, GPSR0_2,
4782*4882a593Smuzhiyun GP_0_1_FN, GPSR0_1,
4783*4882a593Smuzhiyun GP_0_0_FN, GPSR0_0, ))
4784*4882a593Smuzhiyun },
4785*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
4786*4882a593Smuzhiyun 0, 0,
4787*4882a593Smuzhiyun 0, 0,
4788*4882a593Smuzhiyun 0, 0,
4789*4882a593Smuzhiyun 0, 0,
4790*4882a593Smuzhiyun GP_1_27_FN, GPSR1_27,
4791*4882a593Smuzhiyun GP_1_26_FN, GPSR1_26,
4792*4882a593Smuzhiyun GP_1_25_FN, GPSR1_25,
4793*4882a593Smuzhiyun GP_1_24_FN, GPSR1_24,
4794*4882a593Smuzhiyun GP_1_23_FN, GPSR1_23,
4795*4882a593Smuzhiyun GP_1_22_FN, GPSR1_22,
4796*4882a593Smuzhiyun GP_1_21_FN, GPSR1_21,
4797*4882a593Smuzhiyun GP_1_20_FN, GPSR1_20,
4798*4882a593Smuzhiyun GP_1_19_FN, GPSR1_19,
4799*4882a593Smuzhiyun GP_1_18_FN, GPSR1_18,
4800*4882a593Smuzhiyun GP_1_17_FN, GPSR1_17,
4801*4882a593Smuzhiyun GP_1_16_FN, GPSR1_16,
4802*4882a593Smuzhiyun GP_1_15_FN, GPSR1_15,
4803*4882a593Smuzhiyun GP_1_14_FN, GPSR1_14,
4804*4882a593Smuzhiyun GP_1_13_FN, GPSR1_13,
4805*4882a593Smuzhiyun GP_1_12_FN, GPSR1_12,
4806*4882a593Smuzhiyun GP_1_11_FN, GPSR1_11,
4807*4882a593Smuzhiyun GP_1_10_FN, GPSR1_10,
4808*4882a593Smuzhiyun GP_1_9_FN, GPSR1_9,
4809*4882a593Smuzhiyun GP_1_8_FN, GPSR1_8,
4810*4882a593Smuzhiyun GP_1_7_FN, GPSR1_7,
4811*4882a593Smuzhiyun GP_1_6_FN, GPSR1_6,
4812*4882a593Smuzhiyun GP_1_5_FN, GPSR1_5,
4813*4882a593Smuzhiyun GP_1_4_FN, GPSR1_4,
4814*4882a593Smuzhiyun GP_1_3_FN, GPSR1_3,
4815*4882a593Smuzhiyun GP_1_2_FN, GPSR1_2,
4816*4882a593Smuzhiyun GP_1_1_FN, GPSR1_1,
4817*4882a593Smuzhiyun GP_1_0_FN, GPSR1_0, ))
4818*4882a593Smuzhiyun },
4819*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
4820*4882a593Smuzhiyun 0, 0,
4821*4882a593Smuzhiyun 0, 0,
4822*4882a593Smuzhiyun 0, 0,
4823*4882a593Smuzhiyun 0, 0,
4824*4882a593Smuzhiyun 0, 0,
4825*4882a593Smuzhiyun 0, 0,
4826*4882a593Smuzhiyun 0, 0,
4827*4882a593Smuzhiyun 0, 0,
4828*4882a593Smuzhiyun 0, 0,
4829*4882a593Smuzhiyun 0, 0,
4830*4882a593Smuzhiyun 0, 0,
4831*4882a593Smuzhiyun 0, 0,
4832*4882a593Smuzhiyun 0, 0,
4833*4882a593Smuzhiyun 0, 0,
4834*4882a593Smuzhiyun 0, 0,
4835*4882a593Smuzhiyun 0, 0,
4836*4882a593Smuzhiyun 0, 0,
4837*4882a593Smuzhiyun GP_2_14_FN, GPSR2_14,
4838*4882a593Smuzhiyun GP_2_13_FN, GPSR2_13,
4839*4882a593Smuzhiyun GP_2_12_FN, GPSR2_12,
4840*4882a593Smuzhiyun GP_2_11_FN, GPSR2_11,
4841*4882a593Smuzhiyun GP_2_10_FN, GPSR2_10,
4842*4882a593Smuzhiyun GP_2_9_FN, GPSR2_9,
4843*4882a593Smuzhiyun GP_2_8_FN, GPSR2_8,
4844*4882a593Smuzhiyun GP_2_7_FN, GPSR2_7,
4845*4882a593Smuzhiyun GP_2_6_FN, GPSR2_6,
4846*4882a593Smuzhiyun GP_2_5_FN, GPSR2_5,
4847*4882a593Smuzhiyun GP_2_4_FN, GPSR2_4,
4848*4882a593Smuzhiyun GP_2_3_FN, GPSR2_3,
4849*4882a593Smuzhiyun GP_2_2_FN, GPSR2_2,
4850*4882a593Smuzhiyun GP_2_1_FN, GPSR2_1,
4851*4882a593Smuzhiyun GP_2_0_FN, GPSR2_0, ))
4852*4882a593Smuzhiyun },
4853*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
4854*4882a593Smuzhiyun 0, 0,
4855*4882a593Smuzhiyun 0, 0,
4856*4882a593Smuzhiyun 0, 0,
4857*4882a593Smuzhiyun 0, 0,
4858*4882a593Smuzhiyun 0, 0,
4859*4882a593Smuzhiyun 0, 0,
4860*4882a593Smuzhiyun 0, 0,
4861*4882a593Smuzhiyun 0, 0,
4862*4882a593Smuzhiyun 0, 0,
4863*4882a593Smuzhiyun 0, 0,
4864*4882a593Smuzhiyun 0, 0,
4865*4882a593Smuzhiyun 0, 0,
4866*4882a593Smuzhiyun 0, 0,
4867*4882a593Smuzhiyun 0, 0,
4868*4882a593Smuzhiyun 0, 0,
4869*4882a593Smuzhiyun 0, 0,
4870*4882a593Smuzhiyun GP_3_15_FN, GPSR3_15,
4871*4882a593Smuzhiyun GP_3_14_FN, GPSR3_14,
4872*4882a593Smuzhiyun GP_3_13_FN, GPSR3_13,
4873*4882a593Smuzhiyun GP_3_12_FN, GPSR3_12,
4874*4882a593Smuzhiyun GP_3_11_FN, GPSR3_11,
4875*4882a593Smuzhiyun GP_3_10_FN, GPSR3_10,
4876*4882a593Smuzhiyun GP_3_9_FN, GPSR3_9,
4877*4882a593Smuzhiyun GP_3_8_FN, GPSR3_8,
4878*4882a593Smuzhiyun GP_3_7_FN, GPSR3_7,
4879*4882a593Smuzhiyun GP_3_6_FN, GPSR3_6,
4880*4882a593Smuzhiyun GP_3_5_FN, GPSR3_5,
4881*4882a593Smuzhiyun GP_3_4_FN, GPSR3_4,
4882*4882a593Smuzhiyun GP_3_3_FN, GPSR3_3,
4883*4882a593Smuzhiyun GP_3_2_FN, GPSR3_2,
4884*4882a593Smuzhiyun GP_3_1_FN, GPSR3_1,
4885*4882a593Smuzhiyun GP_3_0_FN, GPSR3_0, ))
4886*4882a593Smuzhiyun },
4887*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
4888*4882a593Smuzhiyun 0, 0,
4889*4882a593Smuzhiyun 0, 0,
4890*4882a593Smuzhiyun 0, 0,
4891*4882a593Smuzhiyun 0, 0,
4892*4882a593Smuzhiyun 0, 0,
4893*4882a593Smuzhiyun 0, 0,
4894*4882a593Smuzhiyun 0, 0,
4895*4882a593Smuzhiyun 0, 0,
4896*4882a593Smuzhiyun 0, 0,
4897*4882a593Smuzhiyun 0, 0,
4898*4882a593Smuzhiyun 0, 0,
4899*4882a593Smuzhiyun 0, 0,
4900*4882a593Smuzhiyun 0, 0,
4901*4882a593Smuzhiyun 0, 0,
4902*4882a593Smuzhiyun GP_4_17_FN, GPSR4_17,
4903*4882a593Smuzhiyun GP_4_16_FN, GPSR4_16,
4904*4882a593Smuzhiyun GP_4_15_FN, GPSR4_15,
4905*4882a593Smuzhiyun GP_4_14_FN, GPSR4_14,
4906*4882a593Smuzhiyun GP_4_13_FN, GPSR4_13,
4907*4882a593Smuzhiyun GP_4_12_FN, GPSR4_12,
4908*4882a593Smuzhiyun GP_4_11_FN, GPSR4_11,
4909*4882a593Smuzhiyun GP_4_10_FN, GPSR4_10,
4910*4882a593Smuzhiyun GP_4_9_FN, GPSR4_9,
4911*4882a593Smuzhiyun GP_4_8_FN, GPSR4_8,
4912*4882a593Smuzhiyun GP_4_7_FN, GPSR4_7,
4913*4882a593Smuzhiyun GP_4_6_FN, GPSR4_6,
4914*4882a593Smuzhiyun GP_4_5_FN, GPSR4_5,
4915*4882a593Smuzhiyun GP_4_4_FN, GPSR4_4,
4916*4882a593Smuzhiyun GP_4_3_FN, GPSR4_3,
4917*4882a593Smuzhiyun GP_4_2_FN, GPSR4_2,
4918*4882a593Smuzhiyun GP_4_1_FN, GPSR4_1,
4919*4882a593Smuzhiyun GP_4_0_FN, GPSR4_0, ))
4920*4882a593Smuzhiyun },
4921*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
4922*4882a593Smuzhiyun 0, 0,
4923*4882a593Smuzhiyun 0, 0,
4924*4882a593Smuzhiyun 0, 0,
4925*4882a593Smuzhiyun 0, 0,
4926*4882a593Smuzhiyun 0, 0,
4927*4882a593Smuzhiyun 0, 0,
4928*4882a593Smuzhiyun GP_5_25_FN, GPSR5_25,
4929*4882a593Smuzhiyun GP_5_24_FN, GPSR5_24,
4930*4882a593Smuzhiyun GP_5_23_FN, GPSR5_23,
4931*4882a593Smuzhiyun GP_5_22_FN, GPSR5_22,
4932*4882a593Smuzhiyun GP_5_21_FN, GPSR5_21,
4933*4882a593Smuzhiyun GP_5_20_FN, GPSR5_20,
4934*4882a593Smuzhiyun GP_5_19_FN, GPSR5_19,
4935*4882a593Smuzhiyun GP_5_18_FN, GPSR5_18,
4936*4882a593Smuzhiyun GP_5_17_FN, GPSR5_17,
4937*4882a593Smuzhiyun GP_5_16_FN, GPSR5_16,
4938*4882a593Smuzhiyun GP_5_15_FN, GPSR5_15,
4939*4882a593Smuzhiyun GP_5_14_FN, GPSR5_14,
4940*4882a593Smuzhiyun GP_5_13_FN, GPSR5_13,
4941*4882a593Smuzhiyun GP_5_12_FN, GPSR5_12,
4942*4882a593Smuzhiyun GP_5_11_FN, GPSR5_11,
4943*4882a593Smuzhiyun GP_5_10_FN, GPSR5_10,
4944*4882a593Smuzhiyun GP_5_9_FN, GPSR5_9,
4945*4882a593Smuzhiyun GP_5_8_FN, GPSR5_8,
4946*4882a593Smuzhiyun GP_5_7_FN, GPSR5_7,
4947*4882a593Smuzhiyun GP_5_6_FN, GPSR5_6,
4948*4882a593Smuzhiyun GP_5_5_FN, GPSR5_5,
4949*4882a593Smuzhiyun GP_5_4_FN, GPSR5_4,
4950*4882a593Smuzhiyun GP_5_3_FN, GPSR5_3,
4951*4882a593Smuzhiyun GP_5_2_FN, GPSR5_2,
4952*4882a593Smuzhiyun GP_5_1_FN, GPSR5_1,
4953*4882a593Smuzhiyun GP_5_0_FN, GPSR5_0, ))
4954*4882a593Smuzhiyun },
4955*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
4956*4882a593Smuzhiyun GP_6_31_FN, GPSR6_31,
4957*4882a593Smuzhiyun GP_6_30_FN, GPSR6_30,
4958*4882a593Smuzhiyun GP_6_29_FN, GPSR6_29,
4959*4882a593Smuzhiyun GP_6_28_FN, GPSR6_28,
4960*4882a593Smuzhiyun GP_6_27_FN, GPSR6_27,
4961*4882a593Smuzhiyun GP_6_26_FN, GPSR6_26,
4962*4882a593Smuzhiyun GP_6_25_FN, GPSR6_25,
4963*4882a593Smuzhiyun GP_6_24_FN, GPSR6_24,
4964*4882a593Smuzhiyun GP_6_23_FN, GPSR6_23,
4965*4882a593Smuzhiyun GP_6_22_FN, GPSR6_22,
4966*4882a593Smuzhiyun GP_6_21_FN, GPSR6_21,
4967*4882a593Smuzhiyun GP_6_20_FN, GPSR6_20,
4968*4882a593Smuzhiyun GP_6_19_FN, GPSR6_19,
4969*4882a593Smuzhiyun GP_6_18_FN, GPSR6_18,
4970*4882a593Smuzhiyun GP_6_17_FN, GPSR6_17,
4971*4882a593Smuzhiyun GP_6_16_FN, GPSR6_16,
4972*4882a593Smuzhiyun GP_6_15_FN, GPSR6_15,
4973*4882a593Smuzhiyun GP_6_14_FN, GPSR6_14,
4974*4882a593Smuzhiyun GP_6_13_FN, GPSR6_13,
4975*4882a593Smuzhiyun GP_6_12_FN, GPSR6_12,
4976*4882a593Smuzhiyun GP_6_11_FN, GPSR6_11,
4977*4882a593Smuzhiyun GP_6_10_FN, GPSR6_10,
4978*4882a593Smuzhiyun GP_6_9_FN, GPSR6_9,
4979*4882a593Smuzhiyun GP_6_8_FN, GPSR6_8,
4980*4882a593Smuzhiyun GP_6_7_FN, GPSR6_7,
4981*4882a593Smuzhiyun GP_6_6_FN, GPSR6_6,
4982*4882a593Smuzhiyun GP_6_5_FN, GPSR6_5,
4983*4882a593Smuzhiyun GP_6_4_FN, GPSR6_4,
4984*4882a593Smuzhiyun GP_6_3_FN, GPSR6_3,
4985*4882a593Smuzhiyun GP_6_2_FN, GPSR6_2,
4986*4882a593Smuzhiyun GP_6_1_FN, GPSR6_1,
4987*4882a593Smuzhiyun GP_6_0_FN, GPSR6_0, ))
4988*4882a593Smuzhiyun },
4989*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1, GROUP(
4990*4882a593Smuzhiyun 0, 0,
4991*4882a593Smuzhiyun 0, 0,
4992*4882a593Smuzhiyun 0, 0,
4993*4882a593Smuzhiyun 0, 0,
4994*4882a593Smuzhiyun 0, 0,
4995*4882a593Smuzhiyun 0, 0,
4996*4882a593Smuzhiyun 0, 0,
4997*4882a593Smuzhiyun 0, 0,
4998*4882a593Smuzhiyun 0, 0,
4999*4882a593Smuzhiyun 0, 0,
5000*4882a593Smuzhiyun 0, 0,
5001*4882a593Smuzhiyun 0, 0,
5002*4882a593Smuzhiyun 0, 0,
5003*4882a593Smuzhiyun 0, 0,
5004*4882a593Smuzhiyun 0, 0,
5005*4882a593Smuzhiyun 0, 0,
5006*4882a593Smuzhiyun 0, 0,
5007*4882a593Smuzhiyun 0, 0,
5008*4882a593Smuzhiyun 0, 0,
5009*4882a593Smuzhiyun 0, 0,
5010*4882a593Smuzhiyun 0, 0,
5011*4882a593Smuzhiyun 0, 0,
5012*4882a593Smuzhiyun 0, 0,
5013*4882a593Smuzhiyun 0, 0,
5014*4882a593Smuzhiyun 0, 0,
5015*4882a593Smuzhiyun 0, 0,
5016*4882a593Smuzhiyun 0, 0,
5017*4882a593Smuzhiyun 0, 0,
5018*4882a593Smuzhiyun GP_7_3_FN, GPSR7_3,
5019*4882a593Smuzhiyun GP_7_2_FN, GPSR7_2,
5020*4882a593Smuzhiyun GP_7_1_FN, GPSR7_1,
5021*4882a593Smuzhiyun GP_7_0_FN, GPSR7_0, ))
5022*4882a593Smuzhiyun },
5023*4882a593Smuzhiyun #undef F_
5024*4882a593Smuzhiyun #undef FM
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun #define F_(x, y) x,
5027*4882a593Smuzhiyun #define FM(x) FN_##x,
5028*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
5029*4882a593Smuzhiyun IP0_31_28
5030*4882a593Smuzhiyun IP0_27_24
5031*4882a593Smuzhiyun IP0_23_20
5032*4882a593Smuzhiyun IP0_19_16
5033*4882a593Smuzhiyun IP0_15_12
5034*4882a593Smuzhiyun IP0_11_8
5035*4882a593Smuzhiyun IP0_7_4
5036*4882a593Smuzhiyun IP0_3_0 ))
5037*4882a593Smuzhiyun },
5038*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
5039*4882a593Smuzhiyun IP1_31_28
5040*4882a593Smuzhiyun IP1_27_24
5041*4882a593Smuzhiyun IP1_23_20
5042*4882a593Smuzhiyun IP1_19_16
5043*4882a593Smuzhiyun IP1_15_12
5044*4882a593Smuzhiyun IP1_11_8
5045*4882a593Smuzhiyun IP1_7_4
5046*4882a593Smuzhiyun IP1_3_0 ))
5047*4882a593Smuzhiyun },
5048*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
5049*4882a593Smuzhiyun IP2_31_28
5050*4882a593Smuzhiyun IP2_27_24
5051*4882a593Smuzhiyun IP2_23_20
5052*4882a593Smuzhiyun IP2_19_16
5053*4882a593Smuzhiyun IP2_15_12
5054*4882a593Smuzhiyun IP2_11_8
5055*4882a593Smuzhiyun IP2_7_4
5056*4882a593Smuzhiyun IP2_3_0 ))
5057*4882a593Smuzhiyun },
5058*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
5059*4882a593Smuzhiyun IP3_31_28
5060*4882a593Smuzhiyun IP3_27_24
5061*4882a593Smuzhiyun IP3_23_20
5062*4882a593Smuzhiyun IP3_19_16
5063*4882a593Smuzhiyun IP3_15_12
5064*4882a593Smuzhiyun IP3_11_8
5065*4882a593Smuzhiyun IP3_7_4
5066*4882a593Smuzhiyun IP3_3_0 ))
5067*4882a593Smuzhiyun },
5068*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
5069*4882a593Smuzhiyun IP4_31_28
5070*4882a593Smuzhiyun IP4_27_24
5071*4882a593Smuzhiyun IP4_23_20
5072*4882a593Smuzhiyun IP4_19_16
5073*4882a593Smuzhiyun IP4_15_12
5074*4882a593Smuzhiyun IP4_11_8
5075*4882a593Smuzhiyun IP4_7_4
5076*4882a593Smuzhiyun IP4_3_0 ))
5077*4882a593Smuzhiyun },
5078*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
5079*4882a593Smuzhiyun IP5_31_28
5080*4882a593Smuzhiyun IP5_27_24
5081*4882a593Smuzhiyun IP5_23_20
5082*4882a593Smuzhiyun IP5_19_16
5083*4882a593Smuzhiyun IP5_15_12
5084*4882a593Smuzhiyun IP5_11_8
5085*4882a593Smuzhiyun IP5_7_4
5086*4882a593Smuzhiyun IP5_3_0 ))
5087*4882a593Smuzhiyun },
5088*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
5089*4882a593Smuzhiyun IP6_31_28
5090*4882a593Smuzhiyun IP6_27_24
5091*4882a593Smuzhiyun IP6_23_20
5092*4882a593Smuzhiyun IP6_19_16
5093*4882a593Smuzhiyun IP6_15_12
5094*4882a593Smuzhiyun IP6_11_8
5095*4882a593Smuzhiyun IP6_7_4
5096*4882a593Smuzhiyun IP6_3_0 ))
5097*4882a593Smuzhiyun },
5098*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
5099*4882a593Smuzhiyun IP7_31_28
5100*4882a593Smuzhiyun IP7_27_24
5101*4882a593Smuzhiyun IP7_23_20
5102*4882a593Smuzhiyun IP7_19_16
5103*4882a593Smuzhiyun IP7_15_12
5104*4882a593Smuzhiyun IP7_11_8
5105*4882a593Smuzhiyun IP7_7_4
5106*4882a593Smuzhiyun IP7_3_0 ))
5107*4882a593Smuzhiyun },
5108*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
5109*4882a593Smuzhiyun IP8_31_28
5110*4882a593Smuzhiyun IP8_27_24
5111*4882a593Smuzhiyun IP8_23_20
5112*4882a593Smuzhiyun IP8_19_16
5113*4882a593Smuzhiyun IP8_15_12
5114*4882a593Smuzhiyun IP8_11_8
5115*4882a593Smuzhiyun IP8_7_4
5116*4882a593Smuzhiyun IP8_3_0 ))
5117*4882a593Smuzhiyun },
5118*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
5119*4882a593Smuzhiyun IP9_31_28
5120*4882a593Smuzhiyun IP9_27_24
5121*4882a593Smuzhiyun IP9_23_20
5122*4882a593Smuzhiyun IP9_19_16
5123*4882a593Smuzhiyun IP9_15_12
5124*4882a593Smuzhiyun IP9_11_8
5125*4882a593Smuzhiyun IP9_7_4
5126*4882a593Smuzhiyun IP9_3_0 ))
5127*4882a593Smuzhiyun },
5128*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
5129*4882a593Smuzhiyun IP10_31_28
5130*4882a593Smuzhiyun IP10_27_24
5131*4882a593Smuzhiyun IP10_23_20
5132*4882a593Smuzhiyun IP10_19_16
5133*4882a593Smuzhiyun IP10_15_12
5134*4882a593Smuzhiyun IP10_11_8
5135*4882a593Smuzhiyun IP10_7_4
5136*4882a593Smuzhiyun IP10_3_0 ))
5137*4882a593Smuzhiyun },
5138*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
5139*4882a593Smuzhiyun IP11_31_28
5140*4882a593Smuzhiyun IP11_27_24
5141*4882a593Smuzhiyun IP11_23_20
5142*4882a593Smuzhiyun IP11_19_16
5143*4882a593Smuzhiyun IP11_15_12
5144*4882a593Smuzhiyun IP11_11_8
5145*4882a593Smuzhiyun IP11_7_4
5146*4882a593Smuzhiyun IP11_3_0 ))
5147*4882a593Smuzhiyun },
5148*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
5149*4882a593Smuzhiyun IP12_31_28
5150*4882a593Smuzhiyun IP12_27_24
5151*4882a593Smuzhiyun IP12_23_20
5152*4882a593Smuzhiyun IP12_19_16
5153*4882a593Smuzhiyun IP12_15_12
5154*4882a593Smuzhiyun IP12_11_8
5155*4882a593Smuzhiyun IP12_7_4
5156*4882a593Smuzhiyun IP12_3_0 ))
5157*4882a593Smuzhiyun },
5158*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
5159*4882a593Smuzhiyun IP13_31_28
5160*4882a593Smuzhiyun IP13_27_24
5161*4882a593Smuzhiyun IP13_23_20
5162*4882a593Smuzhiyun IP13_19_16
5163*4882a593Smuzhiyun IP13_15_12
5164*4882a593Smuzhiyun IP13_11_8
5165*4882a593Smuzhiyun IP13_7_4
5166*4882a593Smuzhiyun IP13_3_0 ))
5167*4882a593Smuzhiyun },
5168*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
5169*4882a593Smuzhiyun IP14_31_28
5170*4882a593Smuzhiyun IP14_27_24
5171*4882a593Smuzhiyun IP14_23_20
5172*4882a593Smuzhiyun IP14_19_16
5173*4882a593Smuzhiyun IP14_15_12
5174*4882a593Smuzhiyun IP14_11_8
5175*4882a593Smuzhiyun IP14_7_4
5176*4882a593Smuzhiyun IP14_3_0 ))
5177*4882a593Smuzhiyun },
5178*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
5179*4882a593Smuzhiyun IP15_31_28
5180*4882a593Smuzhiyun IP15_27_24
5181*4882a593Smuzhiyun IP15_23_20
5182*4882a593Smuzhiyun IP15_19_16
5183*4882a593Smuzhiyun IP15_15_12
5184*4882a593Smuzhiyun IP15_11_8
5185*4882a593Smuzhiyun IP15_7_4
5186*4882a593Smuzhiyun IP15_3_0 ))
5187*4882a593Smuzhiyun },
5188*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
5189*4882a593Smuzhiyun IP16_31_28
5190*4882a593Smuzhiyun IP16_27_24
5191*4882a593Smuzhiyun IP16_23_20
5192*4882a593Smuzhiyun IP16_19_16
5193*4882a593Smuzhiyun IP16_15_12
5194*4882a593Smuzhiyun IP16_11_8
5195*4882a593Smuzhiyun IP16_7_4
5196*4882a593Smuzhiyun IP16_3_0 ))
5197*4882a593Smuzhiyun },
5198*4882a593Smuzhiyun { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
5199*4882a593Smuzhiyun /* IP17_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5200*4882a593Smuzhiyun /* IP17_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5201*4882a593Smuzhiyun /* IP17_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5202*4882a593Smuzhiyun /* IP17_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5203*4882a593Smuzhiyun /* IP17_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5204*4882a593Smuzhiyun /* IP17_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5205*4882a593Smuzhiyun IP17_7_4
5206*4882a593Smuzhiyun IP17_3_0 ))
5207*4882a593Smuzhiyun },
5208*4882a593Smuzhiyun #undef F_
5209*4882a593Smuzhiyun #undef FM
5210*4882a593Smuzhiyun
5211*4882a593Smuzhiyun #define F_(x, y) x,
5212*4882a593Smuzhiyun #define FM(x) FN_##x,
5213*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
5214*4882a593Smuzhiyun GROUP(1, 2, 2, 3, 1, 1, 2, 1, 1, 1, 2, 1,
5215*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 2, 2, 1, 2, 1),
5216*4882a593Smuzhiyun GROUP(
5217*4882a593Smuzhiyun 0, 0, /* RESERVED 31 */
5218*4882a593Smuzhiyun MOD_SEL0_30_29
5219*4882a593Smuzhiyun MOD_SEL0_28_27
5220*4882a593Smuzhiyun MOD_SEL0_26_25_24
5221*4882a593Smuzhiyun MOD_SEL0_23
5222*4882a593Smuzhiyun MOD_SEL0_22
5223*4882a593Smuzhiyun MOD_SEL0_21_20
5224*4882a593Smuzhiyun MOD_SEL0_19
5225*4882a593Smuzhiyun MOD_SEL0_18
5226*4882a593Smuzhiyun MOD_SEL0_17
5227*4882a593Smuzhiyun MOD_SEL0_16_15
5228*4882a593Smuzhiyun MOD_SEL0_14
5229*4882a593Smuzhiyun MOD_SEL0_13
5230*4882a593Smuzhiyun MOD_SEL0_12
5231*4882a593Smuzhiyun MOD_SEL0_11
5232*4882a593Smuzhiyun MOD_SEL0_10
5233*4882a593Smuzhiyun MOD_SEL0_9
5234*4882a593Smuzhiyun MOD_SEL0_8
5235*4882a593Smuzhiyun MOD_SEL0_7_6
5236*4882a593Smuzhiyun MOD_SEL0_5_4
5237*4882a593Smuzhiyun MOD_SEL0_3
5238*4882a593Smuzhiyun MOD_SEL0_2_1
5239*4882a593Smuzhiyun 0, 0, /* RESERVED 0 */ ))
5240*4882a593Smuzhiyun },
5241*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
5242*4882a593Smuzhiyun GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
5243*4882a593Smuzhiyun 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1),
5244*4882a593Smuzhiyun GROUP(
5245*4882a593Smuzhiyun MOD_SEL1_31_30
5246*4882a593Smuzhiyun MOD_SEL1_29_28_27
5247*4882a593Smuzhiyun MOD_SEL1_26
5248*4882a593Smuzhiyun MOD_SEL1_25_24
5249*4882a593Smuzhiyun MOD_SEL1_23_22_21
5250*4882a593Smuzhiyun MOD_SEL1_20
5251*4882a593Smuzhiyun MOD_SEL1_19
5252*4882a593Smuzhiyun MOD_SEL1_18_17
5253*4882a593Smuzhiyun MOD_SEL1_16
5254*4882a593Smuzhiyun MOD_SEL1_15_14
5255*4882a593Smuzhiyun MOD_SEL1_13
5256*4882a593Smuzhiyun MOD_SEL1_12
5257*4882a593Smuzhiyun MOD_SEL1_11
5258*4882a593Smuzhiyun MOD_SEL1_10
5259*4882a593Smuzhiyun MOD_SEL1_9
5260*4882a593Smuzhiyun 0, 0, 0, 0, /* RESERVED 8, 7 */
5261*4882a593Smuzhiyun MOD_SEL1_6
5262*4882a593Smuzhiyun MOD_SEL1_5
5263*4882a593Smuzhiyun MOD_SEL1_4
5264*4882a593Smuzhiyun MOD_SEL1_3
5265*4882a593Smuzhiyun MOD_SEL1_2
5266*4882a593Smuzhiyun MOD_SEL1_1
5267*4882a593Smuzhiyun MOD_SEL1_0 ))
5268*4882a593Smuzhiyun },
5269*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
5270*4882a593Smuzhiyun GROUP(1, 1, 1, 1, 4, 4, 4, 4, 4, 4, 1, 2, 1),
5271*4882a593Smuzhiyun GROUP(
5272*4882a593Smuzhiyun MOD_SEL2_31
5273*4882a593Smuzhiyun MOD_SEL2_30
5274*4882a593Smuzhiyun MOD_SEL2_29
5275*4882a593Smuzhiyun /* RESERVED 28 */
5276*4882a593Smuzhiyun 0, 0,
5277*4882a593Smuzhiyun /* RESERVED 27, 26, 25, 24 */
5278*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5279*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5280*4882a593Smuzhiyun /* RESERVED 23, 22, 21, 20 */
5281*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5282*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5283*4882a593Smuzhiyun /* RESERVED 19, 18, 17, 16 */
5284*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5285*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5286*4882a593Smuzhiyun /* RESERVED 15, 14, 13, 12 */
5287*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5288*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5289*4882a593Smuzhiyun /* RESERVED 11, 10, 9, 8 */
5290*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5291*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5292*4882a593Smuzhiyun /* RESERVED 7, 6, 5, 4 */
5293*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5294*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
5295*4882a593Smuzhiyun /* RESERVED 3 */
5296*4882a593Smuzhiyun 0, 0,
5297*4882a593Smuzhiyun /* RESERVED 2, 1 */
5298*4882a593Smuzhiyun 0, 0, 0, 0,
5299*4882a593Smuzhiyun MOD_SEL2_0 ))
5300*4882a593Smuzhiyun },
5301*4882a593Smuzhiyun { },
5302*4882a593Smuzhiyun };
5303*4882a593Smuzhiyun
5304*4882a593Smuzhiyun static const struct pinmux_drive_reg pinmux_drive_regs[] = {
5305*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
5306*4882a593Smuzhiyun { PIN_QSPI0_SPCLK, 28, 2 }, /* QSPI0_SPCLK */
5307*4882a593Smuzhiyun { PIN_QSPI0_MOSI_IO0, 24, 2 }, /* QSPI0_MOSI_IO0 */
5308*4882a593Smuzhiyun { PIN_QSPI0_MISO_IO1, 20, 2 }, /* QSPI0_MISO_IO1 */
5309*4882a593Smuzhiyun { PIN_QSPI0_IO2, 16, 2 }, /* QSPI0_IO2 */
5310*4882a593Smuzhiyun { PIN_QSPI0_IO3, 12, 2 }, /* QSPI0_IO3 */
5311*4882a593Smuzhiyun { PIN_QSPI0_SSL, 8, 2 }, /* QSPI0_SSL */
5312*4882a593Smuzhiyun { PIN_QSPI1_SPCLK, 4, 2 }, /* QSPI1_SPCLK */
5313*4882a593Smuzhiyun { PIN_QSPI1_MOSI_IO0, 0, 2 }, /* QSPI1_MOSI_IO0 */
5314*4882a593Smuzhiyun } },
5315*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
5316*4882a593Smuzhiyun { PIN_QSPI1_MISO_IO1, 28, 2 }, /* QSPI1_MISO_IO1 */
5317*4882a593Smuzhiyun { PIN_QSPI1_IO2, 24, 2 }, /* QSPI1_IO2 */
5318*4882a593Smuzhiyun { PIN_QSPI1_IO3, 20, 2 }, /* QSPI1_IO3 */
5319*4882a593Smuzhiyun { PIN_QSPI1_SSL, 16, 2 }, /* QSPI1_SSL */
5320*4882a593Smuzhiyun { PIN_RPC_INT_N, 12, 2 }, /* RPC_INT# */
5321*4882a593Smuzhiyun { PIN_RPC_WP_N, 8, 2 }, /* RPC_WP# */
5322*4882a593Smuzhiyun { PIN_RPC_RESET_N, 4, 2 }, /* RPC_RESET# */
5323*4882a593Smuzhiyun { PIN_AVB_RX_CTL, 0, 3 }, /* AVB_RX_CTL */
5324*4882a593Smuzhiyun } },
5325*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
5326*4882a593Smuzhiyun { PIN_AVB_RXC, 28, 3 }, /* AVB_RXC */
5327*4882a593Smuzhiyun { PIN_AVB_RD0, 24, 3 }, /* AVB_RD0 */
5328*4882a593Smuzhiyun { PIN_AVB_RD1, 20, 3 }, /* AVB_RD1 */
5329*4882a593Smuzhiyun { PIN_AVB_RD2, 16, 3 }, /* AVB_RD2 */
5330*4882a593Smuzhiyun { PIN_AVB_RD3, 12, 3 }, /* AVB_RD3 */
5331*4882a593Smuzhiyun { PIN_AVB_TX_CTL, 8, 3 }, /* AVB_TX_CTL */
5332*4882a593Smuzhiyun { PIN_AVB_TXC, 4, 3 }, /* AVB_TXC */
5333*4882a593Smuzhiyun { PIN_AVB_TD0, 0, 3 }, /* AVB_TD0 */
5334*4882a593Smuzhiyun } },
5335*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
5336*4882a593Smuzhiyun { PIN_AVB_TD1, 28, 3 }, /* AVB_TD1 */
5337*4882a593Smuzhiyun { PIN_AVB_TD2, 24, 3 }, /* AVB_TD2 */
5338*4882a593Smuzhiyun { PIN_AVB_TD3, 20, 3 }, /* AVB_TD3 */
5339*4882a593Smuzhiyun { PIN_AVB_TXCREFCLK, 16, 3 }, /* AVB_TXCREFCLK */
5340*4882a593Smuzhiyun { PIN_AVB_MDIO, 12, 3 }, /* AVB_MDIO */
5341*4882a593Smuzhiyun { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
5342*4882a593Smuzhiyun { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
5343*4882a593Smuzhiyun { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
5344*4882a593Smuzhiyun } },
5345*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
5346*4882a593Smuzhiyun { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
5347*4882a593Smuzhiyun { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
5348*4882a593Smuzhiyun { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
5349*4882a593Smuzhiyun { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
5350*4882a593Smuzhiyun { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
5351*4882a593Smuzhiyun { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
5352*4882a593Smuzhiyun { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
5353*4882a593Smuzhiyun { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
5354*4882a593Smuzhiyun } },
5355*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
5356*4882a593Smuzhiyun { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
5357*4882a593Smuzhiyun { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
5358*4882a593Smuzhiyun { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
5359*4882a593Smuzhiyun { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
5360*4882a593Smuzhiyun { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
5361*4882a593Smuzhiyun { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
5362*4882a593Smuzhiyun { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
5363*4882a593Smuzhiyun { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
5364*4882a593Smuzhiyun } },
5365*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
5366*4882a593Smuzhiyun { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
5367*4882a593Smuzhiyun { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
5368*4882a593Smuzhiyun { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
5369*4882a593Smuzhiyun { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
5370*4882a593Smuzhiyun { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
5371*4882a593Smuzhiyun { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
5372*4882a593Smuzhiyun { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
5373*4882a593Smuzhiyun { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
5374*4882a593Smuzhiyun } },
5375*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
5376*4882a593Smuzhiyun { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
5377*4882a593Smuzhiyun { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
5378*4882a593Smuzhiyun { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
5379*4882a593Smuzhiyun { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
5380*4882a593Smuzhiyun { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
5381*4882a593Smuzhiyun { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
5382*4882a593Smuzhiyun { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
5383*4882a593Smuzhiyun { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
5384*4882a593Smuzhiyun } },
5385*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
5386*4882a593Smuzhiyun { PIN_CLKOUT, 28, 3 }, /* CLKOUT */
5387*4882a593Smuzhiyun { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
5388*4882a593Smuzhiyun { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
5389*4882a593Smuzhiyun { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
5390*4882a593Smuzhiyun { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
5391*4882a593Smuzhiyun { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
5392*4882a593Smuzhiyun { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
5393*4882a593Smuzhiyun { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
5394*4882a593Smuzhiyun } },
5395*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
5396*4882a593Smuzhiyun { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
5397*4882a593Smuzhiyun { PIN_PRESETOUT_N, 24, 3 }, /* PRESETOUT# */
5398*4882a593Smuzhiyun { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
5399*4882a593Smuzhiyun { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
5400*4882a593Smuzhiyun { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
5401*4882a593Smuzhiyun { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
5402*4882a593Smuzhiyun { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
5403*4882a593Smuzhiyun { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
5404*4882a593Smuzhiyun } },
5405*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
5406*4882a593Smuzhiyun { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
5407*4882a593Smuzhiyun { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
5408*4882a593Smuzhiyun { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
5409*4882a593Smuzhiyun { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
5410*4882a593Smuzhiyun { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
5411*4882a593Smuzhiyun { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
5412*4882a593Smuzhiyun { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
5413*4882a593Smuzhiyun { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
5414*4882a593Smuzhiyun } },
5415*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
5416*4882a593Smuzhiyun { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
5417*4882a593Smuzhiyun { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
5418*4882a593Smuzhiyun { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
5419*4882a593Smuzhiyun { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
5420*4882a593Smuzhiyun { RCAR_GP_PIN(7, 2), 12, 3 }, /* GP7_02 */
5421*4882a593Smuzhiyun { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
5422*4882a593Smuzhiyun { PIN_DU_DOTCLKIN0, 4, 2 }, /* DU_DOTCLKIN0 */
5423*4882a593Smuzhiyun { PIN_DU_DOTCLKIN1, 0, 2 }, /* DU_DOTCLKIN1 */
5424*4882a593Smuzhiyun } },
5425*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
5426*4882a593Smuzhiyun { PIN_DU_DOTCLKIN2, 28, 2 }, /* DU_DOTCLKIN2 */
5427*4882a593Smuzhiyun { PIN_DU_DOTCLKIN3, 24, 2 }, /* DU_DOTCLKIN3 */
5428*4882a593Smuzhiyun { PIN_FSCLKST_N, 20, 2 }, /* FSCLKST# */
5429*4882a593Smuzhiyun { PIN_TMS, 4, 2 }, /* TMS */
5430*4882a593Smuzhiyun } },
5431*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
5432*4882a593Smuzhiyun { PIN_TDO, 28, 2 }, /* TDO */
5433*4882a593Smuzhiyun { PIN_ASEBRK, 24, 2 }, /* ASEBRK */
5434*4882a593Smuzhiyun { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
5435*4882a593Smuzhiyun { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
5436*4882a593Smuzhiyun { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
5437*4882a593Smuzhiyun { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
5438*4882a593Smuzhiyun { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
5439*4882a593Smuzhiyun { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
5440*4882a593Smuzhiyun } },
5441*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
5442*4882a593Smuzhiyun { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
5443*4882a593Smuzhiyun { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
5444*4882a593Smuzhiyun { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
5445*4882a593Smuzhiyun { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
5446*4882a593Smuzhiyun { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
5447*4882a593Smuzhiyun { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
5448*4882a593Smuzhiyun { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
5449*4882a593Smuzhiyun { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
5450*4882a593Smuzhiyun } },
5451*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
5452*4882a593Smuzhiyun { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
5453*4882a593Smuzhiyun { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
5454*4882a593Smuzhiyun { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
5455*4882a593Smuzhiyun { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
5456*4882a593Smuzhiyun { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
5457*4882a593Smuzhiyun { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
5458*4882a593Smuzhiyun { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
5459*4882a593Smuzhiyun { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
5460*4882a593Smuzhiyun } },
5461*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
5462*4882a593Smuzhiyun { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
5463*4882a593Smuzhiyun { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
5464*4882a593Smuzhiyun { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
5465*4882a593Smuzhiyun { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
5466*4882a593Smuzhiyun { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
5467*4882a593Smuzhiyun { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
5468*4882a593Smuzhiyun { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
5469*4882a593Smuzhiyun { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
5470*4882a593Smuzhiyun } },
5471*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
5472*4882a593Smuzhiyun { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
5473*4882a593Smuzhiyun { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
5474*4882a593Smuzhiyun { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
5475*4882a593Smuzhiyun { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
5476*4882a593Smuzhiyun { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
5477*4882a593Smuzhiyun { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
5478*4882a593Smuzhiyun { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
5479*4882a593Smuzhiyun { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
5480*4882a593Smuzhiyun } },
5481*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
5482*4882a593Smuzhiyun { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
5483*4882a593Smuzhiyun { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
5484*4882a593Smuzhiyun { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
5485*4882a593Smuzhiyun { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
5486*4882a593Smuzhiyun { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
5487*4882a593Smuzhiyun { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
5488*4882a593Smuzhiyun { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
5489*4882a593Smuzhiyun { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
5490*4882a593Smuzhiyun } },
5491*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
5492*4882a593Smuzhiyun { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
5493*4882a593Smuzhiyun { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
5494*4882a593Smuzhiyun { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
5495*4882a593Smuzhiyun { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
5496*4882a593Smuzhiyun { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
5497*4882a593Smuzhiyun { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
5498*4882a593Smuzhiyun { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
5499*4882a593Smuzhiyun { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
5500*4882a593Smuzhiyun } },
5501*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
5502*4882a593Smuzhiyun { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
5503*4882a593Smuzhiyun { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
5504*4882a593Smuzhiyun { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
5505*4882a593Smuzhiyun { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
5506*4882a593Smuzhiyun { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
5507*4882a593Smuzhiyun { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
5508*4882a593Smuzhiyun { PIN_MLB_REF, 4, 3 }, /* MLB_REF */
5509*4882a593Smuzhiyun { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
5510*4882a593Smuzhiyun } },
5511*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
5512*4882a593Smuzhiyun { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
5513*4882a593Smuzhiyun { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
5514*4882a593Smuzhiyun { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
5515*4882a593Smuzhiyun { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
5516*4882a593Smuzhiyun { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
5517*4882a593Smuzhiyun { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
5518*4882a593Smuzhiyun { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
5519*4882a593Smuzhiyun { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
5520*4882a593Smuzhiyun } },
5521*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
5522*4882a593Smuzhiyun { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
5523*4882a593Smuzhiyun { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
5524*4882a593Smuzhiyun { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
5525*4882a593Smuzhiyun { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
5526*4882a593Smuzhiyun { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
5527*4882a593Smuzhiyun { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
5528*4882a593Smuzhiyun { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
5529*4882a593Smuzhiyun { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
5530*4882a593Smuzhiyun } },
5531*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
5532*4882a593Smuzhiyun { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
5533*4882a593Smuzhiyun { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
5534*4882a593Smuzhiyun { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
5535*4882a593Smuzhiyun { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
5536*4882a593Smuzhiyun { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
5537*4882a593Smuzhiyun { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
5538*4882a593Smuzhiyun { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
5539*4882a593Smuzhiyun { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
5540*4882a593Smuzhiyun } },
5541*4882a593Smuzhiyun { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
5542*4882a593Smuzhiyun { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
5543*4882a593Smuzhiyun { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
5544*4882a593Smuzhiyun { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
5545*4882a593Smuzhiyun { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
5546*4882a593Smuzhiyun { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
5547*4882a593Smuzhiyun { RCAR_GP_PIN(6, 30), 8, 3 }, /* USB31_PWEN */
5548*4882a593Smuzhiyun { RCAR_GP_PIN(6, 31), 4, 3 }, /* USB31_OVC */
5549*4882a593Smuzhiyun } },
5550*4882a593Smuzhiyun { },
5551*4882a593Smuzhiyun };
5552*4882a593Smuzhiyun
5553*4882a593Smuzhiyun enum ioctrl_regs {
5554*4882a593Smuzhiyun POCCTRL,
5555*4882a593Smuzhiyun TDSELCTRL,
5556*4882a593Smuzhiyun };
5557*4882a593Smuzhiyun
5558*4882a593Smuzhiyun static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
5559*4882a593Smuzhiyun [POCCTRL] = { 0xe6060380, },
5560*4882a593Smuzhiyun [TDSELCTRL] = { 0xe60603c0, },
5561*4882a593Smuzhiyun { /* sentinel */ },
5562*4882a593Smuzhiyun };
5563*4882a593Smuzhiyun
r8a77950_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)5564*4882a593Smuzhiyun static int r8a77950_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
5565*4882a593Smuzhiyun u32 *pocctrl)
5566*4882a593Smuzhiyun {
5567*4882a593Smuzhiyun int bit = -EINVAL;
5568*4882a593Smuzhiyun
5569*4882a593Smuzhiyun *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
5570*4882a593Smuzhiyun
5571*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5572*4882a593Smuzhiyun bit = pin & 0x1f;
5573*4882a593Smuzhiyun
5574*4882a593Smuzhiyun if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
5575*4882a593Smuzhiyun bit = (pin & 0x1f) + 12;
5576*4882a593Smuzhiyun
5577*4882a593Smuzhiyun return bit;
5578*4882a593Smuzhiyun }
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun static const struct pinmux_bias_reg pinmux_bias_regs[] = {
5581*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
5582*4882a593Smuzhiyun [ 0] = PIN_QSPI0_SPCLK, /* QSPI0_SPCLK */
5583*4882a593Smuzhiyun [ 1] = PIN_QSPI0_MOSI_IO0, /* QSPI0_MOSI_IO0 */
5584*4882a593Smuzhiyun [ 2] = PIN_QSPI0_MISO_IO1, /* QSPI0_MISO_IO1 */
5585*4882a593Smuzhiyun [ 3] = PIN_QSPI0_IO2, /* QSPI0_IO2 */
5586*4882a593Smuzhiyun [ 4] = PIN_QSPI0_IO3, /* QSPI0_IO3 */
5587*4882a593Smuzhiyun [ 5] = PIN_QSPI0_SSL, /* QSPI0_SSL */
5588*4882a593Smuzhiyun [ 6] = PIN_QSPI1_SPCLK, /* QSPI1_SPCLK */
5589*4882a593Smuzhiyun [ 7] = PIN_QSPI1_MOSI_IO0, /* QSPI1_MOSI_IO0 */
5590*4882a593Smuzhiyun [ 8] = PIN_QSPI1_MISO_IO1, /* QSPI1_MISO_IO1 */
5591*4882a593Smuzhiyun [ 9] = PIN_QSPI1_IO2, /* QSPI1_IO2 */
5592*4882a593Smuzhiyun [10] = PIN_QSPI1_IO3, /* QSPI1_IO3 */
5593*4882a593Smuzhiyun [11] = PIN_QSPI1_SSL, /* QSPI1_SSL */
5594*4882a593Smuzhiyun [12] = PIN_RPC_INT_N, /* RPC_INT# */
5595*4882a593Smuzhiyun [13] = PIN_RPC_WP_N, /* RPC_WP# */
5596*4882a593Smuzhiyun [14] = PIN_RPC_RESET_N, /* RPC_RESET# */
5597*4882a593Smuzhiyun [15] = PIN_AVB_RX_CTL, /* AVB_RX_CTL */
5598*4882a593Smuzhiyun [16] = PIN_AVB_RXC, /* AVB_RXC */
5599*4882a593Smuzhiyun [17] = PIN_AVB_RD0, /* AVB_RD0 */
5600*4882a593Smuzhiyun [18] = PIN_AVB_RD1, /* AVB_RD1 */
5601*4882a593Smuzhiyun [19] = PIN_AVB_RD2, /* AVB_RD2 */
5602*4882a593Smuzhiyun [20] = PIN_AVB_RD3, /* AVB_RD3 */
5603*4882a593Smuzhiyun [21] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
5604*4882a593Smuzhiyun [22] = PIN_AVB_TXC, /* AVB_TXC */
5605*4882a593Smuzhiyun [23] = PIN_AVB_TD0, /* AVB_TD0 */
5606*4882a593Smuzhiyun [24] = PIN_AVB_TD1, /* AVB_TD1 */
5607*4882a593Smuzhiyun [25] = PIN_AVB_TD2, /* AVB_TD2 */
5608*4882a593Smuzhiyun [26] = PIN_AVB_TD3, /* AVB_TD3 */
5609*4882a593Smuzhiyun [27] = PIN_AVB_TXCREFCLK, /* AVB_TXCREFCLK */
5610*4882a593Smuzhiyun [28] = PIN_AVB_MDIO, /* AVB_MDIO */
5611*4882a593Smuzhiyun [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
5612*4882a593Smuzhiyun [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
5613*4882a593Smuzhiyun [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
5614*4882a593Smuzhiyun } },
5615*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
5616*4882a593Smuzhiyun [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
5617*4882a593Smuzhiyun [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
5618*4882a593Smuzhiyun [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
5619*4882a593Smuzhiyun [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
5620*4882a593Smuzhiyun [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
5621*4882a593Smuzhiyun [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
5622*4882a593Smuzhiyun [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
5623*4882a593Smuzhiyun [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
5624*4882a593Smuzhiyun [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
5625*4882a593Smuzhiyun [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
5626*4882a593Smuzhiyun [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
5627*4882a593Smuzhiyun [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
5628*4882a593Smuzhiyun [12] = RCAR_GP_PIN(1, 0), /* A0 */
5629*4882a593Smuzhiyun [13] = RCAR_GP_PIN(1, 1), /* A1 */
5630*4882a593Smuzhiyun [14] = RCAR_GP_PIN(1, 2), /* A2 */
5631*4882a593Smuzhiyun [15] = RCAR_GP_PIN(1, 3), /* A3 */
5632*4882a593Smuzhiyun [16] = RCAR_GP_PIN(1, 4), /* A4 */
5633*4882a593Smuzhiyun [17] = RCAR_GP_PIN(1, 5), /* A5 */
5634*4882a593Smuzhiyun [18] = RCAR_GP_PIN(1, 6), /* A6 */
5635*4882a593Smuzhiyun [19] = RCAR_GP_PIN(1, 7), /* A7 */
5636*4882a593Smuzhiyun [20] = RCAR_GP_PIN(1, 8), /* A8 */
5637*4882a593Smuzhiyun [21] = RCAR_GP_PIN(1, 9), /* A9 */
5638*4882a593Smuzhiyun [22] = RCAR_GP_PIN(1, 10), /* A10 */
5639*4882a593Smuzhiyun [23] = RCAR_GP_PIN(1, 11), /* A11 */
5640*4882a593Smuzhiyun [24] = RCAR_GP_PIN(1, 12), /* A12 */
5641*4882a593Smuzhiyun [25] = RCAR_GP_PIN(1, 13), /* A13 */
5642*4882a593Smuzhiyun [26] = RCAR_GP_PIN(1, 14), /* A14 */
5643*4882a593Smuzhiyun [27] = RCAR_GP_PIN(1, 15), /* A15 */
5644*4882a593Smuzhiyun [28] = RCAR_GP_PIN(1, 16), /* A16 */
5645*4882a593Smuzhiyun [29] = RCAR_GP_PIN(1, 17), /* A17 */
5646*4882a593Smuzhiyun [30] = RCAR_GP_PIN(1, 18), /* A18 */
5647*4882a593Smuzhiyun [31] = RCAR_GP_PIN(1, 19), /* A19 */
5648*4882a593Smuzhiyun } },
5649*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
5650*4882a593Smuzhiyun [ 0] = PIN_CLKOUT, /* CLKOUT */
5651*4882a593Smuzhiyun [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
5652*4882a593Smuzhiyun [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N_A26 */
5653*4882a593Smuzhiyun [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
5654*4882a593Smuzhiyun [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
5655*4882a593Smuzhiyun [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
5656*4882a593Smuzhiyun [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
5657*4882a593Smuzhiyun [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
5658*4882a593Smuzhiyun [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
5659*4882a593Smuzhiyun [ 9] = PIN_PRESETOUT_N, /* PRESETOUT# */
5660*4882a593Smuzhiyun [10] = RCAR_GP_PIN(0, 0), /* D0 */
5661*4882a593Smuzhiyun [11] = RCAR_GP_PIN(0, 1), /* D1 */
5662*4882a593Smuzhiyun [12] = RCAR_GP_PIN(0, 2), /* D2 */
5663*4882a593Smuzhiyun [13] = RCAR_GP_PIN(0, 3), /* D3 */
5664*4882a593Smuzhiyun [14] = RCAR_GP_PIN(0, 4), /* D4 */
5665*4882a593Smuzhiyun [15] = RCAR_GP_PIN(0, 5), /* D5 */
5666*4882a593Smuzhiyun [16] = RCAR_GP_PIN(0, 6), /* D6 */
5667*4882a593Smuzhiyun [17] = RCAR_GP_PIN(0, 7), /* D7 */
5668*4882a593Smuzhiyun [18] = RCAR_GP_PIN(0, 8), /* D8 */
5669*4882a593Smuzhiyun [19] = RCAR_GP_PIN(0, 9), /* D9 */
5670*4882a593Smuzhiyun [20] = RCAR_GP_PIN(0, 10), /* D10 */
5671*4882a593Smuzhiyun [21] = RCAR_GP_PIN(0, 11), /* D11 */
5672*4882a593Smuzhiyun [22] = RCAR_GP_PIN(0, 12), /* D12 */
5673*4882a593Smuzhiyun [23] = RCAR_GP_PIN(0, 13), /* D13 */
5674*4882a593Smuzhiyun [24] = RCAR_GP_PIN(0, 14), /* D14 */
5675*4882a593Smuzhiyun [25] = RCAR_GP_PIN(0, 15), /* D15 */
5676*4882a593Smuzhiyun [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
5677*4882a593Smuzhiyun [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
5678*4882a593Smuzhiyun [28] = RCAR_GP_PIN(7, 2), /* GP7_02 */
5679*4882a593Smuzhiyun [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
5680*4882a593Smuzhiyun [30] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */
5681*4882a593Smuzhiyun [31] = PIN_DU_DOTCLKIN1, /* DU_DOTCLKIN1 */
5682*4882a593Smuzhiyun } },
5683*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
5684*4882a593Smuzhiyun [ 0] = PIN_DU_DOTCLKIN2, /* DU_DOTCLKIN2 */
5685*4882a593Smuzhiyun [ 1] = PIN_DU_DOTCLKIN3, /* DU_DOTCLKIN3 */
5686*4882a593Smuzhiyun [ 2] = PIN_FSCLKST_N, /* FSCLKST# */
5687*4882a593Smuzhiyun [ 3] = PIN_EXTALR, /* EXTALR*/
5688*4882a593Smuzhiyun [ 4] = PIN_TRST_N, /* TRST# */
5689*4882a593Smuzhiyun [ 5] = PIN_TCK, /* TCK */
5690*4882a593Smuzhiyun [ 6] = PIN_TMS, /* TMS */
5691*4882a593Smuzhiyun [ 7] = PIN_TDI, /* TDI */
5692*4882a593Smuzhiyun [ 8] = SH_PFC_PIN_NONE,
5693*4882a593Smuzhiyun [ 9] = PIN_ASEBRK, /* ASEBRK */
5694*4882a593Smuzhiyun [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
5695*4882a593Smuzhiyun [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
5696*4882a593Smuzhiyun [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
5697*4882a593Smuzhiyun [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
5698*4882a593Smuzhiyun [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
5699*4882a593Smuzhiyun [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
5700*4882a593Smuzhiyun [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
5701*4882a593Smuzhiyun [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
5702*4882a593Smuzhiyun [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
5703*4882a593Smuzhiyun [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
5704*4882a593Smuzhiyun [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
5705*4882a593Smuzhiyun [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
5706*4882a593Smuzhiyun [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
5707*4882a593Smuzhiyun [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
5708*4882a593Smuzhiyun [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
5709*4882a593Smuzhiyun [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
5710*4882a593Smuzhiyun [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
5711*4882a593Smuzhiyun [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
5712*4882a593Smuzhiyun [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
5713*4882a593Smuzhiyun [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
5714*4882a593Smuzhiyun [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
5715*4882a593Smuzhiyun [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
5716*4882a593Smuzhiyun } },
5717*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
5718*4882a593Smuzhiyun [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
5719*4882a593Smuzhiyun [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
5720*4882a593Smuzhiyun [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
5721*4882a593Smuzhiyun [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
5722*4882a593Smuzhiyun [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
5723*4882a593Smuzhiyun [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
5724*4882a593Smuzhiyun [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
5725*4882a593Smuzhiyun [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
5726*4882a593Smuzhiyun [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
5727*4882a593Smuzhiyun [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
5728*4882a593Smuzhiyun [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
5729*4882a593Smuzhiyun [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
5730*4882a593Smuzhiyun [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
5731*4882a593Smuzhiyun [13] = RCAR_GP_PIN(5, 1), /* RX0 */
5732*4882a593Smuzhiyun [14] = RCAR_GP_PIN(5, 2), /* TX0 */
5733*4882a593Smuzhiyun [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
5734*4882a593Smuzhiyun [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
5735*4882a593Smuzhiyun [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
5736*4882a593Smuzhiyun [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
5737*4882a593Smuzhiyun [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
5738*4882a593Smuzhiyun [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
5739*4882a593Smuzhiyun [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
5740*4882a593Smuzhiyun [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
5741*4882a593Smuzhiyun [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
5742*4882a593Smuzhiyun [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
5743*4882a593Smuzhiyun [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
5744*4882a593Smuzhiyun [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
5745*4882a593Smuzhiyun [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
5746*4882a593Smuzhiyun [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
5747*4882a593Smuzhiyun [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
5748*4882a593Smuzhiyun [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
5749*4882a593Smuzhiyun [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
5750*4882a593Smuzhiyun } },
5751*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
5752*4882a593Smuzhiyun [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
5753*4882a593Smuzhiyun [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
5754*4882a593Smuzhiyun [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
5755*4882a593Smuzhiyun [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
5756*4882a593Smuzhiyun [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
5757*4882a593Smuzhiyun [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
5758*4882a593Smuzhiyun [ 6] = PIN_MLB_REF, /* MLB_REF */
5759*4882a593Smuzhiyun [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
5760*4882a593Smuzhiyun [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
5761*4882a593Smuzhiyun [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
5762*4882a593Smuzhiyun [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
5763*4882a593Smuzhiyun [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
5764*4882a593Smuzhiyun [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
5765*4882a593Smuzhiyun [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
5766*4882a593Smuzhiyun [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
5767*4882a593Smuzhiyun [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
5768*4882a593Smuzhiyun [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
5769*4882a593Smuzhiyun [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
5770*4882a593Smuzhiyun [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
5771*4882a593Smuzhiyun [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
5772*4882a593Smuzhiyun [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
5773*4882a593Smuzhiyun [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
5774*4882a593Smuzhiyun [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
5775*4882a593Smuzhiyun [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
5776*4882a593Smuzhiyun [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
5777*4882a593Smuzhiyun [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
5778*4882a593Smuzhiyun [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
5779*4882a593Smuzhiyun [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
5780*4882a593Smuzhiyun [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
5781*4882a593Smuzhiyun [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
5782*4882a593Smuzhiyun [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
5783*4882a593Smuzhiyun [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
5784*4882a593Smuzhiyun } },
5785*4882a593Smuzhiyun { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
5786*4882a593Smuzhiyun [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
5787*4882a593Smuzhiyun [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
5788*4882a593Smuzhiyun [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
5789*4882a593Smuzhiyun [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
5790*4882a593Smuzhiyun [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
5791*4882a593Smuzhiyun [ 5] = RCAR_GP_PIN(6, 30), /* USB31_PWEN */
5792*4882a593Smuzhiyun [ 6] = RCAR_GP_PIN(6, 31), /* USB31_OVC */
5793*4882a593Smuzhiyun [ 7] = SH_PFC_PIN_NONE,
5794*4882a593Smuzhiyun [ 8] = SH_PFC_PIN_NONE,
5795*4882a593Smuzhiyun [ 9] = SH_PFC_PIN_NONE,
5796*4882a593Smuzhiyun [10] = SH_PFC_PIN_NONE,
5797*4882a593Smuzhiyun [11] = SH_PFC_PIN_NONE,
5798*4882a593Smuzhiyun [12] = SH_PFC_PIN_NONE,
5799*4882a593Smuzhiyun [13] = SH_PFC_PIN_NONE,
5800*4882a593Smuzhiyun [14] = SH_PFC_PIN_NONE,
5801*4882a593Smuzhiyun [15] = SH_PFC_PIN_NONE,
5802*4882a593Smuzhiyun [16] = SH_PFC_PIN_NONE,
5803*4882a593Smuzhiyun [17] = SH_PFC_PIN_NONE,
5804*4882a593Smuzhiyun [18] = SH_PFC_PIN_NONE,
5805*4882a593Smuzhiyun [19] = SH_PFC_PIN_NONE,
5806*4882a593Smuzhiyun [20] = SH_PFC_PIN_NONE,
5807*4882a593Smuzhiyun [21] = SH_PFC_PIN_NONE,
5808*4882a593Smuzhiyun [22] = SH_PFC_PIN_NONE,
5809*4882a593Smuzhiyun [23] = SH_PFC_PIN_NONE,
5810*4882a593Smuzhiyun [24] = SH_PFC_PIN_NONE,
5811*4882a593Smuzhiyun [25] = SH_PFC_PIN_NONE,
5812*4882a593Smuzhiyun [26] = SH_PFC_PIN_NONE,
5813*4882a593Smuzhiyun [27] = SH_PFC_PIN_NONE,
5814*4882a593Smuzhiyun [28] = SH_PFC_PIN_NONE,
5815*4882a593Smuzhiyun [29] = SH_PFC_PIN_NONE,
5816*4882a593Smuzhiyun [30] = SH_PFC_PIN_NONE,
5817*4882a593Smuzhiyun [31] = SH_PFC_PIN_NONE,
5818*4882a593Smuzhiyun } },
5819*4882a593Smuzhiyun { /* sentinel */ },
5820*4882a593Smuzhiyun };
5821*4882a593Smuzhiyun
r8a77950_pinmux_get_bias(struct sh_pfc * pfc,unsigned int pin)5822*4882a593Smuzhiyun static unsigned int r8a77950_pinmux_get_bias(struct sh_pfc *pfc,
5823*4882a593Smuzhiyun unsigned int pin)
5824*4882a593Smuzhiyun {
5825*4882a593Smuzhiyun const struct pinmux_bias_reg *reg;
5826*4882a593Smuzhiyun unsigned int bit;
5827*4882a593Smuzhiyun
5828*4882a593Smuzhiyun reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5829*4882a593Smuzhiyun if (!reg)
5830*4882a593Smuzhiyun return PIN_CONFIG_BIAS_DISABLE;
5831*4882a593Smuzhiyun
5832*4882a593Smuzhiyun if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
5833*4882a593Smuzhiyun return PIN_CONFIG_BIAS_DISABLE;
5834*4882a593Smuzhiyun else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
5835*4882a593Smuzhiyun return PIN_CONFIG_BIAS_PULL_UP;
5836*4882a593Smuzhiyun else
5837*4882a593Smuzhiyun return PIN_CONFIG_BIAS_PULL_DOWN;
5838*4882a593Smuzhiyun }
5839*4882a593Smuzhiyun
r8a77950_pinmux_set_bias(struct sh_pfc * pfc,unsigned int pin,unsigned int bias)5840*4882a593Smuzhiyun static void r8a77950_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5841*4882a593Smuzhiyun unsigned int bias)
5842*4882a593Smuzhiyun {
5843*4882a593Smuzhiyun const struct pinmux_bias_reg *reg;
5844*4882a593Smuzhiyun u32 enable, updown;
5845*4882a593Smuzhiyun unsigned int bit;
5846*4882a593Smuzhiyun
5847*4882a593Smuzhiyun reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5848*4882a593Smuzhiyun if (!reg)
5849*4882a593Smuzhiyun return;
5850*4882a593Smuzhiyun
5851*4882a593Smuzhiyun enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
5852*4882a593Smuzhiyun if (bias != PIN_CONFIG_BIAS_DISABLE)
5853*4882a593Smuzhiyun enable |= BIT(bit);
5854*4882a593Smuzhiyun
5855*4882a593Smuzhiyun updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
5856*4882a593Smuzhiyun if (bias == PIN_CONFIG_BIAS_PULL_UP)
5857*4882a593Smuzhiyun updown |= BIT(bit);
5858*4882a593Smuzhiyun
5859*4882a593Smuzhiyun sh_pfc_write(pfc, reg->pud, updown);
5860*4882a593Smuzhiyun sh_pfc_write(pfc, reg->puen, enable);
5861*4882a593Smuzhiyun }
5862*4882a593Smuzhiyun
5863*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a77950_pinmux_ops = {
5864*4882a593Smuzhiyun .pin_to_pocctrl = r8a77950_pin_to_pocctrl,
5865*4882a593Smuzhiyun .get_bias = r8a77950_pinmux_get_bias,
5866*4882a593Smuzhiyun .set_bias = r8a77950_pinmux_set_bias,
5867*4882a593Smuzhiyun };
5868*4882a593Smuzhiyun
5869*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a77950_pinmux_info = {
5870*4882a593Smuzhiyun .name = "r8a77950_pfc",
5871*4882a593Smuzhiyun .ops = &r8a77950_pinmux_ops,
5872*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
5873*4882a593Smuzhiyun
5874*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5875*4882a593Smuzhiyun
5876*4882a593Smuzhiyun .pins = pinmux_pins,
5877*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
5878*4882a593Smuzhiyun .groups = pinmux_groups,
5879*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups),
5880*4882a593Smuzhiyun .functions = pinmux_functions,
5881*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions),
5882*4882a593Smuzhiyun
5883*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
5884*4882a593Smuzhiyun .drive_regs = pinmux_drive_regs,
5885*4882a593Smuzhiyun .bias_regs = pinmux_bias_regs,
5886*4882a593Smuzhiyun .ioctrl_regs = pinmux_ioctrl_regs,
5887*4882a593Smuzhiyun
5888*4882a593Smuzhiyun .pinmux_data = pinmux_data,
5889*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5890*4882a593Smuzhiyun };
5891