1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a7794/r8a7745 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014-2015 Renesas Electronics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Solutions Corp.
7*4882a593Smuzhiyun * Copyright (C) 2015-2017 Cogent Embedded, Inc. <source@cogentembedded.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/sys_soc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "core.h"
15*4882a593Smuzhiyun #include "sh_pfc.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
18*4882a593Smuzhiyun PORT_GP_32(0, fn, sfx), \
19*4882a593Smuzhiyun PORT_GP_26(1, fn, sfx), \
20*4882a593Smuzhiyun PORT_GP_32(2, fn, sfx), \
21*4882a593Smuzhiyun PORT_GP_32(3, fn, sfx), \
22*4882a593Smuzhiyun PORT_GP_32(4, fn, sfx), \
23*4882a593Smuzhiyun PORT_GP_28(5, fn, sfx), \
24*4882a593Smuzhiyun PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
25*4882a593Smuzhiyun PORT_GP_1(6, 24, fn, sfx), \
26*4882a593Smuzhiyun PORT_GP_1(6, 25, fn, sfx)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun PINMUX_RESERVED = 0,
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
32*4882a593Smuzhiyun GP_ALL(DATA),
33*4882a593Smuzhiyun PINMUX_DATA_END,
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
36*4882a593Smuzhiyun GP_ALL(FN),
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* GPSR0 */
39*4882a593Smuzhiyun FN_IP0_23_22, FN_IP0_24, FN_IP0_25, FN_IP0_27_26, FN_IP0_29_28,
40*4882a593Smuzhiyun FN_IP0_31_30, FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6,
41*4882a593Smuzhiyun FN_IP1_10_8, FN_IP1_12_11, FN_IP1_14_13, FN_IP1_17_15, FN_IP1_19_18,
42*4882a593Smuzhiyun FN_IP1_21_20, FN_IP1_23_22, FN_IP1_24, FN_A2, FN_IP1_26, FN_IP1_27,
43*4882a593Smuzhiyun FN_IP1_29_28, FN_IP1_31_30, FN_IP2_1_0, FN_IP2_3_2, FN_IP2_5_4,
44*4882a593Smuzhiyun FN_IP2_7_6, FN_IP2_9_8, FN_IP2_11_10, FN_IP2_13_12, FN_IP2_15_14,
45*4882a593Smuzhiyun FN_IP2_17_16,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* GPSR1 */
48*4882a593Smuzhiyun FN_IP2_20_18, FN_IP2_23_21, FN_IP2_26_24, FN_IP2_29_27, FN_IP2_31_30,
49*4882a593Smuzhiyun FN_IP3_1_0, FN_IP3_3_2, FN_IP3_5_4, FN_IP3_7_6, FN_IP3_9_8, FN_IP3_10,
50*4882a593Smuzhiyun FN_IP3_11, FN_IP3_12, FN_IP3_14_13, FN_IP3_17_15, FN_IP3_20_18,
51*4882a593Smuzhiyun FN_IP3_23_21, FN_IP3_26_24, FN_IP3_29_27, FN_IP3_30, FN_IP3_31,
52*4882a593Smuzhiyun FN_WE0_N, FN_WE1_N, FN_IP4_1_0 , FN_IP7_31, FN_DACK0,
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* GPSR2 */
55*4882a593Smuzhiyun FN_IP4_4_2, FN_IP4_7_5, FN_IP4_9_8, FN_IP4_11_10, FN_IP4_13_12,
56*4882a593Smuzhiyun FN_IP4_15_14, FN_IP4_17_16, FN_IP4_19_18, FN_IP4_22_20, FN_IP4_25_23,
57*4882a593Smuzhiyun FN_IP4_27_26, FN_IP4_29_28, FN_IP4_31_30, FN_IP5_1_0, FN_IP5_3_2,
58*4882a593Smuzhiyun FN_IP5_5_4, FN_IP5_8_6, FN_IP5_11_9, FN_IP5_13_12, FN_IP5_15_14,
59*4882a593Smuzhiyun FN_IP5_17_16, FN_IP5_19_18, FN_IP5_21_20, FN_IP5_23_22, FN_IP5_25_24,
60*4882a593Smuzhiyun FN_IP5_27_26, FN_IP5_29_28, FN_IP5_31_30, FN_IP6_1_0, FN_IP6_3_2,
61*4882a593Smuzhiyun FN_IP6_5_4, FN_IP6_7_6,
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* GPSR3 */
64*4882a593Smuzhiyun FN_IP6_8, FN_IP6_9, FN_IP6_10, FN_IP6_11, FN_IP6_12, FN_IP6_13,
65*4882a593Smuzhiyun FN_IP6_14, FN_IP6_15, FN_IP6_16, FN_IP6_19_17, FN_IP6_22_20,
66*4882a593Smuzhiyun FN_IP6_25_23, FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3,
67*4882a593Smuzhiyun FN_IP7_8_6, FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18,
68*4882a593Smuzhiyun FN_IP7_23_21, FN_IP7_26_24, FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3,
69*4882a593Smuzhiyun FN_IP8_8_6, FN_IP8_11_9, FN_IP8_14_12, FN_IP8_16_15, FN_IP8_19_17,
70*4882a593Smuzhiyun FN_IP8_22_20,
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* GPSR4 */
73*4882a593Smuzhiyun FN_IP8_25_23, FN_IP8_28_26, FN_IP8_31_29, FN_IP9_2_0, FN_IP9_5_3,
74*4882a593Smuzhiyun FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12, FN_IP9_16_15, FN_IP9_18_17,
75*4882a593Smuzhiyun FN_IP9_21_19, FN_IP9_24_22, FN_IP9_27_25, FN_IP9_30_28, FN_IP10_2_0,
76*4882a593Smuzhiyun FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
77*4882a593Smuzhiyun FN_IP10_20_18, FN_IP10_23_21, FN_IP10_26_24, FN_IP10_29_27,
78*4882a593Smuzhiyun FN_IP10_31_30, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_7_6, FN_IP11_10_8,
79*4882a593Smuzhiyun FN_IP11_13_11, FN_IP11_15_14, FN_IP11_17_16,
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* GPSR5 */
82*4882a593Smuzhiyun FN_IP11_20_18, FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
83*4882a593Smuzhiyun FN_IP12_5_3, FN_IP12_8_6, FN_IP12_10_9, FN_IP12_12_11, FN_IP12_14_13,
84*4882a593Smuzhiyun FN_IP12_17_15, FN_IP12_20_18, FN_IP12_23_21, FN_IP12_26_24,
85*4882a593Smuzhiyun FN_IP12_29_27, FN_IP13_2_0, FN_IP13_5_3, FN_IP13_8_6, FN_IP13_11_9,
86*4882a593Smuzhiyun FN_IP13_14_12, FN_IP13_17_15, FN_IP13_20_18, FN_IP13_23_21,
87*4882a593Smuzhiyun FN_IP13_26_24, FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC,
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* GPSR6 */
90*4882a593Smuzhiyun FN_SD0_CLK, FN_SD0_CMD, FN_SD0_DATA0, FN_SD0_DATA1, FN_SD0_DATA2,
91*4882a593Smuzhiyun FN_SD0_DATA3, FN_SD0_CD, FN_SD0_WP, FN_SD1_CLK, FN_SD1_CMD,
92*4882a593Smuzhiyun FN_SD1_DATA0, FN_SD1_DATA1, FN_SD1_DATA2, FN_SD1_DATA3, FN_IP0_0,
93*4882a593Smuzhiyun FN_IP0_9_8, FN_IP0_10, FN_IP0_11, FN_IP0_12, FN_IP0_13, FN_IP0_14,
94*4882a593Smuzhiyun FN_IP0_15, FN_IP0_16, FN_IP0_17, FN_IP0_19_18, FN_IP0_21_20,
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* IPSR0 */
97*4882a593Smuzhiyun FN_SD1_CD, FN_CAN0_RX, FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, FN_MMC_CLK,
98*4882a593Smuzhiyun FN_SD2_CLK, FN_MMC_CMD, FN_SD2_CMD, FN_MMC_D0, FN_SD2_DATA0, FN_MMC_D1,
99*4882a593Smuzhiyun FN_SD2_DATA1, FN_MMC_D2, FN_SD2_DATA2, FN_MMC_D3, FN_SD2_DATA3,
100*4882a593Smuzhiyun FN_MMC_D4, FN_SD2_CD, FN_MMC_D5, FN_SD2_WP, FN_MMC_D6, FN_SCIF0_RXD,
101*4882a593Smuzhiyun FN_I2C2_SCL_B, FN_CAN1_RX, FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B,
102*4882a593Smuzhiyun FN_CAN1_TX, FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, FN_D1, FN_SCIFA3_RXD_B,
103*4882a593Smuzhiyun FN_D2, FN_SCIFA3_TXD_B, FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, FN_D4,
104*4882a593Smuzhiyun FN_I2C3_SDA_B, FN_SCIF5_TXD_B, FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D,
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* IPSR1 */
107*4882a593Smuzhiyun FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D,
108*4882a593Smuzhiyun FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B,
109*4882a593Smuzhiyun FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B,
110*4882a593Smuzhiyun FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B,
111*4882a593Smuzhiyun FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
112*4882a593Smuzhiyun FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
113*4882a593Smuzhiyun FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D,
114*4882a593Smuzhiyun FN_D13, FN_SCIFA1_SCK, FN_PWM2_C, FN_TCLK2_B,
115*4882a593Smuzhiyun FN_D14, FN_SCIFA1_RXD, FN_I2C5_SCL_B,
116*4882a593Smuzhiyun FN_D15, FN_SCIFA1_TXD, FN_I2C5_SDA_B,
117*4882a593Smuzhiyun FN_A0, FN_SCIFB1_SCK, FN_PWM3_B,
118*4882a593Smuzhiyun FN_A1, FN_SCIFB1_TXD,
119*4882a593Smuzhiyun FN_A3, FN_SCIFB0_SCK,
120*4882a593Smuzhiyun FN_A4, FN_SCIFB0_TXD,
121*4882a593Smuzhiyun FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
122*4882a593Smuzhiyun FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* IPSR2 */
125*4882a593Smuzhiyun FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B,
126*4882a593Smuzhiyun FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B,
127*4882a593Smuzhiyun FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B,
128*4882a593Smuzhiyun FN_A10, FN_MSIOF1_SCK, FN_IIC0_SCL_B,
129*4882a593Smuzhiyun FN_A11, FN_MSIOF1_SYNC, FN_IIC0_SDA_B,
130*4882a593Smuzhiyun FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B,
131*4882a593Smuzhiyun FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B,
132*4882a593Smuzhiyun FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
133*4882a593Smuzhiyun FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1,
134*4882a593Smuzhiyun FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN, FN_CAN_CLK_C,
135*4882a593Smuzhiyun FN_TPUTO2_B,
136*4882a593Smuzhiyun FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
137*4882a593Smuzhiyun FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B,
138*4882a593Smuzhiyun FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2,
139*4882a593Smuzhiyun FN_A20, FN_SPCLK,
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* IPSR3 */
142*4882a593Smuzhiyun FN_A21, FN_MOSI_IO0,
143*4882a593Smuzhiyun FN_A22, FN_MISO_IO1, FN_ATADIR1_N,
144*4882a593Smuzhiyun FN_A23, FN_IO2, FN_ATAWR1_N,
145*4882a593Smuzhiyun FN_A24, FN_IO3, FN_EX_WAIT2,
146*4882a593Smuzhiyun FN_A25, FN_SSL, FN_ATARD1_N,
147*4882a593Smuzhiyun FN_CS0_N, FN_VI1_DATA8,
148*4882a593Smuzhiyun FN_CS1_N_A26, FN_VI1_DATA9,
149*4882a593Smuzhiyun FN_EX_CS0_N, FN_VI1_DATA10,
150*4882a593Smuzhiyun FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11,
151*4882a593Smuzhiyun FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B, FN_TPUTO3,
152*4882a593Smuzhiyun FN_SCIFB2_TXD,
153*4882a593Smuzhiyun FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B, FN_BPFCLK,
154*4882a593Smuzhiyun FN_SCIFB2_SCK,
155*4882a593Smuzhiyun FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B, FN_FMCLK,
156*4882a593Smuzhiyun FN_SCIFB2_CTS_N,
157*4882a593Smuzhiyun FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B, FN_FMIN,
158*4882a593Smuzhiyun FN_SCIFB2_RTS_N,
159*4882a593Smuzhiyun FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N,
160*4882a593Smuzhiyun FN_RD_N, FN_ATACS11_N,
161*4882a593Smuzhiyun FN_RD_WR_N, FN_ATAG1_N,
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* IPSR4 */
164*4882a593Smuzhiyun FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK,
165*4882a593Smuzhiyun FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D,
166*4882a593Smuzhiyun FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D,
167*4882a593Smuzhiyun FN_DU0_DR2, FN_LCDOUT18,
168*4882a593Smuzhiyun FN_DU0_DR3, FN_LCDOUT19,
169*4882a593Smuzhiyun FN_DU0_DR4, FN_LCDOUT20,
170*4882a593Smuzhiyun FN_DU0_DR5, FN_LCDOUT21,
171*4882a593Smuzhiyun FN_DU0_DR6, FN_LCDOUT22,
172*4882a593Smuzhiyun FN_DU0_DR7, FN_LCDOUT23,
173*4882a593Smuzhiyun FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D,
174*4882a593Smuzhiyun FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D,
175*4882a593Smuzhiyun FN_DU0_DG2, FN_LCDOUT10,
176*4882a593Smuzhiyun FN_DU0_DG3, FN_LCDOUT11,
177*4882a593Smuzhiyun FN_DU0_DG4, FN_LCDOUT12,
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* IPSR5 */
180*4882a593Smuzhiyun FN_DU0_DG5, FN_LCDOUT13,
181*4882a593Smuzhiyun FN_DU0_DG6, FN_LCDOUT14,
182*4882a593Smuzhiyun FN_DU0_DG7, FN_LCDOUT15,
183*4882a593Smuzhiyun FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D, FN_CAN0_RX_C,
184*4882a593Smuzhiyun FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D, FN_CAN0_TX_C,
185*4882a593Smuzhiyun FN_DU0_DB2, FN_LCDOUT2,
186*4882a593Smuzhiyun FN_DU0_DB3, FN_LCDOUT3,
187*4882a593Smuzhiyun FN_DU0_DB4, FN_LCDOUT4,
188*4882a593Smuzhiyun FN_DU0_DB5, FN_LCDOUT5,
189*4882a593Smuzhiyun FN_DU0_DB6, FN_LCDOUT6,
190*4882a593Smuzhiyun FN_DU0_DB7, FN_LCDOUT7,
191*4882a593Smuzhiyun FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
192*4882a593Smuzhiyun FN_DU0_DOTCLKOUT0, FN_QCLK,
193*4882a593Smuzhiyun FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE,
194*4882a593Smuzhiyun FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* IPSR6 */
197*4882a593Smuzhiyun FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
198*4882a593Smuzhiyun FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE,
199*4882a593Smuzhiyun FN_DU0_DISP, FN_QPOLA,
200*4882a593Smuzhiyun FN_DU0_CDE, FN_QPOLB,
201*4882a593Smuzhiyun FN_VI0_CLK, FN_AVB_RX_CLK,
202*4882a593Smuzhiyun FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV,
203*4882a593Smuzhiyun FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0,
204*4882a593Smuzhiyun FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1,
205*4882a593Smuzhiyun FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2,
206*4882a593Smuzhiyun FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3,
207*4882a593Smuzhiyun FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4,
208*4882a593Smuzhiyun FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5,
209*4882a593Smuzhiyun FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6,
210*4882a593Smuzhiyun FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C, FN_AVB_RXD7,
211*4882a593Smuzhiyun FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C, FN_AVB_RX_ER,
212*4882a593Smuzhiyun FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C, FN_AVB_COL,
213*4882a593Smuzhiyun FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C, FN_AUDIO_CLKOUT_B,
214*4882a593Smuzhiyun FN_AVB_TX_EN,
215*4882a593Smuzhiyun FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_I2C5_SCL_D, FN_AVB_TX_CLK,
216*4882a593Smuzhiyun FN_ADIDATA,
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* IPSR7 */
219*4882a593Smuzhiyun FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_I2C5_SDA_D, FN_AVB_TXD0,
220*4882a593Smuzhiyun FN_ADICS_SAMP,
221*4882a593Smuzhiyun FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B, FN_AVB_TXD1,
222*4882a593Smuzhiyun FN_ADICLK,
223*4882a593Smuzhiyun FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B, FN_AVB_TXD2,
224*4882a593Smuzhiyun FN_ADICHS0,
225*4882a593Smuzhiyun FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D, FN_AVB_TXD3,
226*4882a593Smuzhiyun FN_ADICHS1,
227*4882a593Smuzhiyun FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D, FN_AVB_TXD4,
228*4882a593Smuzhiyun FN_ADICHS2,
229*4882a593Smuzhiyun FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5, FN_SSI_SCK5_B,
230*4882a593Smuzhiyun FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC0_SCL_D, FN_AVB_TXD6,
231*4882a593Smuzhiyun FN_SSI_WS5_B,
232*4882a593Smuzhiyun FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC0_SDA_D, FN_AVB_TXD7,
233*4882a593Smuzhiyun FN_SSI_SDATA5_B,
234*4882a593Smuzhiyun FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER, FN_SSI_SCK6_B,
235*4882a593Smuzhiyun FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E, FN_AVB_GTX_CLK,
236*4882a593Smuzhiyun FN_SSI_WS6_B,
237*4882a593Smuzhiyun FN_DREQ0_N, FN_SCIFB1_RXD,
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* IPSR8 */
240*4882a593Smuzhiyun FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E, FN_AVB_MDC,
241*4882a593Smuzhiyun FN_SSI_SDATA6_B,
242*4882a593Smuzhiyun FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B, FN_AVB_MDIO,
243*4882a593Smuzhiyun FN_SSI_SCK78_B,
244*4882a593Smuzhiyun FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B, FN_AVB_LINK,
245*4882a593Smuzhiyun FN_SSI_WS78_B,
246*4882a593Smuzhiyun FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
247*4882a593Smuzhiyun FN_AVB_MAGIC, FN_SSI_SDATA7_B,
248*4882a593Smuzhiyun FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E,
249*4882a593Smuzhiyun FN_AVB_PHY_INT, FN_SSI_SDATA8_B,
250*4882a593Smuzhiyun FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
251*4882a593Smuzhiyun FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B, FN_AVB_GTXREFCLK,
252*4882a593Smuzhiyun FN_CAN1_RX_D, FN_TPUTO0_B,
253*4882a593Smuzhiyun FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK, FN_DVC_MUTE,
254*4882a593Smuzhiyun FN_CAN1_TX_D,
255*4882a593Smuzhiyun FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0, FN_TS_SDATA_D,
256*4882a593Smuzhiyun FN_TPUTO1_B,
257*4882a593Smuzhiyun FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1, FN_TS_SCK_D,
258*4882a593Smuzhiyun FN_BPFCLK_C,
259*4882a593Smuzhiyun FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2, FN_TS_SDEN_D,
260*4882a593Smuzhiyun FN_FMCLK_C,
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* IPSR9 */
263*4882a593Smuzhiyun FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3, FN_TS_SPSYNC_D,
264*4882a593Smuzhiyun FN_FMIN_C,
265*4882a593Smuzhiyun FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4, FN_TPUTO1_C,
266*4882a593Smuzhiyun FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5, FN_BPFCLK_B,
267*4882a593Smuzhiyun FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6, FN_FMCLK_B,
268*4882a593Smuzhiyun FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7, FN_FMIN_B,
269*4882a593Smuzhiyun FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0,
270*4882a593Smuzhiyun FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
271*4882a593Smuzhiyun FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2, FN_REMOCON_B,
272*4882a593Smuzhiyun FN_SPEEDIN_B,
273*4882a593Smuzhiyun FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3, FN_SSI_SCK1_B,
274*4882a593Smuzhiyun FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4, FN_SSI_WS1_B,
275*4882a593Smuzhiyun FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5, FN_SSI_SDATA1_B,
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* IPSR10 */
278*4882a593Smuzhiyun FN_SCIF1_RXD, FN_I2C5_SCL, FN_DU1_DG6, FN_SSI_SCK2_B,
279*4882a593Smuzhiyun FN_SCIF1_TXD, FN_I2C5_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
280*4882a593Smuzhiyun FN_SCIF2_RXD, FN_IIC0_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B,
281*4882a593Smuzhiyun FN_SCIF2_TXD, FN_IIC0_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
282*4882a593Smuzhiyun FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B,
283*4882a593Smuzhiyun FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3, FN_SSI_SDATA9_B,
284*4882a593Smuzhiyun FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4, FN_AUDIO_CLKA_C,
285*4882a593Smuzhiyun FN_SSI_SCK4_B,
286*4882a593Smuzhiyun FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5, FN_AUDIO_CLKB_C,
287*4882a593Smuzhiyun FN_SSI_WS4_B,
288*4882a593Smuzhiyun FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C,
289*4882a593Smuzhiyun FN_SSI_SDATA4_B,
290*4882a593Smuzhiyun FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
291*4882a593Smuzhiyun FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN,
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* IPSR11 */
294*4882a593Smuzhiyun FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
295*4882a593Smuzhiyun FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1,
296*4882a593Smuzhiyun FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC,
297*4882a593Smuzhiyun FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C, FN_DU1_EXVSYNC_DU1_VSYNC,
298*4882a593Smuzhiyun FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
299*4882a593Smuzhiyun FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
300*4882a593Smuzhiyun FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_I2C5_SDA_C, FN_DU1_DISP,
301*4882a593Smuzhiyun FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_I2C5_SCL_C, FN_DU1_CDE,
302*4882a593Smuzhiyun FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D,
303*4882a593Smuzhiyun FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
304*4882a593Smuzhiyun FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B,
305*4882a593Smuzhiyun FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B,
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* IPSR12 */
308*4882a593Smuzhiyun FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
309*4882a593Smuzhiyun FN_DREQ1_N_B,
310*4882a593Smuzhiyun FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B,
311*4882a593Smuzhiyun FN_CAN1_RX_C, FN_DACK1_B,
312*4882a593Smuzhiyun FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B,
313*4882a593Smuzhiyun FN_CAN1_TX_C, FN_DREQ2_N,
314*4882a593Smuzhiyun FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B,
315*4882a593Smuzhiyun FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B,
316*4882a593Smuzhiyun FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9, FN_REMOCON,
317*4882a593Smuzhiyun FN_DACK2, FN_ETH_MDIO_B,
318*4882a593Smuzhiyun FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC0_SCL_C, FN_VI1_CLK, FN_CAN0_RX_D,
319*4882a593Smuzhiyun FN_ETH_CRS_DV_B,
320*4882a593Smuzhiyun FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC0_SDA_C, FN_VI1_DATA0, FN_CAN0_TX_D,
321*4882a593Smuzhiyun FN_ETH_RX_ER_B,
322*4882a593Smuzhiyun FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, FN_ATAWR0_N,
323*4882a593Smuzhiyun FN_ETH_RXD0_B,
324*4882a593Smuzhiyun FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, FN_ATAG0_N, FN_ETH_RXD1_B,
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* IPSR13 */
327*4882a593Smuzhiyun FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3,
328*4882a593Smuzhiyun FN_ATACS00_N, FN_ETH_LINK_B,
329*4882a593Smuzhiyun FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D, FN_VI1_DATA4,
330*4882a593Smuzhiyun FN_ATACS10_N, FN_ETH_REFCLK_B,
331*4882a593Smuzhiyun FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5, FN_EX_WAIT1,
332*4882a593Smuzhiyun FN_ETH_TXD1_B,
333*4882a593Smuzhiyun FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6, FN_ATARD0_N,
334*4882a593Smuzhiyun FN_ETH_TX_EN_B,
335*4882a593Smuzhiyun FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7,
336*4882a593Smuzhiyun FN_ATADIR0_N, FN_ETH_MAGIC_B,
337*4882a593Smuzhiyun FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB,
338*4882a593Smuzhiyun FN_TS_SDATA_C, FN_ETH_TXD0_B,
339*4882a593Smuzhiyun FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
340*4882a593Smuzhiyun FN_TS_SCK_C, FN_BPFCLK_E, FN_ETH_MDC_B,
341*4882a593Smuzhiyun FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N,
342*4882a593Smuzhiyun FN_TS_SDEN_C, FN_FMCLK_E,
343*4882a593Smuzhiyun FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N,
344*4882a593Smuzhiyun FN_TS_SPSYNC_C, FN_FMIN_E,
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* MOD_SEL */
347*4882a593Smuzhiyun FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
348*4882a593Smuzhiyun FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3,
349*4882a593Smuzhiyun FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3,
350*4882a593Smuzhiyun FN_SEL_DARC_4,
351*4882a593Smuzhiyun FN_SEL_ETH_0, FN_SEL_ETH_1,
352*4882a593Smuzhiyun FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
353*4882a593Smuzhiyun FN_SEL_I2C00_4,
354*4882a593Smuzhiyun FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
355*4882a593Smuzhiyun FN_SEL_I2C01_4,
356*4882a593Smuzhiyun FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
357*4882a593Smuzhiyun FN_SEL_I2C02_4,
358*4882a593Smuzhiyun FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
359*4882a593Smuzhiyun FN_SEL_I2C03_4,
360*4882a593Smuzhiyun FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
361*4882a593Smuzhiyun FN_SEL_I2C04_4,
362*4882a593Smuzhiyun FN_SEL_I2C05_0, FN_SEL_I2C05_1, FN_SEL_I2C05_2, FN_SEL_I2C05_3,
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* MOD_SEL2 */
365*4882a593Smuzhiyun FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
366*4882a593Smuzhiyun FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, FN_SEL_IIC0_3,
367*4882a593Smuzhiyun FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_MSI1_0, FN_SEL_MSI1_1,
368*4882a593Smuzhiyun FN_SEL_MSI2_0, FN_SEL_MSI2_1, FN_SEL_RAD_0, FN_SEL_RAD_1,
369*4882a593Smuzhiyun FN_SEL_RCN_0, FN_SEL_RCN_1, FN_SEL_RSP_0, FN_SEL_RSP_1,
370*4882a593Smuzhiyun FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2, FN_SEL_SCIFA0_3,
371*4882a593Smuzhiyun FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
372*4882a593Smuzhiyun FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1,
373*4882a593Smuzhiyun FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, FN_SEL_SCIFA4_3,
374*4882a593Smuzhiyun FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, FN_SEL_SCIFA5_3,
375*4882a593Smuzhiyun FN_SEL_TMU_0, FN_SEL_TMU_1,
376*4882a593Smuzhiyun FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
377*4882a593Smuzhiyun FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
378*4882a593Smuzhiyun FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
379*4882a593Smuzhiyun FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* MOD_SEL3 */
382*4882a593Smuzhiyun FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
383*4882a593Smuzhiyun FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF2_0,
384*4882a593Smuzhiyun FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
385*4882a593Smuzhiyun FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
386*4882a593Smuzhiyun FN_SEL_SCIF4_4, FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2,
387*4882a593Smuzhiyun FN_SEL_SCIF5_3, FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI2_0,
388*4882a593Smuzhiyun FN_SEL_SSI2_1, FN_SEL_SSI4_0, FN_SEL_SSI4_1, FN_SEL_SSI5_0,
389*4882a593Smuzhiyun FN_SEL_SSI5_1, FN_SEL_SSI6_0, FN_SEL_SSI6_1, FN_SEL_SSI7_0,
390*4882a593Smuzhiyun FN_SEL_SSI7_1, FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI9_0,
391*4882a593Smuzhiyun FN_SEL_SSI9_1,
392*4882a593Smuzhiyun PINMUX_FUNCTION_END,
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
395*4882a593Smuzhiyun A2_MARK, WE0_N_MARK, WE1_N_MARK, DACK0_MARK,
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun SD0_CLK_MARK, SD0_CMD_MARK, SD0_DATA0_MARK, SD0_DATA1_MARK,
400*4882a593Smuzhiyun SD0_DATA2_MARK, SD0_DATA3_MARK, SD0_CD_MARK, SD0_WP_MARK,
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun SD1_CLK_MARK, SD1_CMD_MARK, SD1_DATA0_MARK, SD1_DATA1_MARK,
403*4882a593Smuzhiyun SD1_DATA2_MARK, SD1_DATA3_MARK,
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* IPSR0 */
406*4882a593Smuzhiyun SD1_CD_MARK, CAN0_RX_MARK, SD1_WP_MARK, IRQ7_MARK, CAN0_TX_MARK,
407*4882a593Smuzhiyun MMC_CLK_MARK, SD2_CLK_MARK, MMC_CMD_MARK, SD2_CMD_MARK, MMC_D0_MARK,
408*4882a593Smuzhiyun SD2_DATA0_MARK, MMC_D1_MARK, SD2_DATA1_MARK, MMC_D2_MARK,
409*4882a593Smuzhiyun SD2_DATA2_MARK, MMC_D3_MARK, SD2_DATA3_MARK, MMC_D4_MARK, SD2_CD_MARK,
410*4882a593Smuzhiyun MMC_D5_MARK, SD2_WP_MARK, MMC_D6_MARK, SCIF0_RXD_MARK, I2C2_SCL_B_MARK,
411*4882a593Smuzhiyun CAN1_RX_MARK, MMC_D7_MARK, SCIF0_TXD_MARK, I2C2_SDA_B_MARK,
412*4882a593Smuzhiyun CAN1_TX_MARK, D0_MARK, SCIFA3_SCK_B_MARK, IRQ4_MARK, D1_MARK,
413*4882a593Smuzhiyun SCIFA3_RXD_B_MARK, D2_MARK, SCIFA3_TXD_B_MARK, D3_MARK, I2C3_SCL_B_MARK,
414*4882a593Smuzhiyun SCIF5_RXD_B_MARK, D4_MARK, I2C3_SDA_B_MARK, SCIF5_TXD_B_MARK, D5_MARK,
415*4882a593Smuzhiyun SCIF4_RXD_B_MARK, I2C0_SCL_D_MARK,
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* IPSR1 */
418*4882a593Smuzhiyun D6_MARK, SCIF4_TXD_B_MARK, I2C0_SDA_D_MARK,
419*4882a593Smuzhiyun D7_MARK, IRQ3_MARK, TCLK1_MARK, PWM6_B_MARK,
420*4882a593Smuzhiyun D8_MARK, HSCIF2_HRX_MARK, I2C1_SCL_B_MARK,
421*4882a593Smuzhiyun D9_MARK, HSCIF2_HTX_MARK, I2C1_SDA_B_MARK,
422*4882a593Smuzhiyun D10_MARK, HSCIF2_HSCK_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
423*4882a593Smuzhiyun D11_MARK, HSCIF2_HCTS_N_MARK, SCIF1_RXD_C_MARK, I2C1_SCL_D_MARK,
424*4882a593Smuzhiyun D12_MARK, HSCIF2_HRTS_N_MARK, SCIF1_TXD_C_MARK, I2C1_SDA_D_MARK,
425*4882a593Smuzhiyun D13_MARK, SCIFA1_SCK_MARK, PWM2_C_MARK, TCLK2_B_MARK,
426*4882a593Smuzhiyun D14_MARK, SCIFA1_RXD_MARK, I2C5_SCL_B_MARK,
427*4882a593Smuzhiyun D15_MARK, SCIFA1_TXD_MARK, I2C5_SDA_B_MARK,
428*4882a593Smuzhiyun A0_MARK, SCIFB1_SCK_MARK, PWM3_B_MARK,
429*4882a593Smuzhiyun A1_MARK, SCIFB1_TXD_MARK,
430*4882a593Smuzhiyun A3_MARK, SCIFB0_SCK_MARK,
431*4882a593Smuzhiyun A4_MARK, SCIFB0_TXD_MARK,
432*4882a593Smuzhiyun A5_MARK, SCIFB0_RXD_MARK, PWM4_B_MARK, TPUTO3_C_MARK,
433*4882a593Smuzhiyun A6_MARK, SCIFB0_CTS_N_MARK, SCIFA4_RXD_B_MARK, TPUTO2_C_MARK,
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* IPSR2 */
436*4882a593Smuzhiyun A7_MARK, SCIFB0_RTS_N_MARK, SCIFA4_TXD_B_MARK,
437*4882a593Smuzhiyun A8_MARK, MSIOF1_RXD_MARK, SCIFA0_RXD_B_MARK,
438*4882a593Smuzhiyun A9_MARK, MSIOF1_TXD_MARK, SCIFA0_TXD_B_MARK,
439*4882a593Smuzhiyun A10_MARK, MSIOF1_SCK_MARK, IIC0_SCL_B_MARK,
440*4882a593Smuzhiyun A11_MARK, MSIOF1_SYNC_MARK, IIC0_SDA_B_MARK,
441*4882a593Smuzhiyun A12_MARK, MSIOF1_SS1_MARK, SCIFA5_RXD_B_MARK,
442*4882a593Smuzhiyun A13_MARK, MSIOF1_SS2_MARK, SCIFA5_TXD_B_MARK,
443*4882a593Smuzhiyun A14_MARK, MSIOF2_RXD_MARK, HSCIF0_HRX_B_MARK, DREQ1_N_MARK,
444*4882a593Smuzhiyun A15_MARK, MSIOF2_TXD_MARK, HSCIF0_HTX_B_MARK, DACK1_MARK,
445*4882a593Smuzhiyun A16_MARK, MSIOF2_SCK_MARK, HSCIF0_HSCK_B_MARK, SPEEDIN_MARK,
446*4882a593Smuzhiyun CAN_CLK_C_MARK, TPUTO2_B_MARK,
447*4882a593Smuzhiyun A17_MARK, MSIOF2_SYNC_MARK, SCIF4_RXD_E_MARK, CAN1_RX_B_MARK,
448*4882a593Smuzhiyun A18_MARK, MSIOF2_SS1_MARK, SCIF4_TXD_E_MARK, CAN1_TX_B_MARK,
449*4882a593Smuzhiyun A19_MARK, MSIOF2_SS2_MARK, PWM4_MARK, TPUTO2_MARK,
450*4882a593Smuzhiyun A20_MARK, SPCLK_MARK,
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* IPSR3 */
453*4882a593Smuzhiyun A21_MARK, MOSI_IO0_MARK,
454*4882a593Smuzhiyun A22_MARK, MISO_IO1_MARK, ATADIR1_N_MARK,
455*4882a593Smuzhiyun A23_MARK, IO2_MARK, ATAWR1_N_MARK,
456*4882a593Smuzhiyun A24_MARK, IO3_MARK, EX_WAIT2_MARK,
457*4882a593Smuzhiyun A25_MARK, SSL_MARK, ATARD1_N_MARK,
458*4882a593Smuzhiyun CS0_N_MARK, VI1_DATA8_MARK,
459*4882a593Smuzhiyun CS1_N_A26_MARK, VI1_DATA9_MARK,
460*4882a593Smuzhiyun EX_CS0_N_MARK, VI1_DATA10_MARK,
461*4882a593Smuzhiyun EX_CS1_N_MARK, TPUTO3_B_MARK, SCIFB2_RXD_MARK, VI1_DATA11_MARK,
462*4882a593Smuzhiyun EX_CS2_N_MARK, PWM0_MARK, SCIF4_RXD_C_MARK, TS_SDATA_B_MARK,
463*4882a593Smuzhiyun TPUTO3_MARK, SCIFB2_TXD_MARK,
464*4882a593Smuzhiyun EX_CS3_N_MARK, SCIFA2_SCK_MARK, SCIF4_TXD_C_MARK, TS_SCK_B_MARK,
465*4882a593Smuzhiyun BPFCLK_MARK, SCIFB2_SCK_MARK,
466*4882a593Smuzhiyun EX_CS4_N_MARK, SCIFA2_RXD_MARK, I2C2_SCL_E_MARK, TS_SDEN_B_MARK,
467*4882a593Smuzhiyun FMCLK_MARK, SCIFB2_CTS_N_MARK,
468*4882a593Smuzhiyun EX_CS5_N_MARK, SCIFA2_TXD_MARK, I2C2_SDA_E_MARK, TS_SPSYNC_B_MARK,
469*4882a593Smuzhiyun FMIN_MARK, SCIFB2_RTS_N_MARK,
470*4882a593Smuzhiyun BS_N_MARK, DRACK0_MARK, PWM1_C_MARK, TPUTO0_C_MARK, ATACS01_N_MARK,
471*4882a593Smuzhiyun RD_N_MARK, ATACS11_N_MARK,
472*4882a593Smuzhiyun RD_WR_N_MARK, ATAG1_N_MARK,
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* IPSR4 */
475*4882a593Smuzhiyun EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_MARK,
476*4882a593Smuzhiyun DU0_DR0_MARK, LCDOUT16_MARK, SCIF5_RXD_C_MARK, I2C2_SCL_D_MARK,
477*4882a593Smuzhiyun DU0_DR1_MARK, LCDOUT17_MARK, SCIF5_TXD_C_MARK, I2C2_SDA_D_MARK,
478*4882a593Smuzhiyun DU0_DR2_MARK, LCDOUT18_MARK,
479*4882a593Smuzhiyun DU0_DR3_MARK, LCDOUT19_MARK,
480*4882a593Smuzhiyun DU0_DR4_MARK, LCDOUT20_MARK,
481*4882a593Smuzhiyun DU0_DR5_MARK, LCDOUT21_MARK,
482*4882a593Smuzhiyun DU0_DR6_MARK, LCDOUT22_MARK,
483*4882a593Smuzhiyun DU0_DR7_MARK, LCDOUT23_MARK,
484*4882a593Smuzhiyun DU0_DG0_MARK, LCDOUT8_MARK, SCIFA0_RXD_C_MARK, I2C3_SCL_D_MARK,
485*4882a593Smuzhiyun DU0_DG1_MARK, LCDOUT9_MARK, SCIFA0_TXD_C_MARK, I2C3_SDA_D_MARK,
486*4882a593Smuzhiyun DU0_DG2_MARK, LCDOUT10_MARK,
487*4882a593Smuzhiyun DU0_DG3_MARK, LCDOUT11_MARK,
488*4882a593Smuzhiyun DU0_DG4_MARK, LCDOUT12_MARK,
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* IPSR5 */
491*4882a593Smuzhiyun DU0_DG5_MARK, LCDOUT13_MARK,
492*4882a593Smuzhiyun DU0_DG6_MARK, LCDOUT14_MARK,
493*4882a593Smuzhiyun DU0_DG7_MARK, LCDOUT15_MARK,
494*4882a593Smuzhiyun DU0_DB0_MARK, LCDOUT0_MARK, SCIFA4_RXD_C_MARK, I2C4_SCL_D_MARK,
495*4882a593Smuzhiyun CAN0_RX_C_MARK,
496*4882a593Smuzhiyun DU0_DB1_MARK, LCDOUT1_MARK, SCIFA4_TXD_C_MARK, I2C4_SDA_D_MARK,
497*4882a593Smuzhiyun CAN0_TX_C_MARK,
498*4882a593Smuzhiyun DU0_DB2_MARK, LCDOUT2_MARK,
499*4882a593Smuzhiyun DU0_DB3_MARK, LCDOUT3_MARK,
500*4882a593Smuzhiyun DU0_DB4_MARK, LCDOUT4_MARK,
501*4882a593Smuzhiyun DU0_DB5_MARK, LCDOUT5_MARK,
502*4882a593Smuzhiyun DU0_DB6_MARK, LCDOUT6_MARK,
503*4882a593Smuzhiyun DU0_DB7_MARK, LCDOUT7_MARK,
504*4882a593Smuzhiyun DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
505*4882a593Smuzhiyun DU0_DOTCLKOUT0_MARK, QCLK_MARK,
506*4882a593Smuzhiyun DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK,
507*4882a593Smuzhiyun DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK,
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* IPSR6 */
510*4882a593Smuzhiyun DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
511*4882a593Smuzhiyun DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
512*4882a593Smuzhiyun DU0_DISP_MARK, QPOLA_MARK, DU0_CDE_MARK, QPOLB_MARK,
513*4882a593Smuzhiyun VI0_CLK_MARK, AVB_RX_CLK_MARK, VI0_DATA0_VI0_B0_MARK, AVB_RX_DV_MARK,
514*4882a593Smuzhiyun VI0_DATA1_VI0_B1_MARK, AVB_RXD0_MARK,
515*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, AVB_RXD1_MARK,
516*4882a593Smuzhiyun VI0_DATA3_VI0_B3_MARK, AVB_RXD2_MARK,
517*4882a593Smuzhiyun VI0_DATA4_VI0_B4_MARK, AVB_RXD3_MARK,
518*4882a593Smuzhiyun VI0_DATA5_VI0_B5_MARK, AVB_RXD4_MARK,
519*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, AVB_RXD5_MARK,
520*4882a593Smuzhiyun VI0_DATA7_VI0_B7_MARK, AVB_RXD6_MARK,
521*4882a593Smuzhiyun VI0_CLKENB_MARK, I2C3_SCL_MARK, SCIFA5_RXD_C_MARK, IETX_C_MARK,
522*4882a593Smuzhiyun AVB_RXD7_MARK,
523*4882a593Smuzhiyun VI0_FIELD_MARK, I2C3_SDA_MARK, SCIFA5_TXD_C_MARK, IECLK_C_MARK,
524*4882a593Smuzhiyun AVB_RX_ER_MARK,
525*4882a593Smuzhiyun VI0_HSYNC_N_MARK, SCIF0_RXD_B_MARK, I2C0_SCL_C_MARK, IERX_C_MARK,
526*4882a593Smuzhiyun AVB_COL_MARK,
527*4882a593Smuzhiyun VI0_VSYNC_N_MARK, SCIF0_TXD_B_MARK, I2C0_SDA_C_MARK,
528*4882a593Smuzhiyun AUDIO_CLKOUT_B_MARK, AVB_TX_EN_MARK,
529*4882a593Smuzhiyun ETH_MDIO_MARK, VI0_G0_MARK, MSIOF2_RXD_B_MARK, I2C5_SCL_D_MARK,
530*4882a593Smuzhiyun AVB_TX_CLK_MARK, ADIDATA_MARK,
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* IPSR7 */
533*4882a593Smuzhiyun ETH_CRS_DV_MARK, VI0_G1_MARK, MSIOF2_TXD_B_MARK, I2C5_SDA_D_MARK,
534*4882a593Smuzhiyun AVB_TXD0_MARK, ADICS_SAMP_MARK,
535*4882a593Smuzhiyun ETH_RX_ER_MARK, VI0_G2_MARK, MSIOF2_SCK_B_MARK, CAN0_RX_B_MARK,
536*4882a593Smuzhiyun AVB_TXD1_MARK, ADICLK_MARK,
537*4882a593Smuzhiyun ETH_RXD0_MARK, VI0_G3_MARK, MSIOF2_SYNC_B_MARK, CAN0_TX_B_MARK,
538*4882a593Smuzhiyun AVB_TXD2_MARK, ADICHS0_MARK,
539*4882a593Smuzhiyun ETH_RXD1_MARK, VI0_G4_MARK, MSIOF2_SS1_B_MARK, SCIF4_RXD_D_MARK,
540*4882a593Smuzhiyun AVB_TXD3_MARK, ADICHS1_MARK,
541*4882a593Smuzhiyun ETH_LINK_MARK, VI0_G5_MARK, MSIOF2_SS2_B_MARK, SCIF4_TXD_D_MARK,
542*4882a593Smuzhiyun AVB_TXD4_MARK, ADICHS2_MARK,
543*4882a593Smuzhiyun ETH_REFCLK_MARK, VI0_G6_MARK, SCIF2_SCK_C_MARK, AVB_TXD5_MARK,
544*4882a593Smuzhiyun SSI_SCK5_B_MARK,
545*4882a593Smuzhiyun ETH_TXD1_MARK, VI0_G7_MARK, SCIF2_RXD_C_MARK, IIC0_SCL_D_MARK,
546*4882a593Smuzhiyun AVB_TXD6_MARK, SSI_WS5_B_MARK,
547*4882a593Smuzhiyun ETH_TX_EN_MARK, VI0_R0_MARK, SCIF2_TXD_C_MARK, IIC0_SDA_D_MARK,
548*4882a593Smuzhiyun AVB_TXD7_MARK, SSI_SDATA5_B_MARK,
549*4882a593Smuzhiyun ETH_MAGIC_MARK, VI0_R1_MARK, SCIF3_SCK_B_MARK, AVB_TX_ER_MARK,
550*4882a593Smuzhiyun SSI_SCK6_B_MARK,
551*4882a593Smuzhiyun ETH_TXD0_MARK, VI0_R2_MARK, SCIF3_RXD_B_MARK, I2C4_SCL_E_MARK,
552*4882a593Smuzhiyun AVB_GTX_CLK_MARK, SSI_WS6_B_MARK,
553*4882a593Smuzhiyun DREQ0_N_MARK, SCIFB1_RXD_MARK,
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* IPSR8 */
556*4882a593Smuzhiyun ETH_MDC_MARK, VI0_R3_MARK, SCIF3_TXD_B_MARK, I2C4_SDA_E_MARK,
557*4882a593Smuzhiyun AVB_MDC_MARK, SSI_SDATA6_B_MARK, HSCIF0_HRX_MARK, VI0_R4_MARK,
558*4882a593Smuzhiyun I2C1_SCL_C_MARK, AUDIO_CLKA_B_MARK, AVB_MDIO_MARK, SSI_SCK78_B_MARK,
559*4882a593Smuzhiyun HSCIF0_HTX_MARK, VI0_R5_MARK, I2C1_SDA_C_MARK, AUDIO_CLKB_B_MARK,
560*4882a593Smuzhiyun AVB_LINK_MARK, SSI_WS78_B_MARK, HSCIF0_HCTS_N_MARK, VI0_R6_MARK,
561*4882a593Smuzhiyun SCIF0_RXD_D_MARK, I2C0_SCL_E_MARK, AVB_MAGIC_MARK, SSI_SDATA7_B_MARK,
562*4882a593Smuzhiyun HSCIF0_HRTS_N_MARK, VI0_R7_MARK, SCIF0_TXD_D_MARK, I2C0_SDA_E_MARK,
563*4882a593Smuzhiyun AVB_PHY_INT_MARK, SSI_SDATA8_B_MARK,
564*4882a593Smuzhiyun HSCIF0_HSCK_MARK, SCIF_CLK_B_MARK, AVB_CRS_MARK, AUDIO_CLKC_B_MARK,
565*4882a593Smuzhiyun I2C0_SCL_MARK, SCIF0_RXD_C_MARK, PWM5_MARK, TCLK1_B_MARK,
566*4882a593Smuzhiyun AVB_GTXREFCLK_MARK, CAN1_RX_D_MARK, TPUTO0_B_MARK, I2C0_SDA_MARK,
567*4882a593Smuzhiyun SCIF0_TXD_C_MARK, TPUTO0_MARK, CAN_CLK_MARK, DVC_MUTE_MARK,
568*4882a593Smuzhiyun CAN1_TX_D_MARK,
569*4882a593Smuzhiyun I2C1_SCL_MARK, SCIF4_RXD_MARK, PWM5_B_MARK, DU1_DR0_MARK,
570*4882a593Smuzhiyun TS_SDATA_D_MARK, TPUTO1_B_MARK,
571*4882a593Smuzhiyun I2C1_SDA_MARK, SCIF4_TXD_MARK, IRQ5_MARK, DU1_DR1_MARK, TS_SCK_D_MARK,
572*4882a593Smuzhiyun BPFCLK_C_MARK,
573*4882a593Smuzhiyun MSIOF0_RXD_MARK, SCIF5_RXD_MARK, I2C2_SCL_C_MARK, DU1_DR2_MARK,
574*4882a593Smuzhiyun TS_SDEN_D_MARK, FMCLK_C_MARK,
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* IPSR9 */
577*4882a593Smuzhiyun MSIOF0_TXD_MARK, SCIF5_TXD_MARK, I2C2_SDA_C_MARK, DU1_DR3_MARK,
578*4882a593Smuzhiyun TS_SPSYNC_D_MARK, FMIN_C_MARK,
579*4882a593Smuzhiyun MSIOF0_SCK_MARK, IRQ0_MARK, TS_SDATA_MARK, DU1_DR4_MARK, TPUTO1_C_MARK,
580*4882a593Smuzhiyun MSIOF0_SYNC_MARK, PWM1_MARK, TS_SCK_MARK, DU1_DR5_MARK, BPFCLK_B_MARK,
581*4882a593Smuzhiyun MSIOF0_SS1_MARK, SCIFA0_RXD_MARK, TS_SDEN_MARK, DU1_DR6_MARK,
582*4882a593Smuzhiyun FMCLK_B_MARK,
583*4882a593Smuzhiyun MSIOF0_SS2_MARK, SCIFA0_TXD_MARK, TS_SPSYNC_MARK, DU1_DR7_MARK,
584*4882a593Smuzhiyun FMIN_B_MARK,
585*4882a593Smuzhiyun HSCIF1_HRX_MARK, I2C4_SCL_MARK, PWM6_MARK, DU1_DG0_MARK,
586*4882a593Smuzhiyun HSCIF1_HTX_MARK, I2C4_SDA_MARK, TPUTO1_MARK, DU1_DG1_MARK,
587*4882a593Smuzhiyun HSCIF1_HSCK_MARK, PWM2_MARK, IETX_MARK, DU1_DG2_MARK, REMOCON_B_MARK,
588*4882a593Smuzhiyun SPEEDIN_B_MARK,
589*4882a593Smuzhiyun HSCIF1_HCTS_N_MARK, SCIFA4_RXD_MARK, IECLK_MARK, DU1_DG3_MARK,
590*4882a593Smuzhiyun SSI_SCK1_B_MARK,
591*4882a593Smuzhiyun HSCIF1_HRTS_N_MARK, SCIFA4_TXD_MARK, IERX_MARK, DU1_DG4_MARK,
592*4882a593Smuzhiyun SSI_WS1_B_MARK,
593*4882a593Smuzhiyun SCIF1_SCK_MARK, PWM3_MARK, TCLK2_MARK, DU1_DG5_MARK, SSI_SDATA1_B_MARK,
594*4882a593Smuzhiyun CAN_TXCLK_MARK,
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* IPSR10 */
597*4882a593Smuzhiyun SCIF1_RXD_MARK, I2C5_SCL_MARK, DU1_DG6_MARK, SSI_SCK2_B_MARK,
598*4882a593Smuzhiyun SCIF1_TXD_MARK, I2C5_SDA_MARK, DU1_DG7_MARK, SSI_WS2_B_MARK,
599*4882a593Smuzhiyun SCIF2_RXD_MARK, IIC0_SCL_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
600*4882a593Smuzhiyun SCIF2_TXD_MARK, IIC0_SDA_MARK, DU1_DB1_MARK, SSI_SCK9_B_MARK,
601*4882a593Smuzhiyun SCIF2_SCK_MARK, IRQ1_MARK, DU1_DB2_MARK, SSI_WS9_B_MARK,
602*4882a593Smuzhiyun SCIF3_SCK_MARK, IRQ2_MARK, BPFCLK_D_MARK, DU1_DB3_MARK,
603*4882a593Smuzhiyun SSI_SDATA9_B_MARK,
604*4882a593Smuzhiyun SCIF3_RXD_MARK, I2C1_SCL_E_MARK, FMCLK_D_MARK, DU1_DB4_MARK,
605*4882a593Smuzhiyun AUDIO_CLKA_C_MARK, SSI_SCK4_B_MARK,
606*4882a593Smuzhiyun SCIF3_TXD_MARK, I2C1_SDA_E_MARK, FMIN_D_MARK, DU1_DB5_MARK,
607*4882a593Smuzhiyun AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK,
608*4882a593Smuzhiyun I2C2_SCL_MARK, SCIFA5_RXD_MARK, DU1_DB6_MARK, AUDIO_CLKC_C_MARK,
609*4882a593Smuzhiyun SSI_SDATA4_B_MARK,
610*4882a593Smuzhiyun I2C2_SDA_MARK, SCIFA5_TXD_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK,
611*4882a593Smuzhiyun SSI_SCK5_MARK, SCIFA3_SCK_MARK, DU1_DOTCLKIN_MARK,
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* IPSR11 */
614*4882a593Smuzhiyun SSI_WS5_MARK, SCIFA3_RXD_MARK, I2C3_SCL_C_MARK, DU1_DOTCLKOUT0_MARK,
615*4882a593Smuzhiyun SSI_SDATA5_MARK, SCIFA3_TXD_MARK, I2C3_SDA_C_MARK, DU1_DOTCLKOUT1_MARK,
616*4882a593Smuzhiyun SSI_SCK6_MARK, SCIFA1_SCK_B_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
617*4882a593Smuzhiyun SSI_WS6_MARK, SCIFA1_RXD_B_MARK, I2C4_SCL_C_MARK,
618*4882a593Smuzhiyun DU1_EXVSYNC_DU1_VSYNC_MARK,
619*4882a593Smuzhiyun SSI_SDATA6_MARK, SCIFA1_TXD_B_MARK, I2C4_SDA_C_MARK,
620*4882a593Smuzhiyun DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
621*4882a593Smuzhiyun SSI_SCK78_MARK, SCIFA2_SCK_B_MARK, I2C5_SDA_C_MARK, DU1_DISP_MARK,
622*4882a593Smuzhiyun SSI_WS78_MARK, SCIFA2_RXD_B_MARK, I2C5_SCL_C_MARK, DU1_CDE_MARK,
623*4882a593Smuzhiyun SSI_SDATA7_MARK, SCIFA2_TXD_B_MARK, IRQ8_MARK, AUDIO_CLKA_D_MARK,
624*4882a593Smuzhiyun CAN_CLK_D_MARK,
625*4882a593Smuzhiyun SSI_SCK0129_MARK, MSIOF1_RXD_B_MARK, SCIF5_RXD_D_MARK, ADIDATA_B_MARK,
626*4882a593Smuzhiyun SSI_WS0129_MARK, MSIOF1_TXD_B_MARK, SCIF5_TXD_D_MARK, ADICS_SAMP_B_MARK,
627*4882a593Smuzhiyun SSI_SDATA0_MARK, MSIOF1_SCK_B_MARK, PWM0_B_MARK, ADICLK_B_MARK,
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun /* IPSR12 */
630*4882a593Smuzhiyun SSI_SCK34_MARK, MSIOF1_SYNC_B_MARK, SCIFA1_SCK_C_MARK, ADICHS0_B_MARK,
631*4882a593Smuzhiyun DREQ1_N_B_MARK,
632*4882a593Smuzhiyun SSI_WS34_MARK, MSIOF1_SS1_B_MARK, SCIFA1_RXD_C_MARK, ADICHS1_B_MARK,
633*4882a593Smuzhiyun CAN1_RX_C_MARK, DACK1_B_MARK,
634*4882a593Smuzhiyun SSI_SDATA3_MARK, MSIOF1_SS2_B_MARK, SCIFA1_TXD_C_MARK, ADICHS2_B_MARK,
635*4882a593Smuzhiyun CAN1_TX_C_MARK, DREQ2_N_MARK,
636*4882a593Smuzhiyun SSI_SCK4_MARK, MLB_CLK_MARK, IETX_B_MARK,
637*4882a593Smuzhiyun SSI_WS4_MARK, MLB_SIG_MARK, IECLK_B_MARK,
638*4882a593Smuzhiyun SSI_SDATA4_MARK, MLB_DAT_MARK, IERX_B_MARK,
639*4882a593Smuzhiyun SSI_SDATA8_MARK, SCIF1_SCK_B_MARK, PWM1_B_MARK, IRQ9_MARK, REMOCON_MARK,
640*4882a593Smuzhiyun DACK2_MARK, ETH_MDIO_B_MARK,
641*4882a593Smuzhiyun SSI_SCK1_MARK, SCIF1_RXD_B_MARK, IIC0_SCL_C_MARK, VI1_CLK_MARK,
642*4882a593Smuzhiyun CAN0_RX_D_MARK, ETH_CRS_DV_B_MARK,
643*4882a593Smuzhiyun SSI_WS1_MARK, SCIF1_TXD_B_MARK, IIC0_SDA_C_MARK, VI1_DATA0_MARK,
644*4882a593Smuzhiyun CAN0_TX_D_MARK, ETH_RX_ER_B_MARK,
645*4882a593Smuzhiyun SSI_SDATA1_MARK, HSCIF1_HRX_B_MARK, VI1_DATA1_MARK, ATAWR0_N_MARK,
646*4882a593Smuzhiyun ETH_RXD0_B_MARK,
647*4882a593Smuzhiyun SSI_SCK2_MARK, HSCIF1_HTX_B_MARK, VI1_DATA2_MARK, ATAG0_N_MARK,
648*4882a593Smuzhiyun ETH_RXD1_B_MARK,
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /* IPSR13 */
651*4882a593Smuzhiyun SSI_WS2_MARK, HSCIF1_HCTS_N_B_MARK, SCIFA0_RXD_D_MARK, VI1_DATA3_MARK,
652*4882a593Smuzhiyun ATACS00_N_MARK, ETH_LINK_B_MARK,
653*4882a593Smuzhiyun SSI_SDATA2_MARK, HSCIF1_HRTS_N_B_MARK, SCIFA0_TXD_D_MARK,
654*4882a593Smuzhiyun VI1_DATA4_MARK, ATACS10_N_MARK, ETH_REFCLK_B_MARK,
655*4882a593Smuzhiyun SSI_SCK9_MARK, SCIF2_SCK_B_MARK, PWM2_B_MARK, VI1_DATA5_MARK,
656*4882a593Smuzhiyun EX_WAIT1_MARK, ETH_TXD1_B_MARK,
657*4882a593Smuzhiyun SSI_WS9_MARK, SCIF2_RXD_B_MARK, I2C3_SCL_E_MARK, VI1_DATA6_MARK,
658*4882a593Smuzhiyun ATARD0_N_MARK, ETH_TX_EN_B_MARK,
659*4882a593Smuzhiyun SSI_SDATA9_MARK, SCIF2_TXD_B_MARK, I2C3_SDA_E_MARK, VI1_DATA7_MARK,
660*4882a593Smuzhiyun ATADIR0_N_MARK, ETH_MAGIC_B_MARK,
661*4882a593Smuzhiyun AUDIO_CLKA_MARK, I2C0_SCL_B_MARK, SCIFA4_RXD_D_MARK, VI1_CLKENB_MARK,
662*4882a593Smuzhiyun TS_SDATA_C_MARK, ETH_TXD0_B_MARK,
663*4882a593Smuzhiyun AUDIO_CLKB_MARK, I2C0_SDA_B_MARK, SCIFA4_TXD_D_MARK, VI1_FIELD_MARK,
664*4882a593Smuzhiyun TS_SCK_C_MARK, BPFCLK_E_MARK, ETH_MDC_B_MARK,
665*4882a593Smuzhiyun AUDIO_CLKC_MARK, I2C4_SCL_B_MARK, SCIFA5_RXD_D_MARK, VI1_HSYNC_N_MARK,
666*4882a593Smuzhiyun TS_SDEN_C_MARK, FMCLK_E_MARK,
667*4882a593Smuzhiyun AUDIO_CLKOUT_MARK, I2C4_SDA_B_MARK, SCIFA5_TXD_D_MARK, VI1_VSYNC_N_MARK,
668*4882a593Smuzhiyun TS_SPSYNC_C_MARK, FMIN_E_MARK,
669*4882a593Smuzhiyun PINMUX_MARK_END,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static const u16 pinmux_data[] = {
673*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun PINMUX_SINGLE(A2),
676*4882a593Smuzhiyun PINMUX_SINGLE(WE0_N),
677*4882a593Smuzhiyun PINMUX_SINGLE(WE1_N),
678*4882a593Smuzhiyun PINMUX_SINGLE(DACK0),
679*4882a593Smuzhiyun PINMUX_SINGLE(USB0_PWEN),
680*4882a593Smuzhiyun PINMUX_SINGLE(USB0_OVC),
681*4882a593Smuzhiyun PINMUX_SINGLE(USB1_PWEN),
682*4882a593Smuzhiyun PINMUX_SINGLE(USB1_OVC),
683*4882a593Smuzhiyun PINMUX_SINGLE(SD0_CLK),
684*4882a593Smuzhiyun PINMUX_SINGLE(SD0_CMD),
685*4882a593Smuzhiyun PINMUX_SINGLE(SD0_DATA0),
686*4882a593Smuzhiyun PINMUX_SINGLE(SD0_DATA1),
687*4882a593Smuzhiyun PINMUX_SINGLE(SD0_DATA2),
688*4882a593Smuzhiyun PINMUX_SINGLE(SD0_DATA3),
689*4882a593Smuzhiyun PINMUX_SINGLE(SD0_CD),
690*4882a593Smuzhiyun PINMUX_SINGLE(SD0_WP),
691*4882a593Smuzhiyun PINMUX_SINGLE(SD1_CLK),
692*4882a593Smuzhiyun PINMUX_SINGLE(SD1_CMD),
693*4882a593Smuzhiyun PINMUX_SINGLE(SD1_DATA0),
694*4882a593Smuzhiyun PINMUX_SINGLE(SD1_DATA1),
695*4882a593Smuzhiyun PINMUX_SINGLE(SD1_DATA2),
696*4882a593Smuzhiyun PINMUX_SINGLE(SD1_DATA3),
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* IPSR0 */
699*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_0, SD1_CD),
700*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_0, CAN0_RX, SEL_CAN0_0),
701*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_9_8, SD1_WP),
702*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_9_8, IRQ7),
703*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_9_8, CAN0_TX, SEL_CAN0_0),
704*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_10, MMC_CLK),
705*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_10, SD2_CLK),
706*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11, MMC_CMD),
707*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11, SD2_CMD),
708*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_12, MMC_D0),
709*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_12, SD2_DATA0),
710*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_13, MMC_D1),
711*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_13, SD2_DATA1),
712*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_14, MMC_D2),
713*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_14, SD2_DATA2),
714*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15, MMC_D3),
715*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15, SD2_DATA3),
716*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_16, MMC_D4),
717*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_16, SD2_CD),
718*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_17, MMC_D5),
719*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_17, SD2_WP),
720*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_19_18, MMC_D6),
721*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_18, SCIF0_RXD, SEL_SCIF0_0),
722*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_18, I2C2_SCL_B, SEL_I2C02_1),
723*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_19_18, CAN1_RX, SEL_CAN1_0),
724*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_21_20, MMC_D7),
725*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_21_20, SCIF0_TXD, SEL_SCIF0_0),
726*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_21_20, I2C2_SDA_B, SEL_I2C02_1),
727*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_21_20, CAN1_TX, SEL_CAN1_0),
728*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_22, D0),
729*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_23_22, SCIFA3_SCK_B, SEL_SCIFA3_1),
730*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_23_22, IRQ4),
731*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_24, D1),
732*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_24, SCIFA3_RXD_B, SEL_SCIFA3_1),
733*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_25, D2),
734*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_25, SCIFA3_TXD_B, SEL_SCIFA3_1),
735*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_27_26, D3),
736*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_26, I2C3_SCL_B, SEL_I2C03_1),
737*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_27_26, SCIF5_RXD_B, SEL_SCIF5_1),
738*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_29_28, D4),
739*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_29_28, I2C3_SDA_B, SEL_I2C03_1),
740*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_29_28, SCIF5_TXD_B, SEL_SCIF5_1),
741*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_31_30, D5),
742*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_30, SCIF4_RXD_B, SEL_SCIF4_1),
743*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_31_30, I2C0_SCL_D, SEL_I2C00_3),
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* IPSR1 */
746*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_1_0, D6),
747*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_1_0, SCIF4_TXD_B, SEL_SCIF4_1),
748*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_1_0, I2C0_SDA_D, SEL_I2C00_3),
749*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_2, D7),
750*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_2, IRQ3),
751*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_2, TCLK1, SEL_TMU_0),
752*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_2, PWM6_B),
753*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_5_4, D8),
754*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_5_4, HSCIF2_HRX),
755*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_5_4, I2C1_SCL_B, SEL_I2C01_1),
756*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_6, D9),
757*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_6, HSCIF2_HTX),
758*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_6, I2C1_SDA_B, SEL_I2C01_1),
759*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_10_8, D10),
760*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_10_8, HSCIF2_HSCK),
761*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_10_8, SCIF1_SCK_C, SEL_SCIF1_2),
762*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_10_8, IRQ6),
763*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_10_8, PWM5_C),
764*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_12_11, D11),
765*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_12_11, HSCIF2_HCTS_N),
766*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_12_11, SCIF1_RXD_C, SEL_SCIF1_2),
767*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_12_11, I2C1_SCL_D, SEL_I2C01_3),
768*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_14_13, D12),
769*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_14_13, HSCIF2_HRTS_N),
770*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_14_13, SCIF1_TXD_C, SEL_SCIF1_2),
771*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_14_13, I2C1_SDA_D, SEL_I2C01_3),
772*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_17_15, D13),
773*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_17_15, SCIFA1_SCK, SEL_SCIFA1_0),
774*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_17_15, PWM2_C),
775*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_17_15, TCLK2_B, SEL_TMU_1),
776*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_18, D14),
777*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_18, SCIFA1_RXD, SEL_SCIFA1_0),
778*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_18, I2C5_SCL_B, SEL_I2C05_1),
779*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_21_20, D15),
780*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_21_20, SCIFA1_TXD, SEL_SCIFA1_0),
781*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_21_20, I2C5_SDA_B, SEL_I2C05_1),
782*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_22, A0),
783*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_22, SCIFB1_SCK),
784*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_23_22, PWM3_B),
785*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_24, A1),
786*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_24, SCIFB1_TXD),
787*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_26, A3),
788*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_26, SCIFB0_SCK),
789*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27, A4),
790*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_27, SCIFB0_TXD),
791*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_29_28, A5),
792*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_29_28, SCIFB0_RXD),
793*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_29_28, PWM4_B),
794*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_29_28, TPUTO3_C),
795*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_30, A6),
796*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_30, SCIFB0_CTS_N),
797*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_30, SCIFA4_RXD_B, SEL_SCIFA4_1),
798*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_30, TPUTO2_C),
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* IPSR2 */
801*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_1_0, A7),
802*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_1_0, SCIFB0_RTS_N),
803*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_1_0, SCIFA4_TXD_B, SEL_SCIFA4_1),
804*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_3_2, A8),
805*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_3_2, MSIOF1_RXD, SEL_MSI1_0),
806*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_3_2, SCIFA0_RXD_B, SEL_SCIFA0_1),
807*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_5_4, A9),
808*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_5_4, MSIOF1_TXD, SEL_MSI1_0),
809*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_5_4, SCIFA0_TXD_B, SEL_SCIFA0_1),
810*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_7_6, A10),
811*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_7_6, MSIOF1_SCK, SEL_MSI1_0),
812*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_7_6, IIC0_SCL_B, SEL_IIC0_1),
813*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_9_8, A11),
814*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_8, MSIOF1_SYNC, SEL_MSI1_0),
815*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_8, IIC0_SDA_B, SEL_IIC0_1),
816*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_11_10, A12),
817*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_10, MSIOF1_SS1, SEL_MSI1_0),
818*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_11_10, SCIFA5_RXD_B, SEL_SCIFA5_1),
819*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_13_12, A13),
820*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_13_12, MSIOF1_SS2, SEL_MSI1_0),
821*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_13_12, SCIFA5_TXD_B, SEL_SCIFA5_1),
822*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_14, A14),
823*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_14, MSIOF2_RXD, SEL_MSI2_0),
824*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_14, HSCIF0_HRX_B, SEL_HSCIF0_1),
825*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_14, DREQ1_N, SEL_LBS_0),
826*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_17_16, A15),
827*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_17_16, MSIOF2_TXD, SEL_MSI2_0),
828*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_17_16, HSCIF0_HTX_B, SEL_HSCIF0_1),
829*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_17_16, DACK1, SEL_LBS_0),
830*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_20_18, A16),
831*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_18, MSIOF2_SCK, SEL_MSI2_0),
832*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_18, HSCIF0_HSCK_B, SEL_HSCIF0_1),
833*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_18, SPEEDIN, SEL_RSP_0),
834*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_18, CAN_CLK_C, SEL_CAN_2),
835*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_20_18, TPUTO2_B),
836*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_23_21, A17),
837*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_21, MSIOF2_SYNC, SEL_MSI2_0),
838*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_21, SCIF4_RXD_E, SEL_SCIF4_4),
839*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_23_21, CAN1_RX_B, SEL_CAN1_1),
840*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_26_24, A18),
841*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_26_24, MSIOF2_SS1, SEL_MSI2_0),
842*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_26_24, SCIF4_TXD_E, SEL_SCIF4_4),
843*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_26_24, CAN1_TX_B, SEL_CAN1_1),
844*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_29_27, A19),
845*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_SS2, SEL_MSI2_0),
846*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_29_27, PWM4),
847*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_29_27, TPUTO2),
848*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_30, A20),
849*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_31_30, SPCLK),
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* IPSR3 */
852*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_1_0, A21),
853*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_1_0, MOSI_IO0),
854*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_2, A22),
855*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_2, MISO_IO1),
856*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_3_2, ATADIR1_N),
857*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_4, A23),
858*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_4, IO2),
859*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_4, ATAWR1_N),
860*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_6, A24),
861*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_6, IO3),
862*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_7_6, EX_WAIT2),
863*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_9_8, A25),
864*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_9_8, SSL),
865*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_9_8, ATARD1_N),
866*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_10, CS0_N),
867*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_10, VI1_DATA8),
868*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11, CS1_N_A26),
869*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11, VI1_DATA9),
870*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_12, EX_CS0_N),
871*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_12, VI1_DATA10),
872*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_14_13, EX_CS1_N),
873*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_14_13, TPUTO3_B),
874*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_14_13, SCIFB2_RXD),
875*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_14_13, VI1_DATA11),
876*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_17_15, EX_CS2_N),
877*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_17_15, PWM0),
878*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_17_15, SCIF4_RXD_C, SEL_SCIF4_2),
879*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_17_15, TS_SDATA_B, SEL_TSIF0_1),
880*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_17_15, TPUTO3),
881*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_17_15, SCIFB2_TXD),
882*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_20_18, EX_CS3_N),
883*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_20_18, SCIFA2_SCK, SEL_SCIFA2_0),
884*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_20_18, SCIF4_TXD_C, SEL_SCIF4_2),
885*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_20_18, TS_SCK_B, SEL_TSIF0_1),
886*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_20_18, BPFCLK, SEL_DARC_0),
887*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_20_18, SCIFB2_SCK),
888*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_21, EX_CS4_N),
889*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_21, SCIFA2_RXD, SEL_SCIFA2_0),
890*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_21, I2C2_SCL_E, SEL_I2C02_4),
891*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_21, TS_SDEN_B, SEL_TSIF0_1),
892*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_23_21, FMCLK, SEL_DARC_0),
893*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_23_21, SCIFB2_CTS_N),
894*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_26_24, EX_CS5_N),
895*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_26_24, SCIFA2_TXD, SEL_SCIFA2_0),
896*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_26_24, I2C2_SDA_E, SEL_I2C02_4),
897*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_26_24, TS_SPSYNC_B, SEL_TSIF0_1),
898*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_26_24, FMIN, SEL_DARC_0),
899*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_26_24, SCIFB2_RTS_N),
900*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_29_27, BS_N),
901*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_29_27, DRACK0),
902*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_29_27, PWM1_C),
903*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_29_27, TPUTO0_C),
904*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_29_27, ATACS01_N),
905*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_30, RD_N),
906*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_30, ATACS11_N),
907*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31, RD_WR_N),
908*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_31, ATAG1_N),
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* IPSR4 */
911*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_1_0, EX_WAIT0),
912*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, CAN_CLK_B, SEL_CAN_1),
913*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, SCIF_CLK, SEL_SCIF0_0),
914*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_4_2, DU0_DR0),
915*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_4_2, LCDOUT16),
916*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, SCIF5_RXD_C, SEL_SCIF5_2),
917*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, I2C2_SCL_D, SEL_I2C02_3),
918*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_5, DU0_DR1),
919*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_7_5, LCDOUT17),
920*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, SCIF5_TXD_C, SEL_SCIF5_2),
921*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, I2C2_SDA_D, SEL_I2C02_3),
922*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_9_8, DU0_DR2),
923*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_9_8, LCDOUT18),
924*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_10, DU0_DR3),
925*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_11_10, LCDOUT19),
926*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_13_12, DU0_DR4),
927*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_13_12, LCDOUT20),
928*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_14, DU0_DR5),
929*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_14, LCDOUT21),
930*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_17_16, DU0_DR6),
931*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_17_16, LCDOUT22),
932*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_18, DU0_DR7),
933*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19_18, LCDOUT23),
934*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_22_20, DU0_DG0),
935*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_22_20, LCDOUT8),
936*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_22_20, SCIFA0_RXD_C, SEL_SCIFA0_2),
937*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_22_20, I2C3_SCL_D, SEL_I2C03_3),
938*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_25_23, DU0_DG1),
939*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_25_23, LCDOUT9),
940*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_25_23, SCIFA0_TXD_C, SEL_SCIFA0_2),
941*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_25_23, I2C3_SDA_D, SEL_I2C03_3),
942*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_26, DU0_DG2),
943*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_26, LCDOUT10),
944*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_29_28, DU0_DG3),
945*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_29_28, LCDOUT11),
946*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_30, DU0_DG4),
947*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_31_30, LCDOUT12),
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* IPSR5 */
950*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_1_0, DU0_DG5),
951*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_1_0, LCDOUT13),
952*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_2, DU0_DG6),
953*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_3_2, LCDOUT14),
954*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_5_4, DU0_DG7),
955*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_5_4, LCDOUT15),
956*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_8_6, DU0_DB0),
957*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_8_6, LCDOUT0),
958*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, SCIFA4_RXD_C, SEL_SCIFA4_2),
959*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, I2C4_SCL_D, SEL_I2C04_3),
960*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, CAN0_RX_C, SEL_CAN0_2),
961*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_9, DU0_DB1),
962*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_9, LCDOUT1),
963*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
964*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_9, I2C4_SDA_D, SEL_I2C04_3),
965*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_9, CAN0_TX_C, SEL_CAN0_2),
966*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_13_12, DU0_DB2),
967*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_13_12, LCDOUT2),
968*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_14, DU0_DB3),
969*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_15_14, LCDOUT3),
970*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_17_16, DU0_DB4),
971*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_17_16, LCDOUT4),
972*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_18, DU0_DB5),
973*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_19_18, LCDOUT5),
974*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_21_20, DU0_DB6),
975*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_21_20, LCDOUT6),
976*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_22, DU0_DB7),
977*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_23_22, LCDOUT7),
978*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_25_24, DU0_DOTCLKIN),
979*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_25_24, QSTVA_QVS),
980*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_26, DU0_DOTCLKOUT0),
981*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_27_26, QCLK),
982*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_29_28, DU0_DOTCLKOUT1),
983*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_29_28, QSTVB_QVE),
984*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_30, DU0_EXHSYNC_DU0_HSYNC),
985*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_31_30, QSTH_QHS),
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun /* IPSR6 */
988*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_1_0, DU0_EXVSYNC_DU0_VSYNC),
989*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_1_0, QSTB_QHE),
990*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
991*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_3_2, QCPV_QDE),
992*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_5_4, DU0_DISP),
993*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_5_4, QPOLA),
994*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_6, DU0_CDE),
995*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_6, QPOLB),
996*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_8, VI0_CLK),
997*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_8, AVB_RX_CLK),
998*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_9, VI0_DATA0_VI0_B0),
999*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_9, AVB_RX_DV),
1000*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_10, VI0_DATA1_VI0_B1),
1001*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_10, AVB_RXD0),
1002*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11, VI0_DATA2_VI0_B2),
1003*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11, AVB_RXD1),
1004*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_12, VI0_DATA3_VI0_B3),
1005*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_12, AVB_RXD2),
1006*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_13, VI0_DATA4_VI0_B4),
1007*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_13, AVB_RXD3),
1008*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_14, VI0_DATA5_VI0_B5),
1009*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_14, AVB_RXD4),
1010*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15, VI0_DATA6_VI0_B6),
1011*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15, AVB_RXD5),
1012*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_16, VI0_DATA7_VI0_B7),
1013*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_16, AVB_RXD6),
1014*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_17, VI0_CLKENB),
1015*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_17, I2C3_SCL, SEL_I2C03_0),
1016*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_17, SCIFA5_RXD_C, SEL_SCIFA5_2),
1017*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_19_17, IETX_C, SEL_IEB_2),
1018*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_19_17, AVB_RXD7),
1019*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_22_20, VI0_FIELD),
1020*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_22_20, I2C3_SDA, SEL_I2C03_0),
1021*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_22_20, SCIFA5_TXD_C, SEL_SCIFA5_2),
1022*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_22_20, IECLK_C, SEL_IEB_2),
1023*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_22_20, AVB_RX_ER),
1024*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_25_23, VI0_HSYNC_N),
1025*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_25_23, SCIF0_RXD_B, SEL_SCIF0_1),
1026*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_25_23, I2C0_SCL_C, SEL_I2C00_2),
1027*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_25_23, IERX_C, SEL_IEB_2),
1028*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_25_23, AVB_COL),
1029*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_28_26, VI0_VSYNC_N),
1030*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_28_26, SCIF0_TXD_B, SEL_SCIF0_1),
1031*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_28_26, I2C0_SDA_C, SEL_I2C00_2),
1032*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_28_26, AUDIO_CLKOUT_B, SEL_ADG_1),
1033*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_28_26, AVB_TX_EN),
1034*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_29, ETH_MDIO, SEL_ETH_0),
1035*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_29, VI0_G0),
1036*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_29, MSIOF2_RXD_B, SEL_MSI2_1),
1037*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_29, I2C5_SCL_D, SEL_I2C05_3),
1038*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_31_29, AVB_TX_CLK),
1039*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_31_29, ADIDATA, SEL_RAD_0),
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* IPSR7 */
1042*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, ETH_CRS_DV, SEL_ETH_0),
1043*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_2_0, VI0_G1),
1044*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, MSIOF2_TXD_B, SEL_MSI2_1),
1045*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, I2C5_SDA_D, SEL_I2C05_3),
1046*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_2_0, AVB_TXD0),
1047*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, ADICS_SAMP, SEL_RAD_0),
1048*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, ETH_RX_ER, SEL_ETH_0),
1049*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_5_3, VI0_G2),
1050*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_MSI2_1),
1051*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, CAN0_RX_B, SEL_CAN0_1),
1052*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_5_3, AVB_TXD1),
1053*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, ADICLK, SEL_RAD_0),
1054*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, ETH_RXD0, SEL_ETH_0),
1055*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_8_6, VI0_G3),
1056*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_MSI2_1),
1057*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, CAN0_TX_B, SEL_CAN0_1),
1058*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_8_6, AVB_TXD2),
1059*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, ADICHS0, SEL_RAD_0),
1060*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_9, ETH_RXD1, SEL_ETH_0),
1061*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_9, VI0_G4),
1062*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_9, MSIOF2_SS1_B, SEL_MSI2_1),
1063*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_9, SCIF4_RXD_D, SEL_SCIF4_3),
1064*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_11_9, AVB_TXD3),
1065*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_11_9, ADICHS1, SEL_RAD_0),
1066*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_14_12, ETH_LINK, SEL_ETH_0),
1067*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_14_12, VI0_G5),
1068*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_14_12, MSIOF2_SS2_B, SEL_MSI2_1),
1069*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_14_12, SCIF4_TXD_D, SEL_SCIF4_3),
1070*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_14_12, AVB_TXD4),
1071*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_14_12, ADICHS2, SEL_RAD_0),
1072*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_17_15, ETH_REFCLK, SEL_ETH_0),
1073*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_17_15, VI0_G6),
1074*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_17_15, SCIF2_SCK_C, SEL_SCIF2_2),
1075*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_17_15, AVB_TXD5),
1076*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_17_15, SSI_SCK5_B, SEL_SSI5_1),
1077*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_20_18, ETH_TXD1, SEL_ETH_0),
1078*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_20_18, VI0_G7),
1079*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_20_18, SCIF2_RXD_C, SEL_SCIF2_2),
1080*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_20_18, IIC0_SCL_D, SEL_IIC0_3),
1081*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_20_18, AVB_TXD6),
1082*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_20_18, SSI_WS5_B, SEL_SSI5_1),
1083*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, ETH_TX_EN, SEL_ETH_0),
1084*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_21, VI0_R0),
1085*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, SCIF2_TXD_C, SEL_SCIF2_2),
1086*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, IIC0_SDA_D, SEL_IIC0_3),
1087*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_21, AVB_TXD7),
1088*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, SSI_SDATA5_B, SEL_SSI5_1),
1089*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, ETH_MAGIC, SEL_ETH_0),
1090*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_26_24, VI0_R1),
1091*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, SCIF3_SCK_B, SEL_SCIF3_1),
1092*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_26_24, AVB_TX_ER),
1093*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, SSI_SCK6_B, SEL_SSI6_1),
1094*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, ETH_TXD0, SEL_ETH_0),
1095*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_29_27, VI0_R2),
1096*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, SCIF3_RXD_B, SEL_SCIF3_1),
1097*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, I2C4_SCL_E, SEL_I2C04_4),
1098*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_29_27, AVB_GTX_CLK),
1099*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, SSI_WS6_B, SEL_SSI6_1),
1100*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31, DREQ0_N),
1101*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_31, SCIFB1_RXD),
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun /* IPSR8 */
1104*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, ETH_MDC, SEL_ETH_0),
1105*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_2_0, VI0_R3),
1106*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, SCIF3_TXD_B, SEL_SCIF3_1),
1107*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, I2C4_SDA_E, SEL_I2C04_4),
1108*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_2_0, AVB_MDC),
1109*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, SSI_SDATA6_B, SEL_SSI6_1),
1110*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, HSCIF0_HRX, SEL_HSCIF0_0),
1111*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_5_3, VI0_R4),
1112*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, I2C1_SCL_C, SEL_I2C01_2),
1113*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, AUDIO_CLKA_B, SEL_ADG_1),
1114*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_5_3, AVB_MDIO),
1115*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, SSI_SCK78_B, SEL_SSI7_1),
1116*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, HSCIF0_HTX, SEL_HSCIF0_0),
1117*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_8_6, VI0_R5),
1118*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, I2C1_SDA_C, SEL_I2C01_2),
1119*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1120*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_5_3, AVB_LINK),
1121*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, SSI_WS78_B, SEL_SSI7_1),
1122*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_9, HSCIF0_HCTS_N),
1123*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_9, VI0_R6),
1124*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, SCIF0_RXD_D, SEL_SCIF0_3),
1125*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, I2C0_SCL_E, SEL_I2C00_4),
1126*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_9, AVB_MAGIC),
1127*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, SSI_SDATA7_B, SEL_SSI7_1),
1128*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_14_12, HSCIF0_HRTS_N),
1129*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_14_12, VI0_R7),
1130*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, SCIF0_TXD_D, SEL_SCIF0_3),
1131*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, I2C0_SDA_E, SEL_I2C00_4),
1132*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_14_12, AVB_PHY_INT),
1133*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, SSI_SDATA8_B, SEL_SSI8_1),
1134*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_16_15, HSCIF0_HSCK, SEL_HSCIF0_0),
1135*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_16_15, SCIF_CLK_B, SEL_SCIF0_1),
1136*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_16_15, AVB_CRS),
1137*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_16_15, AUDIO_CLKC_B, SEL_ADG_1),
1138*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_17, I2C0_SCL, SEL_I2C00_0),
1139*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_17, SCIF0_RXD_C, SEL_SCIF0_2),
1140*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_17, PWM5),
1141*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_17, TCLK1_B, SEL_TMU_1),
1142*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_17, AVB_GTXREFCLK),
1143*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_19_17, CAN1_RX_D, SEL_CAN1_3),
1144*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_19_17, TPUTO0_B),
1145*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_22_20, I2C0_SDA, SEL_I2C00_0),
1146*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_22_20, SCIF0_TXD_C, SEL_SCIF0_2),
1147*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_22_20, TPUTO0),
1148*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_22_20, CAN_CLK, SEL_CAN_0),
1149*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_22_20, DVC_MUTE),
1150*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_22_20, CAN1_TX_D, SEL_CAN1_3),
1151*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_25_23, I2C1_SCL, SEL_I2C01_0),
1152*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_25_23, SCIF4_RXD, SEL_SCIF4_0),
1153*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_25_23, PWM5_B),
1154*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_25_23, DU1_DR0),
1155*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_25_23, TS_SDATA_D, SEL_TSIF0_3),
1156*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_25_23, TPUTO1_B),
1157*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_28_26, I2C1_SDA, SEL_I2C01_0),
1158*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_28_26, SCIF4_TXD, SEL_SCIF4_0),
1159*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_28_26, IRQ5),
1160*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_28_26, DU1_DR1),
1161*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_28_26, TS_SCK_D, SEL_TSIF0_3),
1162*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_28_26, BPFCLK_C, SEL_DARC_2),
1163*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_29, MSIOF0_RXD),
1164*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_29, SCIF5_RXD, SEL_SCIF5_0),
1165*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_29, I2C2_SCL_C, SEL_I2C02_2),
1166*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_31_29, DU1_DR2),
1167*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_29, TS_SDEN_D, SEL_TSIF0_3),
1168*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_31_29, FMCLK_C, SEL_DARC_2),
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* IPSR9 */
1171*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_2_0, MSIOF0_TXD),
1172*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, SCIF5_TXD, SEL_SCIF5_0),
1173*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, I2C2_SDA_C, SEL_I2C02_2),
1174*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_2_0, DU1_DR3),
1175*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, TS_SPSYNC_D, SEL_TSIF0_3),
1176*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, FMIN_C, SEL_DARC_2),
1177*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, MSIOF0_SCK),
1178*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, IRQ0),
1179*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_5_3, TS_SDATA, SEL_TSIF0_0),
1180*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, DU1_DR4),
1181*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, TPUTO1_C),
1182*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_8_6, MSIOF0_SYNC),
1183*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_8_6, PWM1),
1184*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_8_6, TS_SCK, SEL_TSIF0_0),
1185*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_8_6, DU1_DR5),
1186*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_8_6, BPFCLK_B, SEL_DARC_1),
1187*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_9, MSIOF0_SS1),
1188*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_11_9, SCIFA0_RXD, SEL_SCIFA0_0),
1189*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_11_9, TS_SDEN, SEL_TSIF0_0),
1190*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11_9, DU1_DR6),
1191*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_11_9, FMCLK_B, SEL_DARC_1),
1192*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_14_12, MSIOF0_SS2),
1193*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_14_12, SCIFA0_TXD, SEL_SCIFA0_0),
1194*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_14_12, TS_SPSYNC, SEL_TSIF0_0),
1195*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_14_12, DU1_DR7),
1196*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_14_12, FMIN_B, SEL_DARC_1),
1197*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_16_15, HSCIF1_HRX, SEL_HSCIF1_0),
1198*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_16_15, I2C4_SCL, SEL_I2C04_0),
1199*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_16_15, PWM6),
1200*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_16_15, DU1_DG0),
1201*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_18_17, HSCIF1_HTX, SEL_HSCIF1_0),
1202*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_18_17, I2C4_SDA, SEL_I2C04_0),
1203*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_18_17, TPUTO1),
1204*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_18_17, DU1_DG1),
1205*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_21_19, HSCIF1_HSCK),
1206*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_21_19, PWM2),
1207*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_21_19, IETX, SEL_IEB_0),
1208*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_21_19, DU1_DG2),
1209*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_21_19, REMOCON_B, SEL_RCN_1),
1210*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_21_19, SPEEDIN_B, SEL_RSP_1),
1211*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_22, HSCIF1_HCTS_N, SEL_HSCIF1_0),
1212*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_22, SCIFA4_RXD, SEL_SCIFA4_0),
1213*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_22, IECLK, SEL_IEB_0),
1214*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_24_22, DU1_DG3),
1215*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_22, SSI_SCK1_B, SEL_SSI1_1),
1216*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_27_25, HSCIF1_HRTS_N, SEL_HSCIF1_0),
1217*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_27_25, SCIFA4_TXD, SEL_SCIFA4_0),
1218*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_27_25, IERX, SEL_IEB_0),
1219*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_27_25, DU1_DG4),
1220*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_27_25, SSI_WS1_B, SEL_SSI1_1),
1221*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_30_28, SCIF1_SCK, SEL_SCIF1_0),
1222*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_30_28, PWM3),
1223*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_30_28, TCLK2, SEL_TMU_0),
1224*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_30_28, DU1_DG5),
1225*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_30_28, SSI_SDATA1_B, SEL_SSI1_1),
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* IPSR10 */
1228*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, SCIF1_RXD, SEL_SCIF1_0),
1229*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, I2C5_SCL, SEL_I2C05_0),
1230*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_2_0, DU1_DG6),
1231*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, SSI_SCK2_B, SEL_SSI2_1),
1232*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, SCIF1_TXD, SEL_SCIF1_0),
1233*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, I2C5_SDA, SEL_I2C05_0),
1234*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_5_3, DU1_DG7),
1235*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, SSI_WS2_B, SEL_SSI2_1),
1236*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, SCIF2_RXD, SEL_SCIF2_0),
1237*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, IIC0_SCL, SEL_IIC0_0),
1238*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_8_6, DU1_DB0),
1239*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, SSI_SDATA2_B, SEL_SSI2_1),
1240*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, SCIF2_TXD, SEL_SCIF2_0),
1241*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, IIC0_SDA, SEL_IIC0_0),
1242*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_9, DU1_DB1),
1243*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, SSI_SCK9_B, SEL_SSI9_1),
1244*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, SCIF2_SCK, SEL_SCIF2_0),
1245*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_14_12, IRQ1),
1246*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_14_12, DU1_DB2),
1247*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, SSI_WS9_B, SEL_SSI9_1),
1248*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_17_15, SCIF3_SCK, SEL_SCIF3_0),
1249*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_17_15, IRQ2),
1250*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_17_15, BPFCLK_D, SEL_DARC_3),
1251*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_17_15, DU1_DB3),
1252*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_17_15, SSI_SDATA9_B, SEL_SSI9_1),
1253*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_20_18, SCIF3_RXD, SEL_SCIF3_0),
1254*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_20_18, I2C1_SCL_E, SEL_I2C01_4),
1255*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_20_18, FMCLK_D, SEL_DARC_3),
1256*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_20_18, DU1_DB4),
1257*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_20_18, AUDIO_CLKA_C, SEL_ADG_2),
1258*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_20_18, SSI_SCK4_B, SEL_SSI4_1),
1259*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_21, SCIF3_TXD, SEL_SCIF3_0),
1260*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_21, I2C1_SDA_E, SEL_I2C01_4),
1261*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_21, FMIN_D, SEL_DARC_3),
1262*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_23_21, DU1_DB5),
1263*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_21, AUDIO_CLKB_C, SEL_ADG_2),
1264*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_23_21, SSI_WS4_B, SEL_SSI4_1),
1265*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_24, I2C2_SCL, SEL_I2C02_0),
1266*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_24, SCIFA5_RXD, SEL_SCIFA5_0),
1267*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_26_24, DU1_DB6),
1268*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_24, AUDIO_CLKC_C, SEL_ADG_2),
1269*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_24, SSI_SDATA4_B, SEL_SSI4_1),
1270*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_29_27, I2C2_SDA, SEL_I2C02_0),
1271*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_29_27, SCIFA5_TXD, SEL_SCIFA5_0),
1272*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_29_27, DU1_DB7),
1273*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_29_27, AUDIO_CLKOUT_C, SEL_ADG_2),
1274*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_30, SSI_SCK5, SEL_SSI5_0),
1275*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_30, SCIFA3_SCK, SEL_SCIFA3_0),
1276*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_30, DU1_DOTCLKIN),
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* IPSR11 */
1279*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, SSI_WS5, SEL_SSI5_0),
1280*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1281*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, I2C3_SCL_C, SEL_I2C03_2),
1282*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_2_0, DU1_DOTCLKOUT0),
1283*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, SSI_SDATA5, SEL_SSI5_0),
1284*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, SCIFA3_TXD, SEL_SCIFA3_0),
1285*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, I2C3_SDA_C, SEL_I2C03_2),
1286*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_5_3, DU1_DOTCLKOUT1),
1287*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_6, SSI_SCK6, SEL_SSI6_0),
1288*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_7_6, SCIFA1_SCK_B, SEL_SCIFA1_1),
1289*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_7_6, DU1_EXHSYNC_DU1_HSYNC),
1290*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_10_8, SSI_WS6, SEL_SSI6_0),
1291*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_10_8, SCIFA1_RXD_B, SEL_SCIFA1_1),
1292*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_10_8, I2C4_SCL_C, SEL_I2C04_2),
1293*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_10_8, DU1_EXVSYNC_DU1_VSYNC),
1294*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_13_11, SSI_SDATA6, SEL_SSI6_0),
1295*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_13_11, SCIFA1_TXD_B, SEL_SCIFA1_1),
1296*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_13_11, I2C4_SDA_C, SEL_I2C04_2),
1297*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_13_11, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1298*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_14, SSI_SCK78, SEL_SSI7_0),
1299*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_14, SCIFA2_SCK_B, SEL_SCIFA2_1),
1300*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_15_14, I2C5_SDA_C, SEL_I2C05_2),
1301*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_15_14, DU1_DISP),
1302*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_17_16, SSI_WS78, SEL_SSI7_0),
1303*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_17_16, SCIFA2_RXD_B, SEL_SCIFA2_1),
1304*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_17_16, I2C5_SCL_C, SEL_I2C05_2),
1305*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_17_16, DU1_CDE),
1306*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_20_18, SSI_SDATA7, SEL_SSI7_0),
1307*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_20_18, SCIFA2_TXD_B, SEL_SCIFA2_1),
1308*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_20_18, IRQ8),
1309*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_20_18, AUDIO_CLKA_D, SEL_ADG_3),
1310*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_20_18, CAN_CLK_D, SEL_CAN_3),
1311*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23_21, SSI_SCK0129),
1312*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_21, MSIOF1_RXD_B, SEL_MSI1_1),
1313*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_21, SCIF5_RXD_D, SEL_SCIF5_3),
1314*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23_21, ADIDATA_B, SEL_RAD_1),
1315*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_26_24, SSI_WS0129),
1316*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_26_24, MSIOF1_TXD_B, SEL_MSI1_1),
1317*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_26_24, SCIF5_TXD_D, SEL_SCIF5_3),
1318*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_26_24, ADICS_SAMP_B, SEL_RAD_1),
1319*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_29_27, SSI_SDATA0),
1320*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_29_27, MSIOF1_SCK_B, SEL_MSI1_1),
1321*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_29_27, PWM0_B),
1322*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_29_27, ADICLK_B, SEL_RAD_1),
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun /* IPSR12 */
1325*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_2_0, SSI_SCK34),
1326*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_2_0, MSIOF1_SYNC_B, SEL_MSI1_1),
1327*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_2_0, SCIFA1_SCK_C, SEL_SCIFA1_2),
1328*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_2_0, ADICHS0_B, SEL_RAD_1),
1329*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_2_0, DREQ1_N_B, SEL_LBS_1),
1330*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_5_3, SSI_WS34),
1331*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_5_3, MSIOF1_SS1_B, SEL_MSI1_1),
1332*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_5_3, SCIFA1_RXD_C, SEL_SCIFA1_2),
1333*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_5_3, ADICHS1_B, SEL_RAD_1),
1334*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_5_3, CAN1_RX_C, SEL_CAN1_2),
1335*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_5_3, DACK1_B, SEL_LBS_1),
1336*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_8_6, SSI_SDATA3),
1337*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_8_6, MSIOF1_SS2_B, SEL_MSI1_1),
1338*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_8_6, SCIFA1_TXD_C, SEL_SCIFA1_2),
1339*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_8_6, ADICHS2_B, SEL_RAD_1),
1340*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_8_6, CAN1_TX_C, SEL_CAN1_2),
1341*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_8_6, DREQ2_N),
1342*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_10_9, SSI_SCK4, SEL_SSI4_0),
1343*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_10_9, MLB_CLK),
1344*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_10_9, IETX_B, SEL_IEB_1),
1345*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_12_11, SSI_WS4, SEL_SSI4_0),
1346*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_12_11, MLB_SIG),
1347*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_12_11, IECLK_B, SEL_IEB_1),
1348*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_14_13, SSI_SDATA4, SEL_SSI4_0),
1349*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_14_13, MLB_DAT),
1350*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_14_13, IERX_B, SEL_IEB_1),
1351*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_15, SSI_SDATA8, SEL_SSI8_0),
1352*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_15, SCIF1_SCK_B, SEL_SCIF1_1),
1353*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_17_15, PWM1_B),
1354*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_17_15, IRQ9),
1355*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_15, REMOCON, SEL_RCN_0),
1356*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_17_15, DACK2),
1357*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_15, ETH_MDIO_B, SEL_ETH_1),
1358*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_20_18, SSI_SCK1, SEL_SSI1_0),
1359*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_20_18, SCIF1_RXD_B, SEL_SCIF1_1),
1360*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_20_18, IIC0_SCL_C, SEL_IIC0_2),
1361*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_20_18, VI1_CLK),
1362*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_20_18, CAN0_RX_D, SEL_CAN0_3),
1363*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_20_18, ETH_CRS_DV_B, SEL_ETH_1),
1364*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_21, SSI_WS1, SEL_SSI1_0),
1365*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_21, SCIF1_TXD_B, SEL_SCIF1_1),
1366*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_21, IIC0_SDA_C, SEL_IIC0_2),
1367*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_21, VI1_DATA0),
1368*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_21, CAN0_TX_D, SEL_CAN0_3),
1369*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_21, ETH_RX_ER_B, SEL_ETH_1),
1370*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, SSI_SDATA1, SEL_SSI1_0),
1371*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, HSCIF1_HRX_B, SEL_HSCIF1_1),
1372*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_26_24, VI1_DATA1),
1373*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_26_24, ATAWR0_N),
1374*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, ETH_RXD0_B, SEL_ETH_1),
1375*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, SSI_SCK2, SEL_SSI2_0),
1376*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, HSCIF1_HTX_B, SEL_HSCIF1_1),
1377*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_29_27, VI1_DATA2),
1378*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_29_27, ATAG0_N),
1379*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, ETH_RXD1_B, SEL_ETH_1),
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /* IPSR13 */
1382*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, SSI_WS2, SEL_SSI2_0),
1383*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, HSCIF1_HCTS_N_B, SEL_HSCIF1_1),
1384*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, SCIFA0_RXD_D, SEL_SCIFA0_3),
1385*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_2_0, VI1_DATA3),
1386*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_2_0, ATACS00_N),
1387*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, ETH_LINK_B, SEL_ETH_1),
1388*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_5_3, SSI_SDATA2, SEL_SSI2_0),
1389*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_5_3, HSCIF1_HRTS_N_B, SEL_HSCIF1_1),
1390*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_5_3, SCIFA0_TXD_D, SEL_SCIFA0_3),
1391*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_5_3, VI1_DATA4),
1392*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_5_3, ATACS10_N),
1393*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_5_3, ETH_REFCLK_B, SEL_ETH_1),
1394*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_8_6, SSI_SCK9, SEL_SSI9_0),
1395*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_8_6, SCIF2_SCK_B, SEL_SCIF2_1),
1396*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_8_6, PWM2_B),
1397*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_8_6, VI1_DATA5),
1398*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_8_6, EX_WAIT1),
1399*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_8_6, ETH_TXD1_B, SEL_ETH_1),
1400*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_9, SSI_WS9, SEL_SSI9_0),
1401*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_9, SCIF2_RXD_B, SEL_SCIF2_1),
1402*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_9, I2C3_SCL_E, SEL_I2C03_4),
1403*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11_9, VI1_DATA6),
1404*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11_9, ATARD0_N),
1405*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11_9, ETH_TX_EN_B, SEL_ETH_1),
1406*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_14_12, SSI_SDATA9, SEL_SSI9_0),
1407*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_14_12, SCIF2_TXD_B, SEL_SCIF2_1),
1408*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_14_12, I2C3_SDA_E, SEL_I2C03_4),
1409*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_14_12, VI1_DATA7),
1410*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_14_12, ATADIR0_N),
1411*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_14_12, ETH_MAGIC_B, SEL_ETH_1),
1412*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_17_15, AUDIO_CLKA, SEL_ADG_0),
1413*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_17_15, I2C0_SCL_B, SEL_I2C00_1),
1414*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_17_15, SCIFA4_RXD_D, SEL_SCIFA4_3),
1415*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_17_15, VI1_CLKENB),
1416*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_17_15, TS_SDATA_C, SEL_TSIF0_2),
1417*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_17_15, ETH_TXD0_B, SEL_ETH_1),
1418*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, AUDIO_CLKB, SEL_ADG_0),
1419*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, I2C0_SDA_B, SEL_I2C00_1),
1420*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, SCIFA4_TXD_D, SEL_SCIFA4_3),
1421*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_20_18, VI1_FIELD),
1422*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, TS_SCK_C, SEL_TSIF0_2),
1423*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, BPFCLK_E, SEL_DARC_4),
1424*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_20_18, ETH_MDC_B, SEL_ETH_1),
1425*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_21, AUDIO_CLKC, SEL_ADG_0),
1426*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_21, I2C4_SCL_B, SEL_I2C04_1),
1427*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_21, SCIFA5_RXD_D, SEL_SCIFA5_3),
1428*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_23_21, VI1_HSYNC_N),
1429*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_21, TS_SDEN_C, SEL_TSIF0_2),
1430*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_23_21, FMCLK_E, SEL_DARC_4),
1431*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26_24, AUDIO_CLKOUT, SEL_ADG_0),
1432*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26_24, I2C4_SDA_B, SEL_I2C04_1),
1433*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26_24, SCIFA5_TXD_D, SEL_SCIFA5_3),
1434*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_26_24, VI1_VSYNC_N),
1435*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26_24, TS_SPSYNC_C, SEL_TSIF0_2),
1436*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26_24, FMIN_E, SEL_DARC_4),
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1440*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
1441*4882a593Smuzhiyun };
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* - Audio Clock ------------------------------------------------------------ */
1444*4882a593Smuzhiyun static const unsigned int audio_clka_pins[] = {
1445*4882a593Smuzhiyun /* CLKA */
1446*4882a593Smuzhiyun RCAR_GP_PIN(5, 20),
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun static const unsigned int audio_clka_mux[] = {
1449*4882a593Smuzhiyun AUDIO_CLKA_MARK,
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun static const unsigned int audio_clka_b_pins[] = {
1452*4882a593Smuzhiyun /* CLKA */
1453*4882a593Smuzhiyun RCAR_GP_PIN(3, 25),
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun static const unsigned int audio_clka_b_mux[] = {
1456*4882a593Smuzhiyun AUDIO_CLKA_B_MARK,
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun static const unsigned int audio_clka_c_pins[] = {
1459*4882a593Smuzhiyun /* CLKA */
1460*4882a593Smuzhiyun RCAR_GP_PIN(4, 20),
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun static const unsigned int audio_clka_c_mux[] = {
1463*4882a593Smuzhiyun AUDIO_CLKA_C_MARK,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun static const unsigned int audio_clka_d_pins[] = {
1466*4882a593Smuzhiyun /* CLKA */
1467*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1468*4882a593Smuzhiyun };
1469*4882a593Smuzhiyun static const unsigned int audio_clka_d_mux[] = {
1470*4882a593Smuzhiyun AUDIO_CLKA_D_MARK,
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun static const unsigned int audio_clkb_pins[] = {
1473*4882a593Smuzhiyun /* CLKB */
1474*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun static const unsigned int audio_clkb_mux[] = {
1477*4882a593Smuzhiyun AUDIO_CLKB_MARK,
1478*4882a593Smuzhiyun };
1479*4882a593Smuzhiyun static const unsigned int audio_clkb_b_pins[] = {
1480*4882a593Smuzhiyun /* CLKB */
1481*4882a593Smuzhiyun RCAR_GP_PIN(3, 26),
1482*4882a593Smuzhiyun };
1483*4882a593Smuzhiyun static const unsigned int audio_clkb_b_mux[] = {
1484*4882a593Smuzhiyun AUDIO_CLKB_B_MARK,
1485*4882a593Smuzhiyun };
1486*4882a593Smuzhiyun static const unsigned int audio_clkb_c_pins[] = {
1487*4882a593Smuzhiyun /* CLKB */
1488*4882a593Smuzhiyun RCAR_GP_PIN(4, 21),
1489*4882a593Smuzhiyun };
1490*4882a593Smuzhiyun static const unsigned int audio_clkb_c_mux[] = {
1491*4882a593Smuzhiyun AUDIO_CLKB_C_MARK,
1492*4882a593Smuzhiyun };
1493*4882a593Smuzhiyun static const unsigned int audio_clkc_pins[] = {
1494*4882a593Smuzhiyun /* CLKC */
1495*4882a593Smuzhiyun RCAR_GP_PIN(5, 22),
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun static const unsigned int audio_clkc_mux[] = {
1498*4882a593Smuzhiyun AUDIO_CLKC_MARK,
1499*4882a593Smuzhiyun };
1500*4882a593Smuzhiyun static const unsigned int audio_clkc_b_pins[] = {
1501*4882a593Smuzhiyun /* CLKC */
1502*4882a593Smuzhiyun RCAR_GP_PIN(3, 29),
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun static const unsigned int audio_clkc_b_mux[] = {
1505*4882a593Smuzhiyun AUDIO_CLKC_B_MARK,
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun static const unsigned int audio_clkc_c_pins[] = {
1508*4882a593Smuzhiyun /* CLKC */
1509*4882a593Smuzhiyun RCAR_GP_PIN(4, 22),
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun static const unsigned int audio_clkc_c_mux[] = {
1512*4882a593Smuzhiyun AUDIO_CLKC_C_MARK,
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun static const unsigned int audio_clkout_pins[] = {
1515*4882a593Smuzhiyun /* CLKOUT */
1516*4882a593Smuzhiyun RCAR_GP_PIN(5, 23),
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun static const unsigned int audio_clkout_mux[] = {
1519*4882a593Smuzhiyun AUDIO_CLKOUT_MARK,
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun static const unsigned int audio_clkout_b_pins[] = {
1522*4882a593Smuzhiyun /* CLKOUT */
1523*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun static const unsigned int audio_clkout_b_mux[] = {
1526*4882a593Smuzhiyun AUDIO_CLKOUT_B_MARK,
1527*4882a593Smuzhiyun };
1528*4882a593Smuzhiyun static const unsigned int audio_clkout_c_pins[] = {
1529*4882a593Smuzhiyun /* CLKOUT */
1530*4882a593Smuzhiyun RCAR_GP_PIN(4, 23),
1531*4882a593Smuzhiyun };
1532*4882a593Smuzhiyun static const unsigned int audio_clkout_c_mux[] = {
1533*4882a593Smuzhiyun AUDIO_CLKOUT_C_MARK,
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun /* - AVB -------------------------------------------------------------------- */
1536*4882a593Smuzhiyun static const unsigned int avb_link_pins[] = {
1537*4882a593Smuzhiyun RCAR_GP_PIN(3, 26),
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun static const unsigned int avb_link_mux[] = {
1540*4882a593Smuzhiyun AVB_LINK_MARK,
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun static const unsigned int avb_magic_pins[] = {
1543*4882a593Smuzhiyun RCAR_GP_PIN(3, 27),
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun static const unsigned int avb_magic_mux[] = {
1546*4882a593Smuzhiyun AVB_MAGIC_MARK,
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun static const unsigned int avb_phy_int_pins[] = {
1549*4882a593Smuzhiyun RCAR_GP_PIN(3, 28),
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun static const unsigned int avb_phy_int_mux[] = {
1552*4882a593Smuzhiyun AVB_PHY_INT_MARK,
1553*4882a593Smuzhiyun };
1554*4882a593Smuzhiyun static const unsigned int avb_mdio_pins[] = {
1555*4882a593Smuzhiyun RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
1556*4882a593Smuzhiyun };
1557*4882a593Smuzhiyun static const unsigned int avb_mdio_mux[] = {
1558*4882a593Smuzhiyun AVB_MDC_MARK, AVB_MDIO_MARK,
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun static const unsigned int avb_mii_pins[] = {
1561*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
1562*4882a593Smuzhiyun RCAR_GP_PIN(3, 17),
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
1565*4882a593Smuzhiyun RCAR_GP_PIN(3, 5),
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
1568*4882a593Smuzhiyun RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22),
1569*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 11),
1570*4882a593Smuzhiyun };
1571*4882a593Smuzhiyun static const unsigned int avb_mii_mux[] = {
1572*4882a593Smuzhiyun AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1573*4882a593Smuzhiyun AVB_TXD3_MARK,
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1576*4882a593Smuzhiyun AVB_RXD3_MARK,
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1579*4882a593Smuzhiyun AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1580*4882a593Smuzhiyun AVB_TX_CLK_MARK, AVB_COL_MARK,
1581*4882a593Smuzhiyun };
1582*4882a593Smuzhiyun static const unsigned int avb_gmii_pins[] = {
1583*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
1584*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
1585*4882a593Smuzhiyun RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
1588*4882a593Smuzhiyun RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
1589*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
1592*4882a593Smuzhiyun RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 30),
1593*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 13),
1594*4882a593Smuzhiyun RCAR_GP_PIN(3, 11),
1595*4882a593Smuzhiyun };
1596*4882a593Smuzhiyun static const unsigned int avb_gmii_mux[] = {
1597*4882a593Smuzhiyun AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1598*4882a593Smuzhiyun AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1599*4882a593Smuzhiyun AVB_TXD6_MARK, AVB_TXD7_MARK,
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1602*4882a593Smuzhiyun AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1603*4882a593Smuzhiyun AVB_RXD6_MARK, AVB_RXD7_MARK,
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1606*4882a593Smuzhiyun AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1607*4882a593Smuzhiyun AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1608*4882a593Smuzhiyun AVB_COL_MARK,
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* - CAN -------------------------------------------------------------------- */
1612*4882a593Smuzhiyun static const unsigned int can0_data_pins[] = {
1613*4882a593Smuzhiyun /* TX, RX */
1614*4882a593Smuzhiyun RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun static const unsigned int can0_data_mux[] = {
1618*4882a593Smuzhiyun CAN0_TX_MARK, CAN0_RX_MARK,
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun static const unsigned int can0_data_b_pins[] = {
1622*4882a593Smuzhiyun /* TX, RX */
1623*4882a593Smuzhiyun RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
1624*4882a593Smuzhiyun };
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun static const unsigned int can0_data_b_mux[] = {
1627*4882a593Smuzhiyun CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1628*4882a593Smuzhiyun };
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun static const unsigned int can0_data_c_pins[] = {
1631*4882a593Smuzhiyun /* TX, RX */
1632*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun static const unsigned int can0_data_c_mux[] = {
1636*4882a593Smuzhiyun CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1637*4882a593Smuzhiyun };
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun static const unsigned int can0_data_d_pins[] = {
1640*4882a593Smuzhiyun /* TX, RX */
1641*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun static const unsigned int can0_data_d_mux[] = {
1645*4882a593Smuzhiyun CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1646*4882a593Smuzhiyun };
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun static const unsigned int can1_data_pins[] = {
1649*4882a593Smuzhiyun /* TX, RX */
1650*4882a593Smuzhiyun RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 24),
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun static const unsigned int can1_data_mux[] = {
1654*4882a593Smuzhiyun CAN1_TX_MARK, CAN1_RX_MARK,
1655*4882a593Smuzhiyun };
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun static const unsigned int can1_data_b_pins[] = {
1658*4882a593Smuzhiyun /* TX, RX */
1659*4882a593Smuzhiyun RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun static const unsigned int can1_data_b_mux[] = {
1663*4882a593Smuzhiyun CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1664*4882a593Smuzhiyun };
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun static const unsigned int can1_data_c_pins[] = {
1667*4882a593Smuzhiyun /* TX, RX */
1668*4882a593Smuzhiyun RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun static const unsigned int can1_data_c_mux[] = {
1672*4882a593Smuzhiyun CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun static const unsigned int can1_data_d_pins[] = {
1676*4882a593Smuzhiyun /* TX, RX */
1677*4882a593Smuzhiyun RCAR_GP_PIN(3, 31), RCAR_GP_PIN(3, 30),
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun static const unsigned int can1_data_d_mux[] = {
1681*4882a593Smuzhiyun CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static const unsigned int can_clk_pins[] = {
1685*4882a593Smuzhiyun /* CLK */
1686*4882a593Smuzhiyun RCAR_GP_PIN(3, 31),
1687*4882a593Smuzhiyun };
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun static const unsigned int can_clk_mux[] = {
1690*4882a593Smuzhiyun CAN_CLK_MARK,
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun static const unsigned int can_clk_b_pins[] = {
1694*4882a593Smuzhiyun /* CLK */
1695*4882a593Smuzhiyun RCAR_GP_PIN(1, 23),
1696*4882a593Smuzhiyun };
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun static const unsigned int can_clk_b_mux[] = {
1699*4882a593Smuzhiyun CAN_CLK_B_MARK,
1700*4882a593Smuzhiyun };
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun static const unsigned int can_clk_c_pins[] = {
1703*4882a593Smuzhiyun /* CLK */
1704*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun static const unsigned int can_clk_c_mux[] = {
1708*4882a593Smuzhiyun CAN_CLK_C_MARK,
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun static const unsigned int can_clk_d_pins[] = {
1712*4882a593Smuzhiyun /* CLK */
1713*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun static const unsigned int can_clk_d_mux[] = {
1717*4882a593Smuzhiyun CAN_CLK_D_MARK,
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
1721*4882a593Smuzhiyun static const unsigned int du0_rgb666_pins[] = {
1722*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
1723*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
1724*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
1725*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
1726*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1727*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
1728*4882a593Smuzhiyun RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
1729*4882a593Smuzhiyun };
1730*4882a593Smuzhiyun static const unsigned int du0_rgb666_mux[] = {
1731*4882a593Smuzhiyun DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1732*4882a593Smuzhiyun DU0_DR3_MARK, DU0_DR2_MARK,
1733*4882a593Smuzhiyun DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1734*4882a593Smuzhiyun DU0_DG3_MARK, DU0_DG2_MARK,
1735*4882a593Smuzhiyun DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1736*4882a593Smuzhiyun DU0_DB3_MARK, DU0_DB2_MARK,
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun static const unsigned int du0_rgb888_pins[] = {
1739*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
1740*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
1741*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
1742*4882a593Smuzhiyun RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 0),
1743*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
1744*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
1745*4882a593Smuzhiyun RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8),
1746*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
1747*4882a593Smuzhiyun RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
1748*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
1749*4882a593Smuzhiyun };
1750*4882a593Smuzhiyun static const unsigned int du0_rgb888_mux[] = {
1751*4882a593Smuzhiyun DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1752*4882a593Smuzhiyun DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1753*4882a593Smuzhiyun DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1754*4882a593Smuzhiyun DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1755*4882a593Smuzhiyun DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1756*4882a593Smuzhiyun DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun static const unsigned int du0_clk0_out_pins[] = {
1759*4882a593Smuzhiyun /* DOTCLKOUT0 */
1760*4882a593Smuzhiyun RCAR_GP_PIN(2, 25),
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun static const unsigned int du0_clk0_out_mux[] = {
1763*4882a593Smuzhiyun DU0_DOTCLKOUT0_MARK
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun static const unsigned int du0_clk1_out_pins[] = {
1766*4882a593Smuzhiyun /* DOTCLKOUT1 */
1767*4882a593Smuzhiyun RCAR_GP_PIN(2, 26),
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun static const unsigned int du0_clk1_out_mux[] = {
1770*4882a593Smuzhiyun DU0_DOTCLKOUT1_MARK
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun static const unsigned int du0_clk_in_pins[] = {
1773*4882a593Smuzhiyun /* CLKIN */
1774*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
1775*4882a593Smuzhiyun };
1776*4882a593Smuzhiyun static const unsigned int du0_clk_in_mux[] = {
1777*4882a593Smuzhiyun DU0_DOTCLKIN_MARK
1778*4882a593Smuzhiyun };
1779*4882a593Smuzhiyun static const unsigned int du0_sync_pins[] = {
1780*4882a593Smuzhiyun /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1781*4882a593Smuzhiyun RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27),
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun static const unsigned int du0_sync_mux[] = {
1784*4882a593Smuzhiyun DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK
1785*4882a593Smuzhiyun };
1786*4882a593Smuzhiyun static const unsigned int du0_oddf_pins[] = {
1787*4882a593Smuzhiyun /* EXODDF/ODDF/DISP/CDE */
1788*4882a593Smuzhiyun RCAR_GP_PIN(2, 29),
1789*4882a593Smuzhiyun };
1790*4882a593Smuzhiyun static const unsigned int du0_oddf_mux[] = {
1791*4882a593Smuzhiyun DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun static const unsigned int du0_cde_pins[] = {
1794*4882a593Smuzhiyun /* CDE */
1795*4882a593Smuzhiyun RCAR_GP_PIN(2, 31),
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun static const unsigned int du0_cde_mux[] = {
1798*4882a593Smuzhiyun DU0_CDE_MARK,
1799*4882a593Smuzhiyun };
1800*4882a593Smuzhiyun static const unsigned int du0_disp_pins[] = {
1801*4882a593Smuzhiyun /* DISP */
1802*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
1803*4882a593Smuzhiyun };
1804*4882a593Smuzhiyun static const unsigned int du0_disp_mux[] = {
1805*4882a593Smuzhiyun DU0_DISP_MARK
1806*4882a593Smuzhiyun };
1807*4882a593Smuzhiyun static const unsigned int du1_rgb666_pins[] = {
1808*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
1809*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5),
1810*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1811*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
1812*4882a593Smuzhiyun RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
1813*4882a593Smuzhiyun RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
1814*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun static const unsigned int du1_rgb666_mux[] = {
1817*4882a593Smuzhiyun DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1818*4882a593Smuzhiyun DU1_DR3_MARK, DU1_DR2_MARK,
1819*4882a593Smuzhiyun DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1820*4882a593Smuzhiyun DU1_DG3_MARK, DU1_DG2_MARK,
1821*4882a593Smuzhiyun DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1822*4882a593Smuzhiyun DU1_DB3_MARK, DU1_DB2_MARK,
1823*4882a593Smuzhiyun };
1824*4882a593Smuzhiyun static const unsigned int du1_rgb888_pins[] = {
1825*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
1826*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5),
1827*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
1828*4882a593Smuzhiyun RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
1829*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
1830*4882a593Smuzhiyun RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
1831*4882a593Smuzhiyun RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
1832*4882a593Smuzhiyun RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
1833*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
1834*4882a593Smuzhiyun RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1835*4882a593Smuzhiyun };
1836*4882a593Smuzhiyun static const unsigned int du1_rgb888_mux[] = {
1837*4882a593Smuzhiyun DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1838*4882a593Smuzhiyun DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1839*4882a593Smuzhiyun DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1840*4882a593Smuzhiyun DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1841*4882a593Smuzhiyun DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1842*4882a593Smuzhiyun DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun static const unsigned int du1_clk0_out_pins[] = {
1845*4882a593Smuzhiyun /* DOTCLKOUT0 */
1846*4882a593Smuzhiyun RCAR_GP_PIN(4, 25),
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun static const unsigned int du1_clk0_out_mux[] = {
1849*4882a593Smuzhiyun DU1_DOTCLKOUT0_MARK
1850*4882a593Smuzhiyun };
1851*4882a593Smuzhiyun static const unsigned int du1_clk1_out_pins[] = {
1852*4882a593Smuzhiyun /* DOTCLKOUT1 */
1853*4882a593Smuzhiyun RCAR_GP_PIN(4, 26),
1854*4882a593Smuzhiyun };
1855*4882a593Smuzhiyun static const unsigned int du1_clk1_out_mux[] = {
1856*4882a593Smuzhiyun DU1_DOTCLKOUT1_MARK
1857*4882a593Smuzhiyun };
1858*4882a593Smuzhiyun static const unsigned int du1_clk_in_pins[] = {
1859*4882a593Smuzhiyun /* DOTCLKIN */
1860*4882a593Smuzhiyun RCAR_GP_PIN(4, 24),
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun static const unsigned int du1_clk_in_mux[] = {
1863*4882a593Smuzhiyun DU1_DOTCLKIN_MARK
1864*4882a593Smuzhiyun };
1865*4882a593Smuzhiyun static const unsigned int du1_sync_pins[] = {
1866*4882a593Smuzhiyun /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
1867*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun static const unsigned int du1_sync_mux[] = {
1870*4882a593Smuzhiyun DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun static const unsigned int du1_oddf_pins[] = {
1873*4882a593Smuzhiyun /* EXODDF/ODDF/DISP/CDE */
1874*4882a593Smuzhiyun RCAR_GP_PIN(4, 29),
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun static const unsigned int du1_oddf_mux[] = {
1877*4882a593Smuzhiyun DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
1878*4882a593Smuzhiyun };
1879*4882a593Smuzhiyun static const unsigned int du1_cde_pins[] = {
1880*4882a593Smuzhiyun /* CDE */
1881*4882a593Smuzhiyun RCAR_GP_PIN(4, 31),
1882*4882a593Smuzhiyun };
1883*4882a593Smuzhiyun static const unsigned int du1_cde_mux[] = {
1884*4882a593Smuzhiyun DU1_CDE_MARK
1885*4882a593Smuzhiyun };
1886*4882a593Smuzhiyun static const unsigned int du1_disp_pins[] = {
1887*4882a593Smuzhiyun /* DISP */
1888*4882a593Smuzhiyun RCAR_GP_PIN(4, 30),
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun static const unsigned int du1_disp_mux[] = {
1891*4882a593Smuzhiyun DU1_DISP_MARK
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun /* - ETH -------------------------------------------------------------------- */
1894*4882a593Smuzhiyun static const unsigned int eth_link_pins[] = {
1895*4882a593Smuzhiyun /* LINK */
1896*4882a593Smuzhiyun RCAR_GP_PIN(3, 18),
1897*4882a593Smuzhiyun };
1898*4882a593Smuzhiyun static const unsigned int eth_link_mux[] = {
1899*4882a593Smuzhiyun ETH_LINK_MARK,
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun static const unsigned int eth_magic_pins[] = {
1902*4882a593Smuzhiyun /* MAGIC */
1903*4882a593Smuzhiyun RCAR_GP_PIN(3, 22),
1904*4882a593Smuzhiyun };
1905*4882a593Smuzhiyun static const unsigned int eth_magic_mux[] = {
1906*4882a593Smuzhiyun ETH_MAGIC_MARK,
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun static const unsigned int eth_mdio_pins[] = {
1909*4882a593Smuzhiyun /* MDC, MDIO */
1910*4882a593Smuzhiyun RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 13),
1911*4882a593Smuzhiyun };
1912*4882a593Smuzhiyun static const unsigned int eth_mdio_mux[] = {
1913*4882a593Smuzhiyun ETH_MDC_MARK, ETH_MDIO_MARK,
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun static const unsigned int eth_rmii_pins[] = {
1916*4882a593Smuzhiyun /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1917*4882a593Smuzhiyun RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 15),
1918*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 20),
1919*4882a593Smuzhiyun RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 19),
1920*4882a593Smuzhiyun };
1921*4882a593Smuzhiyun static const unsigned int eth_rmii_mux[] = {
1922*4882a593Smuzhiyun ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
1923*4882a593Smuzhiyun ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
1924*4882a593Smuzhiyun };
1925*4882a593Smuzhiyun static const unsigned int eth_link_b_pins[] = {
1926*4882a593Smuzhiyun /* LINK */
1927*4882a593Smuzhiyun RCAR_GP_PIN(5, 15),
1928*4882a593Smuzhiyun };
1929*4882a593Smuzhiyun static const unsigned int eth_link_b_mux[] = {
1930*4882a593Smuzhiyun ETH_LINK_B_MARK,
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun static const unsigned int eth_magic_b_pins[] = {
1933*4882a593Smuzhiyun /* MAGIC */
1934*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
1935*4882a593Smuzhiyun };
1936*4882a593Smuzhiyun static const unsigned int eth_magic_b_mux[] = {
1937*4882a593Smuzhiyun ETH_MAGIC_B_MARK,
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun static const unsigned int eth_mdio_b_pins[] = {
1940*4882a593Smuzhiyun /* MDC, MDIO */
1941*4882a593Smuzhiyun RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 10),
1942*4882a593Smuzhiyun };
1943*4882a593Smuzhiyun static const unsigned int eth_mdio_b_mux[] = {
1944*4882a593Smuzhiyun ETH_MDC_B_MARK, ETH_MDIO_B_MARK,
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun static const unsigned int eth_rmii_b_pins[] = {
1947*4882a593Smuzhiyun /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1948*4882a593Smuzhiyun RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 12),
1949*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 17),
1950*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 16),
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun static const unsigned int eth_rmii_b_mux[] = {
1953*4882a593Smuzhiyun ETH_RXD0_B_MARK, ETH_RXD1_B_MARK, ETH_RX_ER_B_MARK, ETH_CRS_DV_B_MARK,
1954*4882a593Smuzhiyun ETH_TXD0_B_MARK, ETH_TXD1_B_MARK, ETH_TX_EN_B_MARK, ETH_REFCLK_B_MARK,
1955*4882a593Smuzhiyun };
1956*4882a593Smuzhiyun /* - HSCIF0 ----------------------------------------------------------------- */
1957*4882a593Smuzhiyun static const unsigned int hscif0_data_pins[] = {
1958*4882a593Smuzhiyun /* RX, TX */
1959*4882a593Smuzhiyun RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
1960*4882a593Smuzhiyun };
1961*4882a593Smuzhiyun static const unsigned int hscif0_data_mux[] = {
1962*4882a593Smuzhiyun HSCIF0_HRX_MARK, HSCIF0_HTX_MARK,
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun static const unsigned int hscif0_clk_pins[] = {
1965*4882a593Smuzhiyun /* SCK */
1966*4882a593Smuzhiyun RCAR_GP_PIN(3, 29),
1967*4882a593Smuzhiyun };
1968*4882a593Smuzhiyun static const unsigned int hscif0_clk_mux[] = {
1969*4882a593Smuzhiyun HSCIF0_HSCK_MARK,
1970*4882a593Smuzhiyun };
1971*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_pins[] = {
1972*4882a593Smuzhiyun /* RTS, CTS */
1973*4882a593Smuzhiyun RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_mux[] = {
1976*4882a593Smuzhiyun HSCIF0_HRTS_N_MARK, HSCIF0_HCTS_N_MARK,
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun static const unsigned int hscif0_data_b_pins[] = {
1979*4882a593Smuzhiyun /* RX, TX */
1980*4882a593Smuzhiyun RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31),
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun static const unsigned int hscif0_data_b_mux[] = {
1983*4882a593Smuzhiyun HSCIF0_HRX_B_MARK, HSCIF0_HTX_B_MARK,
1984*4882a593Smuzhiyun };
1985*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_pins[] = {
1986*4882a593Smuzhiyun /* SCK */
1987*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
1988*4882a593Smuzhiyun };
1989*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_mux[] = {
1990*4882a593Smuzhiyun HSCIF0_HSCK_B_MARK,
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun /* - HSCIF1 ----------------------------------------------------------------- */
1993*4882a593Smuzhiyun static const unsigned int hscif1_data_pins[] = {
1994*4882a593Smuzhiyun /* RX, TX */
1995*4882a593Smuzhiyun RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun static const unsigned int hscif1_data_mux[] = {
1998*4882a593Smuzhiyun HSCIF1_HRX_MARK, HSCIF1_HTX_MARK,
1999*4882a593Smuzhiyun };
2000*4882a593Smuzhiyun static const unsigned int hscif1_clk_pins[] = {
2001*4882a593Smuzhiyun /* SCK */
2002*4882a593Smuzhiyun RCAR_GP_PIN(4, 10),
2003*4882a593Smuzhiyun };
2004*4882a593Smuzhiyun static const unsigned int hscif1_clk_mux[] = {
2005*4882a593Smuzhiyun HSCIF1_HSCK_MARK,
2006*4882a593Smuzhiyun };
2007*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_pins[] = {
2008*4882a593Smuzhiyun /* RTS, CTS */
2009*4882a593Smuzhiyun RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
2010*4882a593Smuzhiyun };
2011*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_mux[] = {
2012*4882a593Smuzhiyun HSCIF1_HRTS_N_MARK, HSCIF1_HCTS_N_MARK,
2013*4882a593Smuzhiyun };
2014*4882a593Smuzhiyun static const unsigned int hscif1_data_b_pins[] = {
2015*4882a593Smuzhiyun /* RX, TX */
2016*4882a593Smuzhiyun RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun static const unsigned int hscif1_data_b_mux[] = {
2019*4882a593Smuzhiyun HSCIF1_HRX_B_MARK, HSCIF1_HTX_B_MARK,
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_pins[] = {
2022*4882a593Smuzhiyun /* RTS, CTS */
2023*4882a593Smuzhiyun RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2024*4882a593Smuzhiyun };
2025*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_mux[] = {
2026*4882a593Smuzhiyun HSCIF1_HRTS_N_B_MARK, HSCIF1_HCTS_N_B_MARK,
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun /* - HSCIF2 ----------------------------------------------------------------- */
2029*4882a593Smuzhiyun static const unsigned int hscif2_data_pins[] = {
2030*4882a593Smuzhiyun /* RX, TX */
2031*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
2032*4882a593Smuzhiyun };
2033*4882a593Smuzhiyun static const unsigned int hscif2_data_mux[] = {
2034*4882a593Smuzhiyun HSCIF2_HRX_MARK, HSCIF2_HTX_MARK,
2035*4882a593Smuzhiyun };
2036*4882a593Smuzhiyun static const unsigned int hscif2_clk_pins[] = {
2037*4882a593Smuzhiyun /* SCK */
2038*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2039*4882a593Smuzhiyun };
2040*4882a593Smuzhiyun static const unsigned int hscif2_clk_mux[] = {
2041*4882a593Smuzhiyun HSCIF2_HSCK_MARK,
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_pins[] = {
2044*4882a593Smuzhiyun /* RTS, CTS */
2045*4882a593Smuzhiyun RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_mux[] = {
2048*4882a593Smuzhiyun HSCIF2_HRTS_N_MARK, HSCIF2_HCTS_N_MARK,
2049*4882a593Smuzhiyun };
2050*4882a593Smuzhiyun /* - I2C0 ------------------------------------------------------------------- */
2051*4882a593Smuzhiyun static const unsigned int i2c0_pins[] = {
2052*4882a593Smuzhiyun /* SCL, SDA */
2053*4882a593Smuzhiyun RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2054*4882a593Smuzhiyun };
2055*4882a593Smuzhiyun static const unsigned int i2c0_mux[] = {
2056*4882a593Smuzhiyun I2C0_SCL_MARK, I2C0_SDA_MARK,
2057*4882a593Smuzhiyun };
2058*4882a593Smuzhiyun static const unsigned int i2c0_b_pins[] = {
2059*4882a593Smuzhiyun /* SCL, SDA */
2060*4882a593Smuzhiyun RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
2061*4882a593Smuzhiyun };
2062*4882a593Smuzhiyun static const unsigned int i2c0_b_mux[] = {
2063*4882a593Smuzhiyun I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
2064*4882a593Smuzhiyun };
2065*4882a593Smuzhiyun static const unsigned int i2c0_c_pins[] = {
2066*4882a593Smuzhiyun /* SCL, SDA */
2067*4882a593Smuzhiyun RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun static const unsigned int i2c0_c_mux[] = {
2070*4882a593Smuzhiyun I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
2071*4882a593Smuzhiyun };
2072*4882a593Smuzhiyun static const unsigned int i2c0_d_pins[] = {
2073*4882a593Smuzhiyun /* SCL, SDA */
2074*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2075*4882a593Smuzhiyun };
2076*4882a593Smuzhiyun static const unsigned int i2c0_d_mux[] = {
2077*4882a593Smuzhiyun I2C0_SCL_D_MARK, I2C0_SDA_D_MARK,
2078*4882a593Smuzhiyun };
2079*4882a593Smuzhiyun static const unsigned int i2c0_e_pins[] = {
2080*4882a593Smuzhiyun /* SCL, SDA */
2081*4882a593Smuzhiyun RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
2082*4882a593Smuzhiyun };
2083*4882a593Smuzhiyun static const unsigned int i2c0_e_mux[] = {
2084*4882a593Smuzhiyun I2C0_SCL_E_MARK, I2C0_SDA_E_MARK,
2085*4882a593Smuzhiyun };
2086*4882a593Smuzhiyun /* - I2C1 ------------------------------------------------------------------- */
2087*4882a593Smuzhiyun static const unsigned int i2c1_pins[] = {
2088*4882a593Smuzhiyun /* SCL, SDA */
2089*4882a593Smuzhiyun RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2090*4882a593Smuzhiyun };
2091*4882a593Smuzhiyun static const unsigned int i2c1_mux[] = {
2092*4882a593Smuzhiyun I2C1_SCL_MARK, I2C1_SDA_MARK,
2093*4882a593Smuzhiyun };
2094*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
2095*4882a593Smuzhiyun /* SCL, SDA */
2096*4882a593Smuzhiyun RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
2099*4882a593Smuzhiyun I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2100*4882a593Smuzhiyun };
2101*4882a593Smuzhiyun static const unsigned int i2c1_c_pins[] = {
2102*4882a593Smuzhiyun /* SCL, SDA */
2103*4882a593Smuzhiyun RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
2104*4882a593Smuzhiyun };
2105*4882a593Smuzhiyun static const unsigned int i2c1_c_mux[] = {
2106*4882a593Smuzhiyun I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun static const unsigned int i2c1_d_pins[] = {
2109*4882a593Smuzhiyun /* SCL, SDA */
2110*4882a593Smuzhiyun RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
2111*4882a593Smuzhiyun };
2112*4882a593Smuzhiyun static const unsigned int i2c1_d_mux[] = {
2113*4882a593Smuzhiyun I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
2114*4882a593Smuzhiyun };
2115*4882a593Smuzhiyun static const unsigned int i2c1_e_pins[] = {
2116*4882a593Smuzhiyun /* SCL, SDA */
2117*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
2118*4882a593Smuzhiyun };
2119*4882a593Smuzhiyun static const unsigned int i2c1_e_mux[] = {
2120*4882a593Smuzhiyun I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
2121*4882a593Smuzhiyun };
2122*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------- */
2123*4882a593Smuzhiyun static const unsigned int i2c2_pins[] = {
2124*4882a593Smuzhiyun /* SCL, SDA */
2125*4882a593Smuzhiyun RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun static const unsigned int i2c2_mux[] = {
2128*4882a593Smuzhiyun I2C2_SCL_MARK, I2C2_SDA_MARK,
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
2131*4882a593Smuzhiyun /* SCL, SDA */
2132*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2133*4882a593Smuzhiyun };
2134*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
2135*4882a593Smuzhiyun I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2136*4882a593Smuzhiyun };
2137*4882a593Smuzhiyun static const unsigned int i2c2_c_pins[] = {
2138*4882a593Smuzhiyun /* SCL, SDA */
2139*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
2140*4882a593Smuzhiyun };
2141*4882a593Smuzhiyun static const unsigned int i2c2_c_mux[] = {
2142*4882a593Smuzhiyun I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun static const unsigned int i2c2_d_pins[] = {
2145*4882a593Smuzhiyun /* SCL, SDA */
2146*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2147*4882a593Smuzhiyun };
2148*4882a593Smuzhiyun static const unsigned int i2c2_d_mux[] = {
2149*4882a593Smuzhiyun I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2150*4882a593Smuzhiyun };
2151*4882a593Smuzhiyun static const unsigned int i2c2_e_pins[] = {
2152*4882a593Smuzhiyun /* SCL, SDA */
2153*4882a593Smuzhiyun RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun static const unsigned int i2c2_e_mux[] = {
2156*4882a593Smuzhiyun I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------- */
2159*4882a593Smuzhiyun static const unsigned int i2c3_pins[] = {
2160*4882a593Smuzhiyun /* SCL, SDA */
2161*4882a593Smuzhiyun RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
2162*4882a593Smuzhiyun };
2163*4882a593Smuzhiyun static const unsigned int i2c3_mux[] = {
2164*4882a593Smuzhiyun I2C3_SCL_MARK, I2C3_SDA_MARK,
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
2167*4882a593Smuzhiyun /* SCL, SDA */
2168*4882a593Smuzhiyun RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
2171*4882a593Smuzhiyun I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun static const unsigned int i2c3_c_pins[] = {
2174*4882a593Smuzhiyun /* SCL, SDA */
2175*4882a593Smuzhiyun RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun static const unsigned int i2c3_c_mux[] = {
2178*4882a593Smuzhiyun I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun static const unsigned int i2c3_d_pins[] = {
2181*4882a593Smuzhiyun /* SCL, SDA */
2182*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun static const unsigned int i2c3_d_mux[] = {
2185*4882a593Smuzhiyun I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
2186*4882a593Smuzhiyun };
2187*4882a593Smuzhiyun static const unsigned int i2c3_e_pins[] = {
2188*4882a593Smuzhiyun /* SCL, SDA */
2189*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun static const unsigned int i2c3_e_mux[] = {
2192*4882a593Smuzhiyun I2C3_SCL_E_MARK, I2C3_SDA_E_MARK,
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun /* - I2C4 ------------------------------------------------------------------- */
2195*4882a593Smuzhiyun static const unsigned int i2c4_pins[] = {
2196*4882a593Smuzhiyun /* SCL, SDA */
2197*4882a593Smuzhiyun RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
2198*4882a593Smuzhiyun };
2199*4882a593Smuzhiyun static const unsigned int i2c4_mux[] = {
2200*4882a593Smuzhiyun I2C4_SCL_MARK, I2C4_SDA_MARK,
2201*4882a593Smuzhiyun };
2202*4882a593Smuzhiyun static const unsigned int i2c4_b_pins[] = {
2203*4882a593Smuzhiyun /* SCL, SDA */
2204*4882a593Smuzhiyun RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun static const unsigned int i2c4_b_mux[] = {
2207*4882a593Smuzhiyun I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun static const unsigned int i2c4_c_pins[] = {
2210*4882a593Smuzhiyun /* SCL, SDA */
2211*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2212*4882a593Smuzhiyun };
2213*4882a593Smuzhiyun static const unsigned int i2c4_c_mux[] = {
2214*4882a593Smuzhiyun I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
2215*4882a593Smuzhiyun };
2216*4882a593Smuzhiyun static const unsigned int i2c4_d_pins[] = {
2217*4882a593Smuzhiyun /* SCL, SDA */
2218*4882a593Smuzhiyun RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun static const unsigned int i2c4_d_mux[] = {
2221*4882a593Smuzhiyun I2C4_SCL_D_MARK, I2C4_SDA_D_MARK,
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun static const unsigned int i2c4_e_pins[] = {
2224*4882a593Smuzhiyun /* SCL, SDA */
2225*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
2226*4882a593Smuzhiyun };
2227*4882a593Smuzhiyun static const unsigned int i2c4_e_mux[] = {
2228*4882a593Smuzhiyun I2C4_SCL_E_MARK, I2C4_SDA_E_MARK,
2229*4882a593Smuzhiyun };
2230*4882a593Smuzhiyun /* - I2C5 ------------------------------------------------------------------- */
2231*4882a593Smuzhiyun static const unsigned int i2c5_pins[] = {
2232*4882a593Smuzhiyun /* SCL, SDA */
2233*4882a593Smuzhiyun RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun static const unsigned int i2c5_mux[] = {
2236*4882a593Smuzhiyun I2C5_SCL_MARK, I2C5_SDA_MARK,
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun static const unsigned int i2c5_b_pins[] = {
2239*4882a593Smuzhiyun /* SCL, SDA */
2240*4882a593Smuzhiyun RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun static const unsigned int i2c5_b_mux[] = {
2243*4882a593Smuzhiyun I2C5_SCL_B_MARK, I2C5_SDA_B_MARK,
2244*4882a593Smuzhiyun };
2245*4882a593Smuzhiyun static const unsigned int i2c5_c_pins[] = {
2246*4882a593Smuzhiyun /* SCL, SDA */
2247*4882a593Smuzhiyun RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun static const unsigned int i2c5_c_mux[] = {
2250*4882a593Smuzhiyun I2C5_SCL_C_MARK, I2C5_SDA_C_MARK,
2251*4882a593Smuzhiyun };
2252*4882a593Smuzhiyun static const unsigned int i2c5_d_pins[] = {
2253*4882a593Smuzhiyun /* SCL, SDA */
2254*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
2255*4882a593Smuzhiyun };
2256*4882a593Smuzhiyun static const unsigned int i2c5_d_mux[] = {
2257*4882a593Smuzhiyun I2C5_SCL_D_MARK, I2C5_SDA_D_MARK,
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun /* - INTC ------------------------------------------------------------------- */
2260*4882a593Smuzhiyun static const unsigned int intc_irq0_pins[] = {
2261*4882a593Smuzhiyun /* IRQ0 */
2262*4882a593Smuzhiyun RCAR_GP_PIN(4, 4),
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun static const unsigned int intc_irq0_mux[] = {
2265*4882a593Smuzhiyun IRQ0_MARK,
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun static const unsigned int intc_irq1_pins[] = {
2268*4882a593Smuzhiyun /* IRQ1 */
2269*4882a593Smuzhiyun RCAR_GP_PIN(4, 18),
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun static const unsigned int intc_irq1_mux[] = {
2272*4882a593Smuzhiyun IRQ1_MARK,
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun static const unsigned int intc_irq2_pins[] = {
2275*4882a593Smuzhiyun /* IRQ2 */
2276*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun static const unsigned int intc_irq2_mux[] = {
2279*4882a593Smuzhiyun IRQ2_MARK,
2280*4882a593Smuzhiyun };
2281*4882a593Smuzhiyun static const unsigned int intc_irq3_pins[] = {
2282*4882a593Smuzhiyun /* IRQ3 */
2283*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun static const unsigned int intc_irq3_mux[] = {
2286*4882a593Smuzhiyun IRQ3_MARK,
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun static const unsigned int intc_irq4_pins[] = {
2289*4882a593Smuzhiyun /* IRQ4 */
2290*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun static const unsigned int intc_irq4_mux[] = {
2293*4882a593Smuzhiyun IRQ4_MARK,
2294*4882a593Smuzhiyun };
2295*4882a593Smuzhiyun static const unsigned int intc_irq5_pins[] = {
2296*4882a593Smuzhiyun /* IRQ5 */
2297*4882a593Smuzhiyun RCAR_GP_PIN(4, 1),
2298*4882a593Smuzhiyun };
2299*4882a593Smuzhiyun static const unsigned int intc_irq5_mux[] = {
2300*4882a593Smuzhiyun IRQ5_MARK,
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun static const unsigned int intc_irq6_pins[] = {
2303*4882a593Smuzhiyun /* IRQ6 */
2304*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun static const unsigned int intc_irq6_mux[] = {
2307*4882a593Smuzhiyun IRQ6_MARK,
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun static const unsigned int intc_irq7_pins[] = {
2310*4882a593Smuzhiyun /* IRQ7 */
2311*4882a593Smuzhiyun RCAR_GP_PIN(6, 15),
2312*4882a593Smuzhiyun };
2313*4882a593Smuzhiyun static const unsigned int intc_irq7_mux[] = {
2314*4882a593Smuzhiyun IRQ7_MARK,
2315*4882a593Smuzhiyun };
2316*4882a593Smuzhiyun static const unsigned int intc_irq8_pins[] = {
2317*4882a593Smuzhiyun /* IRQ8 */
2318*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
2319*4882a593Smuzhiyun };
2320*4882a593Smuzhiyun static const unsigned int intc_irq8_mux[] = {
2321*4882a593Smuzhiyun IRQ8_MARK,
2322*4882a593Smuzhiyun };
2323*4882a593Smuzhiyun static const unsigned int intc_irq9_pins[] = {
2324*4882a593Smuzhiyun /* IRQ9 */
2325*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
2326*4882a593Smuzhiyun };
2327*4882a593Smuzhiyun static const unsigned int intc_irq9_mux[] = {
2328*4882a593Smuzhiyun IRQ9_MARK,
2329*4882a593Smuzhiyun };
2330*4882a593Smuzhiyun /* - MMCIF ------------------------------------------------------------------ */
2331*4882a593Smuzhiyun static const unsigned int mmc_data1_pins[] = {
2332*4882a593Smuzhiyun /* D[0] */
2333*4882a593Smuzhiyun RCAR_GP_PIN(6, 18),
2334*4882a593Smuzhiyun };
2335*4882a593Smuzhiyun static const unsigned int mmc_data1_mux[] = {
2336*4882a593Smuzhiyun MMC_D0_MARK,
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun static const unsigned int mmc_data4_pins[] = {
2339*4882a593Smuzhiyun /* D[0:3] */
2340*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2341*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2342*4882a593Smuzhiyun };
2343*4882a593Smuzhiyun static const unsigned int mmc_data4_mux[] = {
2344*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun static const unsigned int mmc_data8_pins[] = {
2347*4882a593Smuzhiyun /* D[0:7] */
2348*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2349*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2350*4882a593Smuzhiyun RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2351*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2352*4882a593Smuzhiyun };
2353*4882a593Smuzhiyun static const unsigned int mmc_data8_mux[] = {
2354*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2355*4882a593Smuzhiyun MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2356*4882a593Smuzhiyun };
2357*4882a593Smuzhiyun static const unsigned int mmc_ctrl_pins[] = {
2358*4882a593Smuzhiyun /* CLK, CMD */
2359*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2360*4882a593Smuzhiyun };
2361*4882a593Smuzhiyun static const unsigned int mmc_ctrl_mux[] = {
2362*4882a593Smuzhiyun MMC_CLK_MARK, MMC_CMD_MARK,
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
2365*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
2366*4882a593Smuzhiyun /* SCK */
2367*4882a593Smuzhiyun RCAR_GP_PIN(4, 4),
2368*4882a593Smuzhiyun };
2369*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
2370*4882a593Smuzhiyun MSIOF0_SCK_MARK,
2371*4882a593Smuzhiyun };
2372*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
2373*4882a593Smuzhiyun /* SYNC */
2374*4882a593Smuzhiyun RCAR_GP_PIN(4, 5),
2375*4882a593Smuzhiyun };
2376*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
2377*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
2378*4882a593Smuzhiyun };
2379*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
2380*4882a593Smuzhiyun /* SS1 */
2381*4882a593Smuzhiyun RCAR_GP_PIN(4, 6),
2382*4882a593Smuzhiyun };
2383*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
2384*4882a593Smuzhiyun MSIOF0_SS1_MARK,
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
2387*4882a593Smuzhiyun /* SS2 */
2388*4882a593Smuzhiyun RCAR_GP_PIN(4, 7),
2389*4882a593Smuzhiyun };
2390*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
2391*4882a593Smuzhiyun MSIOF0_SS2_MARK,
2392*4882a593Smuzhiyun };
2393*4882a593Smuzhiyun static const unsigned int msiof0_rx_pins[] = {
2394*4882a593Smuzhiyun /* RXD */
2395*4882a593Smuzhiyun RCAR_GP_PIN(4, 2),
2396*4882a593Smuzhiyun };
2397*4882a593Smuzhiyun static const unsigned int msiof0_rx_mux[] = {
2398*4882a593Smuzhiyun MSIOF0_RXD_MARK,
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun static const unsigned int msiof0_tx_pins[] = {
2401*4882a593Smuzhiyun /* TXD */
2402*4882a593Smuzhiyun RCAR_GP_PIN(4, 3),
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun static const unsigned int msiof0_tx_mux[] = {
2405*4882a593Smuzhiyun MSIOF0_TXD_MARK,
2406*4882a593Smuzhiyun };
2407*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
2408*4882a593Smuzhiyun static const unsigned int msiof1_clk_pins[] = {
2409*4882a593Smuzhiyun /* SCK */
2410*4882a593Smuzhiyun RCAR_GP_PIN(0, 26),
2411*4882a593Smuzhiyun };
2412*4882a593Smuzhiyun static const unsigned int msiof1_clk_mux[] = {
2413*4882a593Smuzhiyun MSIOF1_SCK_MARK,
2414*4882a593Smuzhiyun };
2415*4882a593Smuzhiyun static const unsigned int msiof1_sync_pins[] = {
2416*4882a593Smuzhiyun /* SYNC */
2417*4882a593Smuzhiyun RCAR_GP_PIN(0, 27),
2418*4882a593Smuzhiyun };
2419*4882a593Smuzhiyun static const unsigned int msiof1_sync_mux[] = {
2420*4882a593Smuzhiyun MSIOF1_SYNC_MARK,
2421*4882a593Smuzhiyun };
2422*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
2423*4882a593Smuzhiyun /* SS1 */
2424*4882a593Smuzhiyun RCAR_GP_PIN(0, 28),
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
2427*4882a593Smuzhiyun MSIOF1_SS1_MARK,
2428*4882a593Smuzhiyun };
2429*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
2430*4882a593Smuzhiyun /* SS2 */
2431*4882a593Smuzhiyun RCAR_GP_PIN(0, 29),
2432*4882a593Smuzhiyun };
2433*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
2434*4882a593Smuzhiyun MSIOF1_SS2_MARK,
2435*4882a593Smuzhiyun };
2436*4882a593Smuzhiyun static const unsigned int msiof1_rx_pins[] = {
2437*4882a593Smuzhiyun /* RXD */
2438*4882a593Smuzhiyun RCAR_GP_PIN(0, 24),
2439*4882a593Smuzhiyun };
2440*4882a593Smuzhiyun static const unsigned int msiof1_rx_mux[] = {
2441*4882a593Smuzhiyun MSIOF1_RXD_MARK,
2442*4882a593Smuzhiyun };
2443*4882a593Smuzhiyun static const unsigned int msiof1_tx_pins[] = {
2444*4882a593Smuzhiyun /* TXD */
2445*4882a593Smuzhiyun RCAR_GP_PIN(0, 25),
2446*4882a593Smuzhiyun };
2447*4882a593Smuzhiyun static const unsigned int msiof1_tx_mux[] = {
2448*4882a593Smuzhiyun MSIOF1_TXD_MARK,
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_pins[] = {
2451*4882a593Smuzhiyun /* SCK */
2452*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_mux[] = {
2455*4882a593Smuzhiyun MSIOF1_SCK_B_MARK,
2456*4882a593Smuzhiyun };
2457*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_pins[] = {
2458*4882a593Smuzhiyun /* SYNC */
2459*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
2460*4882a593Smuzhiyun };
2461*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_mux[] = {
2462*4882a593Smuzhiyun MSIOF1_SYNC_B_MARK,
2463*4882a593Smuzhiyun };
2464*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_pins[] = {
2465*4882a593Smuzhiyun /* SS1 */
2466*4882a593Smuzhiyun RCAR_GP_PIN(5, 5),
2467*4882a593Smuzhiyun };
2468*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_mux[] = {
2469*4882a593Smuzhiyun MSIOF1_SS1_B_MARK,
2470*4882a593Smuzhiyun };
2471*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_pins[] = {
2472*4882a593Smuzhiyun /* SS2 */
2473*4882a593Smuzhiyun RCAR_GP_PIN(5, 6),
2474*4882a593Smuzhiyun };
2475*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_mux[] = {
2476*4882a593Smuzhiyun MSIOF1_SS2_B_MARK,
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun static const unsigned int msiof1_rx_b_pins[] = {
2479*4882a593Smuzhiyun /* RXD */
2480*4882a593Smuzhiyun RCAR_GP_PIN(5, 1),
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun static const unsigned int msiof1_rx_b_mux[] = {
2483*4882a593Smuzhiyun MSIOF1_RXD_B_MARK,
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun static const unsigned int msiof1_tx_b_pins[] = {
2486*4882a593Smuzhiyun /* TXD */
2487*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
2488*4882a593Smuzhiyun };
2489*4882a593Smuzhiyun static const unsigned int msiof1_tx_b_mux[] = {
2490*4882a593Smuzhiyun MSIOF1_TXD_B_MARK,
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
2493*4882a593Smuzhiyun static const unsigned int msiof2_clk_pins[] = {
2494*4882a593Smuzhiyun /* SCK */
2495*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
2496*4882a593Smuzhiyun };
2497*4882a593Smuzhiyun static const unsigned int msiof2_clk_mux[] = {
2498*4882a593Smuzhiyun MSIOF2_SCK_MARK,
2499*4882a593Smuzhiyun };
2500*4882a593Smuzhiyun static const unsigned int msiof2_sync_pins[] = {
2501*4882a593Smuzhiyun /* SYNC */
2502*4882a593Smuzhiyun RCAR_GP_PIN(1, 1),
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun static const unsigned int msiof2_sync_mux[] = {
2505*4882a593Smuzhiyun MSIOF2_SYNC_MARK,
2506*4882a593Smuzhiyun };
2507*4882a593Smuzhiyun static const unsigned int msiof2_ss1_pins[] = {
2508*4882a593Smuzhiyun /* SS1 */
2509*4882a593Smuzhiyun RCAR_GP_PIN(1, 2),
2510*4882a593Smuzhiyun };
2511*4882a593Smuzhiyun static const unsigned int msiof2_ss1_mux[] = {
2512*4882a593Smuzhiyun MSIOF2_SS1_MARK,
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun static const unsigned int msiof2_ss2_pins[] = {
2515*4882a593Smuzhiyun /* SS2 */
2516*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
2517*4882a593Smuzhiyun };
2518*4882a593Smuzhiyun static const unsigned int msiof2_ss2_mux[] = {
2519*4882a593Smuzhiyun MSIOF2_SS2_MARK,
2520*4882a593Smuzhiyun };
2521*4882a593Smuzhiyun static const unsigned int msiof2_rx_pins[] = {
2522*4882a593Smuzhiyun /* RXD */
2523*4882a593Smuzhiyun RCAR_GP_PIN(0, 30),
2524*4882a593Smuzhiyun };
2525*4882a593Smuzhiyun static const unsigned int msiof2_rx_mux[] = {
2526*4882a593Smuzhiyun MSIOF2_RXD_MARK,
2527*4882a593Smuzhiyun };
2528*4882a593Smuzhiyun static const unsigned int msiof2_tx_pins[] = {
2529*4882a593Smuzhiyun /* TXD */
2530*4882a593Smuzhiyun RCAR_GP_PIN(0, 31),
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun static const unsigned int msiof2_tx_mux[] = {
2533*4882a593Smuzhiyun MSIOF2_TXD_MARK,
2534*4882a593Smuzhiyun };
2535*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_pins[] = {
2536*4882a593Smuzhiyun /* SCK */
2537*4882a593Smuzhiyun RCAR_GP_PIN(3, 15),
2538*4882a593Smuzhiyun };
2539*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_mux[] = {
2540*4882a593Smuzhiyun MSIOF2_SCK_B_MARK,
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_pins[] = {
2543*4882a593Smuzhiyun /* SYNC */
2544*4882a593Smuzhiyun RCAR_GP_PIN(3, 16),
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_mux[] = {
2547*4882a593Smuzhiyun MSIOF2_SYNC_B_MARK,
2548*4882a593Smuzhiyun };
2549*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_pins[] = {
2550*4882a593Smuzhiyun /* SS1 */
2551*4882a593Smuzhiyun RCAR_GP_PIN(3, 17),
2552*4882a593Smuzhiyun };
2553*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_mux[] = {
2554*4882a593Smuzhiyun MSIOF2_SS1_B_MARK,
2555*4882a593Smuzhiyun };
2556*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_pins[] = {
2557*4882a593Smuzhiyun /* SS2 */
2558*4882a593Smuzhiyun RCAR_GP_PIN(3, 18),
2559*4882a593Smuzhiyun };
2560*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_mux[] = {
2561*4882a593Smuzhiyun MSIOF2_SS2_B_MARK,
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun static const unsigned int msiof2_rx_b_pins[] = {
2564*4882a593Smuzhiyun /* RXD */
2565*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
2566*4882a593Smuzhiyun };
2567*4882a593Smuzhiyun static const unsigned int msiof2_rx_b_mux[] = {
2568*4882a593Smuzhiyun MSIOF2_RXD_B_MARK,
2569*4882a593Smuzhiyun };
2570*4882a593Smuzhiyun static const unsigned int msiof2_tx_b_pins[] = {
2571*4882a593Smuzhiyun /* TXD */
2572*4882a593Smuzhiyun RCAR_GP_PIN(3, 14),
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun static const unsigned int msiof2_tx_b_mux[] = {
2575*4882a593Smuzhiyun MSIOF2_TXD_B_MARK,
2576*4882a593Smuzhiyun };
2577*4882a593Smuzhiyun /* - PWM -------------------------------------------------------------------- */
2578*4882a593Smuzhiyun static const unsigned int pwm0_pins[] = {
2579*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
2580*4882a593Smuzhiyun };
2581*4882a593Smuzhiyun static const unsigned int pwm0_mux[] = {
2582*4882a593Smuzhiyun PWM0_MARK,
2583*4882a593Smuzhiyun };
2584*4882a593Smuzhiyun static const unsigned int pwm0_b_pins[] = {
2585*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
2586*4882a593Smuzhiyun };
2587*4882a593Smuzhiyun static const unsigned int pwm0_b_mux[] = {
2588*4882a593Smuzhiyun PWM0_B_MARK,
2589*4882a593Smuzhiyun };
2590*4882a593Smuzhiyun static const unsigned int pwm1_pins[] = {
2591*4882a593Smuzhiyun RCAR_GP_PIN(4, 5),
2592*4882a593Smuzhiyun };
2593*4882a593Smuzhiyun static const unsigned int pwm1_mux[] = {
2594*4882a593Smuzhiyun PWM1_MARK,
2595*4882a593Smuzhiyun };
2596*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
2597*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
2598*4882a593Smuzhiyun };
2599*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
2600*4882a593Smuzhiyun PWM1_B_MARK,
2601*4882a593Smuzhiyun };
2602*4882a593Smuzhiyun static const unsigned int pwm1_c_pins[] = {
2603*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun static const unsigned int pwm1_c_mux[] = {
2606*4882a593Smuzhiyun PWM1_C_MARK,
2607*4882a593Smuzhiyun };
2608*4882a593Smuzhiyun static const unsigned int pwm2_pins[] = {
2609*4882a593Smuzhiyun RCAR_GP_PIN(4, 10),
2610*4882a593Smuzhiyun };
2611*4882a593Smuzhiyun static const unsigned int pwm2_mux[] = {
2612*4882a593Smuzhiyun PWM2_MARK,
2613*4882a593Smuzhiyun };
2614*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
2615*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
2616*4882a593Smuzhiyun };
2617*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
2618*4882a593Smuzhiyun PWM2_B_MARK,
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun static const unsigned int pwm2_c_pins[] = {
2621*4882a593Smuzhiyun RCAR_GP_PIN(0, 13),
2622*4882a593Smuzhiyun };
2623*4882a593Smuzhiyun static const unsigned int pwm2_c_mux[] = {
2624*4882a593Smuzhiyun PWM2_C_MARK,
2625*4882a593Smuzhiyun };
2626*4882a593Smuzhiyun static const unsigned int pwm3_pins[] = {
2627*4882a593Smuzhiyun RCAR_GP_PIN(4, 13),
2628*4882a593Smuzhiyun };
2629*4882a593Smuzhiyun static const unsigned int pwm3_mux[] = {
2630*4882a593Smuzhiyun PWM3_MARK,
2631*4882a593Smuzhiyun };
2632*4882a593Smuzhiyun static const unsigned int pwm3_b_pins[] = {
2633*4882a593Smuzhiyun RCAR_GP_PIN(0, 16),
2634*4882a593Smuzhiyun };
2635*4882a593Smuzhiyun static const unsigned int pwm3_b_mux[] = {
2636*4882a593Smuzhiyun PWM3_B_MARK,
2637*4882a593Smuzhiyun };
2638*4882a593Smuzhiyun static const unsigned int pwm4_pins[] = {
2639*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun static const unsigned int pwm4_mux[] = {
2642*4882a593Smuzhiyun PWM4_MARK,
2643*4882a593Smuzhiyun };
2644*4882a593Smuzhiyun static const unsigned int pwm4_b_pins[] = {
2645*4882a593Smuzhiyun RCAR_GP_PIN(0, 21),
2646*4882a593Smuzhiyun };
2647*4882a593Smuzhiyun static const unsigned int pwm4_b_mux[] = {
2648*4882a593Smuzhiyun PWM4_B_MARK,
2649*4882a593Smuzhiyun };
2650*4882a593Smuzhiyun static const unsigned int pwm5_pins[] = {
2651*4882a593Smuzhiyun RCAR_GP_PIN(3, 30),
2652*4882a593Smuzhiyun };
2653*4882a593Smuzhiyun static const unsigned int pwm5_mux[] = {
2654*4882a593Smuzhiyun PWM5_MARK,
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun static const unsigned int pwm5_b_pins[] = {
2657*4882a593Smuzhiyun RCAR_GP_PIN(4, 0),
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun static const unsigned int pwm5_b_mux[] = {
2660*4882a593Smuzhiyun PWM5_B_MARK,
2661*4882a593Smuzhiyun };
2662*4882a593Smuzhiyun static const unsigned int pwm5_c_pins[] = {
2663*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2664*4882a593Smuzhiyun };
2665*4882a593Smuzhiyun static const unsigned int pwm5_c_mux[] = {
2666*4882a593Smuzhiyun PWM5_C_MARK,
2667*4882a593Smuzhiyun };
2668*4882a593Smuzhiyun static const unsigned int pwm6_pins[] = {
2669*4882a593Smuzhiyun RCAR_GP_PIN(4, 8),
2670*4882a593Smuzhiyun };
2671*4882a593Smuzhiyun static const unsigned int pwm6_mux[] = {
2672*4882a593Smuzhiyun PWM6_MARK,
2673*4882a593Smuzhiyun };
2674*4882a593Smuzhiyun static const unsigned int pwm6_b_pins[] = {
2675*4882a593Smuzhiyun RCAR_GP_PIN(0, 7),
2676*4882a593Smuzhiyun };
2677*4882a593Smuzhiyun static const unsigned int pwm6_b_mux[] = {
2678*4882a593Smuzhiyun PWM6_B_MARK,
2679*4882a593Smuzhiyun };
2680*4882a593Smuzhiyun /* - QSPI ------------------------------------------------------------------- */
2681*4882a593Smuzhiyun static const unsigned int qspi_ctrl_pins[] = {
2682*4882a593Smuzhiyun /* SPCLK, SSL */
2683*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2684*4882a593Smuzhiyun };
2685*4882a593Smuzhiyun static const unsigned int qspi_ctrl_mux[] = {
2686*4882a593Smuzhiyun SPCLK_MARK, SSL_MARK,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun static const unsigned int qspi_data2_pins[] = {
2689*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1 */
2690*4882a593Smuzhiyun RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
2691*4882a593Smuzhiyun };
2692*4882a593Smuzhiyun static const unsigned int qspi_data2_mux[] = {
2693*4882a593Smuzhiyun MOSI_IO0_MARK, MISO_IO1_MARK,
2694*4882a593Smuzhiyun };
2695*4882a593Smuzhiyun static const unsigned int qspi_data4_pins[] = {
2696*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2697*4882a593Smuzhiyun RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2698*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun static const unsigned int qspi_data4_mux[] = {
2701*4882a593Smuzhiyun MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2702*4882a593Smuzhiyun };
2703*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
2704*4882a593Smuzhiyun static const unsigned int scif0_data_pins[] = {
2705*4882a593Smuzhiyun /* RX, TX */
2706*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2707*4882a593Smuzhiyun };
2708*4882a593Smuzhiyun static const unsigned int scif0_data_mux[] = {
2709*4882a593Smuzhiyun SCIF0_RXD_MARK, SCIF0_TXD_MARK,
2710*4882a593Smuzhiyun };
2711*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
2712*4882a593Smuzhiyun /* RX, TX */
2713*4882a593Smuzhiyun RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
2714*4882a593Smuzhiyun };
2715*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
2716*4882a593Smuzhiyun SCIF0_RXD_B_MARK, SCIF0_TXD_B_MARK,
2717*4882a593Smuzhiyun };
2718*4882a593Smuzhiyun static const unsigned int scif0_data_c_pins[] = {
2719*4882a593Smuzhiyun /* RX, TX */
2720*4882a593Smuzhiyun RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2721*4882a593Smuzhiyun };
2722*4882a593Smuzhiyun static const unsigned int scif0_data_c_mux[] = {
2723*4882a593Smuzhiyun SCIF0_RXD_C_MARK, SCIF0_TXD_C_MARK,
2724*4882a593Smuzhiyun };
2725*4882a593Smuzhiyun static const unsigned int scif0_data_d_pins[] = {
2726*4882a593Smuzhiyun /* RX, TX */
2727*4882a593Smuzhiyun RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
2728*4882a593Smuzhiyun };
2729*4882a593Smuzhiyun static const unsigned int scif0_data_d_mux[] = {
2730*4882a593Smuzhiyun SCIF0_RXD_D_MARK, SCIF0_TXD_D_MARK,
2731*4882a593Smuzhiyun };
2732*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
2733*4882a593Smuzhiyun static const unsigned int scif1_data_pins[] = {
2734*4882a593Smuzhiyun /* RX, TX */
2735*4882a593Smuzhiyun RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
2736*4882a593Smuzhiyun };
2737*4882a593Smuzhiyun static const unsigned int scif1_data_mux[] = {
2738*4882a593Smuzhiyun SCIF1_RXD_MARK, SCIF1_TXD_MARK,
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun static const unsigned int scif1_clk_pins[] = {
2741*4882a593Smuzhiyun /* SCK */
2742*4882a593Smuzhiyun RCAR_GP_PIN(4, 13),
2743*4882a593Smuzhiyun };
2744*4882a593Smuzhiyun static const unsigned int scif1_clk_mux[] = {
2745*4882a593Smuzhiyun SCIF1_SCK_MARK,
2746*4882a593Smuzhiyun };
2747*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
2748*4882a593Smuzhiyun /* RX, TX */
2749*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
2750*4882a593Smuzhiyun };
2751*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
2752*4882a593Smuzhiyun SCIF1_RXD_B_MARK, SCIF1_TXD_B_MARK,
2753*4882a593Smuzhiyun };
2754*4882a593Smuzhiyun static const unsigned int scif1_clk_b_pins[] = {
2755*4882a593Smuzhiyun /* SCK */
2756*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
2757*4882a593Smuzhiyun };
2758*4882a593Smuzhiyun static const unsigned int scif1_clk_b_mux[] = {
2759*4882a593Smuzhiyun SCIF1_SCK_B_MARK,
2760*4882a593Smuzhiyun };
2761*4882a593Smuzhiyun static const unsigned int scif1_data_c_pins[] = {
2762*4882a593Smuzhiyun /* RX, TX */
2763*4882a593Smuzhiyun RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
2764*4882a593Smuzhiyun };
2765*4882a593Smuzhiyun static const unsigned int scif1_data_c_mux[] = {
2766*4882a593Smuzhiyun SCIF1_RXD_C_MARK, SCIF1_TXD_C_MARK,
2767*4882a593Smuzhiyun };
2768*4882a593Smuzhiyun static const unsigned int scif1_clk_c_pins[] = {
2769*4882a593Smuzhiyun /* SCK */
2770*4882a593Smuzhiyun RCAR_GP_PIN(0, 10),
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun static const unsigned int scif1_clk_c_mux[] = {
2773*4882a593Smuzhiyun SCIF1_SCK_C_MARK,
2774*4882a593Smuzhiyun };
2775*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
2776*4882a593Smuzhiyun static const unsigned int scif2_data_pins[] = {
2777*4882a593Smuzhiyun /* RX, TX */
2778*4882a593Smuzhiyun RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2779*4882a593Smuzhiyun };
2780*4882a593Smuzhiyun static const unsigned int scif2_data_mux[] = {
2781*4882a593Smuzhiyun SCIF2_RXD_MARK, SCIF2_TXD_MARK,
2782*4882a593Smuzhiyun };
2783*4882a593Smuzhiyun static const unsigned int scif2_clk_pins[] = {
2784*4882a593Smuzhiyun /* SCK */
2785*4882a593Smuzhiyun RCAR_GP_PIN(4, 18),
2786*4882a593Smuzhiyun };
2787*4882a593Smuzhiyun static const unsigned int scif2_clk_mux[] = {
2788*4882a593Smuzhiyun SCIF2_SCK_MARK,
2789*4882a593Smuzhiyun };
2790*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
2791*4882a593Smuzhiyun /* RX, TX */
2792*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
2793*4882a593Smuzhiyun };
2794*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
2795*4882a593Smuzhiyun SCIF2_RXD_B_MARK, SCIF2_TXD_B_MARK,
2796*4882a593Smuzhiyun };
2797*4882a593Smuzhiyun static const unsigned int scif2_clk_b_pins[] = {
2798*4882a593Smuzhiyun /* SCK */
2799*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
2800*4882a593Smuzhiyun };
2801*4882a593Smuzhiyun static const unsigned int scif2_clk_b_mux[] = {
2802*4882a593Smuzhiyun SCIF2_SCK_B_MARK,
2803*4882a593Smuzhiyun };
2804*4882a593Smuzhiyun static const unsigned int scif2_data_c_pins[] = {
2805*4882a593Smuzhiyun /* RX, TX */
2806*4882a593Smuzhiyun RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2807*4882a593Smuzhiyun };
2808*4882a593Smuzhiyun static const unsigned int scif2_data_c_mux[] = {
2809*4882a593Smuzhiyun SCIF2_RXD_C_MARK, SCIF2_TXD_C_MARK,
2810*4882a593Smuzhiyun };
2811*4882a593Smuzhiyun static const unsigned int scif2_clk_c_pins[] = {
2812*4882a593Smuzhiyun /* SCK */
2813*4882a593Smuzhiyun RCAR_GP_PIN(3, 19),
2814*4882a593Smuzhiyun };
2815*4882a593Smuzhiyun static const unsigned int scif2_clk_c_mux[] = {
2816*4882a593Smuzhiyun SCIF2_SCK_C_MARK,
2817*4882a593Smuzhiyun };
2818*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
2819*4882a593Smuzhiyun static const unsigned int scif3_data_pins[] = {
2820*4882a593Smuzhiyun /* RX, TX */
2821*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
2822*4882a593Smuzhiyun };
2823*4882a593Smuzhiyun static const unsigned int scif3_data_mux[] = {
2824*4882a593Smuzhiyun SCIF3_RXD_MARK, SCIF3_TXD_MARK,
2825*4882a593Smuzhiyun };
2826*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
2827*4882a593Smuzhiyun /* SCK */
2828*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
2829*4882a593Smuzhiyun };
2830*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
2831*4882a593Smuzhiyun SCIF3_SCK_MARK,
2832*4882a593Smuzhiyun };
2833*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
2834*4882a593Smuzhiyun /* RX, TX */
2835*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
2836*4882a593Smuzhiyun };
2837*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
2838*4882a593Smuzhiyun SCIF3_RXD_B_MARK, SCIF3_TXD_B_MARK,
2839*4882a593Smuzhiyun };
2840*4882a593Smuzhiyun static const unsigned int scif3_clk_b_pins[] = {
2841*4882a593Smuzhiyun /* SCK */
2842*4882a593Smuzhiyun RCAR_GP_PIN(3, 22),
2843*4882a593Smuzhiyun };
2844*4882a593Smuzhiyun static const unsigned int scif3_clk_b_mux[] = {
2845*4882a593Smuzhiyun SCIF3_SCK_B_MARK,
2846*4882a593Smuzhiyun };
2847*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
2848*4882a593Smuzhiyun static const unsigned int scif4_data_pins[] = {
2849*4882a593Smuzhiyun /* RX, TX */
2850*4882a593Smuzhiyun RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun static const unsigned int scif4_data_mux[] = {
2853*4882a593Smuzhiyun SCIF4_RXD_MARK, SCIF4_TXD_MARK,
2854*4882a593Smuzhiyun };
2855*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
2856*4882a593Smuzhiyun /* RX, TX */
2857*4882a593Smuzhiyun RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
2858*4882a593Smuzhiyun };
2859*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
2860*4882a593Smuzhiyun SCIF4_RXD_B_MARK, SCIF4_TXD_B_MARK,
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
2863*4882a593Smuzhiyun /* RX, TX */
2864*4882a593Smuzhiyun RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
2865*4882a593Smuzhiyun };
2866*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
2867*4882a593Smuzhiyun SCIF4_RXD_C_MARK, SCIF4_TXD_C_MARK,
2868*4882a593Smuzhiyun };
2869*4882a593Smuzhiyun static const unsigned int scif4_data_d_pins[] = {
2870*4882a593Smuzhiyun /* RX, TX */
2871*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
2872*4882a593Smuzhiyun };
2873*4882a593Smuzhiyun static const unsigned int scif4_data_d_mux[] = {
2874*4882a593Smuzhiyun SCIF4_RXD_D_MARK, SCIF4_TXD_D_MARK,
2875*4882a593Smuzhiyun };
2876*4882a593Smuzhiyun static const unsigned int scif4_data_e_pins[] = {
2877*4882a593Smuzhiyun /* RX, TX */
2878*4882a593Smuzhiyun RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
2879*4882a593Smuzhiyun };
2880*4882a593Smuzhiyun static const unsigned int scif4_data_e_mux[] = {
2881*4882a593Smuzhiyun SCIF4_RXD_E_MARK, SCIF4_TXD_E_MARK,
2882*4882a593Smuzhiyun };
2883*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
2884*4882a593Smuzhiyun static const unsigned int scif5_data_pins[] = {
2885*4882a593Smuzhiyun /* RX, TX */
2886*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
2887*4882a593Smuzhiyun };
2888*4882a593Smuzhiyun static const unsigned int scif5_data_mux[] = {
2889*4882a593Smuzhiyun SCIF5_RXD_MARK, SCIF5_TXD_MARK,
2890*4882a593Smuzhiyun };
2891*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
2892*4882a593Smuzhiyun /* RX, TX */
2893*4882a593Smuzhiyun RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
2894*4882a593Smuzhiyun };
2895*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
2896*4882a593Smuzhiyun SCIF5_RXD_B_MARK, SCIF5_TXD_B_MARK,
2897*4882a593Smuzhiyun };
2898*4882a593Smuzhiyun static const unsigned int scif5_data_c_pins[] = {
2899*4882a593Smuzhiyun /* RX, TX */
2900*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 11),
2901*4882a593Smuzhiyun };
2902*4882a593Smuzhiyun static const unsigned int scif5_data_c_mux[] = {
2903*4882a593Smuzhiyun SCIF5_RXD_C_MARK, SCIF5_TXD_C_MARK,
2904*4882a593Smuzhiyun };
2905*4882a593Smuzhiyun static const unsigned int scif5_data_d_pins[] = {
2906*4882a593Smuzhiyun /* RX, TX */
2907*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2908*4882a593Smuzhiyun };
2909*4882a593Smuzhiyun static const unsigned int scif5_data_d_mux[] = {
2910*4882a593Smuzhiyun SCIF5_RXD_D_MARK, SCIF5_TXD_D_MARK,
2911*4882a593Smuzhiyun };
2912*4882a593Smuzhiyun /* - SCIFA0 ----------------------------------------------------------------- */
2913*4882a593Smuzhiyun static const unsigned int scifa0_data_pins[] = {
2914*4882a593Smuzhiyun /* RXD, TXD */
2915*4882a593Smuzhiyun RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
2916*4882a593Smuzhiyun };
2917*4882a593Smuzhiyun static const unsigned int scifa0_data_mux[] = {
2918*4882a593Smuzhiyun SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
2919*4882a593Smuzhiyun };
2920*4882a593Smuzhiyun static const unsigned int scifa0_data_b_pins[] = {
2921*4882a593Smuzhiyun /* RXD, TXD */
2922*4882a593Smuzhiyun RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2923*4882a593Smuzhiyun };
2924*4882a593Smuzhiyun static const unsigned int scifa0_data_b_mux[] = {
2925*4882a593Smuzhiyun SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
2926*4882a593Smuzhiyun };
2927*4882a593Smuzhiyun static const unsigned int scifa0_data_c_pins[] = {
2928*4882a593Smuzhiyun /* RXD, TXD */
2929*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun static const unsigned int scifa0_data_c_mux[] = {
2932*4882a593Smuzhiyun SCIFA0_RXD_C_MARK, SCIFA0_TXD_C_MARK
2933*4882a593Smuzhiyun };
2934*4882a593Smuzhiyun static const unsigned int scifa0_data_d_pins[] = {
2935*4882a593Smuzhiyun /* RXD, TXD */
2936*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2937*4882a593Smuzhiyun };
2938*4882a593Smuzhiyun static const unsigned int scifa0_data_d_mux[] = {
2939*4882a593Smuzhiyun SCIFA0_RXD_D_MARK, SCIFA0_TXD_D_MARK
2940*4882a593Smuzhiyun };
2941*4882a593Smuzhiyun /* - SCIFA1 ----------------------------------------------------------------- */
2942*4882a593Smuzhiyun static const unsigned int scifa1_data_pins[] = {
2943*4882a593Smuzhiyun /* RXD, TXD */
2944*4882a593Smuzhiyun RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun static const unsigned int scifa1_data_mux[] = {
2947*4882a593Smuzhiyun SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2948*4882a593Smuzhiyun };
2949*4882a593Smuzhiyun static const unsigned int scifa1_clk_pins[] = {
2950*4882a593Smuzhiyun /* SCK */
2951*4882a593Smuzhiyun RCAR_GP_PIN(0, 13),
2952*4882a593Smuzhiyun };
2953*4882a593Smuzhiyun static const unsigned int scifa1_clk_mux[] = {
2954*4882a593Smuzhiyun SCIFA1_SCK_MARK,
2955*4882a593Smuzhiyun };
2956*4882a593Smuzhiyun static const unsigned int scifa1_data_b_pins[] = {
2957*4882a593Smuzhiyun /* RXD, TXD */
2958*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2959*4882a593Smuzhiyun };
2960*4882a593Smuzhiyun static const unsigned int scifa1_data_b_mux[] = {
2961*4882a593Smuzhiyun SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
2962*4882a593Smuzhiyun };
2963*4882a593Smuzhiyun static const unsigned int scifa1_clk_b_pins[] = {
2964*4882a593Smuzhiyun /* SCK */
2965*4882a593Smuzhiyun RCAR_GP_PIN(4, 27),
2966*4882a593Smuzhiyun };
2967*4882a593Smuzhiyun static const unsigned int scifa1_clk_b_mux[] = {
2968*4882a593Smuzhiyun SCIFA1_SCK_B_MARK,
2969*4882a593Smuzhiyun };
2970*4882a593Smuzhiyun static const unsigned int scifa1_data_c_pins[] = {
2971*4882a593Smuzhiyun /* RXD, TXD */
2972*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2973*4882a593Smuzhiyun };
2974*4882a593Smuzhiyun static const unsigned int scifa1_data_c_mux[] = {
2975*4882a593Smuzhiyun SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
2976*4882a593Smuzhiyun };
2977*4882a593Smuzhiyun static const unsigned int scifa1_clk_c_pins[] = {
2978*4882a593Smuzhiyun /* SCK */
2979*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun static const unsigned int scifa1_clk_c_mux[] = {
2982*4882a593Smuzhiyun SCIFA1_SCK_C_MARK,
2983*4882a593Smuzhiyun };
2984*4882a593Smuzhiyun /* - SCIFA2 ----------------------------------------------------------------- */
2985*4882a593Smuzhiyun static const unsigned int scifa2_data_pins[] = {
2986*4882a593Smuzhiyun /* RXD, TXD */
2987*4882a593Smuzhiyun RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2988*4882a593Smuzhiyun };
2989*4882a593Smuzhiyun static const unsigned int scifa2_data_mux[] = {
2990*4882a593Smuzhiyun SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun static const unsigned int scifa2_clk_pins[] = {
2993*4882a593Smuzhiyun /* SCK */
2994*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
2995*4882a593Smuzhiyun };
2996*4882a593Smuzhiyun static const unsigned int scifa2_clk_mux[] = {
2997*4882a593Smuzhiyun SCIFA2_SCK_MARK,
2998*4882a593Smuzhiyun };
2999*4882a593Smuzhiyun static const unsigned int scifa2_data_b_pins[] = {
3000*4882a593Smuzhiyun /* RXD, TXD */
3001*4882a593Smuzhiyun RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 0),
3002*4882a593Smuzhiyun };
3003*4882a593Smuzhiyun static const unsigned int scifa2_data_b_mux[] = {
3004*4882a593Smuzhiyun SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3005*4882a593Smuzhiyun };
3006*4882a593Smuzhiyun static const unsigned int scifa2_clk_b_pins[] = {
3007*4882a593Smuzhiyun /* SCK */
3008*4882a593Smuzhiyun RCAR_GP_PIN(4, 30),
3009*4882a593Smuzhiyun };
3010*4882a593Smuzhiyun static const unsigned int scifa2_clk_b_mux[] = {
3011*4882a593Smuzhiyun SCIFA2_SCK_B_MARK,
3012*4882a593Smuzhiyun };
3013*4882a593Smuzhiyun /* - SCIFA3 ----------------------------------------------------------------- */
3014*4882a593Smuzhiyun static const unsigned int scifa3_data_pins[] = {
3015*4882a593Smuzhiyun /* RXD, TXD */
3016*4882a593Smuzhiyun RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun static const unsigned int scifa3_data_mux[] = {
3019*4882a593Smuzhiyun SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3020*4882a593Smuzhiyun };
3021*4882a593Smuzhiyun static const unsigned int scifa3_clk_pins[] = {
3022*4882a593Smuzhiyun /* SCK */
3023*4882a593Smuzhiyun RCAR_GP_PIN(4, 24),
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun static const unsigned int scifa3_clk_mux[] = {
3026*4882a593Smuzhiyun SCIFA3_SCK_MARK,
3027*4882a593Smuzhiyun };
3028*4882a593Smuzhiyun static const unsigned int scifa3_data_b_pins[] = {
3029*4882a593Smuzhiyun /* RXD, TXD */
3030*4882a593Smuzhiyun RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
3031*4882a593Smuzhiyun };
3032*4882a593Smuzhiyun static const unsigned int scifa3_data_b_mux[] = {
3033*4882a593Smuzhiyun SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3034*4882a593Smuzhiyun };
3035*4882a593Smuzhiyun static const unsigned int scifa3_clk_b_pins[] = {
3036*4882a593Smuzhiyun /* SCK */
3037*4882a593Smuzhiyun RCAR_GP_PIN(0, 0),
3038*4882a593Smuzhiyun };
3039*4882a593Smuzhiyun static const unsigned int scifa3_clk_b_mux[] = {
3040*4882a593Smuzhiyun SCIFA3_SCK_B_MARK,
3041*4882a593Smuzhiyun };
3042*4882a593Smuzhiyun /* - SCIFA4 ----------------------------------------------------------------- */
3043*4882a593Smuzhiyun static const unsigned int scifa4_data_pins[] = {
3044*4882a593Smuzhiyun /* RXD, TXD */
3045*4882a593Smuzhiyun RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 12),
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun static const unsigned int scifa4_data_mux[] = {
3048*4882a593Smuzhiyun SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3049*4882a593Smuzhiyun };
3050*4882a593Smuzhiyun static const unsigned int scifa4_data_b_pins[] = {
3051*4882a593Smuzhiyun /* RXD, TXD */
3052*4882a593Smuzhiyun RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 23),
3053*4882a593Smuzhiyun };
3054*4882a593Smuzhiyun static const unsigned int scifa4_data_b_mux[] = {
3055*4882a593Smuzhiyun SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3056*4882a593Smuzhiyun };
3057*4882a593Smuzhiyun static const unsigned int scifa4_data_c_pins[] = {
3058*4882a593Smuzhiyun /* RXD, TXD */
3059*4882a593Smuzhiyun RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3060*4882a593Smuzhiyun };
3061*4882a593Smuzhiyun static const unsigned int scifa4_data_c_mux[] = {
3062*4882a593Smuzhiyun SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun static const unsigned int scifa4_data_d_pins[] = {
3065*4882a593Smuzhiyun /* RXD, TXD */
3066*4882a593Smuzhiyun RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
3067*4882a593Smuzhiyun };
3068*4882a593Smuzhiyun static const unsigned int scifa4_data_d_mux[] = {
3069*4882a593Smuzhiyun SCIFA4_RXD_D_MARK, SCIFA4_TXD_D_MARK,
3070*4882a593Smuzhiyun };
3071*4882a593Smuzhiyun /* - SCIFA5 ----------------------------------------------------------------- */
3072*4882a593Smuzhiyun static const unsigned int scifa5_data_pins[] = {
3073*4882a593Smuzhiyun /* RXD, TXD */
3074*4882a593Smuzhiyun RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
3075*4882a593Smuzhiyun };
3076*4882a593Smuzhiyun static const unsigned int scifa5_data_mux[] = {
3077*4882a593Smuzhiyun SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3078*4882a593Smuzhiyun };
3079*4882a593Smuzhiyun static const unsigned int scifa5_data_b_pins[] = {
3080*4882a593Smuzhiyun /* RXD, TXD */
3081*4882a593Smuzhiyun RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 29),
3082*4882a593Smuzhiyun };
3083*4882a593Smuzhiyun static const unsigned int scifa5_data_b_mux[] = {
3084*4882a593Smuzhiyun SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3085*4882a593Smuzhiyun };
3086*4882a593Smuzhiyun static const unsigned int scifa5_data_c_pins[] = {
3087*4882a593Smuzhiyun /* RXD, TXD */
3088*4882a593Smuzhiyun RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun static const unsigned int scifa5_data_c_mux[] = {
3091*4882a593Smuzhiyun SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3092*4882a593Smuzhiyun };
3093*4882a593Smuzhiyun static const unsigned int scifa5_data_d_pins[] = {
3094*4882a593Smuzhiyun /* RXD, TXD */
3095*4882a593Smuzhiyun RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
3096*4882a593Smuzhiyun };
3097*4882a593Smuzhiyun static const unsigned int scifa5_data_d_mux[] = {
3098*4882a593Smuzhiyun SCIFA5_RXD_D_MARK, SCIFA5_TXD_D_MARK,
3099*4882a593Smuzhiyun };
3100*4882a593Smuzhiyun /* - SCIFB0 ----------------------------------------------------------------- */
3101*4882a593Smuzhiyun static const unsigned int scifb0_data_pins[] = {
3102*4882a593Smuzhiyun /* RXD, TXD */
3103*4882a593Smuzhiyun RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 20),
3104*4882a593Smuzhiyun };
3105*4882a593Smuzhiyun static const unsigned int scifb0_data_mux[] = {
3106*4882a593Smuzhiyun SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3107*4882a593Smuzhiyun };
3108*4882a593Smuzhiyun static const unsigned int scifb0_clk_pins[] = {
3109*4882a593Smuzhiyun /* SCK */
3110*4882a593Smuzhiyun RCAR_GP_PIN(0, 19),
3111*4882a593Smuzhiyun };
3112*4882a593Smuzhiyun static const unsigned int scifb0_clk_mux[] = {
3113*4882a593Smuzhiyun SCIFB0_SCK_MARK,
3114*4882a593Smuzhiyun };
3115*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_pins[] = {
3116*4882a593Smuzhiyun /* RTS, CTS */
3117*4882a593Smuzhiyun RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22),
3118*4882a593Smuzhiyun };
3119*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_mux[] = {
3120*4882a593Smuzhiyun SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3121*4882a593Smuzhiyun };
3122*4882a593Smuzhiyun /* - SCIFB1 ----------------------------------------------------------------- */
3123*4882a593Smuzhiyun static const unsigned int scifb1_data_pins[] = {
3124*4882a593Smuzhiyun /* RXD, TXD */
3125*4882a593Smuzhiyun RCAR_GP_PIN(1, 24), RCAR_GP_PIN(0, 17),
3126*4882a593Smuzhiyun };
3127*4882a593Smuzhiyun static const unsigned int scifb1_data_mux[] = {
3128*4882a593Smuzhiyun SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3129*4882a593Smuzhiyun };
3130*4882a593Smuzhiyun static const unsigned int scifb1_clk_pins[] = {
3131*4882a593Smuzhiyun /* SCK */
3132*4882a593Smuzhiyun RCAR_GP_PIN(0, 16),
3133*4882a593Smuzhiyun };
3134*4882a593Smuzhiyun static const unsigned int scifb1_clk_mux[] = {
3135*4882a593Smuzhiyun SCIFB1_SCK_MARK,
3136*4882a593Smuzhiyun };
3137*4882a593Smuzhiyun /* - SCIFB2 ----------------------------------------------------------------- */
3138*4882a593Smuzhiyun static const unsigned int scifb2_data_pins[] = {
3139*4882a593Smuzhiyun /* RXD, TXD */
3140*4882a593Smuzhiyun RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
3141*4882a593Smuzhiyun };
3142*4882a593Smuzhiyun static const unsigned int scifb2_data_mux[] = {
3143*4882a593Smuzhiyun SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3144*4882a593Smuzhiyun };
3145*4882a593Smuzhiyun static const unsigned int scifb2_clk_pins[] = {
3146*4882a593Smuzhiyun /* SCK */
3147*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
3148*4882a593Smuzhiyun };
3149*4882a593Smuzhiyun static const unsigned int scifb2_clk_mux[] = {
3150*4882a593Smuzhiyun SCIFB2_SCK_MARK,
3151*4882a593Smuzhiyun };
3152*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_pins[] = {
3153*4882a593Smuzhiyun /* RTS, CTS */
3154*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_mux[] = {
3157*4882a593Smuzhiyun SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3158*4882a593Smuzhiyun };
3159*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
3160*4882a593Smuzhiyun static const unsigned int scif_clk_pins[] = {
3161*4882a593Smuzhiyun /* SCIF_CLK */
3162*4882a593Smuzhiyun RCAR_GP_PIN(1, 23),
3163*4882a593Smuzhiyun };
3164*4882a593Smuzhiyun static const unsigned int scif_clk_mux[] = {
3165*4882a593Smuzhiyun SCIF_CLK_MARK,
3166*4882a593Smuzhiyun };
3167*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
3168*4882a593Smuzhiyun /* SCIF_CLK */
3169*4882a593Smuzhiyun RCAR_GP_PIN(3, 29),
3170*4882a593Smuzhiyun };
3171*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
3172*4882a593Smuzhiyun SCIF_CLK_B_MARK,
3173*4882a593Smuzhiyun };
3174*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
3175*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
3176*4882a593Smuzhiyun /* D0 */
3177*4882a593Smuzhiyun RCAR_GP_PIN(6, 2),
3178*4882a593Smuzhiyun };
3179*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
3180*4882a593Smuzhiyun SD0_DATA0_MARK,
3181*4882a593Smuzhiyun };
3182*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
3183*4882a593Smuzhiyun /* D[0:3] */
3184*4882a593Smuzhiyun RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3185*4882a593Smuzhiyun RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3186*4882a593Smuzhiyun };
3187*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
3188*4882a593Smuzhiyun SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3189*4882a593Smuzhiyun };
3190*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
3191*4882a593Smuzhiyun /* CLK, CMD */
3192*4882a593Smuzhiyun RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3193*4882a593Smuzhiyun };
3194*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
3195*4882a593Smuzhiyun SD0_CLK_MARK, SD0_CMD_MARK,
3196*4882a593Smuzhiyun };
3197*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
3198*4882a593Smuzhiyun /* CD */
3199*4882a593Smuzhiyun RCAR_GP_PIN(6, 6),
3200*4882a593Smuzhiyun };
3201*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
3202*4882a593Smuzhiyun SD0_CD_MARK,
3203*4882a593Smuzhiyun };
3204*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
3205*4882a593Smuzhiyun /* WP */
3206*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
3207*4882a593Smuzhiyun };
3208*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
3209*4882a593Smuzhiyun SD0_WP_MARK,
3210*4882a593Smuzhiyun };
3211*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
3212*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
3213*4882a593Smuzhiyun /* D0 */
3214*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
3215*4882a593Smuzhiyun };
3216*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
3217*4882a593Smuzhiyun SD1_DATA0_MARK,
3218*4882a593Smuzhiyun };
3219*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
3220*4882a593Smuzhiyun /* D[0:3] */
3221*4882a593Smuzhiyun RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3222*4882a593Smuzhiyun RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3223*4882a593Smuzhiyun };
3224*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
3225*4882a593Smuzhiyun SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3226*4882a593Smuzhiyun };
3227*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
3228*4882a593Smuzhiyun /* CLK, CMD */
3229*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3230*4882a593Smuzhiyun };
3231*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
3232*4882a593Smuzhiyun SD1_CLK_MARK, SD1_CMD_MARK,
3233*4882a593Smuzhiyun };
3234*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
3235*4882a593Smuzhiyun /* CD */
3236*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
3237*4882a593Smuzhiyun };
3238*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
3239*4882a593Smuzhiyun SD1_CD_MARK,
3240*4882a593Smuzhiyun };
3241*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
3242*4882a593Smuzhiyun /* WP */
3243*4882a593Smuzhiyun RCAR_GP_PIN(6, 15),
3244*4882a593Smuzhiyun };
3245*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
3246*4882a593Smuzhiyun SD1_WP_MARK,
3247*4882a593Smuzhiyun };
3248*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
3249*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
3250*4882a593Smuzhiyun /* D0 */
3251*4882a593Smuzhiyun RCAR_GP_PIN(6, 18),
3252*4882a593Smuzhiyun };
3253*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
3254*4882a593Smuzhiyun SD2_DATA0_MARK,
3255*4882a593Smuzhiyun };
3256*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
3257*4882a593Smuzhiyun /* D[0:3] */
3258*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3259*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3260*4882a593Smuzhiyun };
3261*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
3262*4882a593Smuzhiyun SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3263*4882a593Smuzhiyun };
3264*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
3265*4882a593Smuzhiyun /* CLK, CMD */
3266*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3267*4882a593Smuzhiyun };
3268*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
3269*4882a593Smuzhiyun SD2_CLK_MARK, SD2_CMD_MARK,
3270*4882a593Smuzhiyun };
3271*4882a593Smuzhiyun static const unsigned int sdhi2_cd_pins[] = {
3272*4882a593Smuzhiyun /* CD */
3273*4882a593Smuzhiyun RCAR_GP_PIN(6, 22),
3274*4882a593Smuzhiyun };
3275*4882a593Smuzhiyun static const unsigned int sdhi2_cd_mux[] = {
3276*4882a593Smuzhiyun SD2_CD_MARK,
3277*4882a593Smuzhiyun };
3278*4882a593Smuzhiyun static const unsigned int sdhi2_wp_pins[] = {
3279*4882a593Smuzhiyun /* WP */
3280*4882a593Smuzhiyun RCAR_GP_PIN(6, 23),
3281*4882a593Smuzhiyun };
3282*4882a593Smuzhiyun static const unsigned int sdhi2_wp_mux[] = {
3283*4882a593Smuzhiyun SD2_WP_MARK,
3284*4882a593Smuzhiyun };
3285*4882a593Smuzhiyun /* - SSI -------------------------------------------------------------------- */
3286*4882a593Smuzhiyun static const unsigned int ssi0_data_pins[] = {
3287*4882a593Smuzhiyun /* SDATA0 */
3288*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
3289*4882a593Smuzhiyun };
3290*4882a593Smuzhiyun static const unsigned int ssi0_data_mux[] = {
3291*4882a593Smuzhiyun SSI_SDATA0_MARK,
3292*4882a593Smuzhiyun };
3293*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_pins[] = {
3294*4882a593Smuzhiyun /* SCK0129, WS0129 */
3295*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3296*4882a593Smuzhiyun };
3297*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_mux[] = {
3298*4882a593Smuzhiyun SSI_SCK0129_MARK, SSI_WS0129_MARK,
3299*4882a593Smuzhiyun };
3300*4882a593Smuzhiyun static const unsigned int ssi1_data_pins[] = {
3301*4882a593Smuzhiyun /* SDATA1 */
3302*4882a593Smuzhiyun RCAR_GP_PIN(5, 13),
3303*4882a593Smuzhiyun };
3304*4882a593Smuzhiyun static const unsigned int ssi1_data_mux[] = {
3305*4882a593Smuzhiyun SSI_SDATA1_MARK,
3306*4882a593Smuzhiyun };
3307*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_pins[] = {
3308*4882a593Smuzhiyun /* SCK1, WS1 */
3309*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
3310*4882a593Smuzhiyun };
3311*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_mux[] = {
3312*4882a593Smuzhiyun SSI_SCK1_MARK, SSI_WS1_MARK,
3313*4882a593Smuzhiyun };
3314*4882a593Smuzhiyun static const unsigned int ssi1_data_b_pins[] = {
3315*4882a593Smuzhiyun /* SDATA1 */
3316*4882a593Smuzhiyun RCAR_GP_PIN(4, 13),
3317*4882a593Smuzhiyun };
3318*4882a593Smuzhiyun static const unsigned int ssi1_data_b_mux[] = {
3319*4882a593Smuzhiyun SSI_SDATA1_B_MARK,
3320*4882a593Smuzhiyun };
3321*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_pins[] = {
3322*4882a593Smuzhiyun /* SCK1, WS1 */
3323*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3324*4882a593Smuzhiyun };
3325*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_mux[] = {
3326*4882a593Smuzhiyun SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3327*4882a593Smuzhiyun };
3328*4882a593Smuzhiyun static const unsigned int ssi2_data_pins[] = {
3329*4882a593Smuzhiyun /* SDATA2 */
3330*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
3331*4882a593Smuzhiyun };
3332*4882a593Smuzhiyun static const unsigned int ssi2_data_mux[] = {
3333*4882a593Smuzhiyun SSI_SDATA2_MARK,
3334*4882a593Smuzhiyun };
3335*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_pins[] = {
3336*4882a593Smuzhiyun /* SCK2, WS2 */
3337*4882a593Smuzhiyun RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
3338*4882a593Smuzhiyun };
3339*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_mux[] = {
3340*4882a593Smuzhiyun SSI_SCK2_MARK, SSI_WS2_MARK,
3341*4882a593Smuzhiyun };
3342*4882a593Smuzhiyun static const unsigned int ssi2_data_b_pins[] = {
3343*4882a593Smuzhiyun /* SDATA2 */
3344*4882a593Smuzhiyun RCAR_GP_PIN(4, 16),
3345*4882a593Smuzhiyun };
3346*4882a593Smuzhiyun static const unsigned int ssi2_data_b_mux[] = {
3347*4882a593Smuzhiyun SSI_SDATA2_B_MARK,
3348*4882a593Smuzhiyun };
3349*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_pins[] = {
3350*4882a593Smuzhiyun /* SCK2, WS2 */
3351*4882a593Smuzhiyun RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
3352*4882a593Smuzhiyun };
3353*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_b_mux[] = {
3354*4882a593Smuzhiyun SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3355*4882a593Smuzhiyun };
3356*4882a593Smuzhiyun static const unsigned int ssi3_data_pins[] = {
3357*4882a593Smuzhiyun /* SDATA3 */
3358*4882a593Smuzhiyun RCAR_GP_PIN(5, 6),
3359*4882a593Smuzhiyun };
3360*4882a593Smuzhiyun static const unsigned int ssi3_data_mux[] = {
3361*4882a593Smuzhiyun SSI_SDATA3_MARK
3362*4882a593Smuzhiyun };
3363*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_pins[] = {
3364*4882a593Smuzhiyun /* SCK34, WS34 */
3365*4882a593Smuzhiyun RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
3366*4882a593Smuzhiyun };
3367*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_mux[] = {
3368*4882a593Smuzhiyun SSI_SCK34_MARK, SSI_WS34_MARK,
3369*4882a593Smuzhiyun };
3370*4882a593Smuzhiyun static const unsigned int ssi4_data_pins[] = {
3371*4882a593Smuzhiyun /* SDATA4 */
3372*4882a593Smuzhiyun RCAR_GP_PIN(5, 9),
3373*4882a593Smuzhiyun };
3374*4882a593Smuzhiyun static const unsigned int ssi4_data_mux[] = {
3375*4882a593Smuzhiyun SSI_SDATA4_MARK,
3376*4882a593Smuzhiyun };
3377*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_pins[] = {
3378*4882a593Smuzhiyun /* SCK4, WS4 */
3379*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
3380*4882a593Smuzhiyun };
3381*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_mux[] = {
3382*4882a593Smuzhiyun SSI_SCK4_MARK, SSI_WS4_MARK,
3383*4882a593Smuzhiyun };
3384*4882a593Smuzhiyun static const unsigned int ssi4_data_b_pins[] = {
3385*4882a593Smuzhiyun /* SDATA4 */
3386*4882a593Smuzhiyun RCAR_GP_PIN(4, 22),
3387*4882a593Smuzhiyun };
3388*4882a593Smuzhiyun static const unsigned int ssi4_data_b_mux[] = {
3389*4882a593Smuzhiyun SSI_SDATA4_B_MARK,
3390*4882a593Smuzhiyun };
3391*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_b_pins[] = {
3392*4882a593Smuzhiyun /* SCK4, WS4 */
3393*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
3394*4882a593Smuzhiyun };
3395*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_b_mux[] = {
3396*4882a593Smuzhiyun SSI_SCK4_B_MARK, SSI_WS4_B_MARK,
3397*4882a593Smuzhiyun };
3398*4882a593Smuzhiyun static const unsigned int ssi5_data_pins[] = {
3399*4882a593Smuzhiyun /* SDATA5 */
3400*4882a593Smuzhiyun RCAR_GP_PIN(4, 26),
3401*4882a593Smuzhiyun };
3402*4882a593Smuzhiyun static const unsigned int ssi5_data_mux[] = {
3403*4882a593Smuzhiyun SSI_SDATA5_MARK,
3404*4882a593Smuzhiyun };
3405*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_pins[] = {
3406*4882a593Smuzhiyun /* SCK5, WS5 */
3407*4882a593Smuzhiyun RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
3408*4882a593Smuzhiyun };
3409*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_mux[] = {
3410*4882a593Smuzhiyun SSI_SCK5_MARK, SSI_WS5_MARK,
3411*4882a593Smuzhiyun };
3412*4882a593Smuzhiyun static const unsigned int ssi5_data_b_pins[] = {
3413*4882a593Smuzhiyun /* SDATA5 */
3414*4882a593Smuzhiyun RCAR_GP_PIN(3, 21),
3415*4882a593Smuzhiyun };
3416*4882a593Smuzhiyun static const unsigned int ssi5_data_b_mux[] = {
3417*4882a593Smuzhiyun SSI_SDATA5_B_MARK,
3418*4882a593Smuzhiyun };
3419*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_b_pins[] = {
3420*4882a593Smuzhiyun /* SCK5, WS5 */
3421*4882a593Smuzhiyun RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
3422*4882a593Smuzhiyun };
3423*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_b_mux[] = {
3424*4882a593Smuzhiyun SSI_SCK5_B_MARK, SSI_WS5_B_MARK,
3425*4882a593Smuzhiyun };
3426*4882a593Smuzhiyun static const unsigned int ssi6_data_pins[] = {
3427*4882a593Smuzhiyun /* SDATA6 */
3428*4882a593Smuzhiyun RCAR_GP_PIN(4, 29),
3429*4882a593Smuzhiyun };
3430*4882a593Smuzhiyun static const unsigned int ssi6_data_mux[] = {
3431*4882a593Smuzhiyun SSI_SDATA6_MARK,
3432*4882a593Smuzhiyun };
3433*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_pins[] = {
3434*4882a593Smuzhiyun /* SCK6, WS6 */
3435*4882a593Smuzhiyun RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
3436*4882a593Smuzhiyun };
3437*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_mux[] = {
3438*4882a593Smuzhiyun SSI_SCK6_MARK, SSI_WS6_MARK,
3439*4882a593Smuzhiyun };
3440*4882a593Smuzhiyun static const unsigned int ssi6_data_b_pins[] = {
3441*4882a593Smuzhiyun /* SDATA6 */
3442*4882a593Smuzhiyun RCAR_GP_PIN(3, 24),
3443*4882a593Smuzhiyun };
3444*4882a593Smuzhiyun static const unsigned int ssi6_data_b_mux[] = {
3445*4882a593Smuzhiyun SSI_SDATA6_B_MARK,
3446*4882a593Smuzhiyun };
3447*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_b_pins[] = {
3448*4882a593Smuzhiyun /* SCK6, WS6 */
3449*4882a593Smuzhiyun RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
3450*4882a593Smuzhiyun };
3451*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_b_mux[] = {
3452*4882a593Smuzhiyun SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
3453*4882a593Smuzhiyun };
3454*4882a593Smuzhiyun static const unsigned int ssi7_data_pins[] = {
3455*4882a593Smuzhiyun /* SDATA7 */
3456*4882a593Smuzhiyun RCAR_GP_PIN(5, 0),
3457*4882a593Smuzhiyun };
3458*4882a593Smuzhiyun static const unsigned int ssi7_data_mux[] = {
3459*4882a593Smuzhiyun SSI_SDATA7_MARK,
3460*4882a593Smuzhiyun };
3461*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_pins[] = {
3462*4882a593Smuzhiyun /* SCK78, WS78 */
3463*4882a593Smuzhiyun RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 31),
3464*4882a593Smuzhiyun };
3465*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_mux[] = {
3466*4882a593Smuzhiyun SSI_SCK78_MARK, SSI_WS78_MARK,
3467*4882a593Smuzhiyun };
3468*4882a593Smuzhiyun static const unsigned int ssi7_data_b_pins[] = {
3469*4882a593Smuzhiyun /* SDATA7 */
3470*4882a593Smuzhiyun RCAR_GP_PIN(3, 27),
3471*4882a593Smuzhiyun };
3472*4882a593Smuzhiyun static const unsigned int ssi7_data_b_mux[] = {
3473*4882a593Smuzhiyun SSI_SDATA7_B_MARK,
3474*4882a593Smuzhiyun };
3475*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_b_pins[] = {
3476*4882a593Smuzhiyun /* SCK78, WS78 */
3477*4882a593Smuzhiyun RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
3478*4882a593Smuzhiyun };
3479*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_b_mux[] = {
3480*4882a593Smuzhiyun SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3481*4882a593Smuzhiyun };
3482*4882a593Smuzhiyun static const unsigned int ssi8_data_pins[] = {
3483*4882a593Smuzhiyun /* SDATA8 */
3484*4882a593Smuzhiyun RCAR_GP_PIN(5, 10),
3485*4882a593Smuzhiyun };
3486*4882a593Smuzhiyun static const unsigned int ssi8_data_mux[] = {
3487*4882a593Smuzhiyun SSI_SDATA8_MARK,
3488*4882a593Smuzhiyun };
3489*4882a593Smuzhiyun static const unsigned int ssi8_data_b_pins[] = {
3490*4882a593Smuzhiyun /* SDATA8 */
3491*4882a593Smuzhiyun RCAR_GP_PIN(3, 28),
3492*4882a593Smuzhiyun };
3493*4882a593Smuzhiyun static const unsigned int ssi8_data_b_mux[] = {
3494*4882a593Smuzhiyun SSI_SDATA8_B_MARK,
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun static const unsigned int ssi9_data_pins[] = {
3497*4882a593Smuzhiyun /* SDATA9 */
3498*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
3499*4882a593Smuzhiyun };
3500*4882a593Smuzhiyun static const unsigned int ssi9_data_mux[] = {
3501*4882a593Smuzhiyun SSI_SDATA9_MARK,
3502*4882a593Smuzhiyun };
3503*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_pins[] = {
3504*4882a593Smuzhiyun /* SCK9, WS9 */
3505*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
3506*4882a593Smuzhiyun };
3507*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_mux[] = {
3508*4882a593Smuzhiyun SSI_SCK9_MARK, SSI_WS9_MARK,
3509*4882a593Smuzhiyun };
3510*4882a593Smuzhiyun static const unsigned int ssi9_data_b_pins[] = {
3511*4882a593Smuzhiyun /* SDATA9 */
3512*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
3513*4882a593Smuzhiyun };
3514*4882a593Smuzhiyun static const unsigned int ssi9_data_b_mux[] = {
3515*4882a593Smuzhiyun SSI_SDATA9_B_MARK,
3516*4882a593Smuzhiyun };
3517*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_pins[] = {
3518*4882a593Smuzhiyun /* SCK9, WS9 */
3519*4882a593Smuzhiyun RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3520*4882a593Smuzhiyun };
3521*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_mux[] = {
3522*4882a593Smuzhiyun SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3523*4882a593Smuzhiyun };
3524*4882a593Smuzhiyun /* - TPU -------------------------------------------------------------------- */
3525*4882a593Smuzhiyun static const unsigned int tpu_to0_pins[] = {
3526*4882a593Smuzhiyun RCAR_GP_PIN(3, 31),
3527*4882a593Smuzhiyun };
3528*4882a593Smuzhiyun static const unsigned int tpu_to0_mux[] = {
3529*4882a593Smuzhiyun TPUTO0_MARK,
3530*4882a593Smuzhiyun };
3531*4882a593Smuzhiyun static const unsigned int tpu_to0_b_pins[] = {
3532*4882a593Smuzhiyun RCAR_GP_PIN(3, 30),
3533*4882a593Smuzhiyun };
3534*4882a593Smuzhiyun static const unsigned int tpu_to0_b_mux[] = {
3535*4882a593Smuzhiyun TPUTO0_B_MARK,
3536*4882a593Smuzhiyun };
3537*4882a593Smuzhiyun static const unsigned int tpu_to0_c_pins[] = {
3538*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
3539*4882a593Smuzhiyun };
3540*4882a593Smuzhiyun static const unsigned int tpu_to0_c_mux[] = {
3541*4882a593Smuzhiyun TPUTO0_C_MARK,
3542*4882a593Smuzhiyun };
3543*4882a593Smuzhiyun static const unsigned int tpu_to1_pins[] = {
3544*4882a593Smuzhiyun RCAR_GP_PIN(4, 9),
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun static const unsigned int tpu_to1_mux[] = {
3547*4882a593Smuzhiyun TPUTO1_MARK,
3548*4882a593Smuzhiyun };
3549*4882a593Smuzhiyun static const unsigned int tpu_to1_b_pins[] = {
3550*4882a593Smuzhiyun RCAR_GP_PIN(4, 0),
3551*4882a593Smuzhiyun };
3552*4882a593Smuzhiyun static const unsigned int tpu_to1_b_mux[] = {
3553*4882a593Smuzhiyun TPUTO1_B_MARK,
3554*4882a593Smuzhiyun };
3555*4882a593Smuzhiyun static const unsigned int tpu_to1_c_pins[] = {
3556*4882a593Smuzhiyun RCAR_GP_PIN(4, 4),
3557*4882a593Smuzhiyun };
3558*4882a593Smuzhiyun static const unsigned int tpu_to1_c_mux[] = {
3559*4882a593Smuzhiyun TPUTO1_C_MARK,
3560*4882a593Smuzhiyun };
3561*4882a593Smuzhiyun static const unsigned int tpu_to2_pins[] = {
3562*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
3563*4882a593Smuzhiyun };
3564*4882a593Smuzhiyun static const unsigned int tpu_to2_mux[] = {
3565*4882a593Smuzhiyun TPUTO2_MARK,
3566*4882a593Smuzhiyun };
3567*4882a593Smuzhiyun static const unsigned int tpu_to2_b_pins[] = {
3568*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
3569*4882a593Smuzhiyun };
3570*4882a593Smuzhiyun static const unsigned int tpu_to2_b_mux[] = {
3571*4882a593Smuzhiyun TPUTO2_B_MARK,
3572*4882a593Smuzhiyun };
3573*4882a593Smuzhiyun static const unsigned int tpu_to2_c_pins[] = {
3574*4882a593Smuzhiyun RCAR_GP_PIN(0, 22),
3575*4882a593Smuzhiyun };
3576*4882a593Smuzhiyun static const unsigned int tpu_to2_c_mux[] = {
3577*4882a593Smuzhiyun TPUTO2_C_MARK,
3578*4882a593Smuzhiyun };
3579*4882a593Smuzhiyun static const unsigned int tpu_to3_pins[] = {
3580*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
3581*4882a593Smuzhiyun };
3582*4882a593Smuzhiyun static const unsigned int tpu_to3_mux[] = {
3583*4882a593Smuzhiyun TPUTO3_MARK,
3584*4882a593Smuzhiyun };
3585*4882a593Smuzhiyun static const unsigned int tpu_to3_b_pins[] = {
3586*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
3587*4882a593Smuzhiyun };
3588*4882a593Smuzhiyun static const unsigned int tpu_to3_b_mux[] = {
3589*4882a593Smuzhiyun TPUTO3_B_MARK,
3590*4882a593Smuzhiyun };
3591*4882a593Smuzhiyun static const unsigned int tpu_to3_c_pins[] = {
3592*4882a593Smuzhiyun RCAR_GP_PIN(0, 21),
3593*4882a593Smuzhiyun };
3594*4882a593Smuzhiyun static const unsigned int tpu_to3_c_mux[] = {
3595*4882a593Smuzhiyun TPUTO3_C_MARK,
3596*4882a593Smuzhiyun };
3597*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
3598*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
3599*4882a593Smuzhiyun RCAR_GP_PIN(5, 24), /* PWEN */
3600*4882a593Smuzhiyun RCAR_GP_PIN(5, 25), /* OVC */
3601*4882a593Smuzhiyun };
3602*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
3603*4882a593Smuzhiyun USB0_PWEN_MARK,
3604*4882a593Smuzhiyun USB0_OVC_MARK,
3605*4882a593Smuzhiyun };
3606*4882a593Smuzhiyun /* - USB1 ------------------------------------------------------------------- */
3607*4882a593Smuzhiyun static const unsigned int usb1_pins[] = {
3608*4882a593Smuzhiyun RCAR_GP_PIN(5, 26), /* PWEN */
3609*4882a593Smuzhiyun RCAR_GP_PIN(5, 27), /* OVC */
3610*4882a593Smuzhiyun };
3611*4882a593Smuzhiyun static const unsigned int usb1_mux[] = {
3612*4882a593Smuzhiyun USB1_PWEN_MARK,
3613*4882a593Smuzhiyun USB1_OVC_MARK,
3614*4882a593Smuzhiyun };
3615*4882a593Smuzhiyun /* - VIN0 ------------------------------------------------------------------- */
3616*4882a593Smuzhiyun static const union vin_data vin0_data_pins = {
3617*4882a593Smuzhiyun .data24 = {
3618*4882a593Smuzhiyun /* B */
3619*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
3620*4882a593Smuzhiyun RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
3621*4882a593Smuzhiyun RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3622*4882a593Smuzhiyun RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
3623*4882a593Smuzhiyun /* G */
3624*4882a593Smuzhiyun RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
3625*4882a593Smuzhiyun RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
3626*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
3627*4882a593Smuzhiyun RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
3628*4882a593Smuzhiyun /* R */
3629*4882a593Smuzhiyun RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22),
3630*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
3631*4882a593Smuzhiyun RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
3632*4882a593Smuzhiyun RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
3633*4882a593Smuzhiyun },
3634*4882a593Smuzhiyun };
3635*4882a593Smuzhiyun static const union vin_data vin0_data_mux = {
3636*4882a593Smuzhiyun .data24 = {
3637*4882a593Smuzhiyun /* B */
3638*4882a593Smuzhiyun VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3639*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3640*4882a593Smuzhiyun VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3641*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3642*4882a593Smuzhiyun /* G */
3643*4882a593Smuzhiyun VI0_G0_MARK, VI0_G1_MARK,
3644*4882a593Smuzhiyun VI0_G2_MARK, VI0_G3_MARK,
3645*4882a593Smuzhiyun VI0_G4_MARK, VI0_G5_MARK,
3646*4882a593Smuzhiyun VI0_G6_MARK, VI0_G7_MARK,
3647*4882a593Smuzhiyun /* R */
3648*4882a593Smuzhiyun VI0_R0_MARK, VI0_R1_MARK,
3649*4882a593Smuzhiyun VI0_R2_MARK, VI0_R3_MARK,
3650*4882a593Smuzhiyun VI0_R4_MARK, VI0_R5_MARK,
3651*4882a593Smuzhiyun VI0_R6_MARK, VI0_R7_MARK,
3652*4882a593Smuzhiyun },
3653*4882a593Smuzhiyun };
3654*4882a593Smuzhiyun static const unsigned int vin0_data18_pins[] = {
3655*4882a593Smuzhiyun /* B */
3656*4882a593Smuzhiyun RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
3657*4882a593Smuzhiyun RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3658*4882a593Smuzhiyun RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
3659*4882a593Smuzhiyun /* G */
3660*4882a593Smuzhiyun RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
3661*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
3662*4882a593Smuzhiyun RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
3663*4882a593Smuzhiyun /* R */
3664*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
3665*4882a593Smuzhiyun RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
3666*4882a593Smuzhiyun RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
3667*4882a593Smuzhiyun };
3668*4882a593Smuzhiyun static const unsigned int vin0_data18_mux[] = {
3669*4882a593Smuzhiyun /* B */
3670*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3671*4882a593Smuzhiyun VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3672*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3673*4882a593Smuzhiyun /* G */
3674*4882a593Smuzhiyun VI0_G2_MARK, VI0_G3_MARK,
3675*4882a593Smuzhiyun VI0_G4_MARK, VI0_G5_MARK,
3676*4882a593Smuzhiyun VI0_G6_MARK, VI0_G7_MARK,
3677*4882a593Smuzhiyun /* R */
3678*4882a593Smuzhiyun VI0_R2_MARK, VI0_R3_MARK,
3679*4882a593Smuzhiyun VI0_R4_MARK, VI0_R5_MARK,
3680*4882a593Smuzhiyun VI0_R6_MARK, VI0_R7_MARK,
3681*4882a593Smuzhiyun };
3682*4882a593Smuzhiyun static const unsigned int vin0_sync_pins[] = {
3683*4882a593Smuzhiyun RCAR_GP_PIN(3, 11), /* HSYNC */
3684*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), /* VSYNC */
3685*4882a593Smuzhiyun };
3686*4882a593Smuzhiyun static const unsigned int vin0_sync_mux[] = {
3687*4882a593Smuzhiyun VI0_HSYNC_N_MARK,
3688*4882a593Smuzhiyun VI0_VSYNC_N_MARK,
3689*4882a593Smuzhiyun };
3690*4882a593Smuzhiyun static const unsigned int vin0_field_pins[] = {
3691*4882a593Smuzhiyun RCAR_GP_PIN(3, 10),
3692*4882a593Smuzhiyun };
3693*4882a593Smuzhiyun static const unsigned int vin0_field_mux[] = {
3694*4882a593Smuzhiyun VI0_FIELD_MARK,
3695*4882a593Smuzhiyun };
3696*4882a593Smuzhiyun static const unsigned int vin0_clkenb_pins[] = {
3697*4882a593Smuzhiyun RCAR_GP_PIN(3, 9),
3698*4882a593Smuzhiyun };
3699*4882a593Smuzhiyun static const unsigned int vin0_clkenb_mux[] = {
3700*4882a593Smuzhiyun VI0_CLKENB_MARK,
3701*4882a593Smuzhiyun };
3702*4882a593Smuzhiyun static const unsigned int vin0_clk_pins[] = {
3703*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
3704*4882a593Smuzhiyun };
3705*4882a593Smuzhiyun static const unsigned int vin0_clk_mux[] = {
3706*4882a593Smuzhiyun VI0_CLK_MARK,
3707*4882a593Smuzhiyun };
3708*4882a593Smuzhiyun /* - VIN1 ------------------------------------------------------------------- */
3709*4882a593Smuzhiyun static const union vin_data12 vin1_data_pins = {
3710*4882a593Smuzhiyun .data12 = {
3711*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
3712*4882a593Smuzhiyun RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
3713*4882a593Smuzhiyun RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17),
3714*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
3715*4882a593Smuzhiyun RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
3716*4882a593Smuzhiyun RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
3717*4882a593Smuzhiyun },
3718*4882a593Smuzhiyun };
3719*4882a593Smuzhiyun static const union vin_data12 vin1_data_mux = {
3720*4882a593Smuzhiyun .data12 = {
3721*4882a593Smuzhiyun VI1_DATA0_MARK, VI1_DATA1_MARK,
3722*4882a593Smuzhiyun VI1_DATA2_MARK, VI1_DATA3_MARK,
3723*4882a593Smuzhiyun VI1_DATA4_MARK, VI1_DATA5_MARK,
3724*4882a593Smuzhiyun VI1_DATA6_MARK, VI1_DATA7_MARK,
3725*4882a593Smuzhiyun VI1_DATA8_MARK, VI1_DATA9_MARK,
3726*4882a593Smuzhiyun VI1_DATA10_MARK, VI1_DATA11_MARK,
3727*4882a593Smuzhiyun },
3728*4882a593Smuzhiyun };
3729*4882a593Smuzhiyun static const unsigned int vin1_sync_pins[] = {
3730*4882a593Smuzhiyun RCAR_GP_PIN(5, 22), /* HSYNC */
3731*4882a593Smuzhiyun RCAR_GP_PIN(5, 23), /* VSYNC */
3732*4882a593Smuzhiyun };
3733*4882a593Smuzhiyun static const unsigned int vin1_sync_mux[] = {
3734*4882a593Smuzhiyun VI1_HSYNC_N_MARK,
3735*4882a593Smuzhiyun VI1_VSYNC_N_MARK,
3736*4882a593Smuzhiyun };
3737*4882a593Smuzhiyun static const unsigned int vin1_field_pins[] = {
3738*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
3739*4882a593Smuzhiyun };
3740*4882a593Smuzhiyun static const unsigned int vin1_field_mux[] = {
3741*4882a593Smuzhiyun VI1_FIELD_MARK,
3742*4882a593Smuzhiyun };
3743*4882a593Smuzhiyun static const unsigned int vin1_clkenb_pins[] = {
3744*4882a593Smuzhiyun RCAR_GP_PIN(5, 20),
3745*4882a593Smuzhiyun };
3746*4882a593Smuzhiyun static const unsigned int vin1_clkenb_mux[] = {
3747*4882a593Smuzhiyun VI1_CLKENB_MARK,
3748*4882a593Smuzhiyun };
3749*4882a593Smuzhiyun static const unsigned int vin1_clk_pins[] = {
3750*4882a593Smuzhiyun RCAR_GP_PIN(5, 11),
3751*4882a593Smuzhiyun };
3752*4882a593Smuzhiyun static const unsigned int vin1_clk_mux[] = {
3753*4882a593Smuzhiyun VI1_CLK_MARK,
3754*4882a593Smuzhiyun };
3755*4882a593Smuzhiyun
3756*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
3757*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clka),
3758*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clka_b),
3759*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clka_c),
3760*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clka_d),
3761*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkb),
3762*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkb_b),
3763*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkb_c),
3764*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkc),
3765*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkc_b),
3766*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkc_c),
3767*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout),
3768*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_b),
3769*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout_c),
3770*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_link),
3771*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_magic),
3772*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_phy_int),
3773*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mdio),
3774*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mii),
3775*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_gmii),
3776*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data),
3777*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_b),
3778*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_c),
3779*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_d),
3780*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data),
3781*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_b),
3782*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_c),
3783*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_d),
3784*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk),
3785*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_b),
3786*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_c),
3787*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_d),
3788*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_rgb666),
3789*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_rgb888),
3790*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_clk0_out),
3791*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_clk1_out),
3792*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_clk_in),
3793*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_sync),
3794*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_oddf),
3795*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_cde),
3796*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_disp),
3797*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_rgb666),
3798*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_rgb888),
3799*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk0_out),
3800*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk1_out),
3801*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk_in),
3802*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_sync),
3803*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_oddf),
3804*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_cde),
3805*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_disp),
3806*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_link),
3807*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_magic),
3808*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_mdio),
3809*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_rmii),
3810*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_link_b),
3811*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_magic_b),
3812*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_mdio_b),
3813*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_rmii_b),
3814*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data),
3815*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk),
3816*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl),
3817*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data_b),
3818*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk_b),
3819*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data),
3820*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk),
3821*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl),
3822*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_b),
3823*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3824*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data),
3825*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk),
3826*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl),
3827*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0),
3828*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_b),
3829*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_c),
3830*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_d),
3831*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_e),
3832*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1),
3833*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_b),
3834*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_c),
3835*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_d),
3836*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_e),
3837*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2),
3838*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_b),
3839*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_c),
3840*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_d),
3841*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_e),
3842*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3),
3843*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_b),
3844*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_c),
3845*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_d),
3846*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_e),
3847*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4),
3848*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_b),
3849*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_c),
3850*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_d),
3851*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_e),
3852*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5),
3853*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5_b),
3854*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5_c),
3855*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c5_d),
3856*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq0),
3857*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq1),
3858*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq2),
3859*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq3),
3860*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq4),
3861*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq5),
3862*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq6),
3863*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq7),
3864*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq8),
3865*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq9),
3866*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data1),
3867*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data4),
3868*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data8),
3869*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_ctrl),
3870*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
3871*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
3872*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
3873*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
3874*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rx),
3875*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_tx),
3876*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk),
3877*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync),
3878*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1),
3879*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2),
3880*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx),
3881*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx),
3882*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_b),
3883*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_b),
3884*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_b),
3885*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_b),
3886*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx_b),
3887*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx_b),
3888*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk),
3889*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync),
3890*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1),
3891*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2),
3892*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx),
3893*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx),
3894*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_b),
3895*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_b),
3896*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_b),
3897*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_b),
3898*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx_b),
3899*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx_b),
3900*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0),
3901*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_b),
3902*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1),
3903*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
3904*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_c),
3905*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2),
3906*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
3907*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_c),
3908*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3),
3909*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3_b),
3910*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4),
3911*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_b),
3912*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5),
3913*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_b),
3914*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_c),
3915*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6),
3916*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6_b),
3917*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_ctrl),
3918*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data2),
3919*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data4),
3920*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data),
3921*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_b),
3922*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_c),
3923*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_d),
3924*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data),
3925*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk),
3926*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_b),
3927*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk_b),
3928*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_c),
3929*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk_c),
3930*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data),
3931*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk),
3932*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_b),
3933*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk_b),
3934*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_c),
3935*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk_c),
3936*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data),
3937*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk),
3938*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_b),
3939*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_b),
3940*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data),
3941*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_b),
3942*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_c),
3943*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_d),
3944*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_e),
3945*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data),
3946*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_b),
3947*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_c),
3948*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_d),
3949*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data),
3950*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data_b),
3951*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data_c),
3952*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data_d),
3953*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data),
3954*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_clk),
3955*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data_b),
3956*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_clk_b),
3957*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data_c),
3958*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_clk_c),
3959*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_data),
3960*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_clk),
3961*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_data_b),
3962*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_clk_b),
3963*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_data),
3964*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_clk),
3965*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_data_b),
3966*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_clk_b),
3967*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data),
3968*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data_b),
3969*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data_c),
3970*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data_d),
3971*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data),
3972*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data_b),
3973*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data_c),
3974*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data_d),
3975*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_data),
3976*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_clk),
3977*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_ctrl),
3978*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_data),
3979*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_clk),
3980*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_data),
3981*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_clk),
3982*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_ctrl),
3983*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk),
3984*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_b),
3985*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data1),
3986*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data4),
3987*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_ctrl),
3988*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_cd),
3989*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_wp),
3990*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data1),
3991*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data4),
3992*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_ctrl),
3993*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_cd),
3994*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_wp),
3995*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data1),
3996*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data4),
3997*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_ctrl),
3998*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_cd),
3999*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_wp),
4000*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0_data),
4001*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0129_ctrl),
4002*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data),
4003*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl),
4004*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data_b),
4005*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4006*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data),
4007*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl),
4008*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data_b),
4009*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4010*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi3_data),
4011*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi34_ctrl),
4012*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data),
4013*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl),
4014*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data_b),
4015*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl_b),
4016*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_data),
4017*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_ctrl),
4018*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_data_b),
4019*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_ctrl_b),
4020*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_data),
4021*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_ctrl),
4022*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_data_b),
4023*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_ctrl_b),
4024*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data),
4025*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl),
4026*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data_b),
4027*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4028*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data),
4029*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data_b),
4030*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data),
4031*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl),
4032*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data_b),
4033*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4034*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to0),
4035*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to0_b),
4036*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to0_c),
4037*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to1),
4038*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to1_b),
4039*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to1_c),
4040*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to2),
4041*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to2_b),
4042*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to2_c),
4043*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to3),
4044*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to3_b),
4045*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to3_c),
4046*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0),
4047*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb1),
4048*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 24),
4049*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 20),
4050*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_data18),
4051*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 16),
4052*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 12),
4053*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 10),
4054*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 8),
4055*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_sync),
4056*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_field),
4057*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clkenb),
4058*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clk),
4059*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 12),
4060*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 10),
4061*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 8),
4062*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_sync),
4063*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_field),
4064*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clkenb),
4065*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clk),
4066*4882a593Smuzhiyun };
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun static const char * const audio_clk_groups[] = {
4069*4882a593Smuzhiyun "audio_clka",
4070*4882a593Smuzhiyun "audio_clka_b",
4071*4882a593Smuzhiyun "audio_clka_c",
4072*4882a593Smuzhiyun "audio_clka_d",
4073*4882a593Smuzhiyun "audio_clkb",
4074*4882a593Smuzhiyun "audio_clkb_b",
4075*4882a593Smuzhiyun "audio_clkb_c",
4076*4882a593Smuzhiyun "audio_clkc",
4077*4882a593Smuzhiyun "audio_clkc_b",
4078*4882a593Smuzhiyun "audio_clkc_c",
4079*4882a593Smuzhiyun "audio_clkout",
4080*4882a593Smuzhiyun "audio_clkout_b",
4081*4882a593Smuzhiyun "audio_clkout_c",
4082*4882a593Smuzhiyun };
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun static const char * const avb_groups[] = {
4085*4882a593Smuzhiyun "avb_link",
4086*4882a593Smuzhiyun "avb_magic",
4087*4882a593Smuzhiyun "avb_phy_int",
4088*4882a593Smuzhiyun "avb_mdio",
4089*4882a593Smuzhiyun "avb_mii",
4090*4882a593Smuzhiyun "avb_gmii",
4091*4882a593Smuzhiyun };
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun static const char * const can0_groups[] = {
4094*4882a593Smuzhiyun "can0_data",
4095*4882a593Smuzhiyun "can0_data_b",
4096*4882a593Smuzhiyun "can0_data_c",
4097*4882a593Smuzhiyun "can0_data_d",
4098*4882a593Smuzhiyun /*
4099*4882a593Smuzhiyun * Retained for backwards compatibility, use can_clk_groups in new
4100*4882a593Smuzhiyun * designs.
4101*4882a593Smuzhiyun */
4102*4882a593Smuzhiyun "can_clk",
4103*4882a593Smuzhiyun "can_clk_b",
4104*4882a593Smuzhiyun "can_clk_c",
4105*4882a593Smuzhiyun "can_clk_d",
4106*4882a593Smuzhiyun };
4107*4882a593Smuzhiyun
4108*4882a593Smuzhiyun static const char * const can1_groups[] = {
4109*4882a593Smuzhiyun "can1_data",
4110*4882a593Smuzhiyun "can1_data_b",
4111*4882a593Smuzhiyun "can1_data_c",
4112*4882a593Smuzhiyun "can1_data_d",
4113*4882a593Smuzhiyun /*
4114*4882a593Smuzhiyun * Retained for backwards compatibility, use can_clk_groups in new
4115*4882a593Smuzhiyun * designs.
4116*4882a593Smuzhiyun */
4117*4882a593Smuzhiyun "can_clk",
4118*4882a593Smuzhiyun "can_clk_b",
4119*4882a593Smuzhiyun "can_clk_c",
4120*4882a593Smuzhiyun "can_clk_d",
4121*4882a593Smuzhiyun };
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun /*
4124*4882a593Smuzhiyun * can_clk_groups allows for independent configuration, use can_clk function
4125*4882a593Smuzhiyun * in new designs.
4126*4882a593Smuzhiyun */
4127*4882a593Smuzhiyun static const char * const can_clk_groups[] = {
4128*4882a593Smuzhiyun "can_clk",
4129*4882a593Smuzhiyun "can_clk_b",
4130*4882a593Smuzhiyun "can_clk_c",
4131*4882a593Smuzhiyun "can_clk_d",
4132*4882a593Smuzhiyun };
4133*4882a593Smuzhiyun
4134*4882a593Smuzhiyun static const char * const du0_groups[] = {
4135*4882a593Smuzhiyun "du0_rgb666",
4136*4882a593Smuzhiyun "du0_rgb888",
4137*4882a593Smuzhiyun "du0_clk0_out",
4138*4882a593Smuzhiyun "du0_clk1_out",
4139*4882a593Smuzhiyun "du0_clk_in",
4140*4882a593Smuzhiyun "du0_sync",
4141*4882a593Smuzhiyun "du0_oddf",
4142*4882a593Smuzhiyun "du0_cde",
4143*4882a593Smuzhiyun "du0_disp",
4144*4882a593Smuzhiyun };
4145*4882a593Smuzhiyun
4146*4882a593Smuzhiyun static const char * const du1_groups[] = {
4147*4882a593Smuzhiyun "du1_rgb666",
4148*4882a593Smuzhiyun "du1_rgb888",
4149*4882a593Smuzhiyun "du1_clk0_out",
4150*4882a593Smuzhiyun "du1_clk1_out",
4151*4882a593Smuzhiyun "du1_clk_in",
4152*4882a593Smuzhiyun "du1_sync",
4153*4882a593Smuzhiyun "du1_oddf",
4154*4882a593Smuzhiyun "du1_cde",
4155*4882a593Smuzhiyun "du1_disp",
4156*4882a593Smuzhiyun };
4157*4882a593Smuzhiyun
4158*4882a593Smuzhiyun static const char * const eth_groups[] = {
4159*4882a593Smuzhiyun "eth_link",
4160*4882a593Smuzhiyun "eth_magic",
4161*4882a593Smuzhiyun "eth_mdio",
4162*4882a593Smuzhiyun "eth_rmii",
4163*4882a593Smuzhiyun "eth_link_b",
4164*4882a593Smuzhiyun "eth_magic_b",
4165*4882a593Smuzhiyun "eth_mdio_b",
4166*4882a593Smuzhiyun "eth_rmii_b",
4167*4882a593Smuzhiyun };
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
4170*4882a593Smuzhiyun "hscif0_data",
4171*4882a593Smuzhiyun "hscif0_clk",
4172*4882a593Smuzhiyun "hscif0_ctrl",
4173*4882a593Smuzhiyun "hscif0_data_b",
4174*4882a593Smuzhiyun "hscif0_clk_b",
4175*4882a593Smuzhiyun };
4176*4882a593Smuzhiyun
4177*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
4178*4882a593Smuzhiyun "hscif1_data",
4179*4882a593Smuzhiyun "hscif1_clk",
4180*4882a593Smuzhiyun "hscif1_ctrl",
4181*4882a593Smuzhiyun "hscif1_data_b",
4182*4882a593Smuzhiyun "hscif1_ctrl_b",
4183*4882a593Smuzhiyun };
4184*4882a593Smuzhiyun
4185*4882a593Smuzhiyun static const char * const hscif2_groups[] = {
4186*4882a593Smuzhiyun "hscif2_data",
4187*4882a593Smuzhiyun "hscif2_clk",
4188*4882a593Smuzhiyun "hscif2_ctrl",
4189*4882a593Smuzhiyun };
4190*4882a593Smuzhiyun
4191*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
4192*4882a593Smuzhiyun "i2c0",
4193*4882a593Smuzhiyun "i2c0_b",
4194*4882a593Smuzhiyun "i2c0_c",
4195*4882a593Smuzhiyun "i2c0_d",
4196*4882a593Smuzhiyun "i2c0_e",
4197*4882a593Smuzhiyun };
4198*4882a593Smuzhiyun
4199*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
4200*4882a593Smuzhiyun "i2c1",
4201*4882a593Smuzhiyun "i2c1_b",
4202*4882a593Smuzhiyun "i2c1_c",
4203*4882a593Smuzhiyun "i2c1_d",
4204*4882a593Smuzhiyun "i2c1_e",
4205*4882a593Smuzhiyun };
4206*4882a593Smuzhiyun
4207*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
4208*4882a593Smuzhiyun "i2c2",
4209*4882a593Smuzhiyun "i2c2_b",
4210*4882a593Smuzhiyun "i2c2_c",
4211*4882a593Smuzhiyun "i2c2_d",
4212*4882a593Smuzhiyun "i2c2_e",
4213*4882a593Smuzhiyun };
4214*4882a593Smuzhiyun
4215*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
4216*4882a593Smuzhiyun "i2c3",
4217*4882a593Smuzhiyun "i2c3_b",
4218*4882a593Smuzhiyun "i2c3_c",
4219*4882a593Smuzhiyun "i2c3_d",
4220*4882a593Smuzhiyun "i2c3_e",
4221*4882a593Smuzhiyun };
4222*4882a593Smuzhiyun
4223*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
4224*4882a593Smuzhiyun "i2c4",
4225*4882a593Smuzhiyun "i2c4_b",
4226*4882a593Smuzhiyun "i2c4_c",
4227*4882a593Smuzhiyun "i2c4_d",
4228*4882a593Smuzhiyun "i2c4_e",
4229*4882a593Smuzhiyun };
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun static const char * const i2c5_groups[] = {
4232*4882a593Smuzhiyun "i2c5",
4233*4882a593Smuzhiyun "i2c5_b",
4234*4882a593Smuzhiyun "i2c5_c",
4235*4882a593Smuzhiyun "i2c5_d",
4236*4882a593Smuzhiyun };
4237*4882a593Smuzhiyun
4238*4882a593Smuzhiyun static const char * const intc_groups[] = {
4239*4882a593Smuzhiyun "intc_irq0",
4240*4882a593Smuzhiyun "intc_irq1",
4241*4882a593Smuzhiyun "intc_irq2",
4242*4882a593Smuzhiyun "intc_irq3",
4243*4882a593Smuzhiyun "intc_irq4",
4244*4882a593Smuzhiyun "intc_irq5",
4245*4882a593Smuzhiyun "intc_irq6",
4246*4882a593Smuzhiyun "intc_irq7",
4247*4882a593Smuzhiyun "intc_irq8",
4248*4882a593Smuzhiyun "intc_irq9",
4249*4882a593Smuzhiyun };
4250*4882a593Smuzhiyun
4251*4882a593Smuzhiyun static const char * const mmc_groups[] = {
4252*4882a593Smuzhiyun "mmc_data1",
4253*4882a593Smuzhiyun "mmc_data4",
4254*4882a593Smuzhiyun "mmc_data8",
4255*4882a593Smuzhiyun "mmc_ctrl",
4256*4882a593Smuzhiyun };
4257*4882a593Smuzhiyun
4258*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
4259*4882a593Smuzhiyun "msiof0_clk",
4260*4882a593Smuzhiyun "msiof0_sync",
4261*4882a593Smuzhiyun "msiof0_ss1",
4262*4882a593Smuzhiyun "msiof0_ss2",
4263*4882a593Smuzhiyun "msiof0_rx",
4264*4882a593Smuzhiyun "msiof0_tx",
4265*4882a593Smuzhiyun };
4266*4882a593Smuzhiyun
4267*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
4268*4882a593Smuzhiyun "msiof1_clk",
4269*4882a593Smuzhiyun "msiof1_sync",
4270*4882a593Smuzhiyun "msiof1_ss1",
4271*4882a593Smuzhiyun "msiof1_ss2",
4272*4882a593Smuzhiyun "msiof1_rx",
4273*4882a593Smuzhiyun "msiof1_tx",
4274*4882a593Smuzhiyun "msiof1_clk_b",
4275*4882a593Smuzhiyun "msiof1_sync_b",
4276*4882a593Smuzhiyun "msiof1_ss1_b",
4277*4882a593Smuzhiyun "msiof1_ss2_b",
4278*4882a593Smuzhiyun "msiof1_rx_b",
4279*4882a593Smuzhiyun "msiof1_tx_b",
4280*4882a593Smuzhiyun };
4281*4882a593Smuzhiyun
4282*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
4283*4882a593Smuzhiyun "msiof2_clk",
4284*4882a593Smuzhiyun "msiof2_sync",
4285*4882a593Smuzhiyun "msiof2_ss1",
4286*4882a593Smuzhiyun "msiof2_ss2",
4287*4882a593Smuzhiyun "msiof2_rx",
4288*4882a593Smuzhiyun "msiof2_tx",
4289*4882a593Smuzhiyun "msiof2_clk_b",
4290*4882a593Smuzhiyun "msiof2_sync_b",
4291*4882a593Smuzhiyun "msiof2_ss1_b",
4292*4882a593Smuzhiyun "msiof2_ss2_b",
4293*4882a593Smuzhiyun "msiof2_rx_b",
4294*4882a593Smuzhiyun "msiof2_tx_b",
4295*4882a593Smuzhiyun };
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
4298*4882a593Smuzhiyun "pwm0",
4299*4882a593Smuzhiyun "pwm0_b",
4300*4882a593Smuzhiyun };
4301*4882a593Smuzhiyun
4302*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
4303*4882a593Smuzhiyun "pwm1",
4304*4882a593Smuzhiyun "pwm1_b",
4305*4882a593Smuzhiyun "pwm1_c",
4306*4882a593Smuzhiyun };
4307*4882a593Smuzhiyun
4308*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
4309*4882a593Smuzhiyun "pwm2",
4310*4882a593Smuzhiyun "pwm2_b",
4311*4882a593Smuzhiyun "pwm2_c",
4312*4882a593Smuzhiyun };
4313*4882a593Smuzhiyun
4314*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
4315*4882a593Smuzhiyun "pwm3",
4316*4882a593Smuzhiyun "pwm3_b",
4317*4882a593Smuzhiyun };
4318*4882a593Smuzhiyun
4319*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
4320*4882a593Smuzhiyun "pwm4",
4321*4882a593Smuzhiyun "pwm4_b",
4322*4882a593Smuzhiyun };
4323*4882a593Smuzhiyun
4324*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
4325*4882a593Smuzhiyun "pwm5",
4326*4882a593Smuzhiyun "pwm5_b",
4327*4882a593Smuzhiyun "pwm5_c",
4328*4882a593Smuzhiyun };
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun static const char * const pwm6_groups[] = {
4331*4882a593Smuzhiyun "pwm6",
4332*4882a593Smuzhiyun "pwm6_b",
4333*4882a593Smuzhiyun };
4334*4882a593Smuzhiyun
4335*4882a593Smuzhiyun static const char * const qspi_groups[] = {
4336*4882a593Smuzhiyun "qspi_ctrl",
4337*4882a593Smuzhiyun "qspi_data2",
4338*4882a593Smuzhiyun "qspi_data4",
4339*4882a593Smuzhiyun };
4340*4882a593Smuzhiyun
4341*4882a593Smuzhiyun static const char * const scif0_groups[] = {
4342*4882a593Smuzhiyun "scif0_data",
4343*4882a593Smuzhiyun "scif0_data_b",
4344*4882a593Smuzhiyun "scif0_data_c",
4345*4882a593Smuzhiyun "scif0_data_d",
4346*4882a593Smuzhiyun };
4347*4882a593Smuzhiyun
4348*4882a593Smuzhiyun static const char * const scif1_groups[] = {
4349*4882a593Smuzhiyun "scif1_data",
4350*4882a593Smuzhiyun "scif1_clk",
4351*4882a593Smuzhiyun "scif1_data_b",
4352*4882a593Smuzhiyun "scif1_clk_b",
4353*4882a593Smuzhiyun "scif1_data_c",
4354*4882a593Smuzhiyun "scif1_clk_c",
4355*4882a593Smuzhiyun };
4356*4882a593Smuzhiyun
4357*4882a593Smuzhiyun static const char * const scif2_groups[] = {
4358*4882a593Smuzhiyun "scif2_data",
4359*4882a593Smuzhiyun "scif2_clk",
4360*4882a593Smuzhiyun "scif2_data_b",
4361*4882a593Smuzhiyun "scif2_clk_b",
4362*4882a593Smuzhiyun "scif2_data_c",
4363*4882a593Smuzhiyun "scif2_clk_c",
4364*4882a593Smuzhiyun };
4365*4882a593Smuzhiyun
4366*4882a593Smuzhiyun static const char * const scif3_groups[] = {
4367*4882a593Smuzhiyun "scif3_data",
4368*4882a593Smuzhiyun "scif3_clk",
4369*4882a593Smuzhiyun "scif3_data_b",
4370*4882a593Smuzhiyun "scif3_clk_b",
4371*4882a593Smuzhiyun };
4372*4882a593Smuzhiyun
4373*4882a593Smuzhiyun static const char * const scif4_groups[] = {
4374*4882a593Smuzhiyun "scif4_data",
4375*4882a593Smuzhiyun "scif4_data_b",
4376*4882a593Smuzhiyun "scif4_data_c",
4377*4882a593Smuzhiyun "scif4_data_d",
4378*4882a593Smuzhiyun "scif4_data_e",
4379*4882a593Smuzhiyun };
4380*4882a593Smuzhiyun
4381*4882a593Smuzhiyun static const char * const scif5_groups[] = {
4382*4882a593Smuzhiyun "scif5_data",
4383*4882a593Smuzhiyun "scif5_data_b",
4384*4882a593Smuzhiyun "scif5_data_c",
4385*4882a593Smuzhiyun "scif5_data_d",
4386*4882a593Smuzhiyun };
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun static const char * const scifa0_groups[] = {
4389*4882a593Smuzhiyun "scifa0_data",
4390*4882a593Smuzhiyun "scifa0_data_b",
4391*4882a593Smuzhiyun "scifa0_data_c",
4392*4882a593Smuzhiyun "scifa0_data_d",
4393*4882a593Smuzhiyun };
4394*4882a593Smuzhiyun
4395*4882a593Smuzhiyun static const char * const scifa1_groups[] = {
4396*4882a593Smuzhiyun "scifa1_data",
4397*4882a593Smuzhiyun "scifa1_clk",
4398*4882a593Smuzhiyun "scifa1_data_b",
4399*4882a593Smuzhiyun "scifa1_clk_b",
4400*4882a593Smuzhiyun "scifa1_data_c",
4401*4882a593Smuzhiyun "scifa1_clk_c",
4402*4882a593Smuzhiyun };
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun static const char * const scifa2_groups[] = {
4405*4882a593Smuzhiyun "scifa2_data",
4406*4882a593Smuzhiyun "scifa2_clk",
4407*4882a593Smuzhiyun "scifa2_data_b",
4408*4882a593Smuzhiyun "scifa2_clk_b",
4409*4882a593Smuzhiyun };
4410*4882a593Smuzhiyun
4411*4882a593Smuzhiyun static const char * const scifa3_groups[] = {
4412*4882a593Smuzhiyun "scifa3_data",
4413*4882a593Smuzhiyun "scifa3_clk",
4414*4882a593Smuzhiyun "scifa3_data_b",
4415*4882a593Smuzhiyun "scifa3_clk_b",
4416*4882a593Smuzhiyun };
4417*4882a593Smuzhiyun
4418*4882a593Smuzhiyun static const char * const scifa4_groups[] = {
4419*4882a593Smuzhiyun "scifa4_data",
4420*4882a593Smuzhiyun "scifa4_data_b",
4421*4882a593Smuzhiyun "scifa4_data_c",
4422*4882a593Smuzhiyun "scifa4_data_d",
4423*4882a593Smuzhiyun };
4424*4882a593Smuzhiyun
4425*4882a593Smuzhiyun static const char * const scifa5_groups[] = {
4426*4882a593Smuzhiyun "scifa5_data",
4427*4882a593Smuzhiyun "scifa5_data_b",
4428*4882a593Smuzhiyun "scifa5_data_c",
4429*4882a593Smuzhiyun "scifa5_data_d",
4430*4882a593Smuzhiyun };
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun static const char * const scifb0_groups[] = {
4433*4882a593Smuzhiyun "scifb0_data",
4434*4882a593Smuzhiyun "scifb0_clk",
4435*4882a593Smuzhiyun "scifb0_ctrl",
4436*4882a593Smuzhiyun };
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun static const char * const scifb1_groups[] = {
4439*4882a593Smuzhiyun "scifb1_data",
4440*4882a593Smuzhiyun "scifb1_clk",
4441*4882a593Smuzhiyun };
4442*4882a593Smuzhiyun
4443*4882a593Smuzhiyun static const char * const scifb2_groups[] = {
4444*4882a593Smuzhiyun "scifb2_data",
4445*4882a593Smuzhiyun "scifb2_clk",
4446*4882a593Smuzhiyun "scifb2_ctrl",
4447*4882a593Smuzhiyun };
4448*4882a593Smuzhiyun
4449*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
4450*4882a593Smuzhiyun "scif_clk",
4451*4882a593Smuzhiyun "scif_clk_b",
4452*4882a593Smuzhiyun };
4453*4882a593Smuzhiyun
4454*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
4455*4882a593Smuzhiyun "sdhi0_data1",
4456*4882a593Smuzhiyun "sdhi0_data4",
4457*4882a593Smuzhiyun "sdhi0_ctrl",
4458*4882a593Smuzhiyun "sdhi0_cd",
4459*4882a593Smuzhiyun "sdhi0_wp",
4460*4882a593Smuzhiyun };
4461*4882a593Smuzhiyun
4462*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
4463*4882a593Smuzhiyun "sdhi1_data1",
4464*4882a593Smuzhiyun "sdhi1_data4",
4465*4882a593Smuzhiyun "sdhi1_ctrl",
4466*4882a593Smuzhiyun "sdhi1_cd",
4467*4882a593Smuzhiyun "sdhi1_wp",
4468*4882a593Smuzhiyun };
4469*4882a593Smuzhiyun
4470*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
4471*4882a593Smuzhiyun "sdhi2_data1",
4472*4882a593Smuzhiyun "sdhi2_data4",
4473*4882a593Smuzhiyun "sdhi2_ctrl",
4474*4882a593Smuzhiyun "sdhi2_cd",
4475*4882a593Smuzhiyun "sdhi2_wp",
4476*4882a593Smuzhiyun };
4477*4882a593Smuzhiyun
4478*4882a593Smuzhiyun static const char * const ssi_groups[] = {
4479*4882a593Smuzhiyun "ssi0_data",
4480*4882a593Smuzhiyun "ssi0129_ctrl",
4481*4882a593Smuzhiyun "ssi1_data",
4482*4882a593Smuzhiyun "ssi1_ctrl",
4483*4882a593Smuzhiyun "ssi1_data_b",
4484*4882a593Smuzhiyun "ssi1_ctrl_b",
4485*4882a593Smuzhiyun "ssi2_data",
4486*4882a593Smuzhiyun "ssi2_ctrl",
4487*4882a593Smuzhiyun "ssi2_data_b",
4488*4882a593Smuzhiyun "ssi2_ctrl_b",
4489*4882a593Smuzhiyun "ssi3_data",
4490*4882a593Smuzhiyun "ssi34_ctrl",
4491*4882a593Smuzhiyun "ssi4_data",
4492*4882a593Smuzhiyun "ssi4_ctrl",
4493*4882a593Smuzhiyun "ssi4_data_b",
4494*4882a593Smuzhiyun "ssi4_ctrl_b",
4495*4882a593Smuzhiyun "ssi5_data",
4496*4882a593Smuzhiyun "ssi5_ctrl",
4497*4882a593Smuzhiyun "ssi5_data_b",
4498*4882a593Smuzhiyun "ssi5_ctrl_b",
4499*4882a593Smuzhiyun "ssi6_data",
4500*4882a593Smuzhiyun "ssi6_ctrl",
4501*4882a593Smuzhiyun "ssi6_data_b",
4502*4882a593Smuzhiyun "ssi6_ctrl_b",
4503*4882a593Smuzhiyun "ssi7_data",
4504*4882a593Smuzhiyun "ssi78_ctrl",
4505*4882a593Smuzhiyun "ssi7_data_b",
4506*4882a593Smuzhiyun "ssi78_ctrl_b",
4507*4882a593Smuzhiyun "ssi8_data",
4508*4882a593Smuzhiyun "ssi8_data_b",
4509*4882a593Smuzhiyun "ssi9_data",
4510*4882a593Smuzhiyun "ssi9_ctrl",
4511*4882a593Smuzhiyun "ssi9_data_b",
4512*4882a593Smuzhiyun "ssi9_ctrl_b",
4513*4882a593Smuzhiyun };
4514*4882a593Smuzhiyun
4515*4882a593Smuzhiyun static const char * const tpu_groups[] = {
4516*4882a593Smuzhiyun "tpu_to0",
4517*4882a593Smuzhiyun "tpu_to0_b",
4518*4882a593Smuzhiyun "tpu_to0_c",
4519*4882a593Smuzhiyun "tpu_to1",
4520*4882a593Smuzhiyun "tpu_to1_b",
4521*4882a593Smuzhiyun "tpu_to1_c",
4522*4882a593Smuzhiyun "tpu_to2",
4523*4882a593Smuzhiyun "tpu_to2_b",
4524*4882a593Smuzhiyun "tpu_to2_c",
4525*4882a593Smuzhiyun "tpu_to3",
4526*4882a593Smuzhiyun "tpu_to3_b",
4527*4882a593Smuzhiyun "tpu_to3_c",
4528*4882a593Smuzhiyun };
4529*4882a593Smuzhiyun
4530*4882a593Smuzhiyun static const char * const usb0_groups[] = {
4531*4882a593Smuzhiyun "usb0",
4532*4882a593Smuzhiyun };
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun static const char * const usb1_groups[] = {
4535*4882a593Smuzhiyun "usb1",
4536*4882a593Smuzhiyun };
4537*4882a593Smuzhiyun
4538*4882a593Smuzhiyun static const char * const vin0_groups[] = {
4539*4882a593Smuzhiyun "vin0_data24",
4540*4882a593Smuzhiyun "vin0_data20",
4541*4882a593Smuzhiyun "vin0_data18",
4542*4882a593Smuzhiyun "vin0_data16",
4543*4882a593Smuzhiyun "vin0_data12",
4544*4882a593Smuzhiyun "vin0_data10",
4545*4882a593Smuzhiyun "vin0_data8",
4546*4882a593Smuzhiyun "vin0_sync",
4547*4882a593Smuzhiyun "vin0_field",
4548*4882a593Smuzhiyun "vin0_clkenb",
4549*4882a593Smuzhiyun "vin0_clk",
4550*4882a593Smuzhiyun };
4551*4882a593Smuzhiyun
4552*4882a593Smuzhiyun static const char * const vin1_groups[] = {
4553*4882a593Smuzhiyun "vin1_data12",
4554*4882a593Smuzhiyun "vin1_data10",
4555*4882a593Smuzhiyun "vin1_data8",
4556*4882a593Smuzhiyun "vin1_sync",
4557*4882a593Smuzhiyun "vin1_field",
4558*4882a593Smuzhiyun "vin1_clkenb",
4559*4882a593Smuzhiyun "vin1_clk",
4560*4882a593Smuzhiyun };
4561*4882a593Smuzhiyun
4562*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
4563*4882a593Smuzhiyun SH_PFC_FUNCTION(audio_clk),
4564*4882a593Smuzhiyun SH_PFC_FUNCTION(avb),
4565*4882a593Smuzhiyun SH_PFC_FUNCTION(can0),
4566*4882a593Smuzhiyun SH_PFC_FUNCTION(can1),
4567*4882a593Smuzhiyun SH_PFC_FUNCTION(can_clk),
4568*4882a593Smuzhiyun SH_PFC_FUNCTION(du0),
4569*4882a593Smuzhiyun SH_PFC_FUNCTION(du1),
4570*4882a593Smuzhiyun SH_PFC_FUNCTION(eth),
4571*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif0),
4572*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif1),
4573*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif2),
4574*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c0),
4575*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
4576*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
4577*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c3),
4578*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c4),
4579*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c5),
4580*4882a593Smuzhiyun SH_PFC_FUNCTION(intc),
4581*4882a593Smuzhiyun SH_PFC_FUNCTION(mmc),
4582*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
4583*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
4584*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
4585*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
4586*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
4587*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
4588*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
4589*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm4),
4590*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm5),
4591*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm6),
4592*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi),
4593*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
4594*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
4595*4882a593Smuzhiyun SH_PFC_FUNCTION(scif2),
4596*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
4597*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
4598*4882a593Smuzhiyun SH_PFC_FUNCTION(scif5),
4599*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa0),
4600*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa1),
4601*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa2),
4602*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa3),
4603*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa4),
4604*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa5),
4605*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb0),
4606*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb1),
4607*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb2),
4608*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
4609*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi0),
4610*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi1),
4611*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi2),
4612*4882a593Smuzhiyun SH_PFC_FUNCTION(ssi),
4613*4882a593Smuzhiyun SH_PFC_FUNCTION(tpu),
4614*4882a593Smuzhiyun SH_PFC_FUNCTION(usb0),
4615*4882a593Smuzhiyun SH_PFC_FUNCTION(usb1),
4616*4882a593Smuzhiyun SH_PFC_FUNCTION(vin0),
4617*4882a593Smuzhiyun SH_PFC_FUNCTION(vin1),
4618*4882a593Smuzhiyun };
4619*4882a593Smuzhiyun
4620*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4621*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
4622*4882a593Smuzhiyun GP_0_31_FN, FN_IP2_17_16,
4623*4882a593Smuzhiyun GP_0_30_FN, FN_IP2_15_14,
4624*4882a593Smuzhiyun GP_0_29_FN, FN_IP2_13_12,
4625*4882a593Smuzhiyun GP_0_28_FN, FN_IP2_11_10,
4626*4882a593Smuzhiyun GP_0_27_FN, FN_IP2_9_8,
4627*4882a593Smuzhiyun GP_0_26_FN, FN_IP2_7_6,
4628*4882a593Smuzhiyun GP_0_25_FN, FN_IP2_5_4,
4629*4882a593Smuzhiyun GP_0_24_FN, FN_IP2_3_2,
4630*4882a593Smuzhiyun GP_0_23_FN, FN_IP2_1_0,
4631*4882a593Smuzhiyun GP_0_22_FN, FN_IP1_31_30,
4632*4882a593Smuzhiyun GP_0_21_FN, FN_IP1_29_28,
4633*4882a593Smuzhiyun GP_0_20_FN, FN_IP1_27,
4634*4882a593Smuzhiyun GP_0_19_FN, FN_IP1_26,
4635*4882a593Smuzhiyun GP_0_18_FN, FN_A2,
4636*4882a593Smuzhiyun GP_0_17_FN, FN_IP1_24,
4637*4882a593Smuzhiyun GP_0_16_FN, FN_IP1_23_22,
4638*4882a593Smuzhiyun GP_0_15_FN, FN_IP1_21_20,
4639*4882a593Smuzhiyun GP_0_14_FN, FN_IP1_19_18,
4640*4882a593Smuzhiyun GP_0_13_FN, FN_IP1_17_15,
4641*4882a593Smuzhiyun GP_0_12_FN, FN_IP1_14_13,
4642*4882a593Smuzhiyun GP_0_11_FN, FN_IP1_12_11,
4643*4882a593Smuzhiyun GP_0_10_FN, FN_IP1_10_8,
4644*4882a593Smuzhiyun GP_0_9_FN, FN_IP1_7_6,
4645*4882a593Smuzhiyun GP_0_8_FN, FN_IP1_5_4,
4646*4882a593Smuzhiyun GP_0_7_FN, FN_IP1_3_2,
4647*4882a593Smuzhiyun GP_0_6_FN, FN_IP1_1_0,
4648*4882a593Smuzhiyun GP_0_5_FN, FN_IP0_31_30,
4649*4882a593Smuzhiyun GP_0_4_FN, FN_IP0_29_28,
4650*4882a593Smuzhiyun GP_0_3_FN, FN_IP0_27_26,
4651*4882a593Smuzhiyun GP_0_2_FN, FN_IP0_25,
4652*4882a593Smuzhiyun GP_0_1_FN, FN_IP0_24,
4653*4882a593Smuzhiyun GP_0_0_FN, FN_IP0_23_22, ))
4654*4882a593Smuzhiyun },
4655*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
4656*4882a593Smuzhiyun 0, 0,
4657*4882a593Smuzhiyun 0, 0,
4658*4882a593Smuzhiyun 0, 0,
4659*4882a593Smuzhiyun 0, 0,
4660*4882a593Smuzhiyun 0, 0,
4661*4882a593Smuzhiyun 0, 0,
4662*4882a593Smuzhiyun GP_1_25_FN, FN_DACK0,
4663*4882a593Smuzhiyun GP_1_24_FN, FN_IP7_31,
4664*4882a593Smuzhiyun GP_1_23_FN, FN_IP4_1_0,
4665*4882a593Smuzhiyun GP_1_22_FN, FN_WE1_N,
4666*4882a593Smuzhiyun GP_1_21_FN, FN_WE0_N,
4667*4882a593Smuzhiyun GP_1_20_FN, FN_IP3_31,
4668*4882a593Smuzhiyun GP_1_19_FN, FN_IP3_30,
4669*4882a593Smuzhiyun GP_1_18_FN, FN_IP3_29_27,
4670*4882a593Smuzhiyun GP_1_17_FN, FN_IP3_26_24,
4671*4882a593Smuzhiyun GP_1_16_FN, FN_IP3_23_21,
4672*4882a593Smuzhiyun GP_1_15_FN, FN_IP3_20_18,
4673*4882a593Smuzhiyun GP_1_14_FN, FN_IP3_17_15,
4674*4882a593Smuzhiyun GP_1_13_FN, FN_IP3_14_13,
4675*4882a593Smuzhiyun GP_1_12_FN, FN_IP3_12,
4676*4882a593Smuzhiyun GP_1_11_FN, FN_IP3_11,
4677*4882a593Smuzhiyun GP_1_10_FN, FN_IP3_10,
4678*4882a593Smuzhiyun GP_1_9_FN, FN_IP3_9_8,
4679*4882a593Smuzhiyun GP_1_8_FN, FN_IP3_7_6,
4680*4882a593Smuzhiyun GP_1_7_FN, FN_IP3_5_4,
4681*4882a593Smuzhiyun GP_1_6_FN, FN_IP3_3_2,
4682*4882a593Smuzhiyun GP_1_5_FN, FN_IP3_1_0,
4683*4882a593Smuzhiyun GP_1_4_FN, FN_IP2_31_30,
4684*4882a593Smuzhiyun GP_1_3_FN, FN_IP2_29_27,
4685*4882a593Smuzhiyun GP_1_2_FN, FN_IP2_26_24,
4686*4882a593Smuzhiyun GP_1_1_FN, FN_IP2_23_21,
4687*4882a593Smuzhiyun GP_1_0_FN, FN_IP2_20_18, ))
4688*4882a593Smuzhiyun },
4689*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
4690*4882a593Smuzhiyun GP_2_31_FN, FN_IP6_7_6,
4691*4882a593Smuzhiyun GP_2_30_FN, FN_IP6_5_4,
4692*4882a593Smuzhiyun GP_2_29_FN, FN_IP6_3_2,
4693*4882a593Smuzhiyun GP_2_28_FN, FN_IP6_1_0,
4694*4882a593Smuzhiyun GP_2_27_FN, FN_IP5_31_30,
4695*4882a593Smuzhiyun GP_2_26_FN, FN_IP5_29_28,
4696*4882a593Smuzhiyun GP_2_25_FN, FN_IP5_27_26,
4697*4882a593Smuzhiyun GP_2_24_FN, FN_IP5_25_24,
4698*4882a593Smuzhiyun GP_2_23_FN, FN_IP5_23_22,
4699*4882a593Smuzhiyun GP_2_22_FN, FN_IP5_21_20,
4700*4882a593Smuzhiyun GP_2_21_FN, FN_IP5_19_18,
4701*4882a593Smuzhiyun GP_2_20_FN, FN_IP5_17_16,
4702*4882a593Smuzhiyun GP_2_19_FN, FN_IP5_15_14,
4703*4882a593Smuzhiyun GP_2_18_FN, FN_IP5_13_12,
4704*4882a593Smuzhiyun GP_2_17_FN, FN_IP5_11_9,
4705*4882a593Smuzhiyun GP_2_16_FN, FN_IP5_8_6,
4706*4882a593Smuzhiyun GP_2_15_FN, FN_IP5_5_4,
4707*4882a593Smuzhiyun GP_2_14_FN, FN_IP5_3_2,
4708*4882a593Smuzhiyun GP_2_13_FN, FN_IP5_1_0,
4709*4882a593Smuzhiyun GP_2_12_FN, FN_IP4_31_30,
4710*4882a593Smuzhiyun GP_2_11_FN, FN_IP4_29_28,
4711*4882a593Smuzhiyun GP_2_10_FN, FN_IP4_27_26,
4712*4882a593Smuzhiyun GP_2_9_FN, FN_IP4_25_23,
4713*4882a593Smuzhiyun GP_2_8_FN, FN_IP4_22_20,
4714*4882a593Smuzhiyun GP_2_7_FN, FN_IP4_19_18,
4715*4882a593Smuzhiyun GP_2_6_FN, FN_IP4_17_16,
4716*4882a593Smuzhiyun GP_2_5_FN, FN_IP4_15_14,
4717*4882a593Smuzhiyun GP_2_4_FN, FN_IP4_13_12,
4718*4882a593Smuzhiyun GP_2_3_FN, FN_IP4_11_10,
4719*4882a593Smuzhiyun GP_2_2_FN, FN_IP4_9_8,
4720*4882a593Smuzhiyun GP_2_1_FN, FN_IP4_7_5,
4721*4882a593Smuzhiyun GP_2_0_FN, FN_IP4_4_2 ))
4722*4882a593Smuzhiyun },
4723*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
4724*4882a593Smuzhiyun GP_3_31_FN, FN_IP8_22_20,
4725*4882a593Smuzhiyun GP_3_30_FN, FN_IP8_19_17,
4726*4882a593Smuzhiyun GP_3_29_FN, FN_IP8_16_15,
4727*4882a593Smuzhiyun GP_3_28_FN, FN_IP8_14_12,
4728*4882a593Smuzhiyun GP_3_27_FN, FN_IP8_11_9,
4729*4882a593Smuzhiyun GP_3_26_FN, FN_IP8_8_6,
4730*4882a593Smuzhiyun GP_3_25_FN, FN_IP8_5_3,
4731*4882a593Smuzhiyun GP_3_24_FN, FN_IP8_2_0,
4732*4882a593Smuzhiyun GP_3_23_FN, FN_IP7_29_27,
4733*4882a593Smuzhiyun GP_3_22_FN, FN_IP7_26_24,
4734*4882a593Smuzhiyun GP_3_21_FN, FN_IP7_23_21,
4735*4882a593Smuzhiyun GP_3_20_FN, FN_IP7_20_18,
4736*4882a593Smuzhiyun GP_3_19_FN, FN_IP7_17_15,
4737*4882a593Smuzhiyun GP_3_18_FN, FN_IP7_14_12,
4738*4882a593Smuzhiyun GP_3_17_FN, FN_IP7_11_9,
4739*4882a593Smuzhiyun GP_3_16_FN, FN_IP7_8_6,
4740*4882a593Smuzhiyun GP_3_15_FN, FN_IP7_5_3,
4741*4882a593Smuzhiyun GP_3_14_FN, FN_IP7_2_0,
4742*4882a593Smuzhiyun GP_3_13_FN, FN_IP6_31_29,
4743*4882a593Smuzhiyun GP_3_12_FN, FN_IP6_28_26,
4744*4882a593Smuzhiyun GP_3_11_FN, FN_IP6_25_23,
4745*4882a593Smuzhiyun GP_3_10_FN, FN_IP6_22_20,
4746*4882a593Smuzhiyun GP_3_9_FN, FN_IP6_19_17,
4747*4882a593Smuzhiyun GP_3_8_FN, FN_IP6_16,
4748*4882a593Smuzhiyun GP_3_7_FN, FN_IP6_15,
4749*4882a593Smuzhiyun GP_3_6_FN, FN_IP6_14,
4750*4882a593Smuzhiyun GP_3_5_FN, FN_IP6_13,
4751*4882a593Smuzhiyun GP_3_4_FN, FN_IP6_12,
4752*4882a593Smuzhiyun GP_3_3_FN, FN_IP6_11,
4753*4882a593Smuzhiyun GP_3_2_FN, FN_IP6_10,
4754*4882a593Smuzhiyun GP_3_1_FN, FN_IP6_9,
4755*4882a593Smuzhiyun GP_3_0_FN, FN_IP6_8 ))
4756*4882a593Smuzhiyun },
4757*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
4758*4882a593Smuzhiyun GP_4_31_FN, FN_IP11_17_16,
4759*4882a593Smuzhiyun GP_4_30_FN, FN_IP11_15_14,
4760*4882a593Smuzhiyun GP_4_29_FN, FN_IP11_13_11,
4761*4882a593Smuzhiyun GP_4_28_FN, FN_IP11_10_8,
4762*4882a593Smuzhiyun GP_4_27_FN, FN_IP11_7_6,
4763*4882a593Smuzhiyun GP_4_26_FN, FN_IP11_5_3,
4764*4882a593Smuzhiyun GP_4_25_FN, FN_IP11_2_0,
4765*4882a593Smuzhiyun GP_4_24_FN, FN_IP10_31_30,
4766*4882a593Smuzhiyun GP_4_23_FN, FN_IP10_29_27,
4767*4882a593Smuzhiyun GP_4_22_FN, FN_IP10_26_24,
4768*4882a593Smuzhiyun GP_4_21_FN, FN_IP10_23_21,
4769*4882a593Smuzhiyun GP_4_20_FN, FN_IP10_20_18,
4770*4882a593Smuzhiyun GP_4_19_FN, FN_IP10_17_15,
4771*4882a593Smuzhiyun GP_4_18_FN, FN_IP10_14_12,
4772*4882a593Smuzhiyun GP_4_17_FN, FN_IP10_11_9,
4773*4882a593Smuzhiyun GP_4_16_FN, FN_IP10_8_6,
4774*4882a593Smuzhiyun GP_4_15_FN, FN_IP10_5_3,
4775*4882a593Smuzhiyun GP_4_14_FN, FN_IP10_2_0,
4776*4882a593Smuzhiyun GP_4_13_FN, FN_IP9_30_28,
4777*4882a593Smuzhiyun GP_4_12_FN, FN_IP9_27_25,
4778*4882a593Smuzhiyun GP_4_11_FN, FN_IP9_24_22,
4779*4882a593Smuzhiyun GP_4_10_FN, FN_IP9_21_19,
4780*4882a593Smuzhiyun GP_4_9_FN, FN_IP9_18_17,
4781*4882a593Smuzhiyun GP_4_8_FN, FN_IP9_16_15,
4782*4882a593Smuzhiyun GP_4_7_FN, FN_IP9_14_12,
4783*4882a593Smuzhiyun GP_4_6_FN, FN_IP9_11_9,
4784*4882a593Smuzhiyun GP_4_5_FN, FN_IP9_8_6,
4785*4882a593Smuzhiyun GP_4_4_FN, FN_IP9_5_3,
4786*4882a593Smuzhiyun GP_4_3_FN, FN_IP9_2_0,
4787*4882a593Smuzhiyun GP_4_2_FN, FN_IP8_31_29,
4788*4882a593Smuzhiyun GP_4_1_FN, FN_IP8_28_26,
4789*4882a593Smuzhiyun GP_4_0_FN, FN_IP8_25_23 ))
4790*4882a593Smuzhiyun },
4791*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
4792*4882a593Smuzhiyun 0, 0,
4793*4882a593Smuzhiyun 0, 0,
4794*4882a593Smuzhiyun 0, 0,
4795*4882a593Smuzhiyun 0, 0,
4796*4882a593Smuzhiyun GP_5_27_FN, FN_USB1_OVC,
4797*4882a593Smuzhiyun GP_5_26_FN, FN_USB1_PWEN,
4798*4882a593Smuzhiyun GP_5_25_FN, FN_USB0_OVC,
4799*4882a593Smuzhiyun GP_5_24_FN, FN_USB0_PWEN,
4800*4882a593Smuzhiyun GP_5_23_FN, FN_IP13_26_24,
4801*4882a593Smuzhiyun GP_5_22_FN, FN_IP13_23_21,
4802*4882a593Smuzhiyun GP_5_21_FN, FN_IP13_20_18,
4803*4882a593Smuzhiyun GP_5_20_FN, FN_IP13_17_15,
4804*4882a593Smuzhiyun GP_5_19_FN, FN_IP13_14_12,
4805*4882a593Smuzhiyun GP_5_18_FN, FN_IP13_11_9,
4806*4882a593Smuzhiyun GP_5_17_FN, FN_IP13_8_6,
4807*4882a593Smuzhiyun GP_5_16_FN, FN_IP13_5_3,
4808*4882a593Smuzhiyun GP_5_15_FN, FN_IP13_2_0,
4809*4882a593Smuzhiyun GP_5_14_FN, FN_IP12_29_27,
4810*4882a593Smuzhiyun GP_5_13_FN, FN_IP12_26_24,
4811*4882a593Smuzhiyun GP_5_12_FN, FN_IP12_23_21,
4812*4882a593Smuzhiyun GP_5_11_FN, FN_IP12_20_18,
4813*4882a593Smuzhiyun GP_5_10_FN, FN_IP12_17_15,
4814*4882a593Smuzhiyun GP_5_9_FN, FN_IP12_14_13,
4815*4882a593Smuzhiyun GP_5_8_FN, FN_IP12_12_11,
4816*4882a593Smuzhiyun GP_5_7_FN, FN_IP12_10_9,
4817*4882a593Smuzhiyun GP_5_6_FN, FN_IP12_8_6,
4818*4882a593Smuzhiyun GP_5_5_FN, FN_IP12_5_3,
4819*4882a593Smuzhiyun GP_5_4_FN, FN_IP12_2_0,
4820*4882a593Smuzhiyun GP_5_3_FN, FN_IP11_29_27,
4821*4882a593Smuzhiyun GP_5_2_FN, FN_IP11_26_24,
4822*4882a593Smuzhiyun GP_5_1_FN, FN_IP11_23_21,
4823*4882a593Smuzhiyun GP_5_0_FN, FN_IP11_20_18 ))
4824*4882a593Smuzhiyun },
4825*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1, GROUP(
4826*4882a593Smuzhiyun 0, 0,
4827*4882a593Smuzhiyun 0, 0,
4828*4882a593Smuzhiyun 0, 0,
4829*4882a593Smuzhiyun 0, 0,
4830*4882a593Smuzhiyun 0, 0,
4831*4882a593Smuzhiyun 0, 0,
4832*4882a593Smuzhiyun GP_6_25_FN, FN_IP0_21_20,
4833*4882a593Smuzhiyun GP_6_24_FN, FN_IP0_19_18,
4834*4882a593Smuzhiyun GP_6_23_FN, FN_IP0_17,
4835*4882a593Smuzhiyun GP_6_22_FN, FN_IP0_16,
4836*4882a593Smuzhiyun GP_6_21_FN, FN_IP0_15,
4837*4882a593Smuzhiyun GP_6_20_FN, FN_IP0_14,
4838*4882a593Smuzhiyun GP_6_19_FN, FN_IP0_13,
4839*4882a593Smuzhiyun GP_6_18_FN, FN_IP0_12,
4840*4882a593Smuzhiyun GP_6_17_FN, FN_IP0_11,
4841*4882a593Smuzhiyun GP_6_16_FN, FN_IP0_10,
4842*4882a593Smuzhiyun GP_6_15_FN, FN_IP0_9_8,
4843*4882a593Smuzhiyun GP_6_14_FN, FN_IP0_0,
4844*4882a593Smuzhiyun GP_6_13_FN, FN_SD1_DATA3,
4845*4882a593Smuzhiyun GP_6_12_FN, FN_SD1_DATA2,
4846*4882a593Smuzhiyun GP_6_11_FN, FN_SD1_DATA1,
4847*4882a593Smuzhiyun GP_6_10_FN, FN_SD1_DATA0,
4848*4882a593Smuzhiyun GP_6_9_FN, FN_SD1_CMD,
4849*4882a593Smuzhiyun GP_6_8_FN, FN_SD1_CLK,
4850*4882a593Smuzhiyun GP_6_7_FN, FN_SD0_WP,
4851*4882a593Smuzhiyun GP_6_6_FN, FN_SD0_CD,
4852*4882a593Smuzhiyun GP_6_5_FN, FN_SD0_DATA3,
4853*4882a593Smuzhiyun GP_6_4_FN, FN_SD0_DATA2,
4854*4882a593Smuzhiyun GP_6_3_FN, FN_SD0_DATA1,
4855*4882a593Smuzhiyun GP_6_2_FN, FN_SD0_DATA0,
4856*4882a593Smuzhiyun GP_6_1_FN, FN_SD0_CMD,
4857*4882a593Smuzhiyun GP_6_0_FN, FN_SD0_CLK ))
4858*4882a593Smuzhiyun },
4859*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
4860*4882a593Smuzhiyun GROUP(2, 2, 2, 1, 1, 2, 2, 2, 1, 1, 1, 1,
4861*4882a593Smuzhiyun 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1),
4862*4882a593Smuzhiyun GROUP(
4863*4882a593Smuzhiyun /* IP0_31_30 [2] */
4864*4882a593Smuzhiyun FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D, 0,
4865*4882a593Smuzhiyun /* IP0_29_28 [2] */
4866*4882a593Smuzhiyun FN_D4, FN_I2C3_SDA_B, FN_SCIF5_TXD_B, 0,
4867*4882a593Smuzhiyun /* IP0_27_26 [2] */
4868*4882a593Smuzhiyun FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, 0,
4869*4882a593Smuzhiyun /* IP0_25 [1] */
4870*4882a593Smuzhiyun FN_D2, FN_SCIFA3_TXD_B,
4871*4882a593Smuzhiyun /* IP0_24 [1] */
4872*4882a593Smuzhiyun FN_D1, FN_SCIFA3_RXD_B,
4873*4882a593Smuzhiyun /* IP0_23_22 [2] */
4874*4882a593Smuzhiyun FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, 0,
4875*4882a593Smuzhiyun /* IP0_21_20 [2] */
4876*4882a593Smuzhiyun FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B, FN_CAN1_TX,
4877*4882a593Smuzhiyun /* IP0_19_18 [2] */
4878*4882a593Smuzhiyun FN_MMC_D6, FN_SCIF0_RXD, FN_I2C2_SCL_B, FN_CAN1_RX,
4879*4882a593Smuzhiyun /* IP0_17 [1] */
4880*4882a593Smuzhiyun FN_MMC_D5, FN_SD2_WP,
4881*4882a593Smuzhiyun /* IP0_16 [1] */
4882*4882a593Smuzhiyun FN_MMC_D4, FN_SD2_CD,
4883*4882a593Smuzhiyun /* IP0_15 [1] */
4884*4882a593Smuzhiyun FN_MMC_D3, FN_SD2_DATA3,
4885*4882a593Smuzhiyun /* IP0_14 [1] */
4886*4882a593Smuzhiyun FN_MMC_D2, FN_SD2_DATA2,
4887*4882a593Smuzhiyun /* IP0_13 [1] */
4888*4882a593Smuzhiyun FN_MMC_D1, FN_SD2_DATA1,
4889*4882a593Smuzhiyun /* IP0_12 [1] */
4890*4882a593Smuzhiyun FN_MMC_D0, FN_SD2_DATA0,
4891*4882a593Smuzhiyun /* IP0_11 [1] */
4892*4882a593Smuzhiyun FN_MMC_CMD, FN_SD2_CMD,
4893*4882a593Smuzhiyun /* IP0_10 [1] */
4894*4882a593Smuzhiyun FN_MMC_CLK, FN_SD2_CLK,
4895*4882a593Smuzhiyun /* IP0_9_8 [2] */
4896*4882a593Smuzhiyun FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, 0,
4897*4882a593Smuzhiyun /* IP0_7 [1] */
4898*4882a593Smuzhiyun 0, 0,
4899*4882a593Smuzhiyun /* IP0_6 [1] */
4900*4882a593Smuzhiyun 0, 0,
4901*4882a593Smuzhiyun /* IP0_5 [1] */
4902*4882a593Smuzhiyun 0, 0,
4903*4882a593Smuzhiyun /* IP0_4 [1] */
4904*4882a593Smuzhiyun 0, 0,
4905*4882a593Smuzhiyun /* IP0_3 [1] */
4906*4882a593Smuzhiyun 0, 0,
4907*4882a593Smuzhiyun /* IP0_2 [1] */
4908*4882a593Smuzhiyun 0, 0,
4909*4882a593Smuzhiyun /* IP0_1 [1] */
4910*4882a593Smuzhiyun 0, 0,
4911*4882a593Smuzhiyun /* IP0_0 [1] */
4912*4882a593Smuzhiyun FN_SD1_CD, FN_CAN0_RX, ))
4913*4882a593Smuzhiyun },
4914*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
4915*4882a593Smuzhiyun GROUP(2, 2, 1, 1, 1, 1, 2, 2, 2, 3, 2, 2,
4916*4882a593Smuzhiyun 3, 2, 2, 2, 2),
4917*4882a593Smuzhiyun GROUP(
4918*4882a593Smuzhiyun /* IP1_31_30 [2] */
4919*4882a593Smuzhiyun FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
4920*4882a593Smuzhiyun /* IP1_29_28 [2] */
4921*4882a593Smuzhiyun FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
4922*4882a593Smuzhiyun /* IP1_27 [1] */
4923*4882a593Smuzhiyun FN_A4, FN_SCIFB0_TXD,
4924*4882a593Smuzhiyun /* IP1_26 [1] */
4925*4882a593Smuzhiyun FN_A3, FN_SCIFB0_SCK,
4926*4882a593Smuzhiyun /* IP1_25 [1] */
4927*4882a593Smuzhiyun 0, 0,
4928*4882a593Smuzhiyun /* IP1_24 [1] */
4929*4882a593Smuzhiyun FN_A1, FN_SCIFB1_TXD,
4930*4882a593Smuzhiyun /* IP1_23_22 [2] */
4931*4882a593Smuzhiyun FN_A0, FN_SCIFB1_SCK, FN_PWM3_B, 0,
4932*4882a593Smuzhiyun /* IP1_21_20 [2] */
4933*4882a593Smuzhiyun FN_D15, FN_SCIFA1_TXD, FN_I2C5_SDA_B, 0,
4934*4882a593Smuzhiyun /* IP1_19_18 [2] */
4935*4882a593Smuzhiyun FN_D14, FN_SCIFA1_RXD, FN_I2C5_SCL_B, 0,
4936*4882a593Smuzhiyun /* IP1_17_15 [3] */
4937*4882a593Smuzhiyun FN_D13, FN_SCIFA1_SCK, 0, FN_PWM2_C, FN_TCLK2_B,
4938*4882a593Smuzhiyun 0, 0, 0,
4939*4882a593Smuzhiyun /* IP1_14_13 [2] */
4940*4882a593Smuzhiyun FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D,
4941*4882a593Smuzhiyun /* IP1_12_11 [2] */
4942*4882a593Smuzhiyun FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
4943*4882a593Smuzhiyun /* IP1_10_8 [3] */
4944*4882a593Smuzhiyun FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
4945*4882a593Smuzhiyun 0, 0, 0,
4946*4882a593Smuzhiyun /* IP1_7_6 [2] */
4947*4882a593Smuzhiyun FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B, 0,
4948*4882a593Smuzhiyun /* IP1_5_4 [2] */
4949*4882a593Smuzhiyun FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, 0,
4950*4882a593Smuzhiyun /* IP1_3_2 [2] */
4951*4882a593Smuzhiyun FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B,
4952*4882a593Smuzhiyun /* IP1_1_0 [2] */
4953*4882a593Smuzhiyun FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, 0, ))
4954*4882a593Smuzhiyun },
4955*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
4956*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 2, 2, 2),
4957*4882a593Smuzhiyun GROUP(
4958*4882a593Smuzhiyun /* IP2_31_30 [2] */
4959*4882a593Smuzhiyun FN_A20, FN_SPCLK, 0, 0,
4960*4882a593Smuzhiyun /* IP2_29_27 [3] */
4961*4882a593Smuzhiyun FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2,
4962*4882a593Smuzhiyun 0, 0, 0, 0,
4963*4882a593Smuzhiyun /* IP2_26_24 [3] */
4964*4882a593Smuzhiyun FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B,
4965*4882a593Smuzhiyun 0, 0, 0, 0,
4966*4882a593Smuzhiyun /* IP2_23_21 [3] */
4967*4882a593Smuzhiyun FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
4968*4882a593Smuzhiyun 0, 0, 0, 0,
4969*4882a593Smuzhiyun /* IP2_20_18 [3] */
4970*4882a593Smuzhiyun FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN,
4971*4882a593Smuzhiyun 0, FN_CAN_CLK_C, FN_TPUTO2_B, 0,
4972*4882a593Smuzhiyun /* IP2_17_16 [2] */
4973*4882a593Smuzhiyun FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1,
4974*4882a593Smuzhiyun /* IP2_15_14 [2] */
4975*4882a593Smuzhiyun FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
4976*4882a593Smuzhiyun /* IP2_13_12 [2] */
4977*4882a593Smuzhiyun FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B, 0,
4978*4882a593Smuzhiyun /* IP2_11_10 [2] */
4979*4882a593Smuzhiyun FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, 0,
4980*4882a593Smuzhiyun /* IP2_9_8 [2] */
4981*4882a593Smuzhiyun FN_A11, FN_MSIOF1_SYNC, FN_IIC0_SDA_B, 0,
4982*4882a593Smuzhiyun /* IP2_7_6 [2] */
4983*4882a593Smuzhiyun FN_A10, FN_MSIOF1_SCK, FN_IIC0_SCL_B, 0,
4984*4882a593Smuzhiyun /* IP2_5_4 [2] */
4985*4882a593Smuzhiyun FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, 0,
4986*4882a593Smuzhiyun /* IP2_3_2 [2] */
4987*4882a593Smuzhiyun FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B, 0,
4988*4882a593Smuzhiyun /* IP2_1_0 [2] */
4989*4882a593Smuzhiyun FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, 0, ))
4990*4882a593Smuzhiyun },
4991*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
4992*4882a593Smuzhiyun GROUP(1, 1, 3, 3, 3, 3, 3, 2, 1, 1, 1, 2,
4993*4882a593Smuzhiyun 2, 2, 2, 2),
4994*4882a593Smuzhiyun GROUP(
4995*4882a593Smuzhiyun /* IP3_31 [1] */
4996*4882a593Smuzhiyun FN_RD_WR_N, FN_ATAG1_N,
4997*4882a593Smuzhiyun /* IP3_30 [1] */
4998*4882a593Smuzhiyun FN_RD_N, FN_ATACS11_N,
4999*4882a593Smuzhiyun /* IP3_29_27 [3] */
5000*4882a593Smuzhiyun FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N,
5001*4882a593Smuzhiyun 0, 0, 0,
5002*4882a593Smuzhiyun /* IP3_26_24 [3] */
5003*4882a593Smuzhiyun FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B,
5004*4882a593Smuzhiyun 0, FN_FMIN, FN_SCIFB2_RTS_N, 0,
5005*4882a593Smuzhiyun /* IP3_23_21 [3] */
5006*4882a593Smuzhiyun FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B,
5007*4882a593Smuzhiyun 0, FN_FMCLK, FN_SCIFB2_CTS_N, 0,
5008*4882a593Smuzhiyun /* IP3_20_18 [3] */
5009*4882a593Smuzhiyun FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B,
5010*4882a593Smuzhiyun 0, FN_BPFCLK, FN_SCIFB2_SCK, 0,
5011*4882a593Smuzhiyun /* IP3_17_15 [3] */
5012*4882a593Smuzhiyun FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B,
5013*4882a593Smuzhiyun 0, FN_TPUTO3, FN_SCIFB2_TXD, 0,
5014*4882a593Smuzhiyun /* IP3_14_13 [2] */
5015*4882a593Smuzhiyun FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11,
5016*4882a593Smuzhiyun /* IP3_12 [1] */
5017*4882a593Smuzhiyun FN_EX_CS0_N, FN_VI1_DATA10,
5018*4882a593Smuzhiyun /* IP3_11 [1] */
5019*4882a593Smuzhiyun FN_CS1_N_A26, FN_VI1_DATA9,
5020*4882a593Smuzhiyun /* IP3_10 [1] */
5021*4882a593Smuzhiyun FN_CS0_N, FN_VI1_DATA8,
5022*4882a593Smuzhiyun /* IP3_9_8 [2] */
5023*4882a593Smuzhiyun FN_A25, FN_SSL, FN_ATARD1_N, 0,
5024*4882a593Smuzhiyun /* IP3_7_6 [2] */
5025*4882a593Smuzhiyun FN_A24, FN_IO3, FN_EX_WAIT2, 0,
5026*4882a593Smuzhiyun /* IP3_5_4 [2] */
5027*4882a593Smuzhiyun FN_A23, FN_IO2, 0, FN_ATAWR1_N,
5028*4882a593Smuzhiyun /* IP3_3_2 [2] */
5029*4882a593Smuzhiyun FN_A22, FN_MISO_IO1, 0, FN_ATADIR1_N,
5030*4882a593Smuzhiyun /* IP3_1_0 [2] */
5031*4882a593Smuzhiyun FN_A21, FN_MOSI_IO0, 0, 0, ))
5032*4882a593Smuzhiyun },
5033*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5034*4882a593Smuzhiyun GROUP(2, 2, 2, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 2),
5035*4882a593Smuzhiyun GROUP(
5036*4882a593Smuzhiyun /* IP4_31_30 [2] */
5037*4882a593Smuzhiyun FN_DU0_DG4, FN_LCDOUT12, 0, 0,
5038*4882a593Smuzhiyun /* IP4_29_28 [2] */
5039*4882a593Smuzhiyun FN_DU0_DG3, FN_LCDOUT11, 0, 0,
5040*4882a593Smuzhiyun /* IP4_27_26 [2] */
5041*4882a593Smuzhiyun FN_DU0_DG2, FN_LCDOUT10, 0, 0,
5042*4882a593Smuzhiyun /* IP4_25_23 [3] */
5043*4882a593Smuzhiyun FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D,
5044*4882a593Smuzhiyun 0, 0, 0, 0,
5045*4882a593Smuzhiyun /* IP4_22_20 [3] */
5046*4882a593Smuzhiyun FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D,
5047*4882a593Smuzhiyun 0, 0, 0, 0,
5048*4882a593Smuzhiyun /* IP4_19_18 [2] */
5049*4882a593Smuzhiyun FN_DU0_DR7, FN_LCDOUT23, 0, 0,
5050*4882a593Smuzhiyun /* IP4_17_16 [2] */
5051*4882a593Smuzhiyun FN_DU0_DR6, FN_LCDOUT22, 0, 0,
5052*4882a593Smuzhiyun /* IP4_15_14 [2] */
5053*4882a593Smuzhiyun FN_DU0_DR5, FN_LCDOUT21, 0, 0,
5054*4882a593Smuzhiyun /* IP4_13_12 [2] */
5055*4882a593Smuzhiyun FN_DU0_DR4, FN_LCDOUT20, 0, 0,
5056*4882a593Smuzhiyun /* IP4_11_10 [2] */
5057*4882a593Smuzhiyun FN_DU0_DR3, FN_LCDOUT19, 0, 0,
5058*4882a593Smuzhiyun /* IP4_9_8 [2] */
5059*4882a593Smuzhiyun FN_DU0_DR2, FN_LCDOUT18, 0, 0,
5060*4882a593Smuzhiyun /* IP4_7_5 [3] */
5061*4882a593Smuzhiyun FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D,
5062*4882a593Smuzhiyun 0, 0, 0, 0,
5063*4882a593Smuzhiyun /* IP4_4_2 [3] */
5064*4882a593Smuzhiyun FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D,
5065*4882a593Smuzhiyun 0, 0, 0, 0,
5066*4882a593Smuzhiyun /* IP4_1_0 [2] */
5067*4882a593Smuzhiyun FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, 0, ))
5068*4882a593Smuzhiyun },
5069*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5070*4882a593Smuzhiyun GROUP(2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3,
5071*4882a593Smuzhiyun 2, 2, 2),
5072*4882a593Smuzhiyun GROUP(
5073*4882a593Smuzhiyun /* IP5_31_30 [2] */
5074*4882a593Smuzhiyun FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, 0, 0,
5075*4882a593Smuzhiyun /* IP5_29_28 [2] */
5076*4882a593Smuzhiyun FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, 0, 0,
5077*4882a593Smuzhiyun /* IP5_27_26 [2] */
5078*4882a593Smuzhiyun FN_DU0_DOTCLKOUT0, FN_QCLK, 0, 0,
5079*4882a593Smuzhiyun /* IP5_25_24 [2] */
5080*4882a593Smuzhiyun FN_DU0_DOTCLKIN, FN_QSTVA_QVS, 0, 0,
5081*4882a593Smuzhiyun /* IP5_23_22 [2] */
5082*4882a593Smuzhiyun FN_DU0_DB7, FN_LCDOUT7, 0, 0,
5083*4882a593Smuzhiyun /* IP5_21_20 [2] */
5084*4882a593Smuzhiyun FN_DU0_DB6, FN_LCDOUT6, 0, 0,
5085*4882a593Smuzhiyun /* IP5_19_18 [2] */
5086*4882a593Smuzhiyun FN_DU0_DB5, FN_LCDOUT5, 0, 0,
5087*4882a593Smuzhiyun /* IP5_17_16 [2] */
5088*4882a593Smuzhiyun FN_DU0_DB4, FN_LCDOUT4, 0, 0,
5089*4882a593Smuzhiyun /* IP5_15_14 [2] */
5090*4882a593Smuzhiyun FN_DU0_DB3, FN_LCDOUT3, 0, 0,
5091*4882a593Smuzhiyun /* IP5_13_12 [2] */
5092*4882a593Smuzhiyun FN_DU0_DB2, FN_LCDOUT2, 0, 0,
5093*4882a593Smuzhiyun /* IP5_11_9 [3] */
5094*4882a593Smuzhiyun FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D,
5095*4882a593Smuzhiyun FN_CAN0_TX_C, 0, 0, 0,
5096*4882a593Smuzhiyun /* IP5_8_6 [3] */
5097*4882a593Smuzhiyun FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D,
5098*4882a593Smuzhiyun FN_CAN0_RX_C, 0, 0, 0,
5099*4882a593Smuzhiyun /* IP5_5_4 [2] */
5100*4882a593Smuzhiyun FN_DU0_DG7, FN_LCDOUT15, 0, 0,
5101*4882a593Smuzhiyun /* IP5_3_2 [2] */
5102*4882a593Smuzhiyun FN_DU0_DG6, FN_LCDOUT14, 0, 0,
5103*4882a593Smuzhiyun /* IP5_1_0 [2] */
5104*4882a593Smuzhiyun FN_DU0_DG5, FN_LCDOUT13, 0, 0, ))
5105*4882a593Smuzhiyun },
5106*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5107*4882a593Smuzhiyun GROUP(3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 1,
5108*4882a593Smuzhiyun 1, 1, 2, 2, 2, 2),
5109*4882a593Smuzhiyun GROUP(
5110*4882a593Smuzhiyun /* IP6_31_29 [3] */
5111*4882a593Smuzhiyun FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_I2C5_SCL_D,
5112*4882a593Smuzhiyun FN_AVB_TX_CLK, FN_ADIDATA, 0, 0,
5113*4882a593Smuzhiyun /* IP6_28_26 [3] */
5114*4882a593Smuzhiyun FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C,
5115*4882a593Smuzhiyun FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN, 0, 0, 0,
5116*4882a593Smuzhiyun /* IP6_25_23 [3] */
5117*4882a593Smuzhiyun FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C,
5118*4882a593Smuzhiyun FN_AVB_COL, 0, 0, 0,
5119*4882a593Smuzhiyun /* IP6_22_20 [3] */
5120*4882a593Smuzhiyun FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C,
5121*4882a593Smuzhiyun FN_AVB_RX_ER, 0, 0, 0,
5122*4882a593Smuzhiyun /* IP6_19_17 [3] */
5123*4882a593Smuzhiyun FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C,
5124*4882a593Smuzhiyun FN_AVB_RXD7, 0, 0, 0,
5125*4882a593Smuzhiyun /* IP6_16 [1] */
5126*4882a593Smuzhiyun FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6,
5127*4882a593Smuzhiyun /* IP6_15 [1] */
5128*4882a593Smuzhiyun FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5,
5129*4882a593Smuzhiyun /* IP6_14 [1] */
5130*4882a593Smuzhiyun FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4,
5131*4882a593Smuzhiyun /* IP6_13 [1] */
5132*4882a593Smuzhiyun FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3,
5133*4882a593Smuzhiyun /* IP6_12 [1] */
5134*4882a593Smuzhiyun FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2,
5135*4882a593Smuzhiyun /* IP6_11 [1] */
5136*4882a593Smuzhiyun FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1,
5137*4882a593Smuzhiyun /* IP6_10 [1] */
5138*4882a593Smuzhiyun FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0,
5139*4882a593Smuzhiyun /* IP6_9 [1] */
5140*4882a593Smuzhiyun FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV,
5141*4882a593Smuzhiyun /* IP6_8 [1] */
5142*4882a593Smuzhiyun FN_VI0_CLK, FN_AVB_RX_CLK,
5143*4882a593Smuzhiyun /* IP6_7_6 [2] */
5144*4882a593Smuzhiyun FN_DU0_CDE, FN_QPOLB, 0, 0,
5145*4882a593Smuzhiyun /* IP6_5_4 [2] */
5146*4882a593Smuzhiyun FN_DU0_DISP, FN_QPOLA, 0, 0,
5147*4882a593Smuzhiyun /* IP6_3_2 [2] */
5148*4882a593Smuzhiyun FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, 0,
5149*4882a593Smuzhiyun 0,
5150*4882a593Smuzhiyun /* IP6_1_0 [2] */
5151*4882a593Smuzhiyun FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, 0, 0, ))
5152*4882a593Smuzhiyun },
5153*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5154*4882a593Smuzhiyun GROUP(1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
5155*4882a593Smuzhiyun GROUP(
5156*4882a593Smuzhiyun /* IP7_31 [1] */
5157*4882a593Smuzhiyun FN_DREQ0_N, FN_SCIFB1_RXD,
5158*4882a593Smuzhiyun /* IP7_30 [1] */
5159*4882a593Smuzhiyun 0, 0,
5160*4882a593Smuzhiyun /* IP7_29_27 [3] */
5161*4882a593Smuzhiyun FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E,
5162*4882a593Smuzhiyun FN_AVB_GTX_CLK, FN_SSI_WS6_B, 0, 0,
5163*4882a593Smuzhiyun /* IP7_26_24 [3] */
5164*4882a593Smuzhiyun FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER,
5165*4882a593Smuzhiyun FN_SSI_SCK6_B, 0, 0, 0,
5166*4882a593Smuzhiyun /* IP7_23_21 [3] */
5167*4882a593Smuzhiyun FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC0_SDA_D,
5168*4882a593Smuzhiyun FN_AVB_TXD7, FN_SSI_SDATA5_B, 0, 0,
5169*4882a593Smuzhiyun /* IP7_20_18 [3] */
5170*4882a593Smuzhiyun FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC0_SCL_D,
5171*4882a593Smuzhiyun FN_AVB_TXD6, FN_SSI_WS5_B, 0, 0,
5172*4882a593Smuzhiyun /* IP7_17_15 [3] */
5173*4882a593Smuzhiyun FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5,
5174*4882a593Smuzhiyun FN_SSI_SCK5_B, 0, 0, 0,
5175*4882a593Smuzhiyun /* IP7_14_12 [3] */
5176*4882a593Smuzhiyun FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D,
5177*4882a593Smuzhiyun FN_AVB_TXD4, FN_ADICHS2, 0, 0,
5178*4882a593Smuzhiyun /* IP7_11_9 [3] */
5179*4882a593Smuzhiyun FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D,
5180*4882a593Smuzhiyun FN_AVB_TXD3, FN_ADICHS1, 0, 0,
5181*4882a593Smuzhiyun /* IP7_8_6 [3] */
5182*4882a593Smuzhiyun FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B,
5183*4882a593Smuzhiyun FN_AVB_TXD2, FN_ADICHS0, 0, 0,
5184*4882a593Smuzhiyun /* IP7_5_3 [3] */
5185*4882a593Smuzhiyun FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B,
5186*4882a593Smuzhiyun FN_AVB_TXD1, FN_ADICLK, 0, 0,
5187*4882a593Smuzhiyun /* IP7_2_0 [3] */
5188*4882a593Smuzhiyun FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_I2C5_SDA_D,
5189*4882a593Smuzhiyun FN_AVB_TXD0, FN_ADICS_SAMP, 0, 0, ))
5190*4882a593Smuzhiyun },
5191*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5192*4882a593Smuzhiyun GROUP(3, 3, 3, 3, 3, 2, 3, 3, 3, 3, 3),
5193*4882a593Smuzhiyun GROUP(
5194*4882a593Smuzhiyun /* IP8_31_29 [3] */
5195*4882a593Smuzhiyun FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2,
5196*4882a593Smuzhiyun 0, FN_TS_SDEN_D, FN_FMCLK_C, 0,
5197*4882a593Smuzhiyun /* IP8_28_26 [3] */
5198*4882a593Smuzhiyun FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1,
5199*4882a593Smuzhiyun 0, FN_TS_SCK_D, FN_BPFCLK_C, 0,
5200*4882a593Smuzhiyun /* IP8_25_23 [3] */
5201*4882a593Smuzhiyun FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0,
5202*4882a593Smuzhiyun 0, FN_TS_SDATA_D, FN_TPUTO1_B, 0,
5203*4882a593Smuzhiyun /* IP8_22_20 [3] */
5204*4882a593Smuzhiyun FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK,
5205*4882a593Smuzhiyun FN_DVC_MUTE, FN_CAN1_TX_D, 0, 0,
5206*4882a593Smuzhiyun /* IP8_19_17 [3] */
5207*4882a593Smuzhiyun FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B,
5208*4882a593Smuzhiyun FN_AVB_GTXREFCLK, FN_CAN1_RX_D, FN_TPUTO0_B, 0,
5209*4882a593Smuzhiyun /* IP8_16_15 [2] */
5210*4882a593Smuzhiyun FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
5211*4882a593Smuzhiyun /* IP8_14_12 [3] */
5212*4882a593Smuzhiyun FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E,
5213*4882a593Smuzhiyun FN_AVB_PHY_INT, FN_SSI_SDATA8_B, 0, 0,
5214*4882a593Smuzhiyun /* IP8_11_9 [3] */
5215*4882a593Smuzhiyun FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
5216*4882a593Smuzhiyun FN_AVB_MAGIC, FN_SSI_SDATA7_B, 0, 0,
5217*4882a593Smuzhiyun /* IP8_8_6 [3] */
5218*4882a593Smuzhiyun FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B,
5219*4882a593Smuzhiyun FN_AVB_LINK, FN_SSI_WS78_B, 0, 0,
5220*4882a593Smuzhiyun /* IP8_5_3 [3] */
5221*4882a593Smuzhiyun FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B,
5222*4882a593Smuzhiyun FN_AVB_MDIO, FN_SSI_SCK78_B, 0, 0,
5223*4882a593Smuzhiyun /* IP8_2_0 [3] */
5224*4882a593Smuzhiyun FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E,
5225*4882a593Smuzhiyun FN_AVB_MDC, FN_SSI_SDATA6_B, 0, 0, ))
5226*4882a593Smuzhiyun },
5227*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5228*4882a593Smuzhiyun GROUP(1, 3, 3, 3, 3, 2, 2, 3, 3, 3, 3, 3),
5229*4882a593Smuzhiyun GROUP(
5230*4882a593Smuzhiyun /* IP9_31 [1] */
5231*4882a593Smuzhiyun 0, 0,
5232*4882a593Smuzhiyun /* IP9_30_28 [3] */
5233*4882a593Smuzhiyun FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5,
5234*4882a593Smuzhiyun FN_SSI_SDATA1_B, 0, 0, 0,
5235*4882a593Smuzhiyun /* IP9_27_25 [3] */
5236*4882a593Smuzhiyun FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4,
5237*4882a593Smuzhiyun FN_SSI_WS1_B, 0, 0, 0,
5238*4882a593Smuzhiyun /* IP9_24_22 [3] */
5239*4882a593Smuzhiyun FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3,
5240*4882a593Smuzhiyun FN_SSI_SCK1_B, 0, 0, 0,
5241*4882a593Smuzhiyun /* IP9_21_19 [3] */
5242*4882a593Smuzhiyun FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2,
5243*4882a593Smuzhiyun FN_REMOCON_B, FN_SPEEDIN_B, 0, 0,
5244*4882a593Smuzhiyun /* IP9_18_17 [2] */
5245*4882a593Smuzhiyun FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
5246*4882a593Smuzhiyun /* IP9_16_15 [2] */
5247*4882a593Smuzhiyun FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0,
5248*4882a593Smuzhiyun /* IP9_14_12 [3] */
5249*4882a593Smuzhiyun FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7,
5250*4882a593Smuzhiyun 0, FN_FMIN_B, 0, 0,
5251*4882a593Smuzhiyun /* IP9_11_9 [3] */
5252*4882a593Smuzhiyun FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6,
5253*4882a593Smuzhiyun 0, FN_FMCLK_B, 0, 0,
5254*4882a593Smuzhiyun /* IP9_8_6 [3] */
5255*4882a593Smuzhiyun FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5,
5256*4882a593Smuzhiyun 0, FN_BPFCLK_B, 0, 0,
5257*4882a593Smuzhiyun /* IP9_5_3 [3] */
5258*4882a593Smuzhiyun FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4,
5259*4882a593Smuzhiyun 0, FN_TPUTO1_C, 0, 0,
5260*4882a593Smuzhiyun /* IP9_2_0 [3] */
5261*4882a593Smuzhiyun FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3,
5262*4882a593Smuzhiyun 0, FN_TS_SPSYNC_D, FN_FMIN_C, 0, ))
5263*4882a593Smuzhiyun },
5264*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5265*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
5266*4882a593Smuzhiyun GROUP(
5267*4882a593Smuzhiyun /* IP10_31_30 [2] */
5268*4882a593Smuzhiyun FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, 0,
5269*4882a593Smuzhiyun /* IP10_29_27 [3] */
5270*4882a593Smuzhiyun FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
5271*4882a593Smuzhiyun 0, 0, 0, 0,
5272*4882a593Smuzhiyun /* IP10_26_24 [3] */
5273*4882a593Smuzhiyun FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C,
5274*4882a593Smuzhiyun FN_SSI_SDATA4_B, 0, 0, 0,
5275*4882a593Smuzhiyun /* IP10_23_21 [3] */
5276*4882a593Smuzhiyun FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5,
5277*4882a593Smuzhiyun FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 0, 0,
5278*4882a593Smuzhiyun /* IP10_20_18 [3] */
5279*4882a593Smuzhiyun FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4,
5280*4882a593Smuzhiyun FN_AUDIO_CLKA_C, FN_SSI_SCK4_B, 0, 0,
5281*4882a593Smuzhiyun /* IP10_17_15 [3] */
5282*4882a593Smuzhiyun FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3,
5283*4882a593Smuzhiyun FN_SSI_SDATA9_B, 0, 0, 0,
5284*4882a593Smuzhiyun /* IP10_14_12 [3] */
5285*4882a593Smuzhiyun FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B,
5286*4882a593Smuzhiyun 0, 0, 0, 0,
5287*4882a593Smuzhiyun /* IP10_11_9 [3] */
5288*4882a593Smuzhiyun FN_SCIF2_TXD, FN_IIC0_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
5289*4882a593Smuzhiyun 0, 0, 0, 0,
5290*4882a593Smuzhiyun /* IP10_8_6 [3] */
5291*4882a593Smuzhiyun FN_SCIF2_RXD, FN_IIC0_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B,
5292*4882a593Smuzhiyun 0, 0, 0, 0,
5293*4882a593Smuzhiyun /* IP10_5_3 [3] */
5294*4882a593Smuzhiyun FN_SCIF1_TXD, FN_I2C5_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
5295*4882a593Smuzhiyun 0, 0, 0, 0,
5296*4882a593Smuzhiyun /* IP10_2_0 [3] */
5297*4882a593Smuzhiyun FN_SCIF1_RXD, FN_I2C5_SCL, FN_DU1_DG6, FN_SSI_SCK2_B,
5298*4882a593Smuzhiyun 0, 0, 0, 0, ))
5299*4882a593Smuzhiyun },
5300*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5301*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 3, 2, 2, 3, 3, 2, 3, 3),
5302*4882a593Smuzhiyun GROUP(
5303*4882a593Smuzhiyun /* IP11_31_30 [2] */
5304*4882a593Smuzhiyun 0, 0, 0, 0,
5305*4882a593Smuzhiyun /* IP11_29_27 [3] */
5306*4882a593Smuzhiyun FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B,
5307*4882a593Smuzhiyun 0, 0, 0, 0,
5308*4882a593Smuzhiyun /* IP11_26_24 [3] */
5309*4882a593Smuzhiyun FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B,
5310*4882a593Smuzhiyun 0, 0, 0, 0,
5311*4882a593Smuzhiyun /* IP11_23_21 [3] */
5312*4882a593Smuzhiyun FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
5313*4882a593Smuzhiyun 0, 0, 0, 0,
5314*4882a593Smuzhiyun /* IP11_20_18 [3] */
5315*4882a593Smuzhiyun FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D,
5316*4882a593Smuzhiyun FN_CAN_CLK_D, 0, 0, 0,
5317*4882a593Smuzhiyun /* IP11_17_16 [2] */
5318*4882a593Smuzhiyun FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_I2C5_SCL_C, FN_DU1_CDE,
5319*4882a593Smuzhiyun /* IP11_15_14 [2] */
5320*4882a593Smuzhiyun FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_I2C5_SDA_C, FN_DU1_DISP,
5321*4882a593Smuzhiyun /* IP11_13_11 [3] */
5322*4882a593Smuzhiyun FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
5323*4882a593Smuzhiyun FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, 0, 0, 0, 0,
5324*4882a593Smuzhiyun /* IP11_10_8 [3] */
5325*4882a593Smuzhiyun FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C,
5326*4882a593Smuzhiyun FN_DU1_EXVSYNC_DU1_VSYNC, 0, 0, 0, 0,
5327*4882a593Smuzhiyun /* IP11_7_6 [2] */
5328*4882a593Smuzhiyun FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC, 0,
5329*4882a593Smuzhiyun /* IP11_5_3 [3] */
5330*4882a593Smuzhiyun FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1,
5331*4882a593Smuzhiyun 0, 0, 0, 0,
5332*4882a593Smuzhiyun /* IP11_2_0 [3] */
5333*4882a593Smuzhiyun FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
5334*4882a593Smuzhiyun 0, 0, 0, 0, ))
5335*4882a593Smuzhiyun },
5336*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5337*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 3, 3, 2, 2, 2, 3, 3, 3),
5338*4882a593Smuzhiyun GROUP(
5339*4882a593Smuzhiyun /* IP12_31_30 [2] */
5340*4882a593Smuzhiyun 0, 0, 0, 0,
5341*4882a593Smuzhiyun /* IP12_29_27 [3] */
5342*4882a593Smuzhiyun FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, 0,
5343*4882a593Smuzhiyun FN_ATAG0_N, FN_ETH_RXD1_B, 0, 0,
5344*4882a593Smuzhiyun /* IP12_26_24 [3] */
5345*4882a593Smuzhiyun FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, 0,
5346*4882a593Smuzhiyun FN_ATAWR0_N, FN_ETH_RXD0_B, 0, 0,
5347*4882a593Smuzhiyun /* IP12_23_21 [3] */
5348*4882a593Smuzhiyun FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC0_SDA_C, FN_VI1_DATA0,
5349*4882a593Smuzhiyun FN_CAN0_TX_D, 0, FN_ETH_RX_ER_B, 0,
5350*4882a593Smuzhiyun /* IP12_20_18 [3] */
5351*4882a593Smuzhiyun FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC0_SCL_C, FN_VI1_CLK,
5352*4882a593Smuzhiyun FN_CAN0_RX_D, 0, FN_ETH_CRS_DV_B, 0,
5353*4882a593Smuzhiyun /* IP12_17_15 [3] */
5354*4882a593Smuzhiyun FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9,
5355*4882a593Smuzhiyun FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, 0,
5356*4882a593Smuzhiyun /* IP12_14_13 [2] */
5357*4882a593Smuzhiyun FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B, 0,
5358*4882a593Smuzhiyun /* IP12_12_11 [2] */
5359*4882a593Smuzhiyun FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B, 0,
5360*4882a593Smuzhiyun /* IP12_10_9 [2] */
5361*4882a593Smuzhiyun FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, 0,
5362*4882a593Smuzhiyun /* IP12_8_6 [3] */
5363*4882a593Smuzhiyun FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B,
5364*4882a593Smuzhiyun FN_CAN1_TX_C, FN_DREQ2_N, 0, 0,
5365*4882a593Smuzhiyun /* IP12_5_3 [3] */
5366*4882a593Smuzhiyun FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B,
5367*4882a593Smuzhiyun FN_CAN1_RX_C, FN_DACK1_B, 0, 0,
5368*4882a593Smuzhiyun /* IP12_2_0 [3] */
5369*4882a593Smuzhiyun FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
5370*4882a593Smuzhiyun 0, FN_DREQ1_N_B, 0, 0, ))
5371*4882a593Smuzhiyun },
5372*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5373*4882a593Smuzhiyun GROUP(1, 1, 1, 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3),
5374*4882a593Smuzhiyun GROUP(
5375*4882a593Smuzhiyun /* IP13_31 [1] */
5376*4882a593Smuzhiyun 0, 0,
5377*4882a593Smuzhiyun /* IP13_30 [1] */
5378*4882a593Smuzhiyun 0, 0,
5379*4882a593Smuzhiyun /* IP13_29 [1] */
5380*4882a593Smuzhiyun 0, 0,
5381*4882a593Smuzhiyun /* IP13_28 [1] */
5382*4882a593Smuzhiyun 0, 0,
5383*4882a593Smuzhiyun /* IP13_27 [1] */
5384*4882a593Smuzhiyun 0, 0,
5385*4882a593Smuzhiyun /* IP13_26_24 [3] */
5386*4882a593Smuzhiyun FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N,
5387*4882a593Smuzhiyun FN_TS_SPSYNC_C, 0, FN_FMIN_E, 0,
5388*4882a593Smuzhiyun /* IP13_23_21 [3] */
5389*4882a593Smuzhiyun FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N,
5390*4882a593Smuzhiyun FN_TS_SDEN_C, 0, FN_FMCLK_E, 0,
5391*4882a593Smuzhiyun /* IP13_20_18 [3] */
5392*4882a593Smuzhiyun FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
5393*4882a593Smuzhiyun FN_TS_SCK_C, 0, FN_BPFCLK_E, FN_ETH_MDC_B,
5394*4882a593Smuzhiyun /* IP13_17_15 [3] */
5395*4882a593Smuzhiyun FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB,
5396*4882a593Smuzhiyun FN_TS_SDATA_C, 0, FN_ETH_TXD0_B, 0,
5397*4882a593Smuzhiyun /* IP13_14_12 [3] */
5398*4882a593Smuzhiyun FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7,
5399*4882a593Smuzhiyun FN_ATADIR0_N, FN_ETH_MAGIC_B, 0, 0,
5400*4882a593Smuzhiyun /* IP13_11_9 [3] */
5401*4882a593Smuzhiyun FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6,
5402*4882a593Smuzhiyun FN_ATARD0_N, FN_ETH_TX_EN_B, 0, 0,
5403*4882a593Smuzhiyun /* IP13_8_6 [3] */
5404*4882a593Smuzhiyun FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5,
5405*4882a593Smuzhiyun 0, FN_EX_WAIT1, FN_ETH_TXD1_B, 0,
5406*4882a593Smuzhiyun /* IP13_5_3 [2] */
5407*4882a593Smuzhiyun FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D,
5408*4882a593Smuzhiyun FN_VI1_DATA4, 0, FN_ATACS10_N, FN_ETH_REFCLK_B, 0,
5409*4882a593Smuzhiyun /* IP13_2_0 [3] */
5410*4882a593Smuzhiyun FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3,
5411*4882a593Smuzhiyun 0, FN_ATACS00_N, FN_ETH_LINK_B, 0, ))
5412*4882a593Smuzhiyun },
5413*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
5414*4882a593Smuzhiyun GROUP(2, 1, 2, 3, 4, 1, 1, 3, 3, 3, 3, 3, 2, 1),
5415*4882a593Smuzhiyun GROUP(
5416*4882a593Smuzhiyun /* SEL_ADG [2] */
5417*4882a593Smuzhiyun FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
5418*4882a593Smuzhiyun /* RESERVED [1] */
5419*4882a593Smuzhiyun 0, 0,
5420*4882a593Smuzhiyun /* SEL_CAN [2] */
5421*4882a593Smuzhiyun FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3,
5422*4882a593Smuzhiyun /* SEL_DARC [3] */
5423*4882a593Smuzhiyun FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3,
5424*4882a593Smuzhiyun FN_SEL_DARC_4, 0, 0, 0,
5425*4882a593Smuzhiyun /* RESERVED [4] */
5426*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5427*4882a593Smuzhiyun /* SEL_ETH [1] */
5428*4882a593Smuzhiyun FN_SEL_ETH_0, FN_SEL_ETH_1,
5429*4882a593Smuzhiyun /* RESERVED [1] */
5430*4882a593Smuzhiyun 0, 0,
5431*4882a593Smuzhiyun /* SEL_IC200 [3] */
5432*4882a593Smuzhiyun FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
5433*4882a593Smuzhiyun FN_SEL_I2C00_4, 0, 0, 0,
5434*4882a593Smuzhiyun /* SEL_I2C01 [3] */
5435*4882a593Smuzhiyun FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
5436*4882a593Smuzhiyun FN_SEL_I2C01_4, 0, 0, 0,
5437*4882a593Smuzhiyun /* SEL_I2C02 [3] */
5438*4882a593Smuzhiyun FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
5439*4882a593Smuzhiyun FN_SEL_I2C02_4, 0, 0, 0,
5440*4882a593Smuzhiyun /* SEL_I2C03 [3] */
5441*4882a593Smuzhiyun FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
5442*4882a593Smuzhiyun FN_SEL_I2C03_4, 0, 0, 0,
5443*4882a593Smuzhiyun /* SEL_I2C04 [3] */
5444*4882a593Smuzhiyun FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
5445*4882a593Smuzhiyun FN_SEL_I2C04_4, 0, 0, 0,
5446*4882a593Smuzhiyun /* SEL_I2C05 [2] */
5447*4882a593Smuzhiyun FN_SEL_I2C05_0, FN_SEL_I2C05_1, FN_SEL_I2C05_2, FN_SEL_I2C05_3,
5448*4882a593Smuzhiyun /* RESERVED [1] */
5449*4882a593Smuzhiyun 0, 0, ))
5450*4882a593Smuzhiyun },
5451*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
5452*4882a593Smuzhiyun GROUP(2, 2, 1, 1, 1, 1, 1, 1, 2, 2, 1, 1,
5453*4882a593Smuzhiyun 2, 2, 1, 1, 2, 2, 2, 1, 1, 2),
5454*4882a593Smuzhiyun GROUP(
5455*4882a593Smuzhiyun /* SEL_IEB [2] */
5456*4882a593Smuzhiyun FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
5457*4882a593Smuzhiyun /* SEL_IIC0 [2] */
5458*4882a593Smuzhiyun FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, FN_SEL_IIC0_3,
5459*4882a593Smuzhiyun /* SEL_LBS [1] */
5460*4882a593Smuzhiyun FN_SEL_LBS_0, FN_SEL_LBS_1,
5461*4882a593Smuzhiyun /* SEL_MSI1 [1] */
5462*4882a593Smuzhiyun FN_SEL_MSI1_0, FN_SEL_MSI1_1,
5463*4882a593Smuzhiyun /* SEL_MSI2 [1] */
5464*4882a593Smuzhiyun FN_SEL_MSI2_0, FN_SEL_MSI2_1,
5465*4882a593Smuzhiyun /* SEL_RAD [1] */
5466*4882a593Smuzhiyun FN_SEL_RAD_0, FN_SEL_RAD_1,
5467*4882a593Smuzhiyun /* SEL_RCN [1] */
5468*4882a593Smuzhiyun FN_SEL_RCN_0, FN_SEL_RCN_1,
5469*4882a593Smuzhiyun /* SEL_RSP [1] */
5470*4882a593Smuzhiyun FN_SEL_RSP_0, FN_SEL_RSP_1,
5471*4882a593Smuzhiyun /* SEL_SCIFA0 [2] */
5472*4882a593Smuzhiyun FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2,
5473*4882a593Smuzhiyun FN_SEL_SCIFA0_3,
5474*4882a593Smuzhiyun /* SEL_SCIFA1 [2] */
5475*4882a593Smuzhiyun FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
5476*4882a593Smuzhiyun /* SEL_SCIFA2 [1] */
5477*4882a593Smuzhiyun FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
5478*4882a593Smuzhiyun /* SEL_SCIFA3 [1] */
5479*4882a593Smuzhiyun FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1,
5480*4882a593Smuzhiyun /* SEL_SCIFA4 [2] */
5481*4882a593Smuzhiyun FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
5482*4882a593Smuzhiyun FN_SEL_SCIFA4_3,
5483*4882a593Smuzhiyun /* SEL_SCIFA5 [2] */
5484*4882a593Smuzhiyun FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
5485*4882a593Smuzhiyun FN_SEL_SCIFA5_3,
5486*4882a593Smuzhiyun /* RESERVED [1] */
5487*4882a593Smuzhiyun 0, 0,
5488*4882a593Smuzhiyun /* SEL_TMU [1] */
5489*4882a593Smuzhiyun FN_SEL_TMU_0, FN_SEL_TMU_1,
5490*4882a593Smuzhiyun /* SEL_TSIF0 [2] */
5491*4882a593Smuzhiyun FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
5492*4882a593Smuzhiyun /* SEL_CAN0 [2] */
5493*4882a593Smuzhiyun FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
5494*4882a593Smuzhiyun /* SEL_CAN1 [2] */
5495*4882a593Smuzhiyun FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
5496*4882a593Smuzhiyun /* SEL_HSCIF0 [1] */
5497*4882a593Smuzhiyun FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
5498*4882a593Smuzhiyun /* SEL_HSCIF1 [1] */
5499*4882a593Smuzhiyun FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
5500*4882a593Smuzhiyun /* RESERVED [2] */
5501*4882a593Smuzhiyun 0, 0, 0, 0, ))
5502*4882a593Smuzhiyun },
5503*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
5504*4882a593Smuzhiyun GROUP(2, 2, 2, 1, 3, 2, 1, 1, 1, 1, 1, 1,
5505*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
5506*4882a593Smuzhiyun GROUP(
5507*4882a593Smuzhiyun /* SEL_SCIF0 [2] */
5508*4882a593Smuzhiyun FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
5509*4882a593Smuzhiyun /* SEL_SCIF1 [2] */
5510*4882a593Smuzhiyun FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
5511*4882a593Smuzhiyun /* SEL_SCIF2 [2] */
5512*4882a593Smuzhiyun FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
5513*4882a593Smuzhiyun /* SEL_SCIF3 [1] */
5514*4882a593Smuzhiyun FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
5515*4882a593Smuzhiyun /* SEL_SCIF4 [3] */
5516*4882a593Smuzhiyun FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
5517*4882a593Smuzhiyun FN_SEL_SCIF4_4, 0, 0, 0,
5518*4882a593Smuzhiyun /* SEL_SCIF5 [2] */
5519*4882a593Smuzhiyun FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
5520*4882a593Smuzhiyun /* SEL_SSI1 [1] */
5521*4882a593Smuzhiyun FN_SEL_SSI1_0, FN_SEL_SSI1_1,
5522*4882a593Smuzhiyun /* SEL_SSI2 [1] */
5523*4882a593Smuzhiyun FN_SEL_SSI2_0, FN_SEL_SSI2_1,
5524*4882a593Smuzhiyun /* SEL_SSI4 [1] */
5525*4882a593Smuzhiyun FN_SEL_SSI4_0, FN_SEL_SSI4_1,
5526*4882a593Smuzhiyun /* SEL_SSI5 [1] */
5527*4882a593Smuzhiyun FN_SEL_SSI5_0, FN_SEL_SSI5_1,
5528*4882a593Smuzhiyun /* SEL_SSI6 [1] */
5529*4882a593Smuzhiyun FN_SEL_SSI6_0, FN_SEL_SSI6_1,
5530*4882a593Smuzhiyun /* SEL_SSI7 [1] */
5531*4882a593Smuzhiyun FN_SEL_SSI7_0, FN_SEL_SSI7_1,
5532*4882a593Smuzhiyun /* SEL_SSI8 [1] */
5533*4882a593Smuzhiyun FN_SEL_SSI8_0, FN_SEL_SSI8_1,
5534*4882a593Smuzhiyun /* SEL_SSI9 [1] */
5535*4882a593Smuzhiyun FN_SEL_SSI9_0, FN_SEL_SSI9_1,
5536*4882a593Smuzhiyun /* RESERVED [1] */
5537*4882a593Smuzhiyun 0, 0,
5538*4882a593Smuzhiyun /* RESERVED [1] */
5539*4882a593Smuzhiyun 0, 0,
5540*4882a593Smuzhiyun /* RESERVED [1] */
5541*4882a593Smuzhiyun 0, 0,
5542*4882a593Smuzhiyun /* RESERVED [1] */
5543*4882a593Smuzhiyun 0, 0,
5544*4882a593Smuzhiyun /* RESERVED [1] */
5545*4882a593Smuzhiyun 0, 0,
5546*4882a593Smuzhiyun /* RESERVED [1] */
5547*4882a593Smuzhiyun 0, 0,
5548*4882a593Smuzhiyun /* RESERVED [1] */
5549*4882a593Smuzhiyun 0, 0,
5550*4882a593Smuzhiyun /* RESERVED [1] */
5551*4882a593Smuzhiyun 0, 0,
5552*4882a593Smuzhiyun /* RESERVED [1] */
5553*4882a593Smuzhiyun 0, 0,
5554*4882a593Smuzhiyun /* RESERVED [1] */
5555*4882a593Smuzhiyun 0, 0,
5556*4882a593Smuzhiyun /* RESERVED [1] */
5557*4882a593Smuzhiyun 0, 0,
5558*4882a593Smuzhiyun /* RESERVED [1] */
5559*4882a593Smuzhiyun 0, 0, ))
5560*4882a593Smuzhiyun },
5561*4882a593Smuzhiyun { },
5562*4882a593Smuzhiyun };
5563*4882a593Smuzhiyun
r8a7794_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)5564*4882a593Smuzhiyun static int r8a7794_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
5565*4882a593Smuzhiyun {
5566*4882a593Smuzhiyun *pocctrl = 0xe606006c;
5567*4882a593Smuzhiyun
5568*4882a593Smuzhiyun switch (pin & 0x1f) {
5569*4882a593Smuzhiyun case 6: return 23;
5570*4882a593Smuzhiyun case 7: return 16;
5571*4882a593Smuzhiyun case 14: return 15;
5572*4882a593Smuzhiyun case 15: return 8;
5573*4882a593Smuzhiyun case 0 ... 5:
5574*4882a593Smuzhiyun case 8 ... 13:
5575*4882a593Smuzhiyun return 22 - (pin & 0x1f);
5576*4882a593Smuzhiyun case 16 ... 23:
5577*4882a593Smuzhiyun return 47 - (pin & 0x1f);
5578*4882a593Smuzhiyun }
5579*4882a593Smuzhiyun
5580*4882a593Smuzhiyun return -EINVAL;
5581*4882a593Smuzhiyun }
5582*4882a593Smuzhiyun
5583*4882a593Smuzhiyun static const struct soc_device_attribute r8a7794_tdsel[] = {
5584*4882a593Smuzhiyun { .soc_id = "r8a7794", .revision = "ES1.0" },
5585*4882a593Smuzhiyun { /* sentinel */ }
5586*4882a593Smuzhiyun };
5587*4882a593Smuzhiyun
r8a7794_pinmux_soc_init(struct sh_pfc * pfc)5588*4882a593Smuzhiyun static int r8a7794_pinmux_soc_init(struct sh_pfc *pfc)
5589*4882a593Smuzhiyun {
5590*4882a593Smuzhiyun /* Initialize TDSEL on old revisions */
5591*4882a593Smuzhiyun if (soc_device_match(r8a7794_tdsel))
5592*4882a593Smuzhiyun sh_pfc_write(pfc, 0xe6060068, 0x55555500);
5593*4882a593Smuzhiyun
5594*4882a593Smuzhiyun return 0;
5595*4882a593Smuzhiyun }
5596*4882a593Smuzhiyun
5597*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a7794_pinmux_ops = {
5598*4882a593Smuzhiyun .init = r8a7794_pinmux_soc_init,
5599*4882a593Smuzhiyun .pin_to_pocctrl = r8a7794_pin_to_pocctrl,
5600*4882a593Smuzhiyun };
5601*4882a593Smuzhiyun
5602*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7745
5603*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7745_pinmux_info = {
5604*4882a593Smuzhiyun .name = "r8a77450_pfc",
5605*4882a593Smuzhiyun .ops = &r8a7794_pinmux_ops,
5606*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
5607*4882a593Smuzhiyun
5608*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5609*4882a593Smuzhiyun
5610*4882a593Smuzhiyun .pins = pinmux_pins,
5611*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
5612*4882a593Smuzhiyun .groups = pinmux_groups,
5613*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups),
5614*4882a593Smuzhiyun .functions = pinmux_functions,
5615*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions),
5616*4882a593Smuzhiyun
5617*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
5618*4882a593Smuzhiyun
5619*4882a593Smuzhiyun .pinmux_data = pinmux_data,
5620*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5621*4882a593Smuzhiyun };
5622*4882a593Smuzhiyun #endif
5623*4882a593Smuzhiyun
5624*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7794
5625*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7794_pinmux_info = {
5626*4882a593Smuzhiyun .name = "r8a77940_pfc",
5627*4882a593Smuzhiyun .ops = &r8a7794_pinmux_ops,
5628*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
5629*4882a593Smuzhiyun
5630*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5631*4882a593Smuzhiyun
5632*4882a593Smuzhiyun .pins = pinmux_pins,
5633*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
5634*4882a593Smuzhiyun .groups = pinmux_groups,
5635*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups),
5636*4882a593Smuzhiyun .functions = pinmux_functions,
5637*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions),
5638*4882a593Smuzhiyun
5639*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
5640*4882a593Smuzhiyun
5641*4882a593Smuzhiyun .pinmux_data = pinmux_data,
5642*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5643*4882a593Smuzhiyun };
5644*4882a593Smuzhiyun #endif
5645