1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * r8a7791/r8a7743 processor support - PFC hardware block.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Renesas Electronics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2014-2017 Cogent Embedded, Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/errno.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "sh_pfc.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
16*4882a593Smuzhiyun * which case they support both 3.3V and 1.8V signalling.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx) \
19*4882a593Smuzhiyun PORT_GP_32(0, fn, sfx), \
20*4882a593Smuzhiyun PORT_GP_26(1, fn, sfx), \
21*4882a593Smuzhiyun PORT_GP_32(2, fn, sfx), \
22*4882a593Smuzhiyun PORT_GP_32(3, fn, sfx), \
23*4882a593Smuzhiyun PORT_GP_32(4, fn, sfx), \
24*4882a593Smuzhiyun PORT_GP_32(5, fn, sfx), \
25*4882a593Smuzhiyun PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
26*4882a593Smuzhiyun PORT_GP_1(6, 24, fn, sfx), \
27*4882a593Smuzhiyun PORT_GP_1(6, 25, fn, sfx), \
28*4882a593Smuzhiyun PORT_GP_1(6, 26, fn, sfx), \
29*4882a593Smuzhiyun PORT_GP_1(6, 27, fn, sfx), \
30*4882a593Smuzhiyun PORT_GP_1(6, 28, fn, sfx), \
31*4882a593Smuzhiyun PORT_GP_1(6, 29, fn, sfx), \
32*4882a593Smuzhiyun PORT_GP_1(6, 30, fn, sfx), \
33*4882a593Smuzhiyun PORT_GP_1(6, 31, fn, sfx), \
34*4882a593Smuzhiyun PORT_GP_26(7, fn, sfx)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun enum {
37*4882a593Smuzhiyun PINMUX_RESERVED = 0,
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun PINMUX_DATA_BEGIN,
40*4882a593Smuzhiyun GP_ALL(DATA),
41*4882a593Smuzhiyun PINMUX_DATA_END,
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun PINMUX_FUNCTION_BEGIN,
44*4882a593Smuzhiyun GP_ALL(FN),
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* GPSR0 */
47*4882a593Smuzhiyun FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
48*4882a593Smuzhiyun FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
49*4882a593Smuzhiyun FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
50*4882a593Smuzhiyun FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
51*4882a593Smuzhiyun FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
52*4882a593Smuzhiyun FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* GPSR1 */
55*4882a593Smuzhiyun FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
56*4882a593Smuzhiyun FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
57*4882a593Smuzhiyun FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
58*4882a593Smuzhiyun FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
59*4882a593Smuzhiyun FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
60*4882a593Smuzhiyun FN_IP3_21_20,
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* GPSR2 */
63*4882a593Smuzhiyun FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
64*4882a593Smuzhiyun FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
65*4882a593Smuzhiyun FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
66*4882a593Smuzhiyun FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
67*4882a593Smuzhiyun FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
68*4882a593Smuzhiyun FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
69*4882a593Smuzhiyun FN_IP6_5_3, FN_IP6_7_6,
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* GPSR3 */
72*4882a593Smuzhiyun FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
73*4882a593Smuzhiyun FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
74*4882a593Smuzhiyun FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
75*4882a593Smuzhiyun FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
76*4882a593Smuzhiyun FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
77*4882a593Smuzhiyun FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
78*4882a593Smuzhiyun FN_IP9_18_17,
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* GPSR4 */
81*4882a593Smuzhiyun FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
82*4882a593Smuzhiyun FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
83*4882a593Smuzhiyun FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
84*4882a593Smuzhiyun FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
85*4882a593Smuzhiyun FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
86*4882a593Smuzhiyun FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
87*4882a593Smuzhiyun FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
88*4882a593Smuzhiyun FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* GPSR5 */
91*4882a593Smuzhiyun FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
92*4882a593Smuzhiyun FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
93*4882a593Smuzhiyun FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
94*4882a593Smuzhiyun FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
95*4882a593Smuzhiyun FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
96*4882a593Smuzhiyun FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
97*4882a593Smuzhiyun FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* GPSR6 */
100*4882a593Smuzhiyun FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
101*4882a593Smuzhiyun FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
102*4882a593Smuzhiyun FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
103*4882a593Smuzhiyun FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
104*4882a593Smuzhiyun FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
105*4882a593Smuzhiyun FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
106*4882a593Smuzhiyun FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
107*4882a593Smuzhiyun FN_USB1_OVC, FN_DU0_DOTCLKIN,
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* GPSR7 */
110*4882a593Smuzhiyun FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
111*4882a593Smuzhiyun FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
112*4882a593Smuzhiyun FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
113*4882a593Smuzhiyun FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
114*4882a593Smuzhiyun FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
115*4882a593Smuzhiyun FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* IPSR0 */
118*4882a593Smuzhiyun FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
119*4882a593Smuzhiyun FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
120*4882a593Smuzhiyun FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
121*4882a593Smuzhiyun FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
122*4882a593Smuzhiyun FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
123*4882a593Smuzhiyun FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* IPSR1 */
126*4882a593Smuzhiyun FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
127*4882a593Smuzhiyun FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
128*4882a593Smuzhiyun FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
129*4882a593Smuzhiyun FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
130*4882a593Smuzhiyun FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
131*4882a593Smuzhiyun FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
132*4882a593Smuzhiyun FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
133*4882a593Smuzhiyun FN_A15, FN_BPFCLK_C,
134*4882a593Smuzhiyun FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
135*4882a593Smuzhiyun FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
136*4882a593Smuzhiyun FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* IPSR2 */
139*4882a593Smuzhiyun FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
140*4882a593Smuzhiyun FN_A20, FN_SPCLK,
141*4882a593Smuzhiyun FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
142*4882a593Smuzhiyun FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
143*4882a593Smuzhiyun FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
144*4882a593Smuzhiyun FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
145*4882a593Smuzhiyun FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
146*4882a593Smuzhiyun FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
147*4882a593Smuzhiyun FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
148*4882a593Smuzhiyun FN_EX_CS1_N, FN_MSIOF2_SCK,
149*4882a593Smuzhiyun FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
150*4882a593Smuzhiyun FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* IPSR3 */
153*4882a593Smuzhiyun FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
154*4882a593Smuzhiyun FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
155*4882a593Smuzhiyun FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
156*4882a593Smuzhiyun FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
157*4882a593Smuzhiyun FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
158*4882a593Smuzhiyun FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
159*4882a593Smuzhiyun FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
160*4882a593Smuzhiyun FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
161*4882a593Smuzhiyun FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
162*4882a593Smuzhiyun FN_DREQ0, FN_PWM3, FN_TPU_TO3,
163*4882a593Smuzhiyun FN_DACK0, FN_DRACK0, FN_REMOCON,
164*4882a593Smuzhiyun FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
165*4882a593Smuzhiyun FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
166*4882a593Smuzhiyun FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
167*4882a593Smuzhiyun FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* IPSR4 */
170*4882a593Smuzhiyun FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
171*4882a593Smuzhiyun FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
172*4882a593Smuzhiyun FN_GLO_I0_D,
173*4882a593Smuzhiyun FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
174*4882a593Smuzhiyun FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
175*4882a593Smuzhiyun FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
176*4882a593Smuzhiyun FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
177*4882a593Smuzhiyun FN_GLO_Q1_D, FN_HCTS1_N_E,
178*4882a593Smuzhiyun FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
179*4882a593Smuzhiyun FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
180*4882a593Smuzhiyun FN_SSI_SCK4, FN_GLO_SS_D,
181*4882a593Smuzhiyun FN_SSI_WS4, FN_GLO_RFON_D,
182*4882a593Smuzhiyun FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
183*4882a593Smuzhiyun FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
184*4882a593Smuzhiyun FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* IPSR5 */
187*4882a593Smuzhiyun FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
188*4882a593Smuzhiyun FN_MSIOF2_TXD_D, FN_VI1_R3_B,
189*4882a593Smuzhiyun FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
190*4882a593Smuzhiyun FN_MSIOF2_SS1_D, FN_VI1_R4_B,
191*4882a593Smuzhiyun FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
192*4882a593Smuzhiyun FN_MSIOF2_RXD_D, FN_VI1_R5_B,
193*4882a593Smuzhiyun FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
194*4882a593Smuzhiyun FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
195*4882a593Smuzhiyun FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
196*4882a593Smuzhiyun FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
197*4882a593Smuzhiyun FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
198*4882a593Smuzhiyun FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
199*4882a593Smuzhiyun FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
200*4882a593Smuzhiyun FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
201*4882a593Smuzhiyun FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* IPSR6 */
204*4882a593Smuzhiyun FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
205*4882a593Smuzhiyun FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
206*4882a593Smuzhiyun FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
207*4882a593Smuzhiyun FN_SCIFA2_RXD, FN_FMIN_E,
208*4882a593Smuzhiyun FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
209*4882a593Smuzhiyun FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
210*4882a593Smuzhiyun FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
211*4882a593Smuzhiyun FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
212*4882a593Smuzhiyun FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
213*4882a593Smuzhiyun FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
214*4882a593Smuzhiyun FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
215*4882a593Smuzhiyun FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
216*4882a593Smuzhiyun FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
217*4882a593Smuzhiyun FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* IPSR7 */
220*4882a593Smuzhiyun FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
221*4882a593Smuzhiyun FN_SCIF_CLK_B, FN_GPS_MAG_D,
222*4882a593Smuzhiyun FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
223*4882a593Smuzhiyun FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
224*4882a593Smuzhiyun FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
225*4882a593Smuzhiyun FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
226*4882a593Smuzhiyun FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
227*4882a593Smuzhiyun FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
228*4882a593Smuzhiyun FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
229*4882a593Smuzhiyun FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
230*4882a593Smuzhiyun FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
231*4882a593Smuzhiyun FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
232*4882a593Smuzhiyun FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
233*4882a593Smuzhiyun FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
234*4882a593Smuzhiyun FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
235*4882a593Smuzhiyun FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
236*4882a593Smuzhiyun FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
237*4882a593Smuzhiyun FN_SCIFA1_SCK, FN_SSI_SCK78_B,
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* IPSR8 */
240*4882a593Smuzhiyun FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
241*4882a593Smuzhiyun FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
242*4882a593Smuzhiyun FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
243*4882a593Smuzhiyun FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
244*4882a593Smuzhiyun FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
245*4882a593Smuzhiyun FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
246*4882a593Smuzhiyun FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
247*4882a593Smuzhiyun FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
248*4882a593Smuzhiyun FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
249*4882a593Smuzhiyun FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
250*4882a593Smuzhiyun FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
251*4882a593Smuzhiyun FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
252*4882a593Smuzhiyun FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
253*4882a593Smuzhiyun FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
254*4882a593Smuzhiyun FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
255*4882a593Smuzhiyun FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
256*4882a593Smuzhiyun FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* IPSR9 */
259*4882a593Smuzhiyun FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
260*4882a593Smuzhiyun FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
261*4882a593Smuzhiyun FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
262*4882a593Smuzhiyun FN_DU1_DOTCLKOUT0, FN_QCLK,
263*4882a593Smuzhiyun FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
264*4882a593Smuzhiyun FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
265*4882a593Smuzhiyun FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
266*4882a593Smuzhiyun FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
267*4882a593Smuzhiyun FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
268*4882a593Smuzhiyun FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
269*4882a593Smuzhiyun FN_DU1_DISP, FN_QPOLA,
270*4882a593Smuzhiyun FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
271*4882a593Smuzhiyun FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
272*4882a593Smuzhiyun FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
273*4882a593Smuzhiyun FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
274*4882a593Smuzhiyun FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
275*4882a593Smuzhiyun FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
276*4882a593Smuzhiyun FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
277*4882a593Smuzhiyun FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* IPSR10 */
280*4882a593Smuzhiyun FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
281*4882a593Smuzhiyun FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
282*4882a593Smuzhiyun FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
283*4882a593Smuzhiyun FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
284*4882a593Smuzhiyun FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
285*4882a593Smuzhiyun FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
286*4882a593Smuzhiyun FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
287*4882a593Smuzhiyun FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
288*4882a593Smuzhiyun FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
289*4882a593Smuzhiyun FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
290*4882a593Smuzhiyun FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
291*4882a593Smuzhiyun FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
292*4882a593Smuzhiyun FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
293*4882a593Smuzhiyun FN_TS_SDATA0_C, FN_ATACS11_N,
294*4882a593Smuzhiyun FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
295*4882a593Smuzhiyun FN_TS_SCK0_C, FN_ATAG1_N,
296*4882a593Smuzhiyun FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
297*4882a593Smuzhiyun FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
298*4882a593Smuzhiyun FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* IPSR11 */
301*4882a593Smuzhiyun FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
302*4882a593Smuzhiyun FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
303*4882a593Smuzhiyun FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
304*4882a593Smuzhiyun FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
305*4882a593Smuzhiyun FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
306*4882a593Smuzhiyun FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
307*4882a593Smuzhiyun FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
308*4882a593Smuzhiyun FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
309*4882a593Smuzhiyun FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
310*4882a593Smuzhiyun FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
311*4882a593Smuzhiyun FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
312*4882a593Smuzhiyun FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
313*4882a593Smuzhiyun FN_VI1_DATA7, FN_AVB_MDC,
314*4882a593Smuzhiyun FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
315*4882a593Smuzhiyun FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* IPSR12 */
318*4882a593Smuzhiyun FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
319*4882a593Smuzhiyun FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
320*4882a593Smuzhiyun FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
321*4882a593Smuzhiyun FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
322*4882a593Smuzhiyun FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
323*4882a593Smuzhiyun FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
324*4882a593Smuzhiyun FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
325*4882a593Smuzhiyun FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
326*4882a593Smuzhiyun FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
327*4882a593Smuzhiyun FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
328*4882a593Smuzhiyun FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
329*4882a593Smuzhiyun FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
330*4882a593Smuzhiyun FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
331*4882a593Smuzhiyun FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
332*4882a593Smuzhiyun FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
333*4882a593Smuzhiyun FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
334*4882a593Smuzhiyun FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* IPSR13 */
337*4882a593Smuzhiyun FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
338*4882a593Smuzhiyun FN_ADICLK_B, FN_MSIOF0_SS1_C,
339*4882a593Smuzhiyun FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
340*4882a593Smuzhiyun FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
341*4882a593Smuzhiyun FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
342*4882a593Smuzhiyun FN_ADICHS2_B, FN_MSIOF0_TXD_C,
343*4882a593Smuzhiyun FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
344*4882a593Smuzhiyun FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
345*4882a593Smuzhiyun FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
346*4882a593Smuzhiyun FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
347*4882a593Smuzhiyun FN_SCIFA5_TXD_B, FN_TX3_C,
348*4882a593Smuzhiyun FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
349*4882a593Smuzhiyun FN_SCIFA5_RXD_B, FN_RX3_C,
350*4882a593Smuzhiyun FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
351*4882a593Smuzhiyun FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
352*4882a593Smuzhiyun FN_SD1_DATA3, FN_IERX_B,
353*4882a593Smuzhiyun FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* IPSR14 */
356*4882a593Smuzhiyun FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
357*4882a593Smuzhiyun FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
358*4882a593Smuzhiyun FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
359*4882a593Smuzhiyun FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
360*4882a593Smuzhiyun FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
361*4882a593Smuzhiyun FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
362*4882a593Smuzhiyun FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
363*4882a593Smuzhiyun FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
364*4882a593Smuzhiyun FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
365*4882a593Smuzhiyun FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
366*4882a593Smuzhiyun FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
367*4882a593Smuzhiyun FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
368*4882a593Smuzhiyun FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
369*4882a593Smuzhiyun FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* IPSR15 */
372*4882a593Smuzhiyun FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
373*4882a593Smuzhiyun FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
374*4882a593Smuzhiyun FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
375*4882a593Smuzhiyun FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
376*4882a593Smuzhiyun FN_PWM5_B, FN_SCIFA3_TXD_C,
377*4882a593Smuzhiyun FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
378*4882a593Smuzhiyun FN_VI1_G6_B, FN_SCIFA3_RXD_C,
379*4882a593Smuzhiyun FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
380*4882a593Smuzhiyun FN_VI1_G7_B, FN_SCIFA3_SCK_C,
381*4882a593Smuzhiyun FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
382*4882a593Smuzhiyun FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
383*4882a593Smuzhiyun FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
384*4882a593Smuzhiyun FN_TCLK2, FN_VI1_DATA3_C,
385*4882a593Smuzhiyun FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
386*4882a593Smuzhiyun FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* IPSR16 */
389*4882a593Smuzhiyun FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
390*4882a593Smuzhiyun FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
391*4882a593Smuzhiyun FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
392*4882a593Smuzhiyun FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
393*4882a593Smuzhiyun FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* MOD_SEL */
396*4882a593Smuzhiyun FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
397*4882a593Smuzhiyun FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
398*4882a593Smuzhiyun FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
399*4882a593Smuzhiyun FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
400*4882a593Smuzhiyun FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
401*4882a593Smuzhiyun FN_SEL_SSI9_0, FN_SEL_SSI9_1,
402*4882a593Smuzhiyun FN_SEL_SCFA_0, FN_SEL_SCFA_1,
403*4882a593Smuzhiyun FN_SEL_QSP_0, FN_SEL_QSP_1,
404*4882a593Smuzhiyun FN_SEL_SSI7_0, FN_SEL_SSI7_1,
405*4882a593Smuzhiyun FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
406*4882a593Smuzhiyun FN_SEL_HSCIF1_4,
407*4882a593Smuzhiyun FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
408*4882a593Smuzhiyun FN_SEL_TMU1_0, FN_SEL_TMU1_1,
409*4882a593Smuzhiyun FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
410*4882a593Smuzhiyun FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
411*4882a593Smuzhiyun FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* MOD_SEL2 */
414*4882a593Smuzhiyun FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
415*4882a593Smuzhiyun FN_SEL_SCIF0_4,
416*4882a593Smuzhiyun FN_SEL_SCIF_0, FN_SEL_SCIF_1,
417*4882a593Smuzhiyun FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
418*4882a593Smuzhiyun FN_SEL_CAN0_4, FN_SEL_CAN0_5,
419*4882a593Smuzhiyun FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
420*4882a593Smuzhiyun FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
421*4882a593Smuzhiyun FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
422*4882a593Smuzhiyun FN_SEL_ADG_0, FN_SEL_ADG_1,
423*4882a593Smuzhiyun FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
424*4882a593Smuzhiyun FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
425*4882a593Smuzhiyun FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
426*4882a593Smuzhiyun FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
427*4882a593Smuzhiyun FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
428*4882a593Smuzhiyun FN_SEL_SIM_0, FN_SEL_SIM_1,
429*4882a593Smuzhiyun FN_SEL_SSI8_0, FN_SEL_SSI8_1,
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* MOD_SEL3 */
432*4882a593Smuzhiyun FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
433*4882a593Smuzhiyun FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
434*4882a593Smuzhiyun FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
435*4882a593Smuzhiyun FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
436*4882a593Smuzhiyun FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
437*4882a593Smuzhiyun FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
438*4882a593Smuzhiyun FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
439*4882a593Smuzhiyun FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
440*4882a593Smuzhiyun FN_SEL_MMC_0, FN_SEL_MMC_1,
441*4882a593Smuzhiyun FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
442*4882a593Smuzhiyun FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
443*4882a593Smuzhiyun FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
444*4882a593Smuzhiyun FN_SEL_I2C1_4,
445*4882a593Smuzhiyun FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* MOD_SEL4 */
448*4882a593Smuzhiyun FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
449*4882a593Smuzhiyun FN_SEL_SOF1_4,
450*4882a593Smuzhiyun FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
451*4882a593Smuzhiyun FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
452*4882a593Smuzhiyun FN_SEL_RAD_0, FN_SEL_RAD_1,
453*4882a593Smuzhiyun FN_SEL_RCN_0, FN_SEL_RCN_1,
454*4882a593Smuzhiyun FN_SEL_RSP_0, FN_SEL_RSP_1,
455*4882a593Smuzhiyun FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
456*4882a593Smuzhiyun FN_SEL_SCIF2_4,
457*4882a593Smuzhiyun FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
458*4882a593Smuzhiyun FN_SEL_SOF2_4,
459*4882a593Smuzhiyun FN_SEL_SSI1_0, FN_SEL_SSI1_1,
460*4882a593Smuzhiyun FN_SEL_SSI0_0, FN_SEL_SSI0_1,
461*4882a593Smuzhiyun FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
462*4882a593Smuzhiyun PINMUX_FUNCTION_END,
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun PINMUX_MARK_BEGIN,
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun EX_CS0_N_MARK, RD_N_MARK,
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun AUDIO_CLKA_MARK,
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
471*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
472*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun SD1_CLK_MARK,
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
477*4882a593Smuzhiyun DU0_DOTCLKIN_MARK,
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* IPSR0 */
480*4882a593Smuzhiyun D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
481*4882a593Smuzhiyun D6_MARK, D7_MARK, D8_MARK,
482*4882a593Smuzhiyun D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
483*4882a593Smuzhiyun A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
484*4882a593Smuzhiyun PWM2_B_MARK,
485*4882a593Smuzhiyun A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
486*4882a593Smuzhiyun A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
487*4882a593Smuzhiyun A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* IPSR1 */
490*4882a593Smuzhiyun A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
491*4882a593Smuzhiyun A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
492*4882a593Smuzhiyun A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
493*4882a593Smuzhiyun A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
494*4882a593Smuzhiyun A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
495*4882a593Smuzhiyun A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
496*4882a593Smuzhiyun A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
497*4882a593Smuzhiyun A15_MARK, BPFCLK_C_MARK,
498*4882a593Smuzhiyun A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
499*4882a593Smuzhiyun A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
500*4882a593Smuzhiyun A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* IPSR2 */
503*4882a593Smuzhiyun A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
504*4882a593Smuzhiyun SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
505*4882a593Smuzhiyun A20_MARK, SPCLK_MARK,
506*4882a593Smuzhiyun A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
507*4882a593Smuzhiyun A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
508*4882a593Smuzhiyun A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
509*4882a593Smuzhiyun A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
510*4882a593Smuzhiyun A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
511*4882a593Smuzhiyun RX1_MARK, SCIFA1_RXD_MARK,
512*4882a593Smuzhiyun CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
513*4882a593Smuzhiyun CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
514*4882a593Smuzhiyun EX_CS1_N_MARK, MSIOF2_SCK_MARK,
515*4882a593Smuzhiyun EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
516*4882a593Smuzhiyun EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
517*4882a593Smuzhiyun ATAG0_N_MARK, EX_WAIT1_MARK,
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* IPSR3 */
520*4882a593Smuzhiyun EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
521*4882a593Smuzhiyun EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
522*4882a593Smuzhiyun SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
523*4882a593Smuzhiyun BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
524*4882a593Smuzhiyun SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
525*4882a593Smuzhiyun RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
526*4882a593Smuzhiyun SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
527*4882a593Smuzhiyun WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
528*4882a593Smuzhiyun WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
529*4882a593Smuzhiyun EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
530*4882a593Smuzhiyun DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
531*4882a593Smuzhiyun DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
532*4882a593Smuzhiyun SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
533*4882a593Smuzhiyun SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
534*4882a593Smuzhiyun SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
535*4882a593Smuzhiyun SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
536*4882a593Smuzhiyun SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
537*4882a593Smuzhiyun SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* IPSR4 */
540*4882a593Smuzhiyun SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
541*4882a593Smuzhiyun SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
542*4882a593Smuzhiyun MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
543*4882a593Smuzhiyun SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
544*4882a593Smuzhiyun MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
545*4882a593Smuzhiyun SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
546*4882a593Smuzhiyun SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
547*4882a593Smuzhiyun HSCK1_E_MARK,
548*4882a593Smuzhiyun SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
549*4882a593Smuzhiyun GLO_Q1_D_MARK, HCTS1_N_E_MARK,
550*4882a593Smuzhiyun SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
551*4882a593Smuzhiyun SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
552*4882a593Smuzhiyun SSI_SCK4_MARK, GLO_SS_D_MARK,
553*4882a593Smuzhiyun SSI_WS4_MARK, GLO_RFON_D_MARK,
554*4882a593Smuzhiyun SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
555*4882a593Smuzhiyun SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
556*4882a593Smuzhiyun MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* IPSR5 */
559*4882a593Smuzhiyun SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
560*4882a593Smuzhiyun MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
561*4882a593Smuzhiyun SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
562*4882a593Smuzhiyun MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
563*4882a593Smuzhiyun SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
564*4882a593Smuzhiyun MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
565*4882a593Smuzhiyun SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
566*4882a593Smuzhiyun SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
567*4882a593Smuzhiyun SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
568*4882a593Smuzhiyun SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
569*4882a593Smuzhiyun SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
570*4882a593Smuzhiyun SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
571*4882a593Smuzhiyun SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
572*4882a593Smuzhiyun SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
573*4882a593Smuzhiyun SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* IPSR6 */
576*4882a593Smuzhiyun AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
577*4882a593Smuzhiyun SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
578*4882a593Smuzhiyun AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
579*4882a593Smuzhiyun SCIFA2_RXD_MARK, FMIN_E_MARK,
580*4882a593Smuzhiyun AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
581*4882a593Smuzhiyun IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
582*4882a593Smuzhiyun IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
583*4882a593Smuzhiyun IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
584*4882a593Smuzhiyun IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
585*4882a593Smuzhiyun IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
586*4882a593Smuzhiyun MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
587*4882a593Smuzhiyun IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
588*4882a593Smuzhiyun IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
589*4882a593Smuzhiyun I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
590*4882a593Smuzhiyun IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
591*4882a593Smuzhiyun GPS_CLK_C_MARK, GPS_CLK_D_MARK,
592*4882a593Smuzhiyun IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
593*4882a593Smuzhiyun GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* IPSR7 */
596*4882a593Smuzhiyun IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
597*4882a593Smuzhiyun SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
598*4882a593Smuzhiyun DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
599*4882a593Smuzhiyun SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
600*4882a593Smuzhiyun DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
601*4882a593Smuzhiyun SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
602*4882a593Smuzhiyun DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
603*4882a593Smuzhiyun DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
604*4882a593Smuzhiyun DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
605*4882a593Smuzhiyun DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
606*4882a593Smuzhiyun DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
607*4882a593Smuzhiyun DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
608*4882a593Smuzhiyun DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
609*4882a593Smuzhiyun SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
610*4882a593Smuzhiyun DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
611*4882a593Smuzhiyun SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
612*4882a593Smuzhiyun DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
613*4882a593Smuzhiyun SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* IPSR8 */
616*4882a593Smuzhiyun DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
617*4882a593Smuzhiyun DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
618*4882a593Smuzhiyun SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
619*4882a593Smuzhiyun DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
620*4882a593Smuzhiyun SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
621*4882a593Smuzhiyun DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
622*4882a593Smuzhiyun SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
623*4882a593Smuzhiyun DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
624*4882a593Smuzhiyun SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
625*4882a593Smuzhiyun DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
626*4882a593Smuzhiyun SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
627*4882a593Smuzhiyun DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
628*4882a593Smuzhiyun SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
629*4882a593Smuzhiyun DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
630*4882a593Smuzhiyun SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
631*4882a593Smuzhiyun DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
632*4882a593Smuzhiyun DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
633*4882a593Smuzhiyun DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* IPSR9 */
636*4882a593Smuzhiyun DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
637*4882a593Smuzhiyun DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
638*4882a593Smuzhiyun SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
639*4882a593Smuzhiyun DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
640*4882a593Smuzhiyun DU1_DOTCLKOUT0_MARK, QCLK_MARK,
641*4882a593Smuzhiyun DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
642*4882a593Smuzhiyun TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
643*4882a593Smuzhiyun DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
644*4882a593Smuzhiyun DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
645*4882a593Smuzhiyun DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
646*4882a593Smuzhiyun CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
647*4882a593Smuzhiyun DU1_DISP_MARK, QPOLA_MARK,
648*4882a593Smuzhiyun DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
649*4882a593Smuzhiyun VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
650*4882a593Smuzhiyun VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
651*4882a593Smuzhiyun VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
652*4882a593Smuzhiyun VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
653*4882a593Smuzhiyun VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
654*4882a593Smuzhiyun VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
655*4882a593Smuzhiyun HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* IPSR10 */
658*4882a593Smuzhiyun VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
659*4882a593Smuzhiyun HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
660*4882a593Smuzhiyun VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
661*4882a593Smuzhiyun HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
662*4882a593Smuzhiyun VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
663*4882a593Smuzhiyun HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
664*4882a593Smuzhiyun VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
665*4882a593Smuzhiyun HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
666*4882a593Smuzhiyun VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
667*4882a593Smuzhiyun CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
668*4882a593Smuzhiyun VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
669*4882a593Smuzhiyun VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
670*4882a593Smuzhiyun VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
671*4882a593Smuzhiyun TS_SDATA0_C_MARK, ATACS11_N_MARK,
672*4882a593Smuzhiyun VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
673*4882a593Smuzhiyun TS_SCK0_C_MARK, ATAG1_N_MARK,
674*4882a593Smuzhiyun VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
675*4882a593Smuzhiyun VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
676*4882a593Smuzhiyun VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
677*4882a593Smuzhiyun I2C1_SCL_D_MARK,
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* IPSR11 */
680*4882a593Smuzhiyun VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
681*4882a593Smuzhiyun I2C1_SDA_D_MARK,
682*4882a593Smuzhiyun VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
683*4882a593Smuzhiyun VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
684*4882a593Smuzhiyun I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
685*4882a593Smuzhiyun VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
686*4882a593Smuzhiyun TX4_B_MARK, SCIFA4_TXD_B_MARK,
687*4882a593Smuzhiyun VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
688*4882a593Smuzhiyun RX4_B_MARK, SCIFA4_RXD_B_MARK,
689*4882a593Smuzhiyun VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
690*4882a593Smuzhiyun VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
691*4882a593Smuzhiyun VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
692*4882a593Smuzhiyun VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
693*4882a593Smuzhiyun VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
694*4882a593Smuzhiyun VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
695*4882a593Smuzhiyun VI1_DATA7_MARK, AVB_MDC_MARK,
696*4882a593Smuzhiyun ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
697*4882a593Smuzhiyun ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* IPSR12 */
700*4882a593Smuzhiyun ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
701*4882a593Smuzhiyun ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
702*4882a593Smuzhiyun ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
703*4882a593Smuzhiyun I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
704*4882a593Smuzhiyun ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
705*4882a593Smuzhiyun I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
706*4882a593Smuzhiyun ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
707*4882a593Smuzhiyun CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
708*4882a593Smuzhiyun ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
709*4882a593Smuzhiyun CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
710*4882a593Smuzhiyun ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
711*4882a593Smuzhiyun ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
712*4882a593Smuzhiyun ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
713*4882a593Smuzhiyun ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
714*4882a593Smuzhiyun STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
715*4882a593Smuzhiyun ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
716*4882a593Smuzhiyun STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
717*4882a593Smuzhiyun ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* IPSR13 */
720*4882a593Smuzhiyun STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
721*4882a593Smuzhiyun ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
722*4882a593Smuzhiyun STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
723*4882a593Smuzhiyun STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
724*4882a593Smuzhiyun STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
725*4882a593Smuzhiyun ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
726*4882a593Smuzhiyun SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
727*4882a593Smuzhiyun SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
728*4882a593Smuzhiyun SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
729*4882a593Smuzhiyun SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
730*4882a593Smuzhiyun SCIFA5_TXD_B_MARK, TX3_C_MARK,
731*4882a593Smuzhiyun SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
732*4882a593Smuzhiyun SCIFA5_RXD_B_MARK, RX3_C_MARK,
733*4882a593Smuzhiyun SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
734*4882a593Smuzhiyun SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
735*4882a593Smuzhiyun SD1_DATA3_MARK, IERX_B_MARK,
736*4882a593Smuzhiyun SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* IPSR14 */
739*4882a593Smuzhiyun SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
740*4882a593Smuzhiyun SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
741*4882a593Smuzhiyun SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
742*4882a593Smuzhiyun SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
743*4882a593Smuzhiyun SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
744*4882a593Smuzhiyun SCIFA5_TXD_C_MARK,
745*4882a593Smuzhiyun SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
746*4882a593Smuzhiyun SCIFA5_RXD_C_MARK,
747*4882a593Smuzhiyun MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
748*4882a593Smuzhiyun VI1_CLK_C_MARK, VI1_G0_B_MARK,
749*4882a593Smuzhiyun MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
750*4882a593Smuzhiyun VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
751*4882a593Smuzhiyun MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
752*4882a593Smuzhiyun MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
753*4882a593Smuzhiyun MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
754*4882a593Smuzhiyun VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
755*4882a593Smuzhiyun MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
756*4882a593Smuzhiyun VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* IPSR15 */
759*4882a593Smuzhiyun SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
760*4882a593Smuzhiyun SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
761*4882a593Smuzhiyun SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
762*4882a593Smuzhiyun GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
763*4882a593Smuzhiyun PWM5_B_MARK, SCIFA3_TXD_C_MARK,
764*4882a593Smuzhiyun GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
765*4882a593Smuzhiyun VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
766*4882a593Smuzhiyun GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
767*4882a593Smuzhiyun VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
768*4882a593Smuzhiyun HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
769*4882a593Smuzhiyun TCLK1_MARK, VI1_DATA1_C_MARK,
770*4882a593Smuzhiyun HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
771*4882a593Smuzhiyun HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
772*4882a593Smuzhiyun TCLK2_MARK, VI1_DATA3_C_MARK,
773*4882a593Smuzhiyun HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
774*4882a593Smuzhiyun CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
775*4882a593Smuzhiyun HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
776*4882a593Smuzhiyun CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* IPSR16 */
779*4882a593Smuzhiyun HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
780*4882a593Smuzhiyun GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
781*4882a593Smuzhiyun HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
782*4882a593Smuzhiyun GLO_SS_C_MARK, VI1_DATA7_C_MARK,
783*4882a593Smuzhiyun HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
784*4882a593Smuzhiyun HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
785*4882a593Smuzhiyun HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
786*4882a593Smuzhiyun PINMUX_MARK_END,
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun static const u16 pinmux_data[] = {
790*4882a593Smuzhiyun PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun PINMUX_SINGLE(EX_CS0_N),
793*4882a593Smuzhiyun PINMUX_SINGLE(RD_N),
794*4882a593Smuzhiyun PINMUX_SINGLE(AUDIO_CLKA),
795*4882a593Smuzhiyun PINMUX_SINGLE(VI0_CLK),
796*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA0_VI0_B0),
797*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA1_VI0_B1),
798*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA2_VI0_B2),
799*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA4_VI0_B4),
800*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA5_VI0_B5),
801*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA6_VI0_B6),
802*4882a593Smuzhiyun PINMUX_SINGLE(VI0_DATA7_VI0_B7),
803*4882a593Smuzhiyun PINMUX_SINGLE(USB0_PWEN),
804*4882a593Smuzhiyun PINMUX_SINGLE(USB0_OVC),
805*4882a593Smuzhiyun PINMUX_SINGLE(USB1_PWEN),
806*4882a593Smuzhiyun PINMUX_SINGLE(USB1_OVC),
807*4882a593Smuzhiyun PINMUX_SINGLE(DU0_DOTCLKIN),
808*4882a593Smuzhiyun PINMUX_SINGLE(SD1_CLK),
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* IPSR0 */
811*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_0, D0),
812*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_1, D1),
813*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_2, D2),
814*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_3, D3),
815*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_4, D4),
816*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_5, D5),
817*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_6, D6),
818*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_7, D7),
819*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_8, D8),
820*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_9, D9),
821*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_10, D10),
822*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_11, D11),
823*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_12, D12),
824*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_13, D13),
825*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_14, D14),
826*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_15, D15),
827*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_18_16, A0),
828*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
829*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
830*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
831*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
832*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_20_19, A1),
833*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
834*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_22_21, A2),
835*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
836*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_24_23, A3),
837*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
838*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_26_25, A4),
839*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
840*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_28_27, A5),
841*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
842*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP0_30_29, A6),
843*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* IPSR1 */
846*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_1_0, A7),
847*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
848*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_3_2, A8),
849*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
850*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
851*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_5_4, A9),
852*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
853*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
854*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_7_6, A10),
855*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
856*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
857*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_10_8, A11),
858*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
859*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
860*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
861*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_13_11, A12),
862*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
863*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
864*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
865*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_16_14, A13),
866*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
867*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
868*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
869*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_19_17, A14),
870*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
871*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
872*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
873*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
874*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_22_20, A15),
875*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
876*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_25_23, A16),
877*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
878*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
879*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
880*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_28_26, A17),
881*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
882*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
883*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP1_31_29, A18),
884*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
885*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
886*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* IPSR2 */
889*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_2_0, A19),
890*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
891*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
892*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
893*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
894*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_2_0, A20),
895*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
896*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_6_5, A21),
897*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
898*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
899*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_9_7, A22),
900*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
901*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
902*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
903*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
904*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_12_10, A23),
905*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
906*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
907*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
908*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
909*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_15_13, A24),
910*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
911*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
912*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
913*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
914*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_18_16, A25),
915*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
916*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
917*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
918*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
919*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
920*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
921*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
922*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
923*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
924*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
925*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
926*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
927*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
928*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
929*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
930*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
931*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
932*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
933*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
934*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
935*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun /* IPSR3 */
938*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
939*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
940*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
941*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
942*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
943*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
944*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
945*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
946*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
947*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
948*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
949*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
950*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
951*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
952*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
953*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
954*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
955*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
956*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
957*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
958*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
959*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
960*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
961*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
962*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
963*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
964*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
965*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
966*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
967*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
968*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
969*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
970*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
971*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
972*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
973*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
974*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
975*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
976*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
977*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
978*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
979*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
980*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
981*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
982*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
983*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
984*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
985*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
986*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
987*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
988*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
989*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
990*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
991*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
992*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
993*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* IPSR4 */
996*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
997*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
998*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
999*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
1000*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
1001*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
1002*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
1003*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
1004*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
1005*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
1006*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
1007*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
1008*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
1009*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
1010*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
1011*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
1012*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
1013*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
1014*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
1015*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
1016*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
1017*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
1018*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
1019*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
1020*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
1021*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
1022*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
1023*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
1024*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
1025*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
1026*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
1027*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
1028*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
1029*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
1030*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
1031*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
1032*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
1033*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
1034*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
1035*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
1036*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
1037*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
1038*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
1039*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
1040*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
1041*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
1042*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
1043*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* IPSR5 */
1046*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
1047*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
1048*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
1049*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
1050*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
1051*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
1052*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
1053*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
1054*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
1055*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
1056*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
1057*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
1058*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
1059*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
1060*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
1061*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
1062*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
1063*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
1064*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
1065*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
1066*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
1067*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
1068*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
1069*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
1070*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
1071*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
1072*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
1073*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
1074*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
1075*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
1076*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
1077*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
1078*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
1079*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
1080*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
1081*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
1082*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
1083*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
1084*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
1085*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
1086*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
1087*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
1088*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
1089*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
1090*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
1091*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
1092*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
1093*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
1094*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /* IPSR6 */
1097*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
1098*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
1099*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
1100*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
1101*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
1102*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
1103*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
1104*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
1105*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
1106*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
1107*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1108*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
1109*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
1110*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
1111*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
1112*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
1113*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
1114*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
1115*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
1116*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
1117*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
1118*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
1119*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
1120*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
1121*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
1122*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
1123*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
1124*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
1125*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
1126*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
1127*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
1128*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
1129*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
1130*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
1131*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
1132*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
1133*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
1134*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
1135*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
1136*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
1137*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
1138*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
1139*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
1140*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
1141*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
1142*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
1143*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
1144*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
1145*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
1146*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
1147*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
1148*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
1149*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* IPSR7 */
1152*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
1153*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
1154*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
1155*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
1156*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
1157*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
1158*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
1159*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
1160*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
1161*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
1162*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
1163*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
1164*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
1165*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
1166*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
1167*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
1168*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
1169*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
1170*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
1171*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
1172*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
1173*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
1174*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
1175*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
1176*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
1177*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
1178*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
1179*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
1180*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
1181*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
1182*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
1183*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
1184*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
1185*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
1186*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
1187*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
1188*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
1189*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
1190*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
1191*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
1192*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
1193*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
1194*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
1195*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
1196*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
1197*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
1198*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
1199*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
1200*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
1201*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
1202*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
1203*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
1204*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
1205*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun /* IPSR8 */
1208*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
1209*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
1210*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
1211*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
1212*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
1213*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
1214*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
1215*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
1216*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
1217*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
1218*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
1219*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
1220*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
1221*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
1222*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
1223*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
1224*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
1225*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
1226*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
1227*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
1228*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
1229*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
1230*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
1231*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
1232*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
1233*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
1234*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
1235*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
1236*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
1237*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
1238*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
1239*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
1240*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
1241*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
1242*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
1243*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
1244*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
1245*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
1246*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
1247*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
1248*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
1249*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
1250*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
1251*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
1252*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
1253*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
1254*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
1255*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
1256*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
1257*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
1258*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
1259*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
1260*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
1261*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
1262*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
1263*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* IPSR9 */
1266*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
1267*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
1268*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
1269*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
1270*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
1271*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
1272*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
1273*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
1274*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
1275*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
1276*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
1277*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
1278*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
1279*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_7, QCLK),
1280*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
1281*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
1282*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
1283*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
1284*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
1285*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
1286*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
1287*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
1288*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
1289*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
1290*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1291*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
1292*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
1293*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
1294*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
1295*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
1296*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_16, QPOLA),
1297*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
1298*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
1299*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
1300*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
1301*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
1302*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
1303*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
1304*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
1305*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
1306*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
1307*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
1308*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
1309*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
1310*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
1311*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
1312*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
1313*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
1314*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
1315*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
1316*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
1317*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
1318*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
1319*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
1320*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
1321*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
1322*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
1323*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
1324*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
1325*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* IPSR10 */
1328*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
1329*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
1330*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
1331*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
1332*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
1333*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
1334*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
1335*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
1336*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
1337*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
1338*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
1339*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
1340*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
1341*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
1342*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
1343*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
1344*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
1345*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
1346*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
1347*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
1348*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
1349*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
1350*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
1351*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
1352*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
1353*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
1354*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
1355*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
1356*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
1357*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
1358*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
1359*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
1360*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
1361*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
1362*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
1363*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
1364*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
1365*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
1366*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
1367*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
1368*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
1369*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
1370*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
1371*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
1372*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
1373*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
1374*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
1375*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
1376*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
1377*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
1378*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
1379*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
1380*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
1381*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
1382*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
1383*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
1384*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
1385*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
1386*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
1387*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
1388*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
1389*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
1390*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* IPSR11 */
1393*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
1394*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
1395*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
1396*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
1397*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
1398*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
1399*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
1400*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
1401*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
1402*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
1403*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
1404*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
1405*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
1406*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
1407*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
1408*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
1409*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
1410*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
1411*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
1412*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
1413*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
1414*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
1415*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
1416*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
1417*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
1418*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
1419*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
1420*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
1421*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
1422*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
1423*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
1424*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
1425*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
1426*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
1427*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
1428*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
1429*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
1430*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
1431*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
1432*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
1433*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
1434*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
1435*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
1436*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
1437*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
1438*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
1439*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
1440*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
1441*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
1442*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
1443*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
1444*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
1445*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
1446*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
1447*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
1448*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
1449*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun /* IPSR12 */
1452*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
1453*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
1454*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
1455*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
1456*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
1457*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
1458*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
1459*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
1460*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
1461*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
1462*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
1463*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
1464*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
1465*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
1466*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
1467*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
1468*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
1469*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
1470*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
1471*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
1472*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
1473*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
1474*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
1475*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
1476*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
1477*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
1478*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
1479*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
1480*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
1481*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
1482*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
1483*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
1484*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
1485*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
1486*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
1487*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
1488*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
1489*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
1490*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
1491*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
1492*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
1493*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
1494*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
1495*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
1496*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
1497*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
1498*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
1499*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
1500*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
1501*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
1502*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /* IPSR13 */
1505*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
1506*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
1507*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
1508*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
1509*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
1510*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
1511*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
1512*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
1513*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
1514*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
1515*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
1516*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
1517*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
1518*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
1519*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
1520*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
1521*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
1522*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
1523*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
1524*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
1525*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
1526*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
1527*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
1528*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
1529*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
1530*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
1531*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
1532*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
1533*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
1534*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
1535*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
1536*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
1537*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
1538*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
1539*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
1540*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
1541*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
1542*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
1543*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
1544*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
1545*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
1546*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
1547*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
1548*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
1549*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
1550*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
1551*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
1552*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
1553*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
1554*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
1555*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
1556*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
1557*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
1558*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
1559*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
1560*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* IPSR14 */
1563*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
1564*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
1565*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
1566*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
1567*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
1568*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
1569*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
1570*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
1571*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
1572*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
1573*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
1574*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
1575*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
1576*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
1577*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
1578*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
1579*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
1580*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
1581*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
1582*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
1583*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
1584*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
1585*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
1586*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
1587*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
1588*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
1589*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
1590*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
1591*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
1592*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
1593*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
1594*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
1595*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
1596*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
1597*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
1598*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
1599*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
1600*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
1601*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
1602*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
1603*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
1604*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
1605*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
1606*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
1607*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
1608*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
1609*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
1610*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
1611*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
1612*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
1613*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
1614*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
1615*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
1616*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
1617*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
1618*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
1619*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* IPSR15 */
1622*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
1623*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
1624*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
1625*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
1626*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
1627*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
1628*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
1629*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
1630*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
1631*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
1632*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
1633*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
1634*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
1635*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
1636*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
1637*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
1638*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
1639*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
1640*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
1641*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
1642*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
1643*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
1644*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
1645*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
1646*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
1647*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
1648*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
1649*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
1650*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
1651*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
1652*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
1653*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
1654*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
1655*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
1656*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
1657*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
1658*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
1659*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
1660*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
1661*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
1662*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
1663*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
1664*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
1665*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
1666*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
1667*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
1668*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
1669*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
1670*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
1671*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
1672*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun /* IPSR16 */
1675*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
1676*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
1677*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
1678*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
1679*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
1680*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
1681*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
1682*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
1683*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
1684*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
1685*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
1686*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
1687*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
1688*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
1689*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
1690*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
1691*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
1692*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
1693*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
1694*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
1695*4882a593Smuzhiyun PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
1696*4882a593Smuzhiyun PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
1697*4882a593Smuzhiyun };
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1700*4882a593Smuzhiyun PINMUX_GPIO_GP_ALL(),
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun /* - ADI -------------------------------------------------------------------- */
1704*4882a593Smuzhiyun static const unsigned int adi_common_pins[] = {
1705*4882a593Smuzhiyun /* ADIDATA, ADICS/SAMP, ADICLK */
1706*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
1707*4882a593Smuzhiyun };
1708*4882a593Smuzhiyun static const unsigned int adi_common_mux[] = {
1709*4882a593Smuzhiyun /* ADIDATA, ADICS/SAMP, ADICLK */
1710*4882a593Smuzhiyun ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun static const unsigned int adi_chsel0_pins[] = {
1713*4882a593Smuzhiyun /* ADICHS 0 */
1714*4882a593Smuzhiyun RCAR_GP_PIN(6, 27),
1715*4882a593Smuzhiyun };
1716*4882a593Smuzhiyun static const unsigned int adi_chsel0_mux[] = {
1717*4882a593Smuzhiyun /* ADICHS 0 */
1718*4882a593Smuzhiyun ADICHS0_MARK,
1719*4882a593Smuzhiyun };
1720*4882a593Smuzhiyun static const unsigned int adi_chsel1_pins[] = {
1721*4882a593Smuzhiyun /* ADICHS 1 */
1722*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun static const unsigned int adi_chsel1_mux[] = {
1725*4882a593Smuzhiyun /* ADICHS 1 */
1726*4882a593Smuzhiyun ADICHS1_MARK,
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun static const unsigned int adi_chsel2_pins[] = {
1729*4882a593Smuzhiyun /* ADICHS 2 */
1730*4882a593Smuzhiyun RCAR_GP_PIN(6, 29),
1731*4882a593Smuzhiyun };
1732*4882a593Smuzhiyun static const unsigned int adi_chsel2_mux[] = {
1733*4882a593Smuzhiyun /* ADICHS 2 */
1734*4882a593Smuzhiyun ADICHS2_MARK,
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun static const unsigned int adi_common_b_pins[] = {
1737*4882a593Smuzhiyun /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1738*4882a593Smuzhiyun RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun static const unsigned int adi_common_b_mux[] = {
1741*4882a593Smuzhiyun /* ADIDATA B, ADICS/SAMP B, ADICLK B */
1742*4882a593Smuzhiyun ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
1743*4882a593Smuzhiyun };
1744*4882a593Smuzhiyun static const unsigned int adi_chsel0_b_pins[] = {
1745*4882a593Smuzhiyun /* ADICHS B 0 */
1746*4882a593Smuzhiyun RCAR_GP_PIN(5, 28),
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun static const unsigned int adi_chsel0_b_mux[] = {
1749*4882a593Smuzhiyun /* ADICHS B 0 */
1750*4882a593Smuzhiyun ADICHS0_B_MARK,
1751*4882a593Smuzhiyun };
1752*4882a593Smuzhiyun static const unsigned int adi_chsel1_b_pins[] = {
1753*4882a593Smuzhiyun /* ADICHS B 1 */
1754*4882a593Smuzhiyun RCAR_GP_PIN(5, 29),
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun static const unsigned int adi_chsel1_b_mux[] = {
1757*4882a593Smuzhiyun /* ADICHS B 1 */
1758*4882a593Smuzhiyun ADICHS1_B_MARK,
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun static const unsigned int adi_chsel2_b_pins[] = {
1761*4882a593Smuzhiyun /* ADICHS B 2 */
1762*4882a593Smuzhiyun RCAR_GP_PIN(5, 30),
1763*4882a593Smuzhiyun };
1764*4882a593Smuzhiyun static const unsigned int adi_chsel2_b_mux[] = {
1765*4882a593Smuzhiyun /* ADICHS B 2 */
1766*4882a593Smuzhiyun ADICHS2_B_MARK,
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun /* - Audio Clock ------------------------------------------------------------ */
1770*4882a593Smuzhiyun static const unsigned int audio_clk_a_pins[] = {
1771*4882a593Smuzhiyun /* CLK */
1772*4882a593Smuzhiyun RCAR_GP_PIN(2, 28),
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun static const unsigned int audio_clk_a_mux[] = {
1776*4882a593Smuzhiyun AUDIO_CLKA_MARK,
1777*4882a593Smuzhiyun };
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun static const unsigned int audio_clk_b_pins[] = {
1780*4882a593Smuzhiyun /* CLK */
1781*4882a593Smuzhiyun RCAR_GP_PIN(2, 29),
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun static const unsigned int audio_clk_b_mux[] = {
1785*4882a593Smuzhiyun AUDIO_CLKB_MARK,
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_pins[] = {
1789*4882a593Smuzhiyun /* CLK */
1790*4882a593Smuzhiyun RCAR_GP_PIN(7, 20),
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun static const unsigned int audio_clk_b_b_mux[] = {
1794*4882a593Smuzhiyun AUDIO_CLKB_B_MARK,
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun static const unsigned int audio_clk_c_pins[] = {
1798*4882a593Smuzhiyun /* CLK */
1799*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun static const unsigned int audio_clk_c_mux[] = {
1803*4882a593Smuzhiyun AUDIO_CLKC_MARK,
1804*4882a593Smuzhiyun };
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun static const unsigned int audio_clkout_pins[] = {
1807*4882a593Smuzhiyun /* CLK */
1808*4882a593Smuzhiyun RCAR_GP_PIN(2, 31),
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun static const unsigned int audio_clkout_mux[] = {
1812*4882a593Smuzhiyun AUDIO_CLKOUT_MARK,
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* - AVB -------------------------------------------------------------------- */
1816*4882a593Smuzhiyun static const unsigned int avb_link_pins[] = {
1817*4882a593Smuzhiyun RCAR_GP_PIN(5, 14),
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun static const unsigned int avb_link_mux[] = {
1820*4882a593Smuzhiyun AVB_LINK_MARK,
1821*4882a593Smuzhiyun };
1822*4882a593Smuzhiyun static const unsigned int avb_magic_pins[] = {
1823*4882a593Smuzhiyun RCAR_GP_PIN(5, 11),
1824*4882a593Smuzhiyun };
1825*4882a593Smuzhiyun static const unsigned int avb_magic_mux[] = {
1826*4882a593Smuzhiyun AVB_MAGIC_MARK,
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun static const unsigned int avb_phy_int_pins[] = {
1829*4882a593Smuzhiyun RCAR_GP_PIN(5, 16),
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun static const unsigned int avb_phy_int_mux[] = {
1832*4882a593Smuzhiyun AVB_PHY_INT_MARK,
1833*4882a593Smuzhiyun };
1834*4882a593Smuzhiyun static const unsigned int avb_mdio_pins[] = {
1835*4882a593Smuzhiyun RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
1836*4882a593Smuzhiyun };
1837*4882a593Smuzhiyun static const unsigned int avb_mdio_mux[] = {
1838*4882a593Smuzhiyun AVB_MDC_MARK, AVB_MDIO_MARK,
1839*4882a593Smuzhiyun };
1840*4882a593Smuzhiyun static const unsigned int avb_mii_pins[] = {
1841*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1842*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1845*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1848*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
1849*4882a593Smuzhiyun RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
1850*4882a593Smuzhiyun };
1851*4882a593Smuzhiyun static const unsigned int avb_mii_mux[] = {
1852*4882a593Smuzhiyun AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1853*4882a593Smuzhiyun AVB_TXD3_MARK,
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1856*4882a593Smuzhiyun AVB_RXD3_MARK,
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1859*4882a593Smuzhiyun AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1860*4882a593Smuzhiyun AVB_TX_CLK_MARK, AVB_COL_MARK,
1861*4882a593Smuzhiyun };
1862*4882a593Smuzhiyun static const unsigned int avb_gmii_pins[] = {
1863*4882a593Smuzhiyun RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
1864*4882a593Smuzhiyun RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
1865*4882a593Smuzhiyun RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1868*4882a593Smuzhiyun RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
1869*4882a593Smuzhiyun RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
1872*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
1873*4882a593Smuzhiyun RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
1874*4882a593Smuzhiyun RCAR_GP_PIN(5, 29),
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun static const unsigned int avb_gmii_mux[] = {
1877*4882a593Smuzhiyun AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1878*4882a593Smuzhiyun AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1879*4882a593Smuzhiyun AVB_TXD6_MARK, AVB_TXD7_MARK,
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1882*4882a593Smuzhiyun AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1883*4882a593Smuzhiyun AVB_RXD6_MARK, AVB_RXD7_MARK,
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1886*4882a593Smuzhiyun AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1887*4882a593Smuzhiyun AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1888*4882a593Smuzhiyun AVB_COL_MARK,
1889*4882a593Smuzhiyun };
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun /* - CAN -------------------------------------------------------------------- */
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun static const unsigned int can0_data_pins[] = {
1894*4882a593Smuzhiyun /* TX, RX */
1895*4882a593Smuzhiyun RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun static const unsigned int can0_data_mux[] = {
1899*4882a593Smuzhiyun CAN0_TX_MARK, CAN0_RX_MARK,
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun static const unsigned int can0_data_b_pins[] = {
1903*4882a593Smuzhiyun /* TX, RX */
1904*4882a593Smuzhiyun RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun static const unsigned int can0_data_b_mux[] = {
1908*4882a593Smuzhiyun CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1909*4882a593Smuzhiyun };
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun static const unsigned int can0_data_c_pins[] = {
1912*4882a593Smuzhiyun /* TX, RX */
1913*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun static const unsigned int can0_data_c_mux[] = {
1917*4882a593Smuzhiyun CAN0_TX_C_MARK, CAN0_RX_C_MARK,
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun static const unsigned int can0_data_d_pins[] = {
1921*4882a593Smuzhiyun /* TX, RX */
1922*4882a593Smuzhiyun RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
1923*4882a593Smuzhiyun };
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun static const unsigned int can0_data_d_mux[] = {
1926*4882a593Smuzhiyun CAN0_TX_D_MARK, CAN0_RX_D_MARK,
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun static const unsigned int can0_data_e_pins[] = {
1930*4882a593Smuzhiyun /* TX, RX */
1931*4882a593Smuzhiyun RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun static const unsigned int can0_data_e_mux[] = {
1935*4882a593Smuzhiyun CAN0_TX_E_MARK, CAN0_RX_E_MARK,
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun static const unsigned int can0_data_f_pins[] = {
1939*4882a593Smuzhiyun /* TX, RX */
1940*4882a593Smuzhiyun RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1941*4882a593Smuzhiyun };
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun static const unsigned int can0_data_f_mux[] = {
1944*4882a593Smuzhiyun CAN0_TX_F_MARK, CAN0_RX_F_MARK,
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun static const unsigned int can1_data_pins[] = {
1948*4882a593Smuzhiyun /* TX, RX */
1949*4882a593Smuzhiyun RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
1950*4882a593Smuzhiyun };
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun static const unsigned int can1_data_mux[] = {
1953*4882a593Smuzhiyun CAN1_TX_MARK, CAN1_RX_MARK,
1954*4882a593Smuzhiyun };
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun static const unsigned int can1_data_b_pins[] = {
1957*4882a593Smuzhiyun /* TX, RX */
1958*4882a593Smuzhiyun RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
1959*4882a593Smuzhiyun };
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun static const unsigned int can1_data_b_mux[] = {
1962*4882a593Smuzhiyun CAN1_TX_B_MARK, CAN1_RX_B_MARK,
1963*4882a593Smuzhiyun };
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun static const unsigned int can1_data_c_pins[] = {
1966*4882a593Smuzhiyun /* TX, RX */
1967*4882a593Smuzhiyun RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
1968*4882a593Smuzhiyun };
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun static const unsigned int can1_data_c_mux[] = {
1971*4882a593Smuzhiyun CAN1_TX_C_MARK, CAN1_RX_C_MARK,
1972*4882a593Smuzhiyun };
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun static const unsigned int can1_data_d_pins[] = {
1975*4882a593Smuzhiyun /* TX, RX */
1976*4882a593Smuzhiyun RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun static const unsigned int can1_data_d_mux[] = {
1980*4882a593Smuzhiyun CAN1_TX_D_MARK, CAN1_RX_D_MARK,
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun static const unsigned int can_clk_pins[] = {
1984*4882a593Smuzhiyun /* CLK */
1985*4882a593Smuzhiyun RCAR_GP_PIN(7, 2),
1986*4882a593Smuzhiyun };
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun static const unsigned int can_clk_mux[] = {
1989*4882a593Smuzhiyun CAN_CLK_MARK,
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static const unsigned int can_clk_b_pins[] = {
1993*4882a593Smuzhiyun /* CLK */
1994*4882a593Smuzhiyun RCAR_GP_PIN(5, 21),
1995*4882a593Smuzhiyun };
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun static const unsigned int can_clk_b_mux[] = {
1998*4882a593Smuzhiyun CAN_CLK_B_MARK,
1999*4882a593Smuzhiyun };
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun static const unsigned int can_clk_c_pins[] = {
2002*4882a593Smuzhiyun /* CLK */
2003*4882a593Smuzhiyun RCAR_GP_PIN(4, 30),
2004*4882a593Smuzhiyun };
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun static const unsigned int can_clk_c_mux[] = {
2007*4882a593Smuzhiyun CAN_CLK_C_MARK,
2008*4882a593Smuzhiyun };
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun static const unsigned int can_clk_d_pins[] = {
2011*4882a593Smuzhiyun /* CLK */
2012*4882a593Smuzhiyun RCAR_GP_PIN(7, 19),
2013*4882a593Smuzhiyun };
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun static const unsigned int can_clk_d_mux[] = {
2016*4882a593Smuzhiyun CAN_CLK_D_MARK,
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun /* - DU --------------------------------------------------------------------- */
2020*4882a593Smuzhiyun static const unsigned int du_rgb666_pins[] = {
2021*4882a593Smuzhiyun /* R[7:2], G[7:2], B[7:2] */
2022*4882a593Smuzhiyun RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2023*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2024*4882a593Smuzhiyun RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2025*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2026*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2027*4882a593Smuzhiyun RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2028*4882a593Smuzhiyun };
2029*4882a593Smuzhiyun static const unsigned int du_rgb666_mux[] = {
2030*4882a593Smuzhiyun DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2031*4882a593Smuzhiyun DU1_DR3_MARK, DU1_DR2_MARK,
2032*4882a593Smuzhiyun DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2033*4882a593Smuzhiyun DU1_DG3_MARK, DU1_DG2_MARK,
2034*4882a593Smuzhiyun DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2035*4882a593Smuzhiyun DU1_DB3_MARK, DU1_DB2_MARK,
2036*4882a593Smuzhiyun };
2037*4882a593Smuzhiyun static const unsigned int du_rgb888_pins[] = {
2038*4882a593Smuzhiyun /* R[7:0], G[7:0], B[7:0] */
2039*4882a593Smuzhiyun RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2040*4882a593Smuzhiyun RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
2041*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
2042*4882a593Smuzhiyun RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2043*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
2044*4882a593Smuzhiyun RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
2045*4882a593Smuzhiyun RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
2046*4882a593Smuzhiyun RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2047*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun static const unsigned int du_rgb888_mux[] = {
2050*4882a593Smuzhiyun DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
2051*4882a593Smuzhiyun DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
2052*4882a593Smuzhiyun DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
2053*4882a593Smuzhiyun DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
2054*4882a593Smuzhiyun DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
2055*4882a593Smuzhiyun DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun static const unsigned int du_clk_out_0_pins[] = {
2058*4882a593Smuzhiyun /* CLKOUT */
2059*4882a593Smuzhiyun RCAR_GP_PIN(3, 25),
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun static const unsigned int du_clk_out_0_mux[] = {
2062*4882a593Smuzhiyun DU1_DOTCLKOUT0_MARK
2063*4882a593Smuzhiyun };
2064*4882a593Smuzhiyun static const unsigned int du_clk_out_1_pins[] = {
2065*4882a593Smuzhiyun /* CLKOUT */
2066*4882a593Smuzhiyun RCAR_GP_PIN(3, 26),
2067*4882a593Smuzhiyun };
2068*4882a593Smuzhiyun static const unsigned int du_clk_out_1_mux[] = {
2069*4882a593Smuzhiyun DU1_DOTCLKOUT1_MARK
2070*4882a593Smuzhiyun };
2071*4882a593Smuzhiyun static const unsigned int du_sync_pins[] = {
2072*4882a593Smuzhiyun /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2073*4882a593Smuzhiyun RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
2074*4882a593Smuzhiyun };
2075*4882a593Smuzhiyun static const unsigned int du_sync_mux[] = {
2076*4882a593Smuzhiyun DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
2077*4882a593Smuzhiyun };
2078*4882a593Smuzhiyun static const unsigned int du_oddf_pins[] = {
2079*4882a593Smuzhiyun /* EXDISP/EXODDF/EXCDE */
2080*4882a593Smuzhiyun RCAR_GP_PIN(3, 29),
2081*4882a593Smuzhiyun };
2082*4882a593Smuzhiyun static const unsigned int du_oddf_mux[] = {
2083*4882a593Smuzhiyun DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
2084*4882a593Smuzhiyun };
2085*4882a593Smuzhiyun static const unsigned int du_cde_pins[] = {
2086*4882a593Smuzhiyun /* CDE */
2087*4882a593Smuzhiyun RCAR_GP_PIN(3, 31),
2088*4882a593Smuzhiyun };
2089*4882a593Smuzhiyun static const unsigned int du_cde_mux[] = {
2090*4882a593Smuzhiyun DU1_CDE_MARK,
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun static const unsigned int du_disp_pins[] = {
2093*4882a593Smuzhiyun /* DISP */
2094*4882a593Smuzhiyun RCAR_GP_PIN(3, 30),
2095*4882a593Smuzhiyun };
2096*4882a593Smuzhiyun static const unsigned int du_disp_mux[] = {
2097*4882a593Smuzhiyun DU1_DISP_MARK,
2098*4882a593Smuzhiyun };
2099*4882a593Smuzhiyun static const unsigned int du0_clk_in_pins[] = {
2100*4882a593Smuzhiyun /* CLKIN */
2101*4882a593Smuzhiyun RCAR_GP_PIN(6, 31),
2102*4882a593Smuzhiyun };
2103*4882a593Smuzhiyun static const unsigned int du0_clk_in_mux[] = {
2104*4882a593Smuzhiyun DU0_DOTCLKIN_MARK
2105*4882a593Smuzhiyun };
2106*4882a593Smuzhiyun static const unsigned int du1_clk_in_pins[] = {
2107*4882a593Smuzhiyun /* CLKIN */
2108*4882a593Smuzhiyun RCAR_GP_PIN(3, 24),
2109*4882a593Smuzhiyun };
2110*4882a593Smuzhiyun static const unsigned int du1_clk_in_mux[] = {
2111*4882a593Smuzhiyun DU1_DOTCLKIN_MARK
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun static const unsigned int du1_clk_in_b_pins[] = {
2114*4882a593Smuzhiyun /* CLKIN */
2115*4882a593Smuzhiyun RCAR_GP_PIN(7, 19),
2116*4882a593Smuzhiyun };
2117*4882a593Smuzhiyun static const unsigned int du1_clk_in_b_mux[] = {
2118*4882a593Smuzhiyun DU1_DOTCLKIN_B_MARK,
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun static const unsigned int du1_clk_in_c_pins[] = {
2121*4882a593Smuzhiyun /* CLKIN */
2122*4882a593Smuzhiyun RCAR_GP_PIN(7, 20),
2123*4882a593Smuzhiyun };
2124*4882a593Smuzhiyun static const unsigned int du1_clk_in_c_mux[] = {
2125*4882a593Smuzhiyun DU1_DOTCLKIN_C_MARK,
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun /* - ETH -------------------------------------------------------------------- */
2128*4882a593Smuzhiyun static const unsigned int eth_link_pins[] = {
2129*4882a593Smuzhiyun /* LINK */
2130*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
2131*4882a593Smuzhiyun };
2132*4882a593Smuzhiyun static const unsigned int eth_link_mux[] = {
2133*4882a593Smuzhiyun ETH_LINK_MARK,
2134*4882a593Smuzhiyun };
2135*4882a593Smuzhiyun static const unsigned int eth_magic_pins[] = {
2136*4882a593Smuzhiyun /* MAGIC */
2137*4882a593Smuzhiyun RCAR_GP_PIN(5, 22),
2138*4882a593Smuzhiyun };
2139*4882a593Smuzhiyun static const unsigned int eth_magic_mux[] = {
2140*4882a593Smuzhiyun ETH_MAGIC_MARK,
2141*4882a593Smuzhiyun };
2142*4882a593Smuzhiyun static const unsigned int eth_mdio_pins[] = {
2143*4882a593Smuzhiyun /* MDC, MDIO */
2144*4882a593Smuzhiyun RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun static const unsigned int eth_mdio_mux[] = {
2147*4882a593Smuzhiyun ETH_MDC_MARK, ETH_MDIO_MARK,
2148*4882a593Smuzhiyun };
2149*4882a593Smuzhiyun static const unsigned int eth_rmii_pins[] = {
2150*4882a593Smuzhiyun /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
2151*4882a593Smuzhiyun RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
2152*4882a593Smuzhiyun RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
2153*4882a593Smuzhiyun RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
2154*4882a593Smuzhiyun };
2155*4882a593Smuzhiyun static const unsigned int eth_rmii_mux[] = {
2156*4882a593Smuzhiyun ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2157*4882a593Smuzhiyun ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
2158*4882a593Smuzhiyun };
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun /* - HSCIF0 ----------------------------------------------------------------- */
2161*4882a593Smuzhiyun static const unsigned int hscif0_data_pins[] = {
2162*4882a593Smuzhiyun /* RX, TX */
2163*4882a593Smuzhiyun RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
2164*4882a593Smuzhiyun };
2165*4882a593Smuzhiyun static const unsigned int hscif0_data_mux[] = {
2166*4882a593Smuzhiyun HRX0_MARK, HTX0_MARK,
2167*4882a593Smuzhiyun };
2168*4882a593Smuzhiyun static const unsigned int hscif0_clk_pins[] = {
2169*4882a593Smuzhiyun /* SCK */
2170*4882a593Smuzhiyun RCAR_GP_PIN(7, 2),
2171*4882a593Smuzhiyun };
2172*4882a593Smuzhiyun static const unsigned int hscif0_clk_mux[] = {
2173*4882a593Smuzhiyun HSCK0_MARK,
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_pins[] = {
2176*4882a593Smuzhiyun /* RTS, CTS */
2177*4882a593Smuzhiyun RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
2178*4882a593Smuzhiyun };
2179*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_mux[] = {
2180*4882a593Smuzhiyun HRTS0_N_MARK, HCTS0_N_MARK,
2181*4882a593Smuzhiyun };
2182*4882a593Smuzhiyun static const unsigned int hscif0_data_b_pins[] = {
2183*4882a593Smuzhiyun /* RX, TX */
2184*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
2185*4882a593Smuzhiyun };
2186*4882a593Smuzhiyun static const unsigned int hscif0_data_b_mux[] = {
2187*4882a593Smuzhiyun HRX0_B_MARK, HTX0_B_MARK,
2188*4882a593Smuzhiyun };
2189*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_b_pins[] = {
2190*4882a593Smuzhiyun /* RTS, CTS */
2191*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
2192*4882a593Smuzhiyun };
2193*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_b_mux[] = {
2194*4882a593Smuzhiyun HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2195*4882a593Smuzhiyun };
2196*4882a593Smuzhiyun static const unsigned int hscif0_data_c_pins[] = {
2197*4882a593Smuzhiyun /* RX, TX */
2198*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2199*4882a593Smuzhiyun };
2200*4882a593Smuzhiyun static const unsigned int hscif0_data_c_mux[] = {
2201*4882a593Smuzhiyun HRX0_C_MARK, HTX0_C_MARK,
2202*4882a593Smuzhiyun };
2203*4882a593Smuzhiyun static const unsigned int hscif0_clk_c_pins[] = {
2204*4882a593Smuzhiyun /* SCK */
2205*4882a593Smuzhiyun RCAR_GP_PIN(5, 31),
2206*4882a593Smuzhiyun };
2207*4882a593Smuzhiyun static const unsigned int hscif0_clk_c_mux[] = {
2208*4882a593Smuzhiyun HSCK0_C_MARK,
2209*4882a593Smuzhiyun };
2210*4882a593Smuzhiyun /* - HSCIF1 ----------------------------------------------------------------- */
2211*4882a593Smuzhiyun static const unsigned int hscif1_data_pins[] = {
2212*4882a593Smuzhiyun /* RX, TX */
2213*4882a593Smuzhiyun RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
2214*4882a593Smuzhiyun };
2215*4882a593Smuzhiyun static const unsigned int hscif1_data_mux[] = {
2216*4882a593Smuzhiyun HRX1_MARK, HTX1_MARK,
2217*4882a593Smuzhiyun };
2218*4882a593Smuzhiyun static const unsigned int hscif1_clk_pins[] = {
2219*4882a593Smuzhiyun /* SCK */
2220*4882a593Smuzhiyun RCAR_GP_PIN(7, 7),
2221*4882a593Smuzhiyun };
2222*4882a593Smuzhiyun static const unsigned int hscif1_clk_mux[] = {
2223*4882a593Smuzhiyun HSCK1_MARK,
2224*4882a593Smuzhiyun };
2225*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_pins[] = {
2226*4882a593Smuzhiyun /* RTS, CTS */
2227*4882a593Smuzhiyun RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
2228*4882a593Smuzhiyun };
2229*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_mux[] = {
2230*4882a593Smuzhiyun HRTS1_N_MARK, HCTS1_N_MARK,
2231*4882a593Smuzhiyun };
2232*4882a593Smuzhiyun static const unsigned int hscif1_data_b_pins[] = {
2233*4882a593Smuzhiyun /* RX, TX */
2234*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
2235*4882a593Smuzhiyun };
2236*4882a593Smuzhiyun static const unsigned int hscif1_data_b_mux[] = {
2237*4882a593Smuzhiyun HRX1_B_MARK, HTX1_B_MARK,
2238*4882a593Smuzhiyun };
2239*4882a593Smuzhiyun static const unsigned int hscif1_data_c_pins[] = {
2240*4882a593Smuzhiyun /* RX, TX */
2241*4882a593Smuzhiyun RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2242*4882a593Smuzhiyun };
2243*4882a593Smuzhiyun static const unsigned int hscif1_data_c_mux[] = {
2244*4882a593Smuzhiyun HRX1_C_MARK, HTX1_C_MARK,
2245*4882a593Smuzhiyun };
2246*4882a593Smuzhiyun static const unsigned int hscif1_clk_c_pins[] = {
2247*4882a593Smuzhiyun /* SCK */
2248*4882a593Smuzhiyun RCAR_GP_PIN(7, 16),
2249*4882a593Smuzhiyun };
2250*4882a593Smuzhiyun static const unsigned int hscif1_clk_c_mux[] = {
2251*4882a593Smuzhiyun HSCK1_C_MARK,
2252*4882a593Smuzhiyun };
2253*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_c_pins[] = {
2254*4882a593Smuzhiyun /* RTS, CTS */
2255*4882a593Smuzhiyun RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
2256*4882a593Smuzhiyun };
2257*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_c_mux[] = {
2258*4882a593Smuzhiyun HRTS1_N_C_MARK, HCTS1_N_C_MARK,
2259*4882a593Smuzhiyun };
2260*4882a593Smuzhiyun static const unsigned int hscif1_data_d_pins[] = {
2261*4882a593Smuzhiyun /* RX, TX */
2262*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun static const unsigned int hscif1_data_d_mux[] = {
2265*4882a593Smuzhiyun HRX1_D_MARK, HTX1_D_MARK,
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun static const unsigned int hscif1_data_e_pins[] = {
2268*4882a593Smuzhiyun /* RX, TX */
2269*4882a593Smuzhiyun RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun static const unsigned int hscif1_data_e_mux[] = {
2272*4882a593Smuzhiyun HRX1_C_MARK, HTX1_C_MARK,
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun static const unsigned int hscif1_clk_e_pins[] = {
2275*4882a593Smuzhiyun /* SCK */
2276*4882a593Smuzhiyun RCAR_GP_PIN(2, 6),
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun static const unsigned int hscif1_clk_e_mux[] = {
2279*4882a593Smuzhiyun HSCK1_E_MARK,
2280*4882a593Smuzhiyun };
2281*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_e_pins[] = {
2282*4882a593Smuzhiyun /* RTS, CTS */
2283*4882a593Smuzhiyun RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_e_mux[] = {
2286*4882a593Smuzhiyun HRTS1_N_E_MARK, HCTS1_N_E_MARK,
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun /* - HSCIF2 ----------------------------------------------------------------- */
2289*4882a593Smuzhiyun static const unsigned int hscif2_data_pins[] = {
2290*4882a593Smuzhiyun /* RX, TX */
2291*4882a593Smuzhiyun RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun static const unsigned int hscif2_data_mux[] = {
2294*4882a593Smuzhiyun HRX2_MARK, HTX2_MARK,
2295*4882a593Smuzhiyun };
2296*4882a593Smuzhiyun static const unsigned int hscif2_clk_pins[] = {
2297*4882a593Smuzhiyun /* SCK */
2298*4882a593Smuzhiyun RCAR_GP_PIN(4, 15),
2299*4882a593Smuzhiyun };
2300*4882a593Smuzhiyun static const unsigned int hscif2_clk_mux[] = {
2301*4882a593Smuzhiyun HSCK2_MARK,
2302*4882a593Smuzhiyun };
2303*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_pins[] = {
2304*4882a593Smuzhiyun /* RTS, CTS */
2305*4882a593Smuzhiyun RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
2306*4882a593Smuzhiyun };
2307*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_mux[] = {
2308*4882a593Smuzhiyun HRTS2_N_MARK, HCTS2_N_MARK,
2309*4882a593Smuzhiyun };
2310*4882a593Smuzhiyun static const unsigned int hscif2_data_b_pins[] = {
2311*4882a593Smuzhiyun /* RX, TX */
2312*4882a593Smuzhiyun RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun static const unsigned int hscif2_data_b_mux[] = {
2315*4882a593Smuzhiyun HRX2_B_MARK, HTX2_B_MARK,
2316*4882a593Smuzhiyun };
2317*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_b_pins[] = {
2318*4882a593Smuzhiyun /* RTS, CTS */
2319*4882a593Smuzhiyun RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
2320*4882a593Smuzhiyun };
2321*4882a593Smuzhiyun static const unsigned int hscif2_ctrl_b_mux[] = {
2322*4882a593Smuzhiyun HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2323*4882a593Smuzhiyun };
2324*4882a593Smuzhiyun static const unsigned int hscif2_data_c_pins[] = {
2325*4882a593Smuzhiyun /* RX, TX */
2326*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun static const unsigned int hscif2_data_c_mux[] = {
2329*4882a593Smuzhiyun HRX2_C_MARK, HTX2_C_MARK,
2330*4882a593Smuzhiyun };
2331*4882a593Smuzhiyun static const unsigned int hscif2_clk_c_pins[] = {
2332*4882a593Smuzhiyun /* SCK */
2333*4882a593Smuzhiyun RCAR_GP_PIN(5, 31),
2334*4882a593Smuzhiyun };
2335*4882a593Smuzhiyun static const unsigned int hscif2_clk_c_mux[] = {
2336*4882a593Smuzhiyun HSCK2_C_MARK,
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun static const unsigned int hscif2_data_d_pins[] = {
2339*4882a593Smuzhiyun /* RX, TX */
2340*4882a593Smuzhiyun RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
2341*4882a593Smuzhiyun };
2342*4882a593Smuzhiyun static const unsigned int hscif2_data_d_mux[] = {
2343*4882a593Smuzhiyun HRX2_B_MARK, HTX2_D_MARK,
2344*4882a593Smuzhiyun };
2345*4882a593Smuzhiyun /* - I2C0 ------------------------------------------------------------------- */
2346*4882a593Smuzhiyun static const unsigned int i2c0_pins[] = {
2347*4882a593Smuzhiyun /* SCL, SDA */
2348*4882a593Smuzhiyun RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2349*4882a593Smuzhiyun };
2350*4882a593Smuzhiyun static const unsigned int i2c0_mux[] = {
2351*4882a593Smuzhiyun I2C0_SCL_MARK, I2C0_SDA_MARK,
2352*4882a593Smuzhiyun };
2353*4882a593Smuzhiyun static const unsigned int i2c0_b_pins[] = {
2354*4882a593Smuzhiyun /* SCL, SDA */
2355*4882a593Smuzhiyun RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2356*4882a593Smuzhiyun };
2357*4882a593Smuzhiyun static const unsigned int i2c0_b_mux[] = {
2358*4882a593Smuzhiyun I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
2359*4882a593Smuzhiyun };
2360*4882a593Smuzhiyun static const unsigned int i2c0_c_pins[] = {
2361*4882a593Smuzhiyun /* SCL, SDA */
2362*4882a593Smuzhiyun RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun static const unsigned int i2c0_c_mux[] = {
2365*4882a593Smuzhiyun I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun /* - I2C1 ------------------------------------------------------------------- */
2368*4882a593Smuzhiyun static const unsigned int i2c1_pins[] = {
2369*4882a593Smuzhiyun /* SCL, SDA */
2370*4882a593Smuzhiyun RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
2371*4882a593Smuzhiyun };
2372*4882a593Smuzhiyun static const unsigned int i2c1_mux[] = {
2373*4882a593Smuzhiyun I2C1_SCL_MARK, I2C1_SDA_MARK,
2374*4882a593Smuzhiyun };
2375*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
2376*4882a593Smuzhiyun /* SCL, SDA */
2377*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2378*4882a593Smuzhiyun };
2379*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
2380*4882a593Smuzhiyun I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2381*4882a593Smuzhiyun };
2382*4882a593Smuzhiyun static const unsigned int i2c1_c_pins[] = {
2383*4882a593Smuzhiyun /* SCL, SDA */
2384*4882a593Smuzhiyun RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun static const unsigned int i2c1_c_mux[] = {
2387*4882a593Smuzhiyun I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2388*4882a593Smuzhiyun };
2389*4882a593Smuzhiyun static const unsigned int i2c1_d_pins[] = {
2390*4882a593Smuzhiyun /* SCL, SDA */
2391*4882a593Smuzhiyun RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
2392*4882a593Smuzhiyun };
2393*4882a593Smuzhiyun static const unsigned int i2c1_d_mux[] = {
2394*4882a593Smuzhiyun I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun static const unsigned int i2c1_e_pins[] = {
2397*4882a593Smuzhiyun /* SCL, SDA */
2398*4882a593Smuzhiyun RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
2399*4882a593Smuzhiyun };
2400*4882a593Smuzhiyun static const unsigned int i2c1_e_mux[] = {
2401*4882a593Smuzhiyun I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
2402*4882a593Smuzhiyun };
2403*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------- */
2404*4882a593Smuzhiyun static const unsigned int i2c2_pins[] = {
2405*4882a593Smuzhiyun /* SCL, SDA */
2406*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
2407*4882a593Smuzhiyun };
2408*4882a593Smuzhiyun static const unsigned int i2c2_mux[] = {
2409*4882a593Smuzhiyun I2C2_SCL_MARK, I2C2_SDA_MARK,
2410*4882a593Smuzhiyun };
2411*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
2412*4882a593Smuzhiyun /* SCL, SDA */
2413*4882a593Smuzhiyun RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
2414*4882a593Smuzhiyun };
2415*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
2416*4882a593Smuzhiyun I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun static const unsigned int i2c2_c_pins[] = {
2419*4882a593Smuzhiyun /* SCL, SDA */
2420*4882a593Smuzhiyun RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2421*4882a593Smuzhiyun };
2422*4882a593Smuzhiyun static const unsigned int i2c2_c_mux[] = {
2423*4882a593Smuzhiyun I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2424*4882a593Smuzhiyun };
2425*4882a593Smuzhiyun static const unsigned int i2c2_d_pins[] = {
2426*4882a593Smuzhiyun /* SCL, SDA */
2427*4882a593Smuzhiyun RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
2428*4882a593Smuzhiyun };
2429*4882a593Smuzhiyun static const unsigned int i2c2_d_mux[] = {
2430*4882a593Smuzhiyun I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------- */
2433*4882a593Smuzhiyun static const unsigned int i2c3_pins[] = {
2434*4882a593Smuzhiyun /* SCL, SDA */
2435*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2436*4882a593Smuzhiyun };
2437*4882a593Smuzhiyun static const unsigned int i2c3_mux[] = {
2438*4882a593Smuzhiyun I2C3_SCL_MARK, I2C3_SDA_MARK,
2439*4882a593Smuzhiyun };
2440*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
2441*4882a593Smuzhiyun /* SCL, SDA */
2442*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2443*4882a593Smuzhiyun };
2444*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
2445*4882a593Smuzhiyun I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
2446*4882a593Smuzhiyun };
2447*4882a593Smuzhiyun static const unsigned int i2c3_c_pins[] = {
2448*4882a593Smuzhiyun /* SCL, SDA */
2449*4882a593Smuzhiyun RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2450*4882a593Smuzhiyun };
2451*4882a593Smuzhiyun static const unsigned int i2c3_c_mux[] = {
2452*4882a593Smuzhiyun I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
2453*4882a593Smuzhiyun };
2454*4882a593Smuzhiyun static const unsigned int i2c3_d_pins[] = {
2455*4882a593Smuzhiyun /* SCL, SDA */
2456*4882a593Smuzhiyun RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
2457*4882a593Smuzhiyun };
2458*4882a593Smuzhiyun static const unsigned int i2c3_d_mux[] = {
2459*4882a593Smuzhiyun I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
2460*4882a593Smuzhiyun };
2461*4882a593Smuzhiyun /* - I2C4 ------------------------------------------------------------------- */
2462*4882a593Smuzhiyun static const unsigned int i2c4_pins[] = {
2463*4882a593Smuzhiyun /* SCL, SDA */
2464*4882a593Smuzhiyun RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun static const unsigned int i2c4_mux[] = {
2467*4882a593Smuzhiyun I2C4_SCL_MARK, I2C4_SDA_MARK,
2468*4882a593Smuzhiyun };
2469*4882a593Smuzhiyun static const unsigned int i2c4_b_pins[] = {
2470*4882a593Smuzhiyun /* SCL, SDA */
2471*4882a593Smuzhiyun RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
2472*4882a593Smuzhiyun };
2473*4882a593Smuzhiyun static const unsigned int i2c4_b_mux[] = {
2474*4882a593Smuzhiyun I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
2475*4882a593Smuzhiyun };
2476*4882a593Smuzhiyun static const unsigned int i2c4_c_pins[] = {
2477*4882a593Smuzhiyun /* SCL, SDA */
2478*4882a593Smuzhiyun RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
2479*4882a593Smuzhiyun };
2480*4882a593Smuzhiyun static const unsigned int i2c4_c_mux[] = {
2481*4882a593Smuzhiyun I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun /* - I2C7 ------------------------------------------------------------------- */
2484*4882a593Smuzhiyun static const unsigned int i2c7_pins[] = {
2485*4882a593Smuzhiyun /* SCL, SDA */
2486*4882a593Smuzhiyun RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2487*4882a593Smuzhiyun };
2488*4882a593Smuzhiyun static const unsigned int i2c7_mux[] = {
2489*4882a593Smuzhiyun IIC0_SCL_MARK, IIC0_SDA_MARK,
2490*4882a593Smuzhiyun };
2491*4882a593Smuzhiyun static const unsigned int i2c7_b_pins[] = {
2492*4882a593Smuzhiyun /* SCL, SDA */
2493*4882a593Smuzhiyun RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
2494*4882a593Smuzhiyun };
2495*4882a593Smuzhiyun static const unsigned int i2c7_b_mux[] = {
2496*4882a593Smuzhiyun IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
2497*4882a593Smuzhiyun };
2498*4882a593Smuzhiyun static const unsigned int i2c7_c_pins[] = {
2499*4882a593Smuzhiyun /* SCL, SDA */
2500*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2501*4882a593Smuzhiyun };
2502*4882a593Smuzhiyun static const unsigned int i2c7_c_mux[] = {
2503*4882a593Smuzhiyun IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun /* - I2C8 ------------------------------------------------------------------- */
2506*4882a593Smuzhiyun static const unsigned int i2c8_pins[] = {
2507*4882a593Smuzhiyun /* SCL, SDA */
2508*4882a593Smuzhiyun RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
2509*4882a593Smuzhiyun };
2510*4882a593Smuzhiyun static const unsigned int i2c8_mux[] = {
2511*4882a593Smuzhiyun IIC1_SCL_MARK, IIC1_SDA_MARK,
2512*4882a593Smuzhiyun };
2513*4882a593Smuzhiyun static const unsigned int i2c8_b_pins[] = {
2514*4882a593Smuzhiyun /* SCL, SDA */
2515*4882a593Smuzhiyun RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2516*4882a593Smuzhiyun };
2517*4882a593Smuzhiyun static const unsigned int i2c8_b_mux[] = {
2518*4882a593Smuzhiyun IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2519*4882a593Smuzhiyun };
2520*4882a593Smuzhiyun static const unsigned int i2c8_c_pins[] = {
2521*4882a593Smuzhiyun /* SCL, SDA */
2522*4882a593Smuzhiyun RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2523*4882a593Smuzhiyun };
2524*4882a593Smuzhiyun static const unsigned int i2c8_c_mux[] = {
2525*4882a593Smuzhiyun IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2526*4882a593Smuzhiyun };
2527*4882a593Smuzhiyun /* - INTC ------------------------------------------------------------------- */
2528*4882a593Smuzhiyun static const unsigned int intc_irq0_pins[] = {
2529*4882a593Smuzhiyun /* IRQ */
2530*4882a593Smuzhiyun RCAR_GP_PIN(7, 10),
2531*4882a593Smuzhiyun };
2532*4882a593Smuzhiyun static const unsigned int intc_irq0_mux[] = {
2533*4882a593Smuzhiyun IRQ0_MARK,
2534*4882a593Smuzhiyun };
2535*4882a593Smuzhiyun static const unsigned int intc_irq1_pins[] = {
2536*4882a593Smuzhiyun /* IRQ */
2537*4882a593Smuzhiyun RCAR_GP_PIN(7, 11),
2538*4882a593Smuzhiyun };
2539*4882a593Smuzhiyun static const unsigned int intc_irq1_mux[] = {
2540*4882a593Smuzhiyun IRQ1_MARK,
2541*4882a593Smuzhiyun };
2542*4882a593Smuzhiyun static const unsigned int intc_irq2_pins[] = {
2543*4882a593Smuzhiyun /* IRQ */
2544*4882a593Smuzhiyun RCAR_GP_PIN(7, 12),
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun static const unsigned int intc_irq2_mux[] = {
2547*4882a593Smuzhiyun IRQ2_MARK,
2548*4882a593Smuzhiyun };
2549*4882a593Smuzhiyun static const unsigned int intc_irq3_pins[] = {
2550*4882a593Smuzhiyun /* IRQ */
2551*4882a593Smuzhiyun RCAR_GP_PIN(7, 13),
2552*4882a593Smuzhiyun };
2553*4882a593Smuzhiyun static const unsigned int intc_irq3_mux[] = {
2554*4882a593Smuzhiyun IRQ3_MARK,
2555*4882a593Smuzhiyun };
2556*4882a593Smuzhiyun /* - MLB+ ------------------------------------------------------------------- */
2557*4882a593Smuzhiyun static const unsigned int mlb_3pin_pins[] = {
2558*4882a593Smuzhiyun RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
2559*4882a593Smuzhiyun };
2560*4882a593Smuzhiyun static const unsigned int mlb_3pin_mux[] = {
2561*4882a593Smuzhiyun MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun /* - MMCIF ------------------------------------------------------------------ */
2564*4882a593Smuzhiyun static const unsigned int mmc_data1_pins[] = {
2565*4882a593Smuzhiyun /* D[0] */
2566*4882a593Smuzhiyun RCAR_GP_PIN(6, 18),
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun static const unsigned int mmc_data1_mux[] = {
2569*4882a593Smuzhiyun MMC_D0_MARK,
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun static const unsigned int mmc_data4_pins[] = {
2572*4882a593Smuzhiyun /* D[0:3] */
2573*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2574*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2575*4882a593Smuzhiyun };
2576*4882a593Smuzhiyun static const unsigned int mmc_data4_mux[] = {
2577*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2578*4882a593Smuzhiyun };
2579*4882a593Smuzhiyun static const unsigned int mmc_data8_pins[] = {
2580*4882a593Smuzhiyun /* D[0:7] */
2581*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2582*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2583*4882a593Smuzhiyun RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2584*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
2585*4882a593Smuzhiyun };
2586*4882a593Smuzhiyun static const unsigned int mmc_data8_mux[] = {
2587*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2588*4882a593Smuzhiyun MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
2589*4882a593Smuzhiyun };
2590*4882a593Smuzhiyun static const unsigned int mmc_data8_b_pins[] = {
2591*4882a593Smuzhiyun /* D[0:7] */
2592*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
2593*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
2594*4882a593Smuzhiyun RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
2595*4882a593Smuzhiyun RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
2596*4882a593Smuzhiyun };
2597*4882a593Smuzhiyun static const unsigned int mmc_data8_b_mux[] = {
2598*4882a593Smuzhiyun MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
2599*4882a593Smuzhiyun MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
2600*4882a593Smuzhiyun };
2601*4882a593Smuzhiyun static const unsigned int mmc_ctrl_pins[] = {
2602*4882a593Smuzhiyun /* CLK, CMD */
2603*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
2604*4882a593Smuzhiyun };
2605*4882a593Smuzhiyun static const unsigned int mmc_ctrl_mux[] = {
2606*4882a593Smuzhiyun MMC_CLK_MARK, MMC_CMD_MARK,
2607*4882a593Smuzhiyun };
2608*4882a593Smuzhiyun /* - MSIOF0 ----------------------------------------------------------------- */
2609*4882a593Smuzhiyun static const unsigned int msiof0_clk_pins[] = {
2610*4882a593Smuzhiyun /* SCK */
2611*4882a593Smuzhiyun RCAR_GP_PIN(6, 24),
2612*4882a593Smuzhiyun };
2613*4882a593Smuzhiyun static const unsigned int msiof0_clk_mux[] = {
2614*4882a593Smuzhiyun MSIOF0_SCK_MARK,
2615*4882a593Smuzhiyun };
2616*4882a593Smuzhiyun static const unsigned int msiof0_sync_pins[] = {
2617*4882a593Smuzhiyun /* SYNC */
2618*4882a593Smuzhiyun RCAR_GP_PIN(6, 25),
2619*4882a593Smuzhiyun };
2620*4882a593Smuzhiyun static const unsigned int msiof0_sync_mux[] = {
2621*4882a593Smuzhiyun MSIOF0_SYNC_MARK,
2622*4882a593Smuzhiyun };
2623*4882a593Smuzhiyun static const unsigned int msiof0_ss1_pins[] = {
2624*4882a593Smuzhiyun /* SS1 */
2625*4882a593Smuzhiyun RCAR_GP_PIN(6, 28),
2626*4882a593Smuzhiyun };
2627*4882a593Smuzhiyun static const unsigned int msiof0_ss1_mux[] = {
2628*4882a593Smuzhiyun MSIOF0_SS1_MARK,
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun static const unsigned int msiof0_ss2_pins[] = {
2631*4882a593Smuzhiyun /* SS2 */
2632*4882a593Smuzhiyun RCAR_GP_PIN(6, 29),
2633*4882a593Smuzhiyun };
2634*4882a593Smuzhiyun static const unsigned int msiof0_ss2_mux[] = {
2635*4882a593Smuzhiyun MSIOF0_SS2_MARK,
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun static const unsigned int msiof0_rx_pins[] = {
2638*4882a593Smuzhiyun /* RXD */
2639*4882a593Smuzhiyun RCAR_GP_PIN(6, 27),
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun static const unsigned int msiof0_rx_mux[] = {
2642*4882a593Smuzhiyun MSIOF0_RXD_MARK,
2643*4882a593Smuzhiyun };
2644*4882a593Smuzhiyun static const unsigned int msiof0_tx_pins[] = {
2645*4882a593Smuzhiyun /* TXD */
2646*4882a593Smuzhiyun RCAR_GP_PIN(6, 26),
2647*4882a593Smuzhiyun };
2648*4882a593Smuzhiyun static const unsigned int msiof0_tx_mux[] = {
2649*4882a593Smuzhiyun MSIOF0_TXD_MARK,
2650*4882a593Smuzhiyun };
2651*4882a593Smuzhiyun
2652*4882a593Smuzhiyun static const unsigned int msiof0_clk_b_pins[] = {
2653*4882a593Smuzhiyun /* SCK */
2654*4882a593Smuzhiyun RCAR_GP_PIN(0, 16),
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun static const unsigned int msiof0_clk_b_mux[] = {
2657*4882a593Smuzhiyun MSIOF0_SCK_B_MARK,
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun static const unsigned int msiof0_sync_b_pins[] = {
2660*4882a593Smuzhiyun /* SYNC */
2661*4882a593Smuzhiyun RCAR_GP_PIN(0, 17),
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun static const unsigned int msiof0_sync_b_mux[] = {
2664*4882a593Smuzhiyun MSIOF0_SYNC_B_MARK,
2665*4882a593Smuzhiyun };
2666*4882a593Smuzhiyun static const unsigned int msiof0_ss1_b_pins[] = {
2667*4882a593Smuzhiyun /* SS1 */
2668*4882a593Smuzhiyun RCAR_GP_PIN(0, 18),
2669*4882a593Smuzhiyun };
2670*4882a593Smuzhiyun static const unsigned int msiof0_ss1_b_mux[] = {
2671*4882a593Smuzhiyun MSIOF0_SS1_B_MARK,
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun static const unsigned int msiof0_ss2_b_pins[] = {
2674*4882a593Smuzhiyun /* SS2 */
2675*4882a593Smuzhiyun RCAR_GP_PIN(0, 19),
2676*4882a593Smuzhiyun };
2677*4882a593Smuzhiyun static const unsigned int msiof0_ss2_b_mux[] = {
2678*4882a593Smuzhiyun MSIOF0_SS2_B_MARK,
2679*4882a593Smuzhiyun };
2680*4882a593Smuzhiyun static const unsigned int msiof0_rx_b_pins[] = {
2681*4882a593Smuzhiyun /* RXD */
2682*4882a593Smuzhiyun RCAR_GP_PIN(0, 21),
2683*4882a593Smuzhiyun };
2684*4882a593Smuzhiyun static const unsigned int msiof0_rx_b_mux[] = {
2685*4882a593Smuzhiyun MSIOF0_RXD_B_MARK,
2686*4882a593Smuzhiyun };
2687*4882a593Smuzhiyun static const unsigned int msiof0_tx_b_pins[] = {
2688*4882a593Smuzhiyun /* TXD */
2689*4882a593Smuzhiyun RCAR_GP_PIN(0, 20),
2690*4882a593Smuzhiyun };
2691*4882a593Smuzhiyun static const unsigned int msiof0_tx_b_mux[] = {
2692*4882a593Smuzhiyun MSIOF0_TXD_B_MARK,
2693*4882a593Smuzhiyun };
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun static const unsigned int msiof0_clk_c_pins[] = {
2696*4882a593Smuzhiyun /* SCK */
2697*4882a593Smuzhiyun RCAR_GP_PIN(5, 26),
2698*4882a593Smuzhiyun };
2699*4882a593Smuzhiyun static const unsigned int msiof0_clk_c_mux[] = {
2700*4882a593Smuzhiyun MSIOF0_SCK_C_MARK,
2701*4882a593Smuzhiyun };
2702*4882a593Smuzhiyun static const unsigned int msiof0_sync_c_pins[] = {
2703*4882a593Smuzhiyun /* SYNC */
2704*4882a593Smuzhiyun RCAR_GP_PIN(5, 25),
2705*4882a593Smuzhiyun };
2706*4882a593Smuzhiyun static const unsigned int msiof0_sync_c_mux[] = {
2707*4882a593Smuzhiyun MSIOF0_SYNC_C_MARK,
2708*4882a593Smuzhiyun };
2709*4882a593Smuzhiyun static const unsigned int msiof0_ss1_c_pins[] = {
2710*4882a593Smuzhiyun /* SS1 */
2711*4882a593Smuzhiyun RCAR_GP_PIN(5, 27),
2712*4882a593Smuzhiyun };
2713*4882a593Smuzhiyun static const unsigned int msiof0_ss1_c_mux[] = {
2714*4882a593Smuzhiyun MSIOF0_SS1_C_MARK,
2715*4882a593Smuzhiyun };
2716*4882a593Smuzhiyun static const unsigned int msiof0_ss2_c_pins[] = {
2717*4882a593Smuzhiyun /* SS2 */
2718*4882a593Smuzhiyun RCAR_GP_PIN(5, 28),
2719*4882a593Smuzhiyun };
2720*4882a593Smuzhiyun static const unsigned int msiof0_ss2_c_mux[] = {
2721*4882a593Smuzhiyun MSIOF0_SS2_C_MARK,
2722*4882a593Smuzhiyun };
2723*4882a593Smuzhiyun static const unsigned int msiof0_rx_c_pins[] = {
2724*4882a593Smuzhiyun /* RXD */
2725*4882a593Smuzhiyun RCAR_GP_PIN(5, 29),
2726*4882a593Smuzhiyun };
2727*4882a593Smuzhiyun static const unsigned int msiof0_rx_c_mux[] = {
2728*4882a593Smuzhiyun MSIOF0_RXD_C_MARK,
2729*4882a593Smuzhiyun };
2730*4882a593Smuzhiyun static const unsigned int msiof0_tx_c_pins[] = {
2731*4882a593Smuzhiyun /* TXD */
2732*4882a593Smuzhiyun RCAR_GP_PIN(5, 30),
2733*4882a593Smuzhiyun };
2734*4882a593Smuzhiyun static const unsigned int msiof0_tx_c_mux[] = {
2735*4882a593Smuzhiyun MSIOF0_TXD_C_MARK,
2736*4882a593Smuzhiyun };
2737*4882a593Smuzhiyun /* - MSIOF1 ----------------------------------------------------------------- */
2738*4882a593Smuzhiyun static const unsigned int msiof1_clk_pins[] = {
2739*4882a593Smuzhiyun /* SCK */
2740*4882a593Smuzhiyun RCAR_GP_PIN(0, 22),
2741*4882a593Smuzhiyun };
2742*4882a593Smuzhiyun static const unsigned int msiof1_clk_mux[] = {
2743*4882a593Smuzhiyun MSIOF1_SCK_MARK,
2744*4882a593Smuzhiyun };
2745*4882a593Smuzhiyun static const unsigned int msiof1_sync_pins[] = {
2746*4882a593Smuzhiyun /* SYNC */
2747*4882a593Smuzhiyun RCAR_GP_PIN(0, 23),
2748*4882a593Smuzhiyun };
2749*4882a593Smuzhiyun static const unsigned int msiof1_sync_mux[] = {
2750*4882a593Smuzhiyun MSIOF1_SYNC_MARK,
2751*4882a593Smuzhiyun };
2752*4882a593Smuzhiyun static const unsigned int msiof1_ss1_pins[] = {
2753*4882a593Smuzhiyun /* SS1 */
2754*4882a593Smuzhiyun RCAR_GP_PIN(0, 24),
2755*4882a593Smuzhiyun };
2756*4882a593Smuzhiyun static const unsigned int msiof1_ss1_mux[] = {
2757*4882a593Smuzhiyun MSIOF1_SS1_MARK,
2758*4882a593Smuzhiyun };
2759*4882a593Smuzhiyun static const unsigned int msiof1_ss2_pins[] = {
2760*4882a593Smuzhiyun /* SS2 */
2761*4882a593Smuzhiyun RCAR_GP_PIN(0, 25),
2762*4882a593Smuzhiyun };
2763*4882a593Smuzhiyun static const unsigned int msiof1_ss2_mux[] = {
2764*4882a593Smuzhiyun MSIOF1_SS2_MARK,
2765*4882a593Smuzhiyun };
2766*4882a593Smuzhiyun static const unsigned int msiof1_rx_pins[] = {
2767*4882a593Smuzhiyun /* RXD */
2768*4882a593Smuzhiyun RCAR_GP_PIN(0, 27),
2769*4882a593Smuzhiyun };
2770*4882a593Smuzhiyun static const unsigned int msiof1_rx_mux[] = {
2771*4882a593Smuzhiyun MSIOF1_RXD_MARK,
2772*4882a593Smuzhiyun };
2773*4882a593Smuzhiyun static const unsigned int msiof1_tx_pins[] = {
2774*4882a593Smuzhiyun /* TXD */
2775*4882a593Smuzhiyun RCAR_GP_PIN(0, 26),
2776*4882a593Smuzhiyun };
2777*4882a593Smuzhiyun static const unsigned int msiof1_tx_mux[] = {
2778*4882a593Smuzhiyun MSIOF1_TXD_MARK,
2779*4882a593Smuzhiyun };
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_pins[] = {
2782*4882a593Smuzhiyun /* SCK */
2783*4882a593Smuzhiyun RCAR_GP_PIN(2, 29),
2784*4882a593Smuzhiyun };
2785*4882a593Smuzhiyun static const unsigned int msiof1_clk_b_mux[] = {
2786*4882a593Smuzhiyun MSIOF1_SCK_B_MARK,
2787*4882a593Smuzhiyun };
2788*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_pins[] = {
2789*4882a593Smuzhiyun /* SYNC */
2790*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
2791*4882a593Smuzhiyun };
2792*4882a593Smuzhiyun static const unsigned int msiof1_sync_b_mux[] = {
2793*4882a593Smuzhiyun MSIOF1_SYNC_B_MARK,
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_pins[] = {
2796*4882a593Smuzhiyun /* SS1 */
2797*4882a593Smuzhiyun RCAR_GP_PIN(2, 31),
2798*4882a593Smuzhiyun };
2799*4882a593Smuzhiyun static const unsigned int msiof1_ss1_b_mux[] = {
2800*4882a593Smuzhiyun MSIOF1_SS1_B_MARK,
2801*4882a593Smuzhiyun };
2802*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_pins[] = {
2803*4882a593Smuzhiyun /* SS2 */
2804*4882a593Smuzhiyun RCAR_GP_PIN(7, 16),
2805*4882a593Smuzhiyun };
2806*4882a593Smuzhiyun static const unsigned int msiof1_ss2_b_mux[] = {
2807*4882a593Smuzhiyun MSIOF1_SS2_B_MARK,
2808*4882a593Smuzhiyun };
2809*4882a593Smuzhiyun static const unsigned int msiof1_rx_b_pins[] = {
2810*4882a593Smuzhiyun /* RXD */
2811*4882a593Smuzhiyun RCAR_GP_PIN(7, 18),
2812*4882a593Smuzhiyun };
2813*4882a593Smuzhiyun static const unsigned int msiof1_rx_b_mux[] = {
2814*4882a593Smuzhiyun MSIOF1_RXD_B_MARK,
2815*4882a593Smuzhiyun };
2816*4882a593Smuzhiyun static const unsigned int msiof1_tx_b_pins[] = {
2817*4882a593Smuzhiyun /* TXD */
2818*4882a593Smuzhiyun RCAR_GP_PIN(7, 17),
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun static const unsigned int msiof1_tx_b_mux[] = {
2821*4882a593Smuzhiyun MSIOF1_TXD_B_MARK,
2822*4882a593Smuzhiyun };
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun static const unsigned int msiof1_clk_c_pins[] = {
2825*4882a593Smuzhiyun /* SCK */
2826*4882a593Smuzhiyun RCAR_GP_PIN(2, 15),
2827*4882a593Smuzhiyun };
2828*4882a593Smuzhiyun static const unsigned int msiof1_clk_c_mux[] = {
2829*4882a593Smuzhiyun MSIOF1_SCK_C_MARK,
2830*4882a593Smuzhiyun };
2831*4882a593Smuzhiyun static const unsigned int msiof1_sync_c_pins[] = {
2832*4882a593Smuzhiyun /* SYNC */
2833*4882a593Smuzhiyun RCAR_GP_PIN(2, 16),
2834*4882a593Smuzhiyun };
2835*4882a593Smuzhiyun static const unsigned int msiof1_sync_c_mux[] = {
2836*4882a593Smuzhiyun MSIOF1_SYNC_C_MARK,
2837*4882a593Smuzhiyun };
2838*4882a593Smuzhiyun static const unsigned int msiof1_rx_c_pins[] = {
2839*4882a593Smuzhiyun /* RXD */
2840*4882a593Smuzhiyun RCAR_GP_PIN(2, 18),
2841*4882a593Smuzhiyun };
2842*4882a593Smuzhiyun static const unsigned int msiof1_rx_c_mux[] = {
2843*4882a593Smuzhiyun MSIOF1_RXD_C_MARK,
2844*4882a593Smuzhiyun };
2845*4882a593Smuzhiyun static const unsigned int msiof1_tx_c_pins[] = {
2846*4882a593Smuzhiyun /* TXD */
2847*4882a593Smuzhiyun RCAR_GP_PIN(2, 17),
2848*4882a593Smuzhiyun };
2849*4882a593Smuzhiyun static const unsigned int msiof1_tx_c_mux[] = {
2850*4882a593Smuzhiyun MSIOF1_TXD_C_MARK,
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun static const unsigned int msiof1_clk_d_pins[] = {
2854*4882a593Smuzhiyun /* SCK */
2855*4882a593Smuzhiyun RCAR_GP_PIN(0, 28),
2856*4882a593Smuzhiyun };
2857*4882a593Smuzhiyun static const unsigned int msiof1_clk_d_mux[] = {
2858*4882a593Smuzhiyun MSIOF1_SCK_D_MARK,
2859*4882a593Smuzhiyun };
2860*4882a593Smuzhiyun static const unsigned int msiof1_sync_d_pins[] = {
2861*4882a593Smuzhiyun /* SYNC */
2862*4882a593Smuzhiyun RCAR_GP_PIN(0, 30),
2863*4882a593Smuzhiyun };
2864*4882a593Smuzhiyun static const unsigned int msiof1_sync_d_mux[] = {
2865*4882a593Smuzhiyun MSIOF1_SYNC_D_MARK,
2866*4882a593Smuzhiyun };
2867*4882a593Smuzhiyun static const unsigned int msiof1_ss1_d_pins[] = {
2868*4882a593Smuzhiyun /* SS1 */
2869*4882a593Smuzhiyun RCAR_GP_PIN(0, 29),
2870*4882a593Smuzhiyun };
2871*4882a593Smuzhiyun static const unsigned int msiof1_ss1_d_mux[] = {
2872*4882a593Smuzhiyun MSIOF1_SS1_D_MARK,
2873*4882a593Smuzhiyun };
2874*4882a593Smuzhiyun static const unsigned int msiof1_rx_d_pins[] = {
2875*4882a593Smuzhiyun /* RXD */
2876*4882a593Smuzhiyun RCAR_GP_PIN(0, 27),
2877*4882a593Smuzhiyun };
2878*4882a593Smuzhiyun static const unsigned int msiof1_rx_d_mux[] = {
2879*4882a593Smuzhiyun MSIOF1_RXD_D_MARK,
2880*4882a593Smuzhiyun };
2881*4882a593Smuzhiyun static const unsigned int msiof1_tx_d_pins[] = {
2882*4882a593Smuzhiyun /* TXD */
2883*4882a593Smuzhiyun RCAR_GP_PIN(0, 26),
2884*4882a593Smuzhiyun };
2885*4882a593Smuzhiyun static const unsigned int msiof1_tx_d_mux[] = {
2886*4882a593Smuzhiyun MSIOF1_TXD_D_MARK,
2887*4882a593Smuzhiyun };
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun static const unsigned int msiof1_clk_e_pins[] = {
2890*4882a593Smuzhiyun /* SCK */
2891*4882a593Smuzhiyun RCAR_GP_PIN(5, 18),
2892*4882a593Smuzhiyun };
2893*4882a593Smuzhiyun static const unsigned int msiof1_clk_e_mux[] = {
2894*4882a593Smuzhiyun MSIOF1_SCK_E_MARK,
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun static const unsigned int msiof1_sync_e_pins[] = {
2897*4882a593Smuzhiyun /* SYNC */
2898*4882a593Smuzhiyun RCAR_GP_PIN(5, 19),
2899*4882a593Smuzhiyun };
2900*4882a593Smuzhiyun static const unsigned int msiof1_sync_e_mux[] = {
2901*4882a593Smuzhiyun MSIOF1_SYNC_E_MARK,
2902*4882a593Smuzhiyun };
2903*4882a593Smuzhiyun static const unsigned int msiof1_rx_e_pins[] = {
2904*4882a593Smuzhiyun /* RXD */
2905*4882a593Smuzhiyun RCAR_GP_PIN(5, 17),
2906*4882a593Smuzhiyun };
2907*4882a593Smuzhiyun static const unsigned int msiof1_rx_e_mux[] = {
2908*4882a593Smuzhiyun MSIOF1_RXD_E_MARK,
2909*4882a593Smuzhiyun };
2910*4882a593Smuzhiyun static const unsigned int msiof1_tx_e_pins[] = {
2911*4882a593Smuzhiyun /* TXD */
2912*4882a593Smuzhiyun RCAR_GP_PIN(5, 20),
2913*4882a593Smuzhiyun };
2914*4882a593Smuzhiyun static const unsigned int msiof1_tx_e_mux[] = {
2915*4882a593Smuzhiyun MSIOF1_TXD_E_MARK,
2916*4882a593Smuzhiyun };
2917*4882a593Smuzhiyun /* - MSIOF2 ----------------------------------------------------------------- */
2918*4882a593Smuzhiyun static const unsigned int msiof2_clk_pins[] = {
2919*4882a593Smuzhiyun /* SCK */
2920*4882a593Smuzhiyun RCAR_GP_PIN(1, 13),
2921*4882a593Smuzhiyun };
2922*4882a593Smuzhiyun static const unsigned int msiof2_clk_mux[] = {
2923*4882a593Smuzhiyun MSIOF2_SCK_MARK,
2924*4882a593Smuzhiyun };
2925*4882a593Smuzhiyun static const unsigned int msiof2_sync_pins[] = {
2926*4882a593Smuzhiyun /* SYNC */
2927*4882a593Smuzhiyun RCAR_GP_PIN(1, 14),
2928*4882a593Smuzhiyun };
2929*4882a593Smuzhiyun static const unsigned int msiof2_sync_mux[] = {
2930*4882a593Smuzhiyun MSIOF2_SYNC_MARK,
2931*4882a593Smuzhiyun };
2932*4882a593Smuzhiyun static const unsigned int msiof2_ss1_pins[] = {
2933*4882a593Smuzhiyun /* SS1 */
2934*4882a593Smuzhiyun RCAR_GP_PIN(1, 17),
2935*4882a593Smuzhiyun };
2936*4882a593Smuzhiyun static const unsigned int msiof2_ss1_mux[] = {
2937*4882a593Smuzhiyun MSIOF2_SS1_MARK,
2938*4882a593Smuzhiyun };
2939*4882a593Smuzhiyun static const unsigned int msiof2_ss2_pins[] = {
2940*4882a593Smuzhiyun /* SS2 */
2941*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
2942*4882a593Smuzhiyun };
2943*4882a593Smuzhiyun static const unsigned int msiof2_ss2_mux[] = {
2944*4882a593Smuzhiyun MSIOF2_SS2_MARK,
2945*4882a593Smuzhiyun };
2946*4882a593Smuzhiyun static const unsigned int msiof2_rx_pins[] = {
2947*4882a593Smuzhiyun /* RXD */
2948*4882a593Smuzhiyun RCAR_GP_PIN(1, 16),
2949*4882a593Smuzhiyun };
2950*4882a593Smuzhiyun static const unsigned int msiof2_rx_mux[] = {
2951*4882a593Smuzhiyun MSIOF2_RXD_MARK,
2952*4882a593Smuzhiyun };
2953*4882a593Smuzhiyun static const unsigned int msiof2_tx_pins[] = {
2954*4882a593Smuzhiyun /* TXD */
2955*4882a593Smuzhiyun RCAR_GP_PIN(1, 15),
2956*4882a593Smuzhiyun };
2957*4882a593Smuzhiyun static const unsigned int msiof2_tx_mux[] = {
2958*4882a593Smuzhiyun MSIOF2_TXD_MARK,
2959*4882a593Smuzhiyun };
2960*4882a593Smuzhiyun
2961*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_pins[] = {
2962*4882a593Smuzhiyun /* SCK */
2963*4882a593Smuzhiyun RCAR_GP_PIN(3, 0),
2964*4882a593Smuzhiyun };
2965*4882a593Smuzhiyun static const unsigned int msiof2_clk_b_mux[] = {
2966*4882a593Smuzhiyun MSIOF2_SCK_B_MARK,
2967*4882a593Smuzhiyun };
2968*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_pins[] = {
2969*4882a593Smuzhiyun /* SYNC */
2970*4882a593Smuzhiyun RCAR_GP_PIN(3, 1),
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun static const unsigned int msiof2_sync_b_mux[] = {
2973*4882a593Smuzhiyun MSIOF2_SYNC_B_MARK,
2974*4882a593Smuzhiyun };
2975*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_pins[] = {
2976*4882a593Smuzhiyun /* SS1 */
2977*4882a593Smuzhiyun RCAR_GP_PIN(3, 8),
2978*4882a593Smuzhiyun };
2979*4882a593Smuzhiyun static const unsigned int msiof2_ss1_b_mux[] = {
2980*4882a593Smuzhiyun MSIOF2_SS1_B_MARK,
2981*4882a593Smuzhiyun };
2982*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_pins[] = {
2983*4882a593Smuzhiyun /* SS2 */
2984*4882a593Smuzhiyun RCAR_GP_PIN(3, 9),
2985*4882a593Smuzhiyun };
2986*4882a593Smuzhiyun static const unsigned int msiof2_ss2_b_mux[] = {
2987*4882a593Smuzhiyun MSIOF2_SS2_B_MARK,
2988*4882a593Smuzhiyun };
2989*4882a593Smuzhiyun static const unsigned int msiof2_rx_b_pins[] = {
2990*4882a593Smuzhiyun /* RXD */
2991*4882a593Smuzhiyun RCAR_GP_PIN(3, 17),
2992*4882a593Smuzhiyun };
2993*4882a593Smuzhiyun static const unsigned int msiof2_rx_b_mux[] = {
2994*4882a593Smuzhiyun MSIOF2_RXD_B_MARK,
2995*4882a593Smuzhiyun };
2996*4882a593Smuzhiyun static const unsigned int msiof2_tx_b_pins[] = {
2997*4882a593Smuzhiyun /* TXD */
2998*4882a593Smuzhiyun RCAR_GP_PIN(3, 16),
2999*4882a593Smuzhiyun };
3000*4882a593Smuzhiyun static const unsigned int msiof2_tx_b_mux[] = {
3001*4882a593Smuzhiyun MSIOF2_TXD_B_MARK,
3002*4882a593Smuzhiyun };
3003*4882a593Smuzhiyun
3004*4882a593Smuzhiyun static const unsigned int msiof2_clk_c_pins[] = {
3005*4882a593Smuzhiyun /* SCK */
3006*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
3007*4882a593Smuzhiyun };
3008*4882a593Smuzhiyun static const unsigned int msiof2_clk_c_mux[] = {
3009*4882a593Smuzhiyun MSIOF2_SCK_C_MARK,
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun static const unsigned int msiof2_sync_c_pins[] = {
3012*4882a593Smuzhiyun /* SYNC */
3013*4882a593Smuzhiyun RCAR_GP_PIN(2, 3),
3014*4882a593Smuzhiyun };
3015*4882a593Smuzhiyun static const unsigned int msiof2_sync_c_mux[] = {
3016*4882a593Smuzhiyun MSIOF2_SYNC_C_MARK,
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun static const unsigned int msiof2_rx_c_pins[] = {
3019*4882a593Smuzhiyun /* RXD */
3020*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
3021*4882a593Smuzhiyun };
3022*4882a593Smuzhiyun static const unsigned int msiof2_rx_c_mux[] = {
3023*4882a593Smuzhiyun MSIOF2_RXD_C_MARK,
3024*4882a593Smuzhiyun };
3025*4882a593Smuzhiyun static const unsigned int msiof2_tx_c_pins[] = {
3026*4882a593Smuzhiyun /* TXD */
3027*4882a593Smuzhiyun RCAR_GP_PIN(2, 4),
3028*4882a593Smuzhiyun };
3029*4882a593Smuzhiyun static const unsigned int msiof2_tx_c_mux[] = {
3030*4882a593Smuzhiyun MSIOF2_TXD_C_MARK,
3031*4882a593Smuzhiyun };
3032*4882a593Smuzhiyun
3033*4882a593Smuzhiyun static const unsigned int msiof2_clk_d_pins[] = {
3034*4882a593Smuzhiyun /* SCK */
3035*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
3036*4882a593Smuzhiyun };
3037*4882a593Smuzhiyun static const unsigned int msiof2_clk_d_mux[] = {
3038*4882a593Smuzhiyun MSIOF2_SCK_D_MARK,
3039*4882a593Smuzhiyun };
3040*4882a593Smuzhiyun static const unsigned int msiof2_sync_d_pins[] = {
3041*4882a593Smuzhiyun /* SYNC */
3042*4882a593Smuzhiyun RCAR_GP_PIN(2, 15),
3043*4882a593Smuzhiyun };
3044*4882a593Smuzhiyun static const unsigned int msiof2_sync_d_mux[] = {
3045*4882a593Smuzhiyun MSIOF2_SYNC_D_MARK,
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun static const unsigned int msiof2_ss1_d_pins[] = {
3048*4882a593Smuzhiyun /* SS1 */
3049*4882a593Smuzhiyun RCAR_GP_PIN(2, 17),
3050*4882a593Smuzhiyun };
3051*4882a593Smuzhiyun static const unsigned int msiof2_ss1_d_mux[] = {
3052*4882a593Smuzhiyun MSIOF2_SS1_D_MARK,
3053*4882a593Smuzhiyun };
3054*4882a593Smuzhiyun static const unsigned int msiof2_ss2_d_pins[] = {
3055*4882a593Smuzhiyun /* SS2 */
3056*4882a593Smuzhiyun RCAR_GP_PIN(2, 19),
3057*4882a593Smuzhiyun };
3058*4882a593Smuzhiyun static const unsigned int msiof2_ss2_d_mux[] = {
3059*4882a593Smuzhiyun MSIOF2_SS2_D_MARK,
3060*4882a593Smuzhiyun };
3061*4882a593Smuzhiyun static const unsigned int msiof2_rx_d_pins[] = {
3062*4882a593Smuzhiyun /* RXD */
3063*4882a593Smuzhiyun RCAR_GP_PIN(2, 18),
3064*4882a593Smuzhiyun };
3065*4882a593Smuzhiyun static const unsigned int msiof2_rx_d_mux[] = {
3066*4882a593Smuzhiyun MSIOF2_RXD_D_MARK,
3067*4882a593Smuzhiyun };
3068*4882a593Smuzhiyun static const unsigned int msiof2_tx_d_pins[] = {
3069*4882a593Smuzhiyun /* TXD */
3070*4882a593Smuzhiyun RCAR_GP_PIN(2, 16),
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun static const unsigned int msiof2_tx_d_mux[] = {
3073*4882a593Smuzhiyun MSIOF2_TXD_D_MARK,
3074*4882a593Smuzhiyun };
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun static const unsigned int msiof2_clk_e_pins[] = {
3077*4882a593Smuzhiyun /* SCK */
3078*4882a593Smuzhiyun RCAR_GP_PIN(7, 15),
3079*4882a593Smuzhiyun };
3080*4882a593Smuzhiyun static const unsigned int msiof2_clk_e_mux[] = {
3081*4882a593Smuzhiyun MSIOF2_SCK_E_MARK,
3082*4882a593Smuzhiyun };
3083*4882a593Smuzhiyun static const unsigned int msiof2_sync_e_pins[] = {
3084*4882a593Smuzhiyun /* SYNC */
3085*4882a593Smuzhiyun RCAR_GP_PIN(7, 16),
3086*4882a593Smuzhiyun };
3087*4882a593Smuzhiyun static const unsigned int msiof2_sync_e_mux[] = {
3088*4882a593Smuzhiyun MSIOF2_SYNC_E_MARK,
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun static const unsigned int msiof2_rx_e_pins[] = {
3091*4882a593Smuzhiyun /* RXD */
3092*4882a593Smuzhiyun RCAR_GP_PIN(7, 14),
3093*4882a593Smuzhiyun };
3094*4882a593Smuzhiyun static const unsigned int msiof2_rx_e_mux[] = {
3095*4882a593Smuzhiyun MSIOF2_RXD_E_MARK,
3096*4882a593Smuzhiyun };
3097*4882a593Smuzhiyun static const unsigned int msiof2_tx_e_pins[] = {
3098*4882a593Smuzhiyun /* TXD */
3099*4882a593Smuzhiyun RCAR_GP_PIN(7, 13),
3100*4882a593Smuzhiyun };
3101*4882a593Smuzhiyun static const unsigned int msiof2_tx_e_mux[] = {
3102*4882a593Smuzhiyun MSIOF2_TXD_E_MARK,
3103*4882a593Smuzhiyun };
3104*4882a593Smuzhiyun /* - PWM -------------------------------------------------------------------- */
3105*4882a593Smuzhiyun static const unsigned int pwm0_pins[] = {
3106*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
3107*4882a593Smuzhiyun };
3108*4882a593Smuzhiyun static const unsigned int pwm0_mux[] = {
3109*4882a593Smuzhiyun PWM0_MARK,
3110*4882a593Smuzhiyun };
3111*4882a593Smuzhiyun static const unsigned int pwm0_b_pins[] = {
3112*4882a593Smuzhiyun RCAR_GP_PIN(5, 30),
3113*4882a593Smuzhiyun };
3114*4882a593Smuzhiyun static const unsigned int pwm0_b_mux[] = {
3115*4882a593Smuzhiyun PWM0_B_MARK,
3116*4882a593Smuzhiyun };
3117*4882a593Smuzhiyun static const unsigned int pwm1_pins[] = {
3118*4882a593Smuzhiyun RCAR_GP_PIN(1, 17),
3119*4882a593Smuzhiyun };
3120*4882a593Smuzhiyun static const unsigned int pwm1_mux[] = {
3121*4882a593Smuzhiyun PWM1_MARK,
3122*4882a593Smuzhiyun };
3123*4882a593Smuzhiyun static const unsigned int pwm1_b_pins[] = {
3124*4882a593Smuzhiyun RCAR_GP_PIN(6, 15),
3125*4882a593Smuzhiyun };
3126*4882a593Smuzhiyun static const unsigned int pwm1_b_mux[] = {
3127*4882a593Smuzhiyun PWM1_B_MARK,
3128*4882a593Smuzhiyun };
3129*4882a593Smuzhiyun static const unsigned int pwm2_pins[] = {
3130*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
3131*4882a593Smuzhiyun };
3132*4882a593Smuzhiyun static const unsigned int pwm2_mux[] = {
3133*4882a593Smuzhiyun PWM2_MARK,
3134*4882a593Smuzhiyun };
3135*4882a593Smuzhiyun static const unsigned int pwm2_b_pins[] = {
3136*4882a593Smuzhiyun RCAR_GP_PIN(0, 16),
3137*4882a593Smuzhiyun };
3138*4882a593Smuzhiyun static const unsigned int pwm2_b_mux[] = {
3139*4882a593Smuzhiyun PWM2_B_MARK,
3140*4882a593Smuzhiyun };
3141*4882a593Smuzhiyun static const unsigned int pwm3_pins[] = {
3142*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
3143*4882a593Smuzhiyun };
3144*4882a593Smuzhiyun static const unsigned int pwm3_mux[] = {
3145*4882a593Smuzhiyun PWM3_MARK,
3146*4882a593Smuzhiyun };
3147*4882a593Smuzhiyun static const unsigned int pwm4_pins[] = {
3148*4882a593Smuzhiyun RCAR_GP_PIN(3, 26),
3149*4882a593Smuzhiyun };
3150*4882a593Smuzhiyun static const unsigned int pwm4_mux[] = {
3151*4882a593Smuzhiyun PWM4_MARK,
3152*4882a593Smuzhiyun };
3153*4882a593Smuzhiyun static const unsigned int pwm4_b_pins[] = {
3154*4882a593Smuzhiyun RCAR_GP_PIN(3, 31),
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun static const unsigned int pwm4_b_mux[] = {
3157*4882a593Smuzhiyun PWM4_B_MARK,
3158*4882a593Smuzhiyun };
3159*4882a593Smuzhiyun static const unsigned int pwm5_pins[] = {
3160*4882a593Smuzhiyun RCAR_GP_PIN(7, 21),
3161*4882a593Smuzhiyun };
3162*4882a593Smuzhiyun static const unsigned int pwm5_mux[] = {
3163*4882a593Smuzhiyun PWM5_MARK,
3164*4882a593Smuzhiyun };
3165*4882a593Smuzhiyun static const unsigned int pwm5_b_pins[] = {
3166*4882a593Smuzhiyun RCAR_GP_PIN(7, 20),
3167*4882a593Smuzhiyun };
3168*4882a593Smuzhiyun static const unsigned int pwm5_b_mux[] = {
3169*4882a593Smuzhiyun PWM5_B_MARK,
3170*4882a593Smuzhiyun };
3171*4882a593Smuzhiyun static const unsigned int pwm6_pins[] = {
3172*4882a593Smuzhiyun RCAR_GP_PIN(7, 22),
3173*4882a593Smuzhiyun };
3174*4882a593Smuzhiyun static const unsigned int pwm6_mux[] = {
3175*4882a593Smuzhiyun PWM6_MARK,
3176*4882a593Smuzhiyun };
3177*4882a593Smuzhiyun /* - QSPI ------------------------------------------------------------------- */
3178*4882a593Smuzhiyun static const unsigned int qspi_ctrl_pins[] = {
3179*4882a593Smuzhiyun /* SPCLK, SSL */
3180*4882a593Smuzhiyun RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
3181*4882a593Smuzhiyun };
3182*4882a593Smuzhiyun static const unsigned int qspi_ctrl_mux[] = {
3183*4882a593Smuzhiyun SPCLK_MARK, SSL_MARK,
3184*4882a593Smuzhiyun };
3185*4882a593Smuzhiyun static const unsigned int qspi_data2_pins[] = {
3186*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1 */
3187*4882a593Smuzhiyun RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3188*4882a593Smuzhiyun };
3189*4882a593Smuzhiyun static const unsigned int qspi_data2_mux[] = {
3190*4882a593Smuzhiyun MOSI_IO0_MARK, MISO_IO1_MARK,
3191*4882a593Smuzhiyun };
3192*4882a593Smuzhiyun static const unsigned int qspi_data4_pins[] = {
3193*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3194*4882a593Smuzhiyun RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3195*4882a593Smuzhiyun RCAR_GP_PIN(1, 8),
3196*4882a593Smuzhiyun };
3197*4882a593Smuzhiyun static const unsigned int qspi_data4_mux[] = {
3198*4882a593Smuzhiyun MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
3199*4882a593Smuzhiyun };
3200*4882a593Smuzhiyun
3201*4882a593Smuzhiyun static const unsigned int qspi_ctrl_b_pins[] = {
3202*4882a593Smuzhiyun /* SPCLK, SSL */
3203*4882a593Smuzhiyun RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
3204*4882a593Smuzhiyun };
3205*4882a593Smuzhiyun static const unsigned int qspi_ctrl_b_mux[] = {
3206*4882a593Smuzhiyun SPCLK_B_MARK, SSL_B_MARK,
3207*4882a593Smuzhiyun };
3208*4882a593Smuzhiyun static const unsigned int qspi_data2_b_pins[] = {
3209*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1 */
3210*4882a593Smuzhiyun RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
3211*4882a593Smuzhiyun };
3212*4882a593Smuzhiyun static const unsigned int qspi_data2_b_mux[] = {
3213*4882a593Smuzhiyun MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
3214*4882a593Smuzhiyun };
3215*4882a593Smuzhiyun static const unsigned int qspi_data4_b_pins[] = {
3216*4882a593Smuzhiyun /* MOSI_IO0, MISO_IO1, IO2, IO3 */
3217*4882a593Smuzhiyun RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3218*4882a593Smuzhiyun RCAR_GP_PIN(6, 4),
3219*4882a593Smuzhiyun };
3220*4882a593Smuzhiyun static const unsigned int qspi_data4_b_mux[] = {
3221*4882a593Smuzhiyun MOSI_IO0_B_MARK, MISO_IO1_B_MARK, IO2_B_MARK, IO3_B_MARK,
3222*4882a593Smuzhiyun };
3223*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
3224*4882a593Smuzhiyun static const unsigned int scif0_data_pins[] = {
3225*4882a593Smuzhiyun /* RX, TX */
3226*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3227*4882a593Smuzhiyun };
3228*4882a593Smuzhiyun static const unsigned int scif0_data_mux[] = {
3229*4882a593Smuzhiyun RX0_MARK, TX0_MARK,
3230*4882a593Smuzhiyun };
3231*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
3232*4882a593Smuzhiyun /* RX, TX */
3233*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3234*4882a593Smuzhiyun };
3235*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
3236*4882a593Smuzhiyun RX0_B_MARK, TX0_B_MARK,
3237*4882a593Smuzhiyun };
3238*4882a593Smuzhiyun static const unsigned int scif0_data_c_pins[] = {
3239*4882a593Smuzhiyun /* RX, TX */
3240*4882a593Smuzhiyun RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
3241*4882a593Smuzhiyun };
3242*4882a593Smuzhiyun static const unsigned int scif0_data_c_mux[] = {
3243*4882a593Smuzhiyun RX0_C_MARK, TX0_C_MARK,
3244*4882a593Smuzhiyun };
3245*4882a593Smuzhiyun static const unsigned int scif0_data_d_pins[] = {
3246*4882a593Smuzhiyun /* RX, TX */
3247*4882a593Smuzhiyun RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
3248*4882a593Smuzhiyun };
3249*4882a593Smuzhiyun static const unsigned int scif0_data_d_mux[] = {
3250*4882a593Smuzhiyun RX0_D_MARK, TX0_D_MARK,
3251*4882a593Smuzhiyun };
3252*4882a593Smuzhiyun static const unsigned int scif0_data_e_pins[] = {
3253*4882a593Smuzhiyun /* RX, TX */
3254*4882a593Smuzhiyun RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
3255*4882a593Smuzhiyun };
3256*4882a593Smuzhiyun static const unsigned int scif0_data_e_mux[] = {
3257*4882a593Smuzhiyun RX0_E_MARK, TX0_E_MARK,
3258*4882a593Smuzhiyun };
3259*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
3260*4882a593Smuzhiyun static const unsigned int scif1_data_pins[] = {
3261*4882a593Smuzhiyun /* RX, TX */
3262*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3263*4882a593Smuzhiyun };
3264*4882a593Smuzhiyun static const unsigned int scif1_data_mux[] = {
3265*4882a593Smuzhiyun RX1_MARK, TX1_MARK,
3266*4882a593Smuzhiyun };
3267*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
3268*4882a593Smuzhiyun /* RX, TX */
3269*4882a593Smuzhiyun RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3270*4882a593Smuzhiyun };
3271*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
3272*4882a593Smuzhiyun RX1_B_MARK, TX1_B_MARK,
3273*4882a593Smuzhiyun };
3274*4882a593Smuzhiyun static const unsigned int scif1_clk_b_pins[] = {
3275*4882a593Smuzhiyun /* SCK */
3276*4882a593Smuzhiyun RCAR_GP_PIN(3, 10),
3277*4882a593Smuzhiyun };
3278*4882a593Smuzhiyun static const unsigned int scif1_clk_b_mux[] = {
3279*4882a593Smuzhiyun SCIF1_SCK_B_MARK,
3280*4882a593Smuzhiyun };
3281*4882a593Smuzhiyun static const unsigned int scif1_data_c_pins[] = {
3282*4882a593Smuzhiyun /* RX, TX */
3283*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
3284*4882a593Smuzhiyun };
3285*4882a593Smuzhiyun static const unsigned int scif1_data_c_mux[] = {
3286*4882a593Smuzhiyun RX1_C_MARK, TX1_C_MARK,
3287*4882a593Smuzhiyun };
3288*4882a593Smuzhiyun static const unsigned int scif1_data_d_pins[] = {
3289*4882a593Smuzhiyun /* RX, TX */
3290*4882a593Smuzhiyun RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
3291*4882a593Smuzhiyun };
3292*4882a593Smuzhiyun static const unsigned int scif1_data_d_mux[] = {
3293*4882a593Smuzhiyun RX1_D_MARK, TX1_D_MARK,
3294*4882a593Smuzhiyun };
3295*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
3296*4882a593Smuzhiyun static const unsigned int scif2_data_pins[] = {
3297*4882a593Smuzhiyun /* RX, TX */
3298*4882a593Smuzhiyun RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3299*4882a593Smuzhiyun };
3300*4882a593Smuzhiyun static const unsigned int scif2_data_mux[] = {
3301*4882a593Smuzhiyun RX2_MARK, TX2_MARK,
3302*4882a593Smuzhiyun };
3303*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
3304*4882a593Smuzhiyun /* RX, TX */
3305*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3306*4882a593Smuzhiyun };
3307*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
3308*4882a593Smuzhiyun RX2_B_MARK, TX2_B_MARK,
3309*4882a593Smuzhiyun };
3310*4882a593Smuzhiyun static const unsigned int scif2_clk_b_pins[] = {
3311*4882a593Smuzhiyun /* SCK */
3312*4882a593Smuzhiyun RCAR_GP_PIN(3, 18),
3313*4882a593Smuzhiyun };
3314*4882a593Smuzhiyun static const unsigned int scif2_clk_b_mux[] = {
3315*4882a593Smuzhiyun SCIF2_SCK_B_MARK,
3316*4882a593Smuzhiyun };
3317*4882a593Smuzhiyun static const unsigned int scif2_data_c_pins[] = {
3318*4882a593Smuzhiyun /* RX, TX */
3319*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3320*4882a593Smuzhiyun };
3321*4882a593Smuzhiyun static const unsigned int scif2_data_c_mux[] = {
3322*4882a593Smuzhiyun RX2_C_MARK, TX2_C_MARK,
3323*4882a593Smuzhiyun };
3324*4882a593Smuzhiyun static const unsigned int scif2_data_e_pins[] = {
3325*4882a593Smuzhiyun /* RX, TX */
3326*4882a593Smuzhiyun RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3327*4882a593Smuzhiyun };
3328*4882a593Smuzhiyun static const unsigned int scif2_data_e_mux[] = {
3329*4882a593Smuzhiyun RX2_E_MARK, TX2_E_MARK,
3330*4882a593Smuzhiyun };
3331*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
3332*4882a593Smuzhiyun static const unsigned int scif3_data_pins[] = {
3333*4882a593Smuzhiyun /* RX, TX */
3334*4882a593Smuzhiyun RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3335*4882a593Smuzhiyun };
3336*4882a593Smuzhiyun static const unsigned int scif3_data_mux[] = {
3337*4882a593Smuzhiyun RX3_MARK, TX3_MARK,
3338*4882a593Smuzhiyun };
3339*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
3340*4882a593Smuzhiyun /* SCK */
3341*4882a593Smuzhiyun RCAR_GP_PIN(3, 23),
3342*4882a593Smuzhiyun };
3343*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
3344*4882a593Smuzhiyun SCIF3_SCK_MARK,
3345*4882a593Smuzhiyun };
3346*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
3347*4882a593Smuzhiyun /* RX, TX */
3348*4882a593Smuzhiyun RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
3349*4882a593Smuzhiyun };
3350*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
3351*4882a593Smuzhiyun RX3_B_MARK, TX3_B_MARK,
3352*4882a593Smuzhiyun };
3353*4882a593Smuzhiyun static const unsigned int scif3_clk_b_pins[] = {
3354*4882a593Smuzhiyun /* SCK */
3355*4882a593Smuzhiyun RCAR_GP_PIN(4, 8),
3356*4882a593Smuzhiyun };
3357*4882a593Smuzhiyun static const unsigned int scif3_clk_b_mux[] = {
3358*4882a593Smuzhiyun SCIF3_SCK_B_MARK,
3359*4882a593Smuzhiyun };
3360*4882a593Smuzhiyun static const unsigned int scif3_data_c_pins[] = {
3361*4882a593Smuzhiyun /* RX, TX */
3362*4882a593Smuzhiyun RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3363*4882a593Smuzhiyun };
3364*4882a593Smuzhiyun static const unsigned int scif3_data_c_mux[] = {
3365*4882a593Smuzhiyun RX3_C_MARK, TX3_C_MARK,
3366*4882a593Smuzhiyun };
3367*4882a593Smuzhiyun static const unsigned int scif3_data_d_pins[] = {
3368*4882a593Smuzhiyun /* RX, TX */
3369*4882a593Smuzhiyun RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
3370*4882a593Smuzhiyun };
3371*4882a593Smuzhiyun static const unsigned int scif3_data_d_mux[] = {
3372*4882a593Smuzhiyun RX3_D_MARK, TX3_D_MARK,
3373*4882a593Smuzhiyun };
3374*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
3375*4882a593Smuzhiyun static const unsigned int scif4_data_pins[] = {
3376*4882a593Smuzhiyun /* RX, TX */
3377*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3378*4882a593Smuzhiyun };
3379*4882a593Smuzhiyun static const unsigned int scif4_data_mux[] = {
3380*4882a593Smuzhiyun RX4_MARK, TX4_MARK,
3381*4882a593Smuzhiyun };
3382*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
3383*4882a593Smuzhiyun /* RX, TX */
3384*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3385*4882a593Smuzhiyun };
3386*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
3387*4882a593Smuzhiyun RX4_B_MARK, TX4_B_MARK,
3388*4882a593Smuzhiyun };
3389*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
3390*4882a593Smuzhiyun /* RX, TX */
3391*4882a593Smuzhiyun RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3392*4882a593Smuzhiyun };
3393*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
3394*4882a593Smuzhiyun RX4_C_MARK, TX4_C_MARK,
3395*4882a593Smuzhiyun };
3396*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
3397*4882a593Smuzhiyun static const unsigned int scif5_data_pins[] = {
3398*4882a593Smuzhiyun /* RX, TX */
3399*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3400*4882a593Smuzhiyun };
3401*4882a593Smuzhiyun static const unsigned int scif5_data_mux[] = {
3402*4882a593Smuzhiyun RX5_MARK, TX5_MARK,
3403*4882a593Smuzhiyun };
3404*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
3405*4882a593Smuzhiyun /* RX, TX */
3406*4882a593Smuzhiyun RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3407*4882a593Smuzhiyun };
3408*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
3409*4882a593Smuzhiyun RX5_B_MARK, TX5_B_MARK,
3410*4882a593Smuzhiyun };
3411*4882a593Smuzhiyun /* - SCIFA0 ----------------------------------------------------------------- */
3412*4882a593Smuzhiyun static const unsigned int scifa0_data_pins[] = {
3413*4882a593Smuzhiyun /* RXD, TXD */
3414*4882a593Smuzhiyun RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
3415*4882a593Smuzhiyun };
3416*4882a593Smuzhiyun static const unsigned int scifa0_data_mux[] = {
3417*4882a593Smuzhiyun SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
3418*4882a593Smuzhiyun };
3419*4882a593Smuzhiyun static const unsigned int scifa0_data_b_pins[] = {
3420*4882a593Smuzhiyun /* RXD, TXD */
3421*4882a593Smuzhiyun RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
3422*4882a593Smuzhiyun };
3423*4882a593Smuzhiyun static const unsigned int scifa0_data_b_mux[] = {
3424*4882a593Smuzhiyun SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
3425*4882a593Smuzhiyun };
3426*4882a593Smuzhiyun /* - SCIFA1 ----------------------------------------------------------------- */
3427*4882a593Smuzhiyun static const unsigned int scifa1_data_pins[] = {
3428*4882a593Smuzhiyun /* RXD, TXD */
3429*4882a593Smuzhiyun RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
3430*4882a593Smuzhiyun };
3431*4882a593Smuzhiyun static const unsigned int scifa1_data_mux[] = {
3432*4882a593Smuzhiyun SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
3433*4882a593Smuzhiyun };
3434*4882a593Smuzhiyun static const unsigned int scifa1_clk_pins[] = {
3435*4882a593Smuzhiyun /* SCK */
3436*4882a593Smuzhiyun RCAR_GP_PIN(3, 10),
3437*4882a593Smuzhiyun };
3438*4882a593Smuzhiyun static const unsigned int scifa1_clk_mux[] = {
3439*4882a593Smuzhiyun SCIFA1_SCK_MARK,
3440*4882a593Smuzhiyun };
3441*4882a593Smuzhiyun static const unsigned int scifa1_data_b_pins[] = {
3442*4882a593Smuzhiyun /* RXD, TXD */
3443*4882a593Smuzhiyun RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
3444*4882a593Smuzhiyun };
3445*4882a593Smuzhiyun static const unsigned int scifa1_data_b_mux[] = {
3446*4882a593Smuzhiyun SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
3447*4882a593Smuzhiyun };
3448*4882a593Smuzhiyun static const unsigned int scifa1_clk_b_pins[] = {
3449*4882a593Smuzhiyun /* SCK */
3450*4882a593Smuzhiyun RCAR_GP_PIN(1, 0),
3451*4882a593Smuzhiyun };
3452*4882a593Smuzhiyun static const unsigned int scifa1_clk_b_mux[] = {
3453*4882a593Smuzhiyun SCIFA1_SCK_B_MARK,
3454*4882a593Smuzhiyun };
3455*4882a593Smuzhiyun static const unsigned int scifa1_data_c_pins[] = {
3456*4882a593Smuzhiyun /* RXD, TXD */
3457*4882a593Smuzhiyun RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3458*4882a593Smuzhiyun };
3459*4882a593Smuzhiyun static const unsigned int scifa1_data_c_mux[] = {
3460*4882a593Smuzhiyun SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
3461*4882a593Smuzhiyun };
3462*4882a593Smuzhiyun /* - SCIFA2 ----------------------------------------------------------------- */
3463*4882a593Smuzhiyun static const unsigned int scifa2_data_pins[] = {
3464*4882a593Smuzhiyun /* RXD, TXD */
3465*4882a593Smuzhiyun RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
3466*4882a593Smuzhiyun };
3467*4882a593Smuzhiyun static const unsigned int scifa2_data_mux[] = {
3468*4882a593Smuzhiyun SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
3469*4882a593Smuzhiyun };
3470*4882a593Smuzhiyun static const unsigned int scifa2_clk_pins[] = {
3471*4882a593Smuzhiyun /* SCK */
3472*4882a593Smuzhiyun RCAR_GP_PIN(3, 18),
3473*4882a593Smuzhiyun };
3474*4882a593Smuzhiyun static const unsigned int scifa2_clk_mux[] = {
3475*4882a593Smuzhiyun SCIFA2_SCK_MARK,
3476*4882a593Smuzhiyun };
3477*4882a593Smuzhiyun static const unsigned int scifa2_data_b_pins[] = {
3478*4882a593Smuzhiyun /* RXD, TXD */
3479*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
3480*4882a593Smuzhiyun };
3481*4882a593Smuzhiyun static const unsigned int scifa2_data_b_mux[] = {
3482*4882a593Smuzhiyun SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3483*4882a593Smuzhiyun };
3484*4882a593Smuzhiyun /* - SCIFA3 ----------------------------------------------------------------- */
3485*4882a593Smuzhiyun static const unsigned int scifa3_data_pins[] = {
3486*4882a593Smuzhiyun /* RXD, TXD */
3487*4882a593Smuzhiyun RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
3488*4882a593Smuzhiyun };
3489*4882a593Smuzhiyun static const unsigned int scifa3_data_mux[] = {
3490*4882a593Smuzhiyun SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
3491*4882a593Smuzhiyun };
3492*4882a593Smuzhiyun static const unsigned int scifa3_clk_pins[] = {
3493*4882a593Smuzhiyun /* SCK */
3494*4882a593Smuzhiyun RCAR_GP_PIN(3, 23),
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun static const unsigned int scifa3_clk_mux[] = {
3497*4882a593Smuzhiyun SCIFA3_SCK_MARK,
3498*4882a593Smuzhiyun };
3499*4882a593Smuzhiyun static const unsigned int scifa3_data_b_pins[] = {
3500*4882a593Smuzhiyun /* RXD, TXD */
3501*4882a593Smuzhiyun RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
3502*4882a593Smuzhiyun };
3503*4882a593Smuzhiyun static const unsigned int scifa3_data_b_mux[] = {
3504*4882a593Smuzhiyun SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
3505*4882a593Smuzhiyun };
3506*4882a593Smuzhiyun static const unsigned int scifa3_clk_b_pins[] = {
3507*4882a593Smuzhiyun /* SCK */
3508*4882a593Smuzhiyun RCAR_GP_PIN(4, 8),
3509*4882a593Smuzhiyun };
3510*4882a593Smuzhiyun static const unsigned int scifa3_clk_b_mux[] = {
3511*4882a593Smuzhiyun SCIFA3_SCK_B_MARK,
3512*4882a593Smuzhiyun };
3513*4882a593Smuzhiyun static const unsigned int scifa3_data_c_pins[] = {
3514*4882a593Smuzhiyun /* RXD, TXD */
3515*4882a593Smuzhiyun RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
3516*4882a593Smuzhiyun };
3517*4882a593Smuzhiyun static const unsigned int scifa3_data_c_mux[] = {
3518*4882a593Smuzhiyun SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
3519*4882a593Smuzhiyun };
3520*4882a593Smuzhiyun static const unsigned int scifa3_clk_c_pins[] = {
3521*4882a593Smuzhiyun /* SCK */
3522*4882a593Smuzhiyun RCAR_GP_PIN(7, 22),
3523*4882a593Smuzhiyun };
3524*4882a593Smuzhiyun static const unsigned int scifa3_clk_c_mux[] = {
3525*4882a593Smuzhiyun SCIFA3_SCK_C_MARK,
3526*4882a593Smuzhiyun };
3527*4882a593Smuzhiyun /* - SCIFA4 ----------------------------------------------------------------- */
3528*4882a593Smuzhiyun static const unsigned int scifa4_data_pins[] = {
3529*4882a593Smuzhiyun /* RXD, TXD */
3530*4882a593Smuzhiyun RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
3531*4882a593Smuzhiyun };
3532*4882a593Smuzhiyun static const unsigned int scifa4_data_mux[] = {
3533*4882a593Smuzhiyun SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
3534*4882a593Smuzhiyun };
3535*4882a593Smuzhiyun static const unsigned int scifa4_data_b_pins[] = {
3536*4882a593Smuzhiyun /* RXD, TXD */
3537*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
3538*4882a593Smuzhiyun };
3539*4882a593Smuzhiyun static const unsigned int scifa4_data_b_mux[] = {
3540*4882a593Smuzhiyun SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
3541*4882a593Smuzhiyun };
3542*4882a593Smuzhiyun static const unsigned int scifa4_data_c_pins[] = {
3543*4882a593Smuzhiyun /* RXD, TXD */
3544*4882a593Smuzhiyun RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
3545*4882a593Smuzhiyun };
3546*4882a593Smuzhiyun static const unsigned int scifa4_data_c_mux[] = {
3547*4882a593Smuzhiyun SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
3548*4882a593Smuzhiyun };
3549*4882a593Smuzhiyun /* - SCIFA5 ----------------------------------------------------------------- */
3550*4882a593Smuzhiyun static const unsigned int scifa5_data_pins[] = {
3551*4882a593Smuzhiyun /* RXD, TXD */
3552*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
3553*4882a593Smuzhiyun };
3554*4882a593Smuzhiyun static const unsigned int scifa5_data_mux[] = {
3555*4882a593Smuzhiyun SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
3556*4882a593Smuzhiyun };
3557*4882a593Smuzhiyun static const unsigned int scifa5_data_b_pins[] = {
3558*4882a593Smuzhiyun /* RXD, TXD */
3559*4882a593Smuzhiyun RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
3560*4882a593Smuzhiyun };
3561*4882a593Smuzhiyun static const unsigned int scifa5_data_b_mux[] = {
3562*4882a593Smuzhiyun SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
3563*4882a593Smuzhiyun };
3564*4882a593Smuzhiyun static const unsigned int scifa5_data_c_pins[] = {
3565*4882a593Smuzhiyun /* RXD, TXD */
3566*4882a593Smuzhiyun RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
3567*4882a593Smuzhiyun };
3568*4882a593Smuzhiyun static const unsigned int scifa5_data_c_mux[] = {
3569*4882a593Smuzhiyun SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
3570*4882a593Smuzhiyun };
3571*4882a593Smuzhiyun /* - SCIFB0 ----------------------------------------------------------------- */
3572*4882a593Smuzhiyun static const unsigned int scifb0_data_pins[] = {
3573*4882a593Smuzhiyun /* RXD, TXD */
3574*4882a593Smuzhiyun RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
3575*4882a593Smuzhiyun };
3576*4882a593Smuzhiyun static const unsigned int scifb0_data_mux[] = {
3577*4882a593Smuzhiyun SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3578*4882a593Smuzhiyun };
3579*4882a593Smuzhiyun static const unsigned int scifb0_clk_pins[] = {
3580*4882a593Smuzhiyun /* SCK */
3581*4882a593Smuzhiyun RCAR_GP_PIN(7, 2),
3582*4882a593Smuzhiyun };
3583*4882a593Smuzhiyun static const unsigned int scifb0_clk_mux[] = {
3584*4882a593Smuzhiyun SCIFB0_SCK_MARK,
3585*4882a593Smuzhiyun };
3586*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_pins[] = {
3587*4882a593Smuzhiyun /* RTS, CTS */
3588*4882a593Smuzhiyun RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
3589*4882a593Smuzhiyun };
3590*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_mux[] = {
3591*4882a593Smuzhiyun SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3592*4882a593Smuzhiyun };
3593*4882a593Smuzhiyun static const unsigned int scifb0_data_b_pins[] = {
3594*4882a593Smuzhiyun /* RXD, TXD */
3595*4882a593Smuzhiyun RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
3596*4882a593Smuzhiyun };
3597*4882a593Smuzhiyun static const unsigned int scifb0_data_b_mux[] = {
3598*4882a593Smuzhiyun SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3599*4882a593Smuzhiyun };
3600*4882a593Smuzhiyun static const unsigned int scifb0_clk_b_pins[] = {
3601*4882a593Smuzhiyun /* SCK */
3602*4882a593Smuzhiyun RCAR_GP_PIN(5, 31),
3603*4882a593Smuzhiyun };
3604*4882a593Smuzhiyun static const unsigned int scifb0_clk_b_mux[] = {
3605*4882a593Smuzhiyun SCIFB0_SCK_B_MARK,
3606*4882a593Smuzhiyun };
3607*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_b_pins[] = {
3608*4882a593Smuzhiyun /* RTS, CTS */
3609*4882a593Smuzhiyun RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
3610*4882a593Smuzhiyun };
3611*4882a593Smuzhiyun static const unsigned int scifb0_ctrl_b_mux[] = {
3612*4882a593Smuzhiyun SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3613*4882a593Smuzhiyun };
3614*4882a593Smuzhiyun static const unsigned int scifb0_data_c_pins[] = {
3615*4882a593Smuzhiyun /* RXD, TXD */
3616*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3617*4882a593Smuzhiyun };
3618*4882a593Smuzhiyun static const unsigned int scifb0_data_c_mux[] = {
3619*4882a593Smuzhiyun SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3620*4882a593Smuzhiyun };
3621*4882a593Smuzhiyun static const unsigned int scifb0_clk_c_pins[] = {
3622*4882a593Smuzhiyun /* SCK */
3623*4882a593Smuzhiyun RCAR_GP_PIN(2, 30),
3624*4882a593Smuzhiyun };
3625*4882a593Smuzhiyun static const unsigned int scifb0_clk_c_mux[] = {
3626*4882a593Smuzhiyun SCIFB0_SCK_C_MARK,
3627*4882a593Smuzhiyun };
3628*4882a593Smuzhiyun static const unsigned int scifb0_data_d_pins[] = {
3629*4882a593Smuzhiyun /* RXD, TXD */
3630*4882a593Smuzhiyun RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
3631*4882a593Smuzhiyun };
3632*4882a593Smuzhiyun static const unsigned int scifb0_data_d_mux[] = {
3633*4882a593Smuzhiyun SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
3634*4882a593Smuzhiyun };
3635*4882a593Smuzhiyun static const unsigned int scifb0_clk_d_pins[] = {
3636*4882a593Smuzhiyun /* SCK */
3637*4882a593Smuzhiyun RCAR_GP_PIN(4, 17),
3638*4882a593Smuzhiyun };
3639*4882a593Smuzhiyun static const unsigned int scifb0_clk_d_mux[] = {
3640*4882a593Smuzhiyun SCIFB0_SCK_D_MARK,
3641*4882a593Smuzhiyun };
3642*4882a593Smuzhiyun /* - SCIFB1 ----------------------------------------------------------------- */
3643*4882a593Smuzhiyun static const unsigned int scifb1_data_pins[] = {
3644*4882a593Smuzhiyun /* RXD, TXD */
3645*4882a593Smuzhiyun RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
3646*4882a593Smuzhiyun };
3647*4882a593Smuzhiyun static const unsigned int scifb1_data_mux[] = {
3648*4882a593Smuzhiyun SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3649*4882a593Smuzhiyun };
3650*4882a593Smuzhiyun static const unsigned int scifb1_clk_pins[] = {
3651*4882a593Smuzhiyun /* SCK */
3652*4882a593Smuzhiyun RCAR_GP_PIN(7, 7),
3653*4882a593Smuzhiyun };
3654*4882a593Smuzhiyun static const unsigned int scifb1_clk_mux[] = {
3655*4882a593Smuzhiyun SCIFB1_SCK_MARK,
3656*4882a593Smuzhiyun };
3657*4882a593Smuzhiyun static const unsigned int scifb1_ctrl_pins[] = {
3658*4882a593Smuzhiyun /* RTS, CTS */
3659*4882a593Smuzhiyun RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
3660*4882a593Smuzhiyun };
3661*4882a593Smuzhiyun static const unsigned int scifb1_ctrl_mux[] = {
3662*4882a593Smuzhiyun SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3663*4882a593Smuzhiyun };
3664*4882a593Smuzhiyun static const unsigned int scifb1_data_b_pins[] = {
3665*4882a593Smuzhiyun /* RXD, TXD */
3666*4882a593Smuzhiyun RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
3667*4882a593Smuzhiyun };
3668*4882a593Smuzhiyun static const unsigned int scifb1_data_b_mux[] = {
3669*4882a593Smuzhiyun SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3670*4882a593Smuzhiyun };
3671*4882a593Smuzhiyun static const unsigned int scifb1_clk_b_pins[] = {
3672*4882a593Smuzhiyun /* SCK */
3673*4882a593Smuzhiyun RCAR_GP_PIN(1, 3),
3674*4882a593Smuzhiyun };
3675*4882a593Smuzhiyun static const unsigned int scifb1_clk_b_mux[] = {
3676*4882a593Smuzhiyun SCIFB1_SCK_B_MARK,
3677*4882a593Smuzhiyun };
3678*4882a593Smuzhiyun static const unsigned int scifb1_data_c_pins[] = {
3679*4882a593Smuzhiyun /* RXD, TXD */
3680*4882a593Smuzhiyun RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
3681*4882a593Smuzhiyun };
3682*4882a593Smuzhiyun static const unsigned int scifb1_data_c_mux[] = {
3683*4882a593Smuzhiyun SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3684*4882a593Smuzhiyun };
3685*4882a593Smuzhiyun static const unsigned int scifb1_clk_c_pins[] = {
3686*4882a593Smuzhiyun /* SCK */
3687*4882a593Smuzhiyun RCAR_GP_PIN(7, 11),
3688*4882a593Smuzhiyun };
3689*4882a593Smuzhiyun static const unsigned int scifb1_clk_c_mux[] = {
3690*4882a593Smuzhiyun SCIFB1_SCK_C_MARK,
3691*4882a593Smuzhiyun };
3692*4882a593Smuzhiyun static const unsigned int scifb1_data_d_pins[] = {
3693*4882a593Smuzhiyun /* RXD, TXD */
3694*4882a593Smuzhiyun RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
3695*4882a593Smuzhiyun };
3696*4882a593Smuzhiyun static const unsigned int scifb1_data_d_mux[] = {
3697*4882a593Smuzhiyun SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3698*4882a593Smuzhiyun };
3699*4882a593Smuzhiyun /* - SCIFB2 ----------------------------------------------------------------- */
3700*4882a593Smuzhiyun static const unsigned int scifb2_data_pins[] = {
3701*4882a593Smuzhiyun /* RXD, TXD */
3702*4882a593Smuzhiyun RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
3703*4882a593Smuzhiyun };
3704*4882a593Smuzhiyun static const unsigned int scifb2_data_mux[] = {
3705*4882a593Smuzhiyun SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3706*4882a593Smuzhiyun };
3707*4882a593Smuzhiyun static const unsigned int scifb2_clk_pins[] = {
3708*4882a593Smuzhiyun /* SCK */
3709*4882a593Smuzhiyun RCAR_GP_PIN(4, 15),
3710*4882a593Smuzhiyun };
3711*4882a593Smuzhiyun static const unsigned int scifb2_clk_mux[] = {
3712*4882a593Smuzhiyun SCIFB2_SCK_MARK,
3713*4882a593Smuzhiyun };
3714*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_pins[] = {
3715*4882a593Smuzhiyun /* RTS, CTS */
3716*4882a593Smuzhiyun RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
3717*4882a593Smuzhiyun };
3718*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_mux[] = {
3719*4882a593Smuzhiyun SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3720*4882a593Smuzhiyun };
3721*4882a593Smuzhiyun static const unsigned int scifb2_data_b_pins[] = {
3722*4882a593Smuzhiyun /* RXD, TXD */
3723*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3724*4882a593Smuzhiyun };
3725*4882a593Smuzhiyun static const unsigned int scifb2_data_b_mux[] = {
3726*4882a593Smuzhiyun SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3727*4882a593Smuzhiyun };
3728*4882a593Smuzhiyun static const unsigned int scifb2_clk_b_pins[] = {
3729*4882a593Smuzhiyun /* SCK */
3730*4882a593Smuzhiyun RCAR_GP_PIN(5, 31),
3731*4882a593Smuzhiyun };
3732*4882a593Smuzhiyun static const unsigned int scifb2_clk_b_mux[] = {
3733*4882a593Smuzhiyun SCIFB2_SCK_B_MARK,
3734*4882a593Smuzhiyun };
3735*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_b_pins[] = {
3736*4882a593Smuzhiyun /* RTS, CTS */
3737*4882a593Smuzhiyun RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
3738*4882a593Smuzhiyun };
3739*4882a593Smuzhiyun static const unsigned int scifb2_ctrl_b_mux[] = {
3740*4882a593Smuzhiyun SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3741*4882a593Smuzhiyun };
3742*4882a593Smuzhiyun static const unsigned int scifb2_data_c_pins[] = {
3743*4882a593Smuzhiyun /* RXD, TXD */
3744*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3745*4882a593Smuzhiyun };
3746*4882a593Smuzhiyun static const unsigned int scifb2_data_c_mux[] = {
3747*4882a593Smuzhiyun SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3748*4882a593Smuzhiyun };
3749*4882a593Smuzhiyun static const unsigned int scifb2_clk_c_pins[] = {
3750*4882a593Smuzhiyun /* SCK */
3751*4882a593Smuzhiyun RCAR_GP_PIN(5, 27),
3752*4882a593Smuzhiyun };
3753*4882a593Smuzhiyun static const unsigned int scifb2_clk_c_mux[] = {
3754*4882a593Smuzhiyun SCIFB2_SCK_C_MARK,
3755*4882a593Smuzhiyun };
3756*4882a593Smuzhiyun static const unsigned int scifb2_data_d_pins[] = {
3757*4882a593Smuzhiyun /* RXD, TXD */
3758*4882a593Smuzhiyun RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
3759*4882a593Smuzhiyun };
3760*4882a593Smuzhiyun static const unsigned int scifb2_data_d_mux[] = {
3761*4882a593Smuzhiyun SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
3762*4882a593Smuzhiyun };
3763*4882a593Smuzhiyun
3764*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
3765*4882a593Smuzhiyun static const unsigned int scif_clk_pins[] = {
3766*4882a593Smuzhiyun /* SCIF_CLK */
3767*4882a593Smuzhiyun RCAR_GP_PIN(2, 29),
3768*4882a593Smuzhiyun };
3769*4882a593Smuzhiyun static const unsigned int scif_clk_mux[] = {
3770*4882a593Smuzhiyun SCIF_CLK_MARK,
3771*4882a593Smuzhiyun };
3772*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
3773*4882a593Smuzhiyun /* SCIF_CLK */
3774*4882a593Smuzhiyun RCAR_GP_PIN(7, 19),
3775*4882a593Smuzhiyun };
3776*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
3777*4882a593Smuzhiyun SCIF_CLK_B_MARK,
3778*4882a593Smuzhiyun };
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
3781*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
3782*4882a593Smuzhiyun /* D0 */
3783*4882a593Smuzhiyun RCAR_GP_PIN(6, 2),
3784*4882a593Smuzhiyun };
3785*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
3786*4882a593Smuzhiyun SD0_DATA0_MARK,
3787*4882a593Smuzhiyun };
3788*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
3789*4882a593Smuzhiyun /* D[0:3] */
3790*4882a593Smuzhiyun RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
3791*4882a593Smuzhiyun RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
3792*4882a593Smuzhiyun };
3793*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
3794*4882a593Smuzhiyun SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
3795*4882a593Smuzhiyun };
3796*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
3797*4882a593Smuzhiyun /* CLK, CMD */
3798*4882a593Smuzhiyun RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3799*4882a593Smuzhiyun };
3800*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
3801*4882a593Smuzhiyun SD0_CLK_MARK, SD0_CMD_MARK,
3802*4882a593Smuzhiyun };
3803*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
3804*4882a593Smuzhiyun /* CD */
3805*4882a593Smuzhiyun RCAR_GP_PIN(6, 6),
3806*4882a593Smuzhiyun };
3807*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
3808*4882a593Smuzhiyun SD0_CD_MARK,
3809*4882a593Smuzhiyun };
3810*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
3811*4882a593Smuzhiyun /* WP */
3812*4882a593Smuzhiyun RCAR_GP_PIN(6, 7),
3813*4882a593Smuzhiyun };
3814*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
3815*4882a593Smuzhiyun SD0_WP_MARK,
3816*4882a593Smuzhiyun };
3817*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
3818*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
3819*4882a593Smuzhiyun /* D0 */
3820*4882a593Smuzhiyun RCAR_GP_PIN(6, 10),
3821*4882a593Smuzhiyun };
3822*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
3823*4882a593Smuzhiyun SD1_DATA0_MARK,
3824*4882a593Smuzhiyun };
3825*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
3826*4882a593Smuzhiyun /* D[0:3] */
3827*4882a593Smuzhiyun RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
3828*4882a593Smuzhiyun RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
3829*4882a593Smuzhiyun };
3830*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
3831*4882a593Smuzhiyun SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
3832*4882a593Smuzhiyun };
3833*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
3834*4882a593Smuzhiyun /* CLK, CMD */
3835*4882a593Smuzhiyun RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3836*4882a593Smuzhiyun };
3837*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
3838*4882a593Smuzhiyun SD1_CLK_MARK, SD1_CMD_MARK,
3839*4882a593Smuzhiyun };
3840*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
3841*4882a593Smuzhiyun /* CD */
3842*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
3843*4882a593Smuzhiyun };
3844*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
3845*4882a593Smuzhiyun SD1_CD_MARK,
3846*4882a593Smuzhiyun };
3847*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
3848*4882a593Smuzhiyun /* WP */
3849*4882a593Smuzhiyun RCAR_GP_PIN(6, 15),
3850*4882a593Smuzhiyun };
3851*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
3852*4882a593Smuzhiyun SD1_WP_MARK,
3853*4882a593Smuzhiyun };
3854*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
3855*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
3856*4882a593Smuzhiyun /* D0 */
3857*4882a593Smuzhiyun RCAR_GP_PIN(6, 18),
3858*4882a593Smuzhiyun };
3859*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
3860*4882a593Smuzhiyun SD2_DATA0_MARK,
3861*4882a593Smuzhiyun };
3862*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
3863*4882a593Smuzhiyun /* D[0:3] */
3864*4882a593Smuzhiyun RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
3865*4882a593Smuzhiyun RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
3866*4882a593Smuzhiyun };
3867*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
3868*4882a593Smuzhiyun SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
3869*4882a593Smuzhiyun };
3870*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
3871*4882a593Smuzhiyun /* CLK, CMD */
3872*4882a593Smuzhiyun RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
3873*4882a593Smuzhiyun };
3874*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
3875*4882a593Smuzhiyun SD2_CLK_MARK, SD2_CMD_MARK,
3876*4882a593Smuzhiyun };
3877*4882a593Smuzhiyun static const unsigned int sdhi2_cd_pins[] = {
3878*4882a593Smuzhiyun /* CD */
3879*4882a593Smuzhiyun RCAR_GP_PIN(6, 22),
3880*4882a593Smuzhiyun };
3881*4882a593Smuzhiyun static const unsigned int sdhi2_cd_mux[] = {
3882*4882a593Smuzhiyun SD2_CD_MARK,
3883*4882a593Smuzhiyun };
3884*4882a593Smuzhiyun static const unsigned int sdhi2_wp_pins[] = {
3885*4882a593Smuzhiyun /* WP */
3886*4882a593Smuzhiyun RCAR_GP_PIN(6, 23),
3887*4882a593Smuzhiyun };
3888*4882a593Smuzhiyun static const unsigned int sdhi2_wp_mux[] = {
3889*4882a593Smuzhiyun SD2_WP_MARK,
3890*4882a593Smuzhiyun };
3891*4882a593Smuzhiyun
3892*4882a593Smuzhiyun /* - SSI -------------------------------------------------------------------- */
3893*4882a593Smuzhiyun static const unsigned int ssi0_data_pins[] = {
3894*4882a593Smuzhiyun /* SDATA */
3895*4882a593Smuzhiyun RCAR_GP_PIN(2, 2),
3896*4882a593Smuzhiyun };
3897*4882a593Smuzhiyun
3898*4882a593Smuzhiyun static const unsigned int ssi0_data_mux[] = {
3899*4882a593Smuzhiyun SSI_SDATA0_MARK,
3900*4882a593Smuzhiyun };
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun static const unsigned int ssi0_data_b_pins[] = {
3903*4882a593Smuzhiyun /* SDATA */
3904*4882a593Smuzhiyun RCAR_GP_PIN(3, 4),
3905*4882a593Smuzhiyun };
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun static const unsigned int ssi0_data_b_mux[] = {
3908*4882a593Smuzhiyun SSI_SDATA0_B_MARK,
3909*4882a593Smuzhiyun };
3910*4882a593Smuzhiyun
3911*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_pins[] = {
3912*4882a593Smuzhiyun /* SCK, WS */
3913*4882a593Smuzhiyun RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
3914*4882a593Smuzhiyun };
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_mux[] = {
3917*4882a593Smuzhiyun SSI_SCK0129_MARK, SSI_WS0129_MARK,
3918*4882a593Smuzhiyun };
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_b_pins[] = {
3921*4882a593Smuzhiyun /* SCK, WS */
3922*4882a593Smuzhiyun RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3923*4882a593Smuzhiyun };
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun static const unsigned int ssi0129_ctrl_b_mux[] = {
3926*4882a593Smuzhiyun SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
3927*4882a593Smuzhiyun };
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun static const unsigned int ssi1_data_pins[] = {
3930*4882a593Smuzhiyun /* SDATA */
3931*4882a593Smuzhiyun RCAR_GP_PIN(2, 5),
3932*4882a593Smuzhiyun };
3933*4882a593Smuzhiyun
3934*4882a593Smuzhiyun static const unsigned int ssi1_data_mux[] = {
3935*4882a593Smuzhiyun SSI_SDATA1_MARK,
3936*4882a593Smuzhiyun };
3937*4882a593Smuzhiyun
3938*4882a593Smuzhiyun static const unsigned int ssi1_data_b_pins[] = {
3939*4882a593Smuzhiyun /* SDATA */
3940*4882a593Smuzhiyun RCAR_GP_PIN(3, 7),
3941*4882a593Smuzhiyun };
3942*4882a593Smuzhiyun
3943*4882a593Smuzhiyun static const unsigned int ssi1_data_b_mux[] = {
3944*4882a593Smuzhiyun SSI_SDATA1_B_MARK,
3945*4882a593Smuzhiyun };
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_pins[] = {
3948*4882a593Smuzhiyun /* SCK, WS */
3949*4882a593Smuzhiyun RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3950*4882a593Smuzhiyun };
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_mux[] = {
3953*4882a593Smuzhiyun SSI_SCK1_MARK, SSI_WS1_MARK,
3954*4882a593Smuzhiyun };
3955*4882a593Smuzhiyun
3956*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_pins[] = {
3957*4882a593Smuzhiyun /* SCK, WS */
3958*4882a593Smuzhiyun RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
3959*4882a593Smuzhiyun };
3960*4882a593Smuzhiyun
3961*4882a593Smuzhiyun static const unsigned int ssi1_ctrl_b_mux[] = {
3962*4882a593Smuzhiyun SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3963*4882a593Smuzhiyun };
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun static const unsigned int ssi2_data_pins[] = {
3966*4882a593Smuzhiyun /* SDATA */
3967*4882a593Smuzhiyun RCAR_GP_PIN(2, 8),
3968*4882a593Smuzhiyun };
3969*4882a593Smuzhiyun
3970*4882a593Smuzhiyun static const unsigned int ssi2_data_mux[] = {
3971*4882a593Smuzhiyun SSI_SDATA2_MARK,
3972*4882a593Smuzhiyun };
3973*4882a593Smuzhiyun
3974*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_pins[] = {
3975*4882a593Smuzhiyun /* SCK, WS */
3976*4882a593Smuzhiyun RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
3977*4882a593Smuzhiyun };
3978*4882a593Smuzhiyun
3979*4882a593Smuzhiyun static const unsigned int ssi2_ctrl_mux[] = {
3980*4882a593Smuzhiyun SSI_SCK2_MARK, SSI_WS2_MARK,
3981*4882a593Smuzhiyun };
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun static const unsigned int ssi3_data_pins[] = {
3984*4882a593Smuzhiyun /* SDATA */
3985*4882a593Smuzhiyun RCAR_GP_PIN(2, 11),
3986*4882a593Smuzhiyun };
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun static const unsigned int ssi3_data_mux[] = {
3989*4882a593Smuzhiyun SSI_SDATA3_MARK,
3990*4882a593Smuzhiyun };
3991*4882a593Smuzhiyun
3992*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_pins[] = {
3993*4882a593Smuzhiyun /* SCK, WS */
3994*4882a593Smuzhiyun RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
3995*4882a593Smuzhiyun };
3996*4882a593Smuzhiyun
3997*4882a593Smuzhiyun static const unsigned int ssi34_ctrl_mux[] = {
3998*4882a593Smuzhiyun SSI_SCK34_MARK, SSI_WS34_MARK,
3999*4882a593Smuzhiyun };
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun static const unsigned int ssi4_data_pins[] = {
4002*4882a593Smuzhiyun /* SDATA */
4003*4882a593Smuzhiyun RCAR_GP_PIN(2, 14),
4004*4882a593Smuzhiyun };
4005*4882a593Smuzhiyun
4006*4882a593Smuzhiyun static const unsigned int ssi4_data_mux[] = {
4007*4882a593Smuzhiyun SSI_SDATA4_MARK,
4008*4882a593Smuzhiyun };
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_pins[] = {
4011*4882a593Smuzhiyun /* SCK, WS */
4012*4882a593Smuzhiyun RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
4013*4882a593Smuzhiyun };
4014*4882a593Smuzhiyun
4015*4882a593Smuzhiyun static const unsigned int ssi4_ctrl_mux[] = {
4016*4882a593Smuzhiyun SSI_SCK4_MARK, SSI_WS4_MARK,
4017*4882a593Smuzhiyun };
4018*4882a593Smuzhiyun
4019*4882a593Smuzhiyun static const unsigned int ssi5_data_pins[] = {
4020*4882a593Smuzhiyun /* SDATA */
4021*4882a593Smuzhiyun RCAR_GP_PIN(2, 17),
4022*4882a593Smuzhiyun };
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun static const unsigned int ssi5_data_mux[] = {
4025*4882a593Smuzhiyun SSI_SDATA5_MARK,
4026*4882a593Smuzhiyun };
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_pins[] = {
4029*4882a593Smuzhiyun /* SCK, WS */
4030*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4031*4882a593Smuzhiyun };
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun static const unsigned int ssi5_ctrl_mux[] = {
4034*4882a593Smuzhiyun SSI_SCK5_MARK, SSI_WS5_MARK,
4035*4882a593Smuzhiyun };
4036*4882a593Smuzhiyun
4037*4882a593Smuzhiyun static const unsigned int ssi6_data_pins[] = {
4038*4882a593Smuzhiyun /* SDATA */
4039*4882a593Smuzhiyun RCAR_GP_PIN(2, 20),
4040*4882a593Smuzhiyun };
4041*4882a593Smuzhiyun
4042*4882a593Smuzhiyun static const unsigned int ssi6_data_mux[] = {
4043*4882a593Smuzhiyun SSI_SDATA6_MARK,
4044*4882a593Smuzhiyun };
4045*4882a593Smuzhiyun
4046*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_pins[] = {
4047*4882a593Smuzhiyun /* SCK, WS */
4048*4882a593Smuzhiyun RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
4049*4882a593Smuzhiyun };
4050*4882a593Smuzhiyun
4051*4882a593Smuzhiyun static const unsigned int ssi6_ctrl_mux[] = {
4052*4882a593Smuzhiyun SSI_SCK6_MARK, SSI_WS6_MARK,
4053*4882a593Smuzhiyun };
4054*4882a593Smuzhiyun
4055*4882a593Smuzhiyun static const unsigned int ssi7_data_pins[] = {
4056*4882a593Smuzhiyun /* SDATA */
4057*4882a593Smuzhiyun RCAR_GP_PIN(2, 23),
4058*4882a593Smuzhiyun };
4059*4882a593Smuzhiyun
4060*4882a593Smuzhiyun static const unsigned int ssi7_data_mux[] = {
4061*4882a593Smuzhiyun SSI_SDATA7_MARK,
4062*4882a593Smuzhiyun };
4063*4882a593Smuzhiyun
4064*4882a593Smuzhiyun static const unsigned int ssi7_data_b_pins[] = {
4065*4882a593Smuzhiyun /* SDATA */
4066*4882a593Smuzhiyun RCAR_GP_PIN(3, 12),
4067*4882a593Smuzhiyun };
4068*4882a593Smuzhiyun
4069*4882a593Smuzhiyun static const unsigned int ssi7_data_b_mux[] = {
4070*4882a593Smuzhiyun SSI_SDATA7_B_MARK,
4071*4882a593Smuzhiyun };
4072*4882a593Smuzhiyun
4073*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_pins[] = {
4074*4882a593Smuzhiyun /* SCK, WS */
4075*4882a593Smuzhiyun RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
4076*4882a593Smuzhiyun };
4077*4882a593Smuzhiyun
4078*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_mux[] = {
4079*4882a593Smuzhiyun SSI_SCK78_MARK, SSI_WS78_MARK,
4080*4882a593Smuzhiyun };
4081*4882a593Smuzhiyun
4082*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_b_pins[] = {
4083*4882a593Smuzhiyun /* SCK, WS */
4084*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4085*4882a593Smuzhiyun };
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun static const unsigned int ssi78_ctrl_b_mux[] = {
4088*4882a593Smuzhiyun SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
4089*4882a593Smuzhiyun };
4090*4882a593Smuzhiyun
4091*4882a593Smuzhiyun static const unsigned int ssi8_data_pins[] = {
4092*4882a593Smuzhiyun /* SDATA */
4093*4882a593Smuzhiyun RCAR_GP_PIN(2, 24),
4094*4882a593Smuzhiyun };
4095*4882a593Smuzhiyun
4096*4882a593Smuzhiyun static const unsigned int ssi8_data_mux[] = {
4097*4882a593Smuzhiyun SSI_SDATA8_MARK,
4098*4882a593Smuzhiyun };
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun static const unsigned int ssi8_data_b_pins[] = {
4101*4882a593Smuzhiyun /* SDATA */
4102*4882a593Smuzhiyun RCAR_GP_PIN(3, 13),
4103*4882a593Smuzhiyun };
4104*4882a593Smuzhiyun
4105*4882a593Smuzhiyun static const unsigned int ssi8_data_b_mux[] = {
4106*4882a593Smuzhiyun SSI_SDATA8_B_MARK,
4107*4882a593Smuzhiyun };
4108*4882a593Smuzhiyun
4109*4882a593Smuzhiyun static const unsigned int ssi9_data_pins[] = {
4110*4882a593Smuzhiyun /* SDATA */
4111*4882a593Smuzhiyun RCAR_GP_PIN(2, 27),
4112*4882a593Smuzhiyun };
4113*4882a593Smuzhiyun
4114*4882a593Smuzhiyun static const unsigned int ssi9_data_mux[] = {
4115*4882a593Smuzhiyun SSI_SDATA9_MARK,
4116*4882a593Smuzhiyun };
4117*4882a593Smuzhiyun
4118*4882a593Smuzhiyun static const unsigned int ssi9_data_b_pins[] = {
4119*4882a593Smuzhiyun /* SDATA */
4120*4882a593Smuzhiyun RCAR_GP_PIN(3, 18),
4121*4882a593Smuzhiyun };
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun static const unsigned int ssi9_data_b_mux[] = {
4124*4882a593Smuzhiyun SSI_SDATA9_B_MARK,
4125*4882a593Smuzhiyun };
4126*4882a593Smuzhiyun
4127*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_pins[] = {
4128*4882a593Smuzhiyun /* SCK, WS */
4129*4882a593Smuzhiyun RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
4130*4882a593Smuzhiyun };
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_mux[] = {
4133*4882a593Smuzhiyun SSI_SCK9_MARK, SSI_WS9_MARK,
4134*4882a593Smuzhiyun };
4135*4882a593Smuzhiyun
4136*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_pins[] = {
4137*4882a593Smuzhiyun /* SCK, WS */
4138*4882a593Smuzhiyun RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
4139*4882a593Smuzhiyun };
4140*4882a593Smuzhiyun
4141*4882a593Smuzhiyun static const unsigned int ssi9_ctrl_b_mux[] = {
4142*4882a593Smuzhiyun SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4143*4882a593Smuzhiyun };
4144*4882a593Smuzhiyun
4145*4882a593Smuzhiyun /* - TPU -------------------------------------------------------------------- */
4146*4882a593Smuzhiyun static const unsigned int tpu_to0_pins[] = {
4147*4882a593Smuzhiyun RCAR_GP_PIN(6, 14),
4148*4882a593Smuzhiyun };
4149*4882a593Smuzhiyun static const unsigned int tpu_to0_mux[] = {
4150*4882a593Smuzhiyun TPU_TO0_MARK,
4151*4882a593Smuzhiyun };
4152*4882a593Smuzhiyun static const unsigned int tpu_to1_pins[] = {
4153*4882a593Smuzhiyun RCAR_GP_PIN(1, 17),
4154*4882a593Smuzhiyun };
4155*4882a593Smuzhiyun static const unsigned int tpu_to1_mux[] = {
4156*4882a593Smuzhiyun TPU_TO1_MARK,
4157*4882a593Smuzhiyun };
4158*4882a593Smuzhiyun static const unsigned int tpu_to2_pins[] = {
4159*4882a593Smuzhiyun RCAR_GP_PIN(1, 18),
4160*4882a593Smuzhiyun };
4161*4882a593Smuzhiyun static const unsigned int tpu_to2_mux[] = {
4162*4882a593Smuzhiyun TPU_TO2_MARK,
4163*4882a593Smuzhiyun };
4164*4882a593Smuzhiyun static const unsigned int tpu_to3_pins[] = {
4165*4882a593Smuzhiyun RCAR_GP_PIN(1, 24),
4166*4882a593Smuzhiyun };
4167*4882a593Smuzhiyun static const unsigned int tpu_to3_mux[] = {
4168*4882a593Smuzhiyun TPU_TO3_MARK,
4169*4882a593Smuzhiyun };
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
4172*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
4173*4882a593Smuzhiyun RCAR_GP_PIN(7, 23), /* PWEN */
4174*4882a593Smuzhiyun RCAR_GP_PIN(7, 24), /* OVC */
4175*4882a593Smuzhiyun };
4176*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
4177*4882a593Smuzhiyun USB0_PWEN_MARK,
4178*4882a593Smuzhiyun USB0_OVC_MARK,
4179*4882a593Smuzhiyun };
4180*4882a593Smuzhiyun /* - USB1 ------------------------------------------------------------------- */
4181*4882a593Smuzhiyun static const unsigned int usb1_pins[] = {
4182*4882a593Smuzhiyun RCAR_GP_PIN(7, 25), /* PWEN */
4183*4882a593Smuzhiyun RCAR_GP_PIN(6, 30), /* OVC */
4184*4882a593Smuzhiyun };
4185*4882a593Smuzhiyun static const unsigned int usb1_mux[] = {
4186*4882a593Smuzhiyun USB1_PWEN_MARK,
4187*4882a593Smuzhiyun USB1_OVC_MARK,
4188*4882a593Smuzhiyun };
4189*4882a593Smuzhiyun /* - VIN0 ------------------------------------------------------------------- */
4190*4882a593Smuzhiyun static const union vin_data vin0_data_pins = {
4191*4882a593Smuzhiyun .data24 = {
4192*4882a593Smuzhiyun /* B */
4193*4882a593Smuzhiyun RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
4194*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4195*4882a593Smuzhiyun RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4196*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4197*4882a593Smuzhiyun /* G */
4198*4882a593Smuzhiyun RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
4199*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4200*4882a593Smuzhiyun RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4201*4882a593Smuzhiyun RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4202*4882a593Smuzhiyun /* R */
4203*4882a593Smuzhiyun RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
4204*4882a593Smuzhiyun RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4205*4882a593Smuzhiyun RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4206*4882a593Smuzhiyun RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4207*4882a593Smuzhiyun },
4208*4882a593Smuzhiyun };
4209*4882a593Smuzhiyun static const union vin_data vin0_data_mux = {
4210*4882a593Smuzhiyun .data24 = {
4211*4882a593Smuzhiyun /* B */
4212*4882a593Smuzhiyun VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
4213*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4214*4882a593Smuzhiyun VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4215*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4216*4882a593Smuzhiyun /* G */
4217*4882a593Smuzhiyun VI0_G0_MARK, VI0_G1_MARK,
4218*4882a593Smuzhiyun VI0_G2_MARK, VI0_G3_MARK,
4219*4882a593Smuzhiyun VI0_G4_MARK, VI0_G5_MARK,
4220*4882a593Smuzhiyun VI0_G6_MARK, VI0_G7_MARK,
4221*4882a593Smuzhiyun /* R */
4222*4882a593Smuzhiyun VI0_R0_MARK, VI0_R1_MARK,
4223*4882a593Smuzhiyun VI0_R2_MARK, VI0_R3_MARK,
4224*4882a593Smuzhiyun VI0_R4_MARK, VI0_R5_MARK,
4225*4882a593Smuzhiyun VI0_R6_MARK, VI0_R7_MARK,
4226*4882a593Smuzhiyun },
4227*4882a593Smuzhiyun };
4228*4882a593Smuzhiyun static const unsigned int vin0_data18_pins[] = {
4229*4882a593Smuzhiyun /* B */
4230*4882a593Smuzhiyun RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
4231*4882a593Smuzhiyun RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
4232*4882a593Smuzhiyun RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
4233*4882a593Smuzhiyun /* G */
4234*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
4235*4882a593Smuzhiyun RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
4236*4882a593Smuzhiyun RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
4237*4882a593Smuzhiyun /* R */
4238*4882a593Smuzhiyun RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
4239*4882a593Smuzhiyun RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
4240*4882a593Smuzhiyun RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
4241*4882a593Smuzhiyun };
4242*4882a593Smuzhiyun static const unsigned int vin0_data18_mux[] = {
4243*4882a593Smuzhiyun /* B */
4244*4882a593Smuzhiyun VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
4245*4882a593Smuzhiyun VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
4246*4882a593Smuzhiyun VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
4247*4882a593Smuzhiyun /* G */
4248*4882a593Smuzhiyun VI0_G2_MARK, VI0_G3_MARK,
4249*4882a593Smuzhiyun VI0_G4_MARK, VI0_G5_MARK,
4250*4882a593Smuzhiyun VI0_G6_MARK, VI0_G7_MARK,
4251*4882a593Smuzhiyun /* R */
4252*4882a593Smuzhiyun VI0_R2_MARK, VI0_R3_MARK,
4253*4882a593Smuzhiyun VI0_R4_MARK, VI0_R5_MARK,
4254*4882a593Smuzhiyun VI0_R6_MARK, VI0_R7_MARK,
4255*4882a593Smuzhiyun };
4256*4882a593Smuzhiyun static const unsigned int vin0_sync_pins[] = {
4257*4882a593Smuzhiyun RCAR_GP_PIN(4, 3), /* HSYNC */
4258*4882a593Smuzhiyun RCAR_GP_PIN(4, 4), /* VSYNC */
4259*4882a593Smuzhiyun };
4260*4882a593Smuzhiyun static const unsigned int vin0_sync_mux[] = {
4261*4882a593Smuzhiyun VI0_HSYNC_N_MARK,
4262*4882a593Smuzhiyun VI0_VSYNC_N_MARK,
4263*4882a593Smuzhiyun };
4264*4882a593Smuzhiyun static const unsigned int vin0_field_pins[] = {
4265*4882a593Smuzhiyun RCAR_GP_PIN(4, 2),
4266*4882a593Smuzhiyun };
4267*4882a593Smuzhiyun static const unsigned int vin0_field_mux[] = {
4268*4882a593Smuzhiyun VI0_FIELD_MARK,
4269*4882a593Smuzhiyun };
4270*4882a593Smuzhiyun static const unsigned int vin0_clkenb_pins[] = {
4271*4882a593Smuzhiyun RCAR_GP_PIN(4, 1),
4272*4882a593Smuzhiyun };
4273*4882a593Smuzhiyun static const unsigned int vin0_clkenb_mux[] = {
4274*4882a593Smuzhiyun VI0_CLKENB_MARK,
4275*4882a593Smuzhiyun };
4276*4882a593Smuzhiyun static const unsigned int vin0_clk_pins[] = {
4277*4882a593Smuzhiyun RCAR_GP_PIN(4, 0),
4278*4882a593Smuzhiyun };
4279*4882a593Smuzhiyun static const unsigned int vin0_clk_mux[] = {
4280*4882a593Smuzhiyun VI0_CLK_MARK,
4281*4882a593Smuzhiyun };
4282*4882a593Smuzhiyun /* - VIN1 ----------------------------------------------------------------- */
4283*4882a593Smuzhiyun static const unsigned int vin1_data8_pins[] = {
4284*4882a593Smuzhiyun RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
4285*4882a593Smuzhiyun RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
4286*4882a593Smuzhiyun RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
4287*4882a593Smuzhiyun RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
4288*4882a593Smuzhiyun };
4289*4882a593Smuzhiyun static const unsigned int vin1_data8_mux[] = {
4290*4882a593Smuzhiyun VI1_DATA0_MARK, VI1_DATA1_MARK,
4291*4882a593Smuzhiyun VI1_DATA2_MARK, VI1_DATA3_MARK,
4292*4882a593Smuzhiyun VI1_DATA4_MARK, VI1_DATA5_MARK,
4293*4882a593Smuzhiyun VI1_DATA6_MARK, VI1_DATA7_MARK,
4294*4882a593Smuzhiyun };
4295*4882a593Smuzhiyun static const unsigned int vin1_sync_pins[] = {
4296*4882a593Smuzhiyun RCAR_GP_PIN(5, 0), /* HSYNC */
4297*4882a593Smuzhiyun RCAR_GP_PIN(5, 1), /* VSYNC */
4298*4882a593Smuzhiyun };
4299*4882a593Smuzhiyun static const unsigned int vin1_sync_mux[] = {
4300*4882a593Smuzhiyun VI1_HSYNC_N_MARK,
4301*4882a593Smuzhiyun VI1_VSYNC_N_MARK,
4302*4882a593Smuzhiyun };
4303*4882a593Smuzhiyun static const unsigned int vin1_field_pins[] = {
4304*4882a593Smuzhiyun RCAR_GP_PIN(5, 3),
4305*4882a593Smuzhiyun };
4306*4882a593Smuzhiyun static const unsigned int vin1_field_mux[] = {
4307*4882a593Smuzhiyun VI1_FIELD_MARK,
4308*4882a593Smuzhiyun };
4309*4882a593Smuzhiyun static const unsigned int vin1_clkenb_pins[] = {
4310*4882a593Smuzhiyun RCAR_GP_PIN(5, 2),
4311*4882a593Smuzhiyun };
4312*4882a593Smuzhiyun static const unsigned int vin1_clkenb_mux[] = {
4313*4882a593Smuzhiyun VI1_CLKENB_MARK,
4314*4882a593Smuzhiyun };
4315*4882a593Smuzhiyun static const unsigned int vin1_clk_pins[] = {
4316*4882a593Smuzhiyun RCAR_GP_PIN(5, 4),
4317*4882a593Smuzhiyun };
4318*4882a593Smuzhiyun static const unsigned int vin1_clk_mux[] = {
4319*4882a593Smuzhiyun VI1_CLK_MARK,
4320*4882a593Smuzhiyun };
4321*4882a593Smuzhiyun static const union vin_data vin1_data_b_pins = {
4322*4882a593Smuzhiyun .data24 = {
4323*4882a593Smuzhiyun /* B */
4324*4882a593Smuzhiyun RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
4325*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4326*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4327*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4328*4882a593Smuzhiyun /* G */
4329*4882a593Smuzhiyun RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4330*4882a593Smuzhiyun RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4331*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4332*4882a593Smuzhiyun RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4333*4882a593Smuzhiyun /* R */
4334*4882a593Smuzhiyun RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
4335*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4336*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4337*4882a593Smuzhiyun RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4338*4882a593Smuzhiyun },
4339*4882a593Smuzhiyun };
4340*4882a593Smuzhiyun static const union vin_data vin1_data_b_mux = {
4341*4882a593Smuzhiyun .data24 = {
4342*4882a593Smuzhiyun /* B */
4343*4882a593Smuzhiyun VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
4344*4882a593Smuzhiyun VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4345*4882a593Smuzhiyun VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4346*4882a593Smuzhiyun VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4347*4882a593Smuzhiyun /* G */
4348*4882a593Smuzhiyun VI1_G0_B_MARK, VI1_G1_B_MARK,
4349*4882a593Smuzhiyun VI1_G2_B_MARK, VI1_G3_B_MARK,
4350*4882a593Smuzhiyun VI1_G4_B_MARK, VI1_G5_B_MARK,
4351*4882a593Smuzhiyun VI1_G6_B_MARK, VI1_G7_B_MARK,
4352*4882a593Smuzhiyun /* R */
4353*4882a593Smuzhiyun VI1_R0_B_MARK, VI1_R1_B_MARK,
4354*4882a593Smuzhiyun VI1_R2_B_MARK, VI1_R3_B_MARK,
4355*4882a593Smuzhiyun VI1_R4_B_MARK, VI1_R5_B_MARK,
4356*4882a593Smuzhiyun VI1_R6_B_MARK, VI1_R7_B_MARK,
4357*4882a593Smuzhiyun },
4358*4882a593Smuzhiyun };
4359*4882a593Smuzhiyun static const unsigned int vin1_data18_b_pins[] = {
4360*4882a593Smuzhiyun /* B */
4361*4882a593Smuzhiyun RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
4362*4882a593Smuzhiyun RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
4363*4882a593Smuzhiyun RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
4364*4882a593Smuzhiyun /* G */
4365*4882a593Smuzhiyun RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4366*4882a593Smuzhiyun RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4367*4882a593Smuzhiyun RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
4368*4882a593Smuzhiyun /* R */
4369*4882a593Smuzhiyun RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
4370*4882a593Smuzhiyun RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
4371*4882a593Smuzhiyun RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
4372*4882a593Smuzhiyun };
4373*4882a593Smuzhiyun static const unsigned int vin1_data18_b_mux[] = {
4374*4882a593Smuzhiyun /* B */
4375*4882a593Smuzhiyun VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
4376*4882a593Smuzhiyun VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
4377*4882a593Smuzhiyun VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
4378*4882a593Smuzhiyun /* G */
4379*4882a593Smuzhiyun VI1_G2_B_MARK, VI1_G3_B_MARK,
4380*4882a593Smuzhiyun VI1_G4_B_MARK, VI1_G5_B_MARK,
4381*4882a593Smuzhiyun VI1_G6_B_MARK, VI1_G7_B_MARK,
4382*4882a593Smuzhiyun /* R */
4383*4882a593Smuzhiyun VI1_R2_B_MARK, VI1_R3_B_MARK,
4384*4882a593Smuzhiyun VI1_R4_B_MARK, VI1_R5_B_MARK,
4385*4882a593Smuzhiyun VI1_R6_B_MARK, VI1_R7_B_MARK,
4386*4882a593Smuzhiyun };
4387*4882a593Smuzhiyun static const unsigned int vin1_sync_b_pins[] = {
4388*4882a593Smuzhiyun RCAR_GP_PIN(3, 17), /* HSYNC */
4389*4882a593Smuzhiyun RCAR_GP_PIN(3, 18), /* VSYNC */
4390*4882a593Smuzhiyun };
4391*4882a593Smuzhiyun static const unsigned int vin1_sync_b_mux[] = {
4392*4882a593Smuzhiyun VI1_HSYNC_N_B_MARK,
4393*4882a593Smuzhiyun VI1_VSYNC_N_B_MARK,
4394*4882a593Smuzhiyun };
4395*4882a593Smuzhiyun static const unsigned int vin1_field_b_pins[] = {
4396*4882a593Smuzhiyun RCAR_GP_PIN(3, 20),
4397*4882a593Smuzhiyun };
4398*4882a593Smuzhiyun static const unsigned int vin1_field_b_mux[] = {
4399*4882a593Smuzhiyun VI1_FIELD_B_MARK,
4400*4882a593Smuzhiyun };
4401*4882a593Smuzhiyun static const unsigned int vin1_clkenb_b_pins[] = {
4402*4882a593Smuzhiyun RCAR_GP_PIN(3, 19),
4403*4882a593Smuzhiyun };
4404*4882a593Smuzhiyun static const unsigned int vin1_clkenb_b_mux[] = {
4405*4882a593Smuzhiyun VI1_CLKENB_B_MARK,
4406*4882a593Smuzhiyun };
4407*4882a593Smuzhiyun static const unsigned int vin1_clk_b_pins[] = {
4408*4882a593Smuzhiyun RCAR_GP_PIN(3, 16),
4409*4882a593Smuzhiyun };
4410*4882a593Smuzhiyun static const unsigned int vin1_clk_b_mux[] = {
4411*4882a593Smuzhiyun VI1_CLK_B_MARK,
4412*4882a593Smuzhiyun };
4413*4882a593Smuzhiyun /* - VIN2 ----------------------------------------------------------------- */
4414*4882a593Smuzhiyun static const unsigned int vin2_data8_pins[] = {
4415*4882a593Smuzhiyun RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
4416*4882a593Smuzhiyun RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
4417*4882a593Smuzhiyun RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
4418*4882a593Smuzhiyun RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
4419*4882a593Smuzhiyun };
4420*4882a593Smuzhiyun static const unsigned int vin2_data8_mux[] = {
4421*4882a593Smuzhiyun VI2_DATA0_MARK, VI2_DATA1_MARK,
4422*4882a593Smuzhiyun VI2_DATA2_MARK, VI2_DATA3_MARK,
4423*4882a593Smuzhiyun VI2_DATA4_MARK, VI2_DATA5_MARK,
4424*4882a593Smuzhiyun VI2_DATA6_MARK, VI2_DATA7_MARK,
4425*4882a593Smuzhiyun };
4426*4882a593Smuzhiyun static const unsigned int vin2_sync_pins[] = {
4427*4882a593Smuzhiyun RCAR_GP_PIN(4, 15), /* HSYNC */
4428*4882a593Smuzhiyun RCAR_GP_PIN(4, 16), /* VSYNC */
4429*4882a593Smuzhiyun };
4430*4882a593Smuzhiyun static const unsigned int vin2_sync_mux[] = {
4431*4882a593Smuzhiyun VI2_HSYNC_N_MARK,
4432*4882a593Smuzhiyun VI2_VSYNC_N_MARK,
4433*4882a593Smuzhiyun };
4434*4882a593Smuzhiyun static const unsigned int vin2_field_pins[] = {
4435*4882a593Smuzhiyun RCAR_GP_PIN(4, 18),
4436*4882a593Smuzhiyun };
4437*4882a593Smuzhiyun static const unsigned int vin2_field_mux[] = {
4438*4882a593Smuzhiyun VI2_FIELD_MARK,
4439*4882a593Smuzhiyun };
4440*4882a593Smuzhiyun static const unsigned int vin2_clkenb_pins[] = {
4441*4882a593Smuzhiyun RCAR_GP_PIN(4, 17),
4442*4882a593Smuzhiyun };
4443*4882a593Smuzhiyun static const unsigned int vin2_clkenb_mux[] = {
4444*4882a593Smuzhiyun VI2_CLKENB_MARK,
4445*4882a593Smuzhiyun };
4446*4882a593Smuzhiyun static const unsigned int vin2_clk_pins[] = {
4447*4882a593Smuzhiyun RCAR_GP_PIN(4, 19),
4448*4882a593Smuzhiyun };
4449*4882a593Smuzhiyun static const unsigned int vin2_clk_mux[] = {
4450*4882a593Smuzhiyun VI2_CLK_MARK,
4451*4882a593Smuzhiyun };
4452*4882a593Smuzhiyun
4453*4882a593Smuzhiyun static const struct {
4454*4882a593Smuzhiyun struct sh_pfc_pin_group common[346];
4455*4882a593Smuzhiyun struct sh_pfc_pin_group automotive[9];
4456*4882a593Smuzhiyun } pinmux_groups = {
4457*4882a593Smuzhiyun .common = {
4458*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_a),
4459*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b),
4460*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_b_b),
4461*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clk_c),
4462*4882a593Smuzhiyun SH_PFC_PIN_GROUP(audio_clkout),
4463*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_link),
4464*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_magic),
4465*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_phy_int),
4466*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mdio),
4467*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_mii),
4468*4882a593Smuzhiyun SH_PFC_PIN_GROUP(avb_gmii),
4469*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data),
4470*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_b),
4471*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_c),
4472*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_d),
4473*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_e),
4474*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can0_data_f),
4475*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data),
4476*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_b),
4477*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_c),
4478*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can1_data_d),
4479*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk),
4480*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_b),
4481*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_c),
4482*4882a593Smuzhiyun SH_PFC_PIN_GROUP(can_clk_d),
4483*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb666),
4484*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_rgb888),
4485*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_0),
4486*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_clk_out_1),
4487*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_sync),
4488*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_oddf),
4489*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_cde),
4490*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du_disp),
4491*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du0_clk_in),
4492*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk_in),
4493*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk_in_b),
4494*4882a593Smuzhiyun SH_PFC_PIN_GROUP(du1_clk_in_c),
4495*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_link),
4496*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_magic),
4497*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_mdio),
4498*4882a593Smuzhiyun SH_PFC_PIN_GROUP(eth_rmii),
4499*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data),
4500*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk),
4501*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl),
4502*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data_b),
4503*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_ctrl_b),
4504*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_data_c),
4505*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif0_clk_c),
4506*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data),
4507*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk),
4508*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl),
4509*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_b),
4510*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_c),
4511*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_c),
4512*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_c),
4513*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_d),
4514*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_data_e),
4515*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_clk_e),
4516*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif1_ctrl_e),
4517*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data),
4518*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk),
4519*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl),
4520*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_b),
4521*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4522*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_c),
4523*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_clk_c),
4524*4882a593Smuzhiyun SH_PFC_PIN_GROUP(hscif2_data_d),
4525*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0),
4526*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_b),
4527*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c0_c),
4528*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1),
4529*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_b),
4530*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_c),
4531*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_d),
4532*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c1_e),
4533*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2),
4534*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_b),
4535*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_c),
4536*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c2_d),
4537*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3),
4538*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_b),
4539*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_c),
4540*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c3_d),
4541*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4),
4542*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_b),
4543*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c4_c),
4544*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c7),
4545*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c7_b),
4546*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c7_c),
4547*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c8),
4548*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c8_b),
4549*4882a593Smuzhiyun SH_PFC_PIN_GROUP(i2c8_c),
4550*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq0),
4551*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq1),
4552*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq2),
4553*4882a593Smuzhiyun SH_PFC_PIN_GROUP(intc_irq3),
4554*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data1),
4555*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data4),
4556*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data8),
4557*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_data8_b),
4558*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mmc_ctrl),
4559*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk),
4560*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync),
4561*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1),
4562*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2),
4563*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rx),
4564*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_tx),
4565*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk_b),
4566*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync_b),
4567*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1_b),
4568*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2_b),
4569*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rx_b),
4570*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_tx_b),
4571*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_clk_c),
4572*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_sync_c),
4573*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss1_c),
4574*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_ss2_c),
4575*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_rx_c),
4576*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof0_tx_c),
4577*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk),
4578*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync),
4579*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1),
4580*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2),
4581*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx),
4582*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx),
4583*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_b),
4584*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_b),
4585*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_b),
4586*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss2_b),
4587*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx_b),
4588*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx_b),
4589*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_c),
4590*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_c),
4591*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx_c),
4592*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx_c),
4593*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_d),
4594*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_d),
4595*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_ss1_d),
4596*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx_d),
4597*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx_d),
4598*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_clk_e),
4599*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_sync_e),
4600*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_rx_e),
4601*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof1_tx_e),
4602*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk),
4603*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync),
4604*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1),
4605*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2),
4606*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx),
4607*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx),
4608*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_b),
4609*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_b),
4610*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_b),
4611*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_b),
4612*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx_b),
4613*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx_b),
4614*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_c),
4615*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_c),
4616*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx_c),
4617*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx_c),
4618*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_d),
4619*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_d),
4620*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss1_d),
4621*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_ss2_d),
4622*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx_d),
4623*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx_d),
4624*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_clk_e),
4625*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_sync_e),
4626*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_rx_e),
4627*4882a593Smuzhiyun SH_PFC_PIN_GROUP(msiof2_tx_e),
4628*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0),
4629*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm0_b),
4630*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1),
4631*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm1_b),
4632*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2),
4633*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm2_b),
4634*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm3),
4635*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4),
4636*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm4_b),
4637*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5),
4638*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm5_b),
4639*4882a593Smuzhiyun SH_PFC_PIN_GROUP(pwm6),
4640*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_ctrl),
4641*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data2),
4642*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data4),
4643*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_ctrl_b),
4644*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data2_b),
4645*4882a593Smuzhiyun SH_PFC_PIN_GROUP(qspi_data4_b),
4646*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data),
4647*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_b),
4648*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_c),
4649*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_d),
4650*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif0_data_e),
4651*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data),
4652*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_b),
4653*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_clk_b),
4654*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_c),
4655*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif1_data_d),
4656*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data),
4657*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_b),
4658*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_clk_b),
4659*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_c),
4660*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif2_data_e),
4661*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data),
4662*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk),
4663*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_b),
4664*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_clk_b),
4665*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_c),
4666*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif3_data_d),
4667*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data),
4668*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_b),
4669*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif4_data_c),
4670*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data),
4671*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif5_data_b),
4672*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data),
4673*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa0_data_b),
4674*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data),
4675*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_clk),
4676*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data_b),
4677*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_clk_b),
4678*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa1_data_c),
4679*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_data),
4680*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_clk),
4681*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa2_data_b),
4682*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_data),
4683*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_clk),
4684*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_data_b),
4685*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_clk_b),
4686*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_data_c),
4687*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa3_clk_c),
4688*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data),
4689*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data_b),
4690*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa4_data_c),
4691*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data),
4692*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data_b),
4693*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifa5_data_c),
4694*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_data),
4695*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_clk),
4696*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_ctrl),
4697*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_data_b),
4698*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_clk_b),
4699*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4700*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_data_c),
4701*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_clk_c),
4702*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_data_d),
4703*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb0_clk_d),
4704*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_data),
4705*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_clk),
4706*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_ctrl),
4707*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_data_b),
4708*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_clk_b),
4709*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_data_c),
4710*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_clk_c),
4711*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb1_data_d),
4712*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_data),
4713*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_clk),
4714*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_ctrl),
4715*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_data_b),
4716*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_clk_b),
4717*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4718*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_data_c),
4719*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_clk_c),
4720*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scifb2_data_d),
4721*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk),
4722*4882a593Smuzhiyun SH_PFC_PIN_GROUP(scif_clk_b),
4723*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data1),
4724*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_data4),
4725*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_ctrl),
4726*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_cd),
4727*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi0_wp),
4728*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data1),
4729*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_data4),
4730*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_ctrl),
4731*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_cd),
4732*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi1_wp),
4733*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data1),
4734*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_data4),
4735*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_ctrl),
4736*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_cd),
4737*4882a593Smuzhiyun SH_PFC_PIN_GROUP(sdhi2_wp),
4738*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0_data),
4739*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0_data_b),
4740*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0129_ctrl),
4741*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
4742*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data),
4743*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_data_b),
4744*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl),
4745*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4746*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_data),
4747*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi2_ctrl),
4748*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi3_data),
4749*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi34_ctrl),
4750*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_data),
4751*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi4_ctrl),
4752*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_data),
4753*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi5_ctrl),
4754*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_data),
4755*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi6_ctrl),
4756*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data),
4757*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi7_data_b),
4758*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl),
4759*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi78_ctrl_b),
4760*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data),
4761*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi8_data_b),
4762*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data),
4763*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_data_b),
4764*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl),
4765*4882a593Smuzhiyun SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4766*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to0),
4767*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to1),
4768*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to2),
4769*4882a593Smuzhiyun SH_PFC_PIN_GROUP(tpu_to3),
4770*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb0),
4771*4882a593Smuzhiyun SH_PFC_PIN_GROUP(usb1),
4772*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 24),
4773*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 20),
4774*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_data18),
4775*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 16),
4776*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 12),
4777*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 10),
4778*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin0_data, 8),
4779*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_sync),
4780*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_field),
4781*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clkenb),
4782*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin0_clk),
4783*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_data8),
4784*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_sync),
4785*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_field),
4786*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clkenb),
4787*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clk),
4788*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 24, _b),
4789*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 20, _b),
4790*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_data18_b),
4791*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 16, _b),
4792*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 12, _b),
4793*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 10, _b),
4794*4882a593Smuzhiyun VIN_DATA_PIN_GROUP(vin1_data, 8, _b),
4795*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_sync_b),
4796*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_field_b),
4797*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clkenb_b),
4798*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin1_clk_b),
4799*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin2_data8),
4800*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin2_sync),
4801*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin2_field),
4802*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin2_clkenb),
4803*4882a593Smuzhiyun SH_PFC_PIN_GROUP(vin2_clk),
4804*4882a593Smuzhiyun },
4805*4882a593Smuzhiyun .automotive = {
4806*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_common),
4807*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel0),
4808*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel1),
4809*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel2),
4810*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_common_b),
4811*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel0_b),
4812*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel1_b),
4813*4882a593Smuzhiyun SH_PFC_PIN_GROUP(adi_chsel2_b),
4814*4882a593Smuzhiyun SH_PFC_PIN_GROUP(mlb_3pin),
4815*4882a593Smuzhiyun }
4816*4882a593Smuzhiyun };
4817*4882a593Smuzhiyun
4818*4882a593Smuzhiyun static const char * const adi_groups[] = {
4819*4882a593Smuzhiyun "adi_common",
4820*4882a593Smuzhiyun "adi_chsel0",
4821*4882a593Smuzhiyun "adi_chsel1",
4822*4882a593Smuzhiyun "adi_chsel2",
4823*4882a593Smuzhiyun "adi_common_b",
4824*4882a593Smuzhiyun "adi_chsel0_b",
4825*4882a593Smuzhiyun "adi_chsel1_b",
4826*4882a593Smuzhiyun "adi_chsel2_b",
4827*4882a593Smuzhiyun };
4828*4882a593Smuzhiyun
4829*4882a593Smuzhiyun static const char * const audio_clk_groups[] = {
4830*4882a593Smuzhiyun "audio_clk_a",
4831*4882a593Smuzhiyun "audio_clk_b",
4832*4882a593Smuzhiyun "audio_clk_b_b",
4833*4882a593Smuzhiyun "audio_clk_c",
4834*4882a593Smuzhiyun "audio_clkout",
4835*4882a593Smuzhiyun };
4836*4882a593Smuzhiyun
4837*4882a593Smuzhiyun static const char * const avb_groups[] = {
4838*4882a593Smuzhiyun "avb_link",
4839*4882a593Smuzhiyun "avb_magic",
4840*4882a593Smuzhiyun "avb_phy_int",
4841*4882a593Smuzhiyun "avb_mdio",
4842*4882a593Smuzhiyun "avb_mii",
4843*4882a593Smuzhiyun "avb_gmii",
4844*4882a593Smuzhiyun };
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun static const char * const can0_groups[] = {
4847*4882a593Smuzhiyun "can0_data",
4848*4882a593Smuzhiyun "can0_data_b",
4849*4882a593Smuzhiyun "can0_data_c",
4850*4882a593Smuzhiyun "can0_data_d",
4851*4882a593Smuzhiyun "can0_data_e",
4852*4882a593Smuzhiyun "can0_data_f",
4853*4882a593Smuzhiyun /*
4854*4882a593Smuzhiyun * Retained for backwards compatibility, use can_clk_groups in new
4855*4882a593Smuzhiyun * designs.
4856*4882a593Smuzhiyun */
4857*4882a593Smuzhiyun "can_clk",
4858*4882a593Smuzhiyun "can_clk_b",
4859*4882a593Smuzhiyun "can_clk_c",
4860*4882a593Smuzhiyun "can_clk_d",
4861*4882a593Smuzhiyun };
4862*4882a593Smuzhiyun
4863*4882a593Smuzhiyun static const char * const can1_groups[] = {
4864*4882a593Smuzhiyun "can1_data",
4865*4882a593Smuzhiyun "can1_data_b",
4866*4882a593Smuzhiyun "can1_data_c",
4867*4882a593Smuzhiyun "can1_data_d",
4868*4882a593Smuzhiyun /*
4869*4882a593Smuzhiyun * Retained for backwards compatibility, use can_clk_groups in new
4870*4882a593Smuzhiyun * designs.
4871*4882a593Smuzhiyun */
4872*4882a593Smuzhiyun "can_clk",
4873*4882a593Smuzhiyun "can_clk_b",
4874*4882a593Smuzhiyun "can_clk_c",
4875*4882a593Smuzhiyun "can_clk_d",
4876*4882a593Smuzhiyun };
4877*4882a593Smuzhiyun
4878*4882a593Smuzhiyun /*
4879*4882a593Smuzhiyun * can_clk_groups allows for independent configuration, use can_clk function
4880*4882a593Smuzhiyun * in new designs.
4881*4882a593Smuzhiyun */
4882*4882a593Smuzhiyun static const char * const can_clk_groups[] = {
4883*4882a593Smuzhiyun "can_clk",
4884*4882a593Smuzhiyun "can_clk_b",
4885*4882a593Smuzhiyun "can_clk_c",
4886*4882a593Smuzhiyun "can_clk_d",
4887*4882a593Smuzhiyun };
4888*4882a593Smuzhiyun
4889*4882a593Smuzhiyun static const char * const du_groups[] = {
4890*4882a593Smuzhiyun "du_rgb666",
4891*4882a593Smuzhiyun "du_rgb888",
4892*4882a593Smuzhiyun "du_clk_out_0",
4893*4882a593Smuzhiyun "du_clk_out_1",
4894*4882a593Smuzhiyun "du_sync",
4895*4882a593Smuzhiyun "du_oddf",
4896*4882a593Smuzhiyun "du_cde",
4897*4882a593Smuzhiyun "du_disp",
4898*4882a593Smuzhiyun };
4899*4882a593Smuzhiyun
4900*4882a593Smuzhiyun static const char * const du0_groups[] = {
4901*4882a593Smuzhiyun "du0_clk_in",
4902*4882a593Smuzhiyun };
4903*4882a593Smuzhiyun
4904*4882a593Smuzhiyun static const char * const du1_groups[] = {
4905*4882a593Smuzhiyun "du1_clk_in",
4906*4882a593Smuzhiyun "du1_clk_in_b",
4907*4882a593Smuzhiyun "du1_clk_in_c",
4908*4882a593Smuzhiyun };
4909*4882a593Smuzhiyun
4910*4882a593Smuzhiyun static const char * const eth_groups[] = {
4911*4882a593Smuzhiyun "eth_link",
4912*4882a593Smuzhiyun "eth_magic",
4913*4882a593Smuzhiyun "eth_mdio",
4914*4882a593Smuzhiyun "eth_rmii",
4915*4882a593Smuzhiyun };
4916*4882a593Smuzhiyun
4917*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
4918*4882a593Smuzhiyun "hscif0_data",
4919*4882a593Smuzhiyun "hscif0_clk",
4920*4882a593Smuzhiyun "hscif0_ctrl",
4921*4882a593Smuzhiyun "hscif0_data_b",
4922*4882a593Smuzhiyun "hscif0_ctrl_b",
4923*4882a593Smuzhiyun "hscif0_data_c",
4924*4882a593Smuzhiyun "hscif0_clk_c",
4925*4882a593Smuzhiyun };
4926*4882a593Smuzhiyun
4927*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
4928*4882a593Smuzhiyun "hscif1_data",
4929*4882a593Smuzhiyun "hscif1_clk",
4930*4882a593Smuzhiyun "hscif1_ctrl",
4931*4882a593Smuzhiyun "hscif1_data_b",
4932*4882a593Smuzhiyun "hscif1_data_c",
4933*4882a593Smuzhiyun "hscif1_clk_c",
4934*4882a593Smuzhiyun "hscif1_ctrl_c",
4935*4882a593Smuzhiyun "hscif1_data_d",
4936*4882a593Smuzhiyun "hscif1_data_e",
4937*4882a593Smuzhiyun "hscif1_clk_e",
4938*4882a593Smuzhiyun "hscif1_ctrl_e",
4939*4882a593Smuzhiyun };
4940*4882a593Smuzhiyun
4941*4882a593Smuzhiyun static const char * const hscif2_groups[] = {
4942*4882a593Smuzhiyun "hscif2_data",
4943*4882a593Smuzhiyun "hscif2_clk",
4944*4882a593Smuzhiyun "hscif2_ctrl",
4945*4882a593Smuzhiyun "hscif2_data_b",
4946*4882a593Smuzhiyun "hscif2_ctrl_b",
4947*4882a593Smuzhiyun "hscif2_data_c",
4948*4882a593Smuzhiyun "hscif2_clk_c",
4949*4882a593Smuzhiyun "hscif2_data_d",
4950*4882a593Smuzhiyun };
4951*4882a593Smuzhiyun
4952*4882a593Smuzhiyun static const char * const i2c0_groups[] = {
4953*4882a593Smuzhiyun "i2c0",
4954*4882a593Smuzhiyun "i2c0_b",
4955*4882a593Smuzhiyun "i2c0_c",
4956*4882a593Smuzhiyun };
4957*4882a593Smuzhiyun
4958*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
4959*4882a593Smuzhiyun "i2c1",
4960*4882a593Smuzhiyun "i2c1_b",
4961*4882a593Smuzhiyun "i2c1_c",
4962*4882a593Smuzhiyun "i2c1_d",
4963*4882a593Smuzhiyun "i2c1_e",
4964*4882a593Smuzhiyun };
4965*4882a593Smuzhiyun
4966*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
4967*4882a593Smuzhiyun "i2c2",
4968*4882a593Smuzhiyun "i2c2_b",
4969*4882a593Smuzhiyun "i2c2_c",
4970*4882a593Smuzhiyun "i2c2_d",
4971*4882a593Smuzhiyun };
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
4974*4882a593Smuzhiyun "i2c3",
4975*4882a593Smuzhiyun "i2c3_b",
4976*4882a593Smuzhiyun "i2c3_c",
4977*4882a593Smuzhiyun "i2c3_d",
4978*4882a593Smuzhiyun };
4979*4882a593Smuzhiyun
4980*4882a593Smuzhiyun static const char * const i2c4_groups[] = {
4981*4882a593Smuzhiyun "i2c4",
4982*4882a593Smuzhiyun "i2c4_b",
4983*4882a593Smuzhiyun "i2c4_c",
4984*4882a593Smuzhiyun };
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun static const char * const i2c7_groups[] = {
4987*4882a593Smuzhiyun "i2c7",
4988*4882a593Smuzhiyun "i2c7_b",
4989*4882a593Smuzhiyun "i2c7_c",
4990*4882a593Smuzhiyun };
4991*4882a593Smuzhiyun
4992*4882a593Smuzhiyun static const char * const i2c8_groups[] = {
4993*4882a593Smuzhiyun "i2c8",
4994*4882a593Smuzhiyun "i2c8_b",
4995*4882a593Smuzhiyun "i2c8_c",
4996*4882a593Smuzhiyun };
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun static const char * const intc_groups[] = {
4999*4882a593Smuzhiyun "intc_irq0",
5000*4882a593Smuzhiyun "intc_irq1",
5001*4882a593Smuzhiyun "intc_irq2",
5002*4882a593Smuzhiyun "intc_irq3",
5003*4882a593Smuzhiyun };
5004*4882a593Smuzhiyun
5005*4882a593Smuzhiyun static const char * const mlb_groups[] = {
5006*4882a593Smuzhiyun "mlb_3pin",
5007*4882a593Smuzhiyun };
5008*4882a593Smuzhiyun
5009*4882a593Smuzhiyun static const char * const mmc_groups[] = {
5010*4882a593Smuzhiyun "mmc_data1",
5011*4882a593Smuzhiyun "mmc_data4",
5012*4882a593Smuzhiyun "mmc_data8",
5013*4882a593Smuzhiyun "mmc_data8_b",
5014*4882a593Smuzhiyun "mmc_ctrl",
5015*4882a593Smuzhiyun };
5016*4882a593Smuzhiyun
5017*4882a593Smuzhiyun static const char * const msiof0_groups[] = {
5018*4882a593Smuzhiyun "msiof0_clk",
5019*4882a593Smuzhiyun "msiof0_sync",
5020*4882a593Smuzhiyun "msiof0_ss1",
5021*4882a593Smuzhiyun "msiof0_ss2",
5022*4882a593Smuzhiyun "msiof0_rx",
5023*4882a593Smuzhiyun "msiof0_tx",
5024*4882a593Smuzhiyun "msiof0_clk_b",
5025*4882a593Smuzhiyun "msiof0_sync_b",
5026*4882a593Smuzhiyun "msiof0_ss1_b",
5027*4882a593Smuzhiyun "msiof0_ss2_b",
5028*4882a593Smuzhiyun "msiof0_rx_b",
5029*4882a593Smuzhiyun "msiof0_tx_b",
5030*4882a593Smuzhiyun "msiof0_clk_c",
5031*4882a593Smuzhiyun "msiof0_sync_c",
5032*4882a593Smuzhiyun "msiof0_ss1_c",
5033*4882a593Smuzhiyun "msiof0_ss2_c",
5034*4882a593Smuzhiyun "msiof0_rx_c",
5035*4882a593Smuzhiyun "msiof0_tx_c",
5036*4882a593Smuzhiyun };
5037*4882a593Smuzhiyun
5038*4882a593Smuzhiyun static const char * const msiof1_groups[] = {
5039*4882a593Smuzhiyun "msiof1_clk",
5040*4882a593Smuzhiyun "msiof1_sync",
5041*4882a593Smuzhiyun "msiof1_ss1",
5042*4882a593Smuzhiyun "msiof1_ss2",
5043*4882a593Smuzhiyun "msiof1_rx",
5044*4882a593Smuzhiyun "msiof1_tx",
5045*4882a593Smuzhiyun "msiof1_clk_b",
5046*4882a593Smuzhiyun "msiof1_sync_b",
5047*4882a593Smuzhiyun "msiof1_ss1_b",
5048*4882a593Smuzhiyun "msiof1_ss2_b",
5049*4882a593Smuzhiyun "msiof1_rx_b",
5050*4882a593Smuzhiyun "msiof1_tx_b",
5051*4882a593Smuzhiyun "msiof1_clk_c",
5052*4882a593Smuzhiyun "msiof1_sync_c",
5053*4882a593Smuzhiyun "msiof1_rx_c",
5054*4882a593Smuzhiyun "msiof1_tx_c",
5055*4882a593Smuzhiyun "msiof1_clk_d",
5056*4882a593Smuzhiyun "msiof1_sync_d",
5057*4882a593Smuzhiyun "msiof1_ss1_d",
5058*4882a593Smuzhiyun "msiof1_rx_d",
5059*4882a593Smuzhiyun "msiof1_tx_d",
5060*4882a593Smuzhiyun "msiof1_clk_e",
5061*4882a593Smuzhiyun "msiof1_sync_e",
5062*4882a593Smuzhiyun "msiof1_rx_e",
5063*4882a593Smuzhiyun "msiof1_tx_e",
5064*4882a593Smuzhiyun };
5065*4882a593Smuzhiyun
5066*4882a593Smuzhiyun static const char * const msiof2_groups[] = {
5067*4882a593Smuzhiyun "msiof2_clk",
5068*4882a593Smuzhiyun "msiof2_sync",
5069*4882a593Smuzhiyun "msiof2_ss1",
5070*4882a593Smuzhiyun "msiof2_ss2",
5071*4882a593Smuzhiyun "msiof2_rx",
5072*4882a593Smuzhiyun "msiof2_tx",
5073*4882a593Smuzhiyun "msiof2_clk_b",
5074*4882a593Smuzhiyun "msiof2_sync_b",
5075*4882a593Smuzhiyun "msiof2_ss1_b",
5076*4882a593Smuzhiyun "msiof2_ss2_b",
5077*4882a593Smuzhiyun "msiof2_rx_b",
5078*4882a593Smuzhiyun "msiof2_tx_b",
5079*4882a593Smuzhiyun "msiof2_clk_c",
5080*4882a593Smuzhiyun "msiof2_sync_c",
5081*4882a593Smuzhiyun "msiof2_rx_c",
5082*4882a593Smuzhiyun "msiof2_tx_c",
5083*4882a593Smuzhiyun "msiof2_clk_d",
5084*4882a593Smuzhiyun "msiof2_sync_d",
5085*4882a593Smuzhiyun "msiof2_ss1_d",
5086*4882a593Smuzhiyun "msiof2_ss2_d",
5087*4882a593Smuzhiyun "msiof2_rx_d",
5088*4882a593Smuzhiyun "msiof2_tx_d",
5089*4882a593Smuzhiyun "msiof2_clk_e",
5090*4882a593Smuzhiyun "msiof2_sync_e",
5091*4882a593Smuzhiyun "msiof2_rx_e",
5092*4882a593Smuzhiyun "msiof2_tx_e",
5093*4882a593Smuzhiyun };
5094*4882a593Smuzhiyun
5095*4882a593Smuzhiyun static const char * const pwm0_groups[] = {
5096*4882a593Smuzhiyun "pwm0",
5097*4882a593Smuzhiyun "pwm0_b",
5098*4882a593Smuzhiyun };
5099*4882a593Smuzhiyun
5100*4882a593Smuzhiyun static const char * const pwm1_groups[] = {
5101*4882a593Smuzhiyun "pwm1",
5102*4882a593Smuzhiyun "pwm1_b",
5103*4882a593Smuzhiyun };
5104*4882a593Smuzhiyun
5105*4882a593Smuzhiyun static const char * const pwm2_groups[] = {
5106*4882a593Smuzhiyun "pwm2",
5107*4882a593Smuzhiyun "pwm2_b",
5108*4882a593Smuzhiyun };
5109*4882a593Smuzhiyun
5110*4882a593Smuzhiyun static const char * const pwm3_groups[] = {
5111*4882a593Smuzhiyun "pwm3",
5112*4882a593Smuzhiyun };
5113*4882a593Smuzhiyun
5114*4882a593Smuzhiyun static const char * const pwm4_groups[] = {
5115*4882a593Smuzhiyun "pwm4",
5116*4882a593Smuzhiyun "pwm4_b",
5117*4882a593Smuzhiyun };
5118*4882a593Smuzhiyun
5119*4882a593Smuzhiyun static const char * const pwm5_groups[] = {
5120*4882a593Smuzhiyun "pwm5",
5121*4882a593Smuzhiyun "pwm5_b",
5122*4882a593Smuzhiyun };
5123*4882a593Smuzhiyun
5124*4882a593Smuzhiyun static const char * const pwm6_groups[] = {
5125*4882a593Smuzhiyun "pwm6",
5126*4882a593Smuzhiyun };
5127*4882a593Smuzhiyun
5128*4882a593Smuzhiyun static const char * const qspi_groups[] = {
5129*4882a593Smuzhiyun "qspi_ctrl",
5130*4882a593Smuzhiyun "qspi_data2",
5131*4882a593Smuzhiyun "qspi_data4",
5132*4882a593Smuzhiyun "qspi_ctrl_b",
5133*4882a593Smuzhiyun "qspi_data2_b",
5134*4882a593Smuzhiyun "qspi_data4_b",
5135*4882a593Smuzhiyun };
5136*4882a593Smuzhiyun
5137*4882a593Smuzhiyun static const char * const scif0_groups[] = {
5138*4882a593Smuzhiyun "scif0_data",
5139*4882a593Smuzhiyun "scif0_data_b",
5140*4882a593Smuzhiyun "scif0_data_c",
5141*4882a593Smuzhiyun "scif0_data_d",
5142*4882a593Smuzhiyun "scif0_data_e",
5143*4882a593Smuzhiyun };
5144*4882a593Smuzhiyun
5145*4882a593Smuzhiyun static const char * const scif1_groups[] = {
5146*4882a593Smuzhiyun "scif1_data",
5147*4882a593Smuzhiyun "scif1_data_b",
5148*4882a593Smuzhiyun "scif1_clk_b",
5149*4882a593Smuzhiyun "scif1_data_c",
5150*4882a593Smuzhiyun "scif1_data_d",
5151*4882a593Smuzhiyun };
5152*4882a593Smuzhiyun
5153*4882a593Smuzhiyun static const char * const scif2_groups[] = {
5154*4882a593Smuzhiyun "scif2_data",
5155*4882a593Smuzhiyun "scif2_data_b",
5156*4882a593Smuzhiyun "scif2_clk_b",
5157*4882a593Smuzhiyun "scif2_data_c",
5158*4882a593Smuzhiyun "scif2_data_e",
5159*4882a593Smuzhiyun };
5160*4882a593Smuzhiyun static const char * const scif3_groups[] = {
5161*4882a593Smuzhiyun "scif3_data",
5162*4882a593Smuzhiyun "scif3_clk",
5163*4882a593Smuzhiyun "scif3_data_b",
5164*4882a593Smuzhiyun "scif3_clk_b",
5165*4882a593Smuzhiyun "scif3_data_c",
5166*4882a593Smuzhiyun "scif3_data_d",
5167*4882a593Smuzhiyun };
5168*4882a593Smuzhiyun static const char * const scif4_groups[] = {
5169*4882a593Smuzhiyun "scif4_data",
5170*4882a593Smuzhiyun "scif4_data_b",
5171*4882a593Smuzhiyun "scif4_data_c",
5172*4882a593Smuzhiyun };
5173*4882a593Smuzhiyun static const char * const scif5_groups[] = {
5174*4882a593Smuzhiyun "scif5_data",
5175*4882a593Smuzhiyun "scif5_data_b",
5176*4882a593Smuzhiyun };
5177*4882a593Smuzhiyun static const char * const scifa0_groups[] = {
5178*4882a593Smuzhiyun "scifa0_data",
5179*4882a593Smuzhiyun "scifa0_data_b",
5180*4882a593Smuzhiyun };
5181*4882a593Smuzhiyun static const char * const scifa1_groups[] = {
5182*4882a593Smuzhiyun "scifa1_data",
5183*4882a593Smuzhiyun "scifa1_clk",
5184*4882a593Smuzhiyun "scifa1_data_b",
5185*4882a593Smuzhiyun "scifa1_clk_b",
5186*4882a593Smuzhiyun "scifa1_data_c",
5187*4882a593Smuzhiyun };
5188*4882a593Smuzhiyun static const char * const scifa2_groups[] = {
5189*4882a593Smuzhiyun "scifa2_data",
5190*4882a593Smuzhiyun "scifa2_clk",
5191*4882a593Smuzhiyun "scifa2_data_b",
5192*4882a593Smuzhiyun };
5193*4882a593Smuzhiyun static const char * const scifa3_groups[] = {
5194*4882a593Smuzhiyun "scifa3_data",
5195*4882a593Smuzhiyun "scifa3_clk",
5196*4882a593Smuzhiyun "scifa3_data_b",
5197*4882a593Smuzhiyun "scifa3_clk_b",
5198*4882a593Smuzhiyun "scifa3_data_c",
5199*4882a593Smuzhiyun "scifa3_clk_c",
5200*4882a593Smuzhiyun };
5201*4882a593Smuzhiyun static const char * const scifa4_groups[] = {
5202*4882a593Smuzhiyun "scifa4_data",
5203*4882a593Smuzhiyun "scifa4_data_b",
5204*4882a593Smuzhiyun "scifa4_data_c",
5205*4882a593Smuzhiyun };
5206*4882a593Smuzhiyun static const char * const scifa5_groups[] = {
5207*4882a593Smuzhiyun "scifa5_data",
5208*4882a593Smuzhiyun "scifa5_data_b",
5209*4882a593Smuzhiyun "scifa5_data_c",
5210*4882a593Smuzhiyun };
5211*4882a593Smuzhiyun static const char * const scifb0_groups[] = {
5212*4882a593Smuzhiyun "scifb0_data",
5213*4882a593Smuzhiyun "scifb0_clk",
5214*4882a593Smuzhiyun "scifb0_ctrl",
5215*4882a593Smuzhiyun "scifb0_data_b",
5216*4882a593Smuzhiyun "scifb0_clk_b",
5217*4882a593Smuzhiyun "scifb0_ctrl_b",
5218*4882a593Smuzhiyun "scifb0_data_c",
5219*4882a593Smuzhiyun "scifb0_clk_c",
5220*4882a593Smuzhiyun "scifb0_data_d",
5221*4882a593Smuzhiyun "scifb0_clk_d",
5222*4882a593Smuzhiyun };
5223*4882a593Smuzhiyun static const char * const scifb1_groups[] = {
5224*4882a593Smuzhiyun "scifb1_data",
5225*4882a593Smuzhiyun "scifb1_clk",
5226*4882a593Smuzhiyun "scifb1_ctrl",
5227*4882a593Smuzhiyun "scifb1_data_b",
5228*4882a593Smuzhiyun "scifb1_clk_b",
5229*4882a593Smuzhiyun "scifb1_data_c",
5230*4882a593Smuzhiyun "scifb1_clk_c",
5231*4882a593Smuzhiyun "scifb1_data_d",
5232*4882a593Smuzhiyun };
5233*4882a593Smuzhiyun static const char * const scifb2_groups[] = {
5234*4882a593Smuzhiyun "scifb2_data",
5235*4882a593Smuzhiyun "scifb2_clk",
5236*4882a593Smuzhiyun "scifb2_ctrl",
5237*4882a593Smuzhiyun "scifb2_data_b",
5238*4882a593Smuzhiyun "scifb2_clk_b",
5239*4882a593Smuzhiyun "scifb2_ctrl_b",
5240*4882a593Smuzhiyun "scifb2_data_c",
5241*4882a593Smuzhiyun "scifb2_clk_c",
5242*4882a593Smuzhiyun "scifb2_data_d",
5243*4882a593Smuzhiyun };
5244*4882a593Smuzhiyun
5245*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
5246*4882a593Smuzhiyun "scif_clk",
5247*4882a593Smuzhiyun "scif_clk_b",
5248*4882a593Smuzhiyun };
5249*4882a593Smuzhiyun
5250*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
5251*4882a593Smuzhiyun "sdhi0_data1",
5252*4882a593Smuzhiyun "sdhi0_data4",
5253*4882a593Smuzhiyun "sdhi0_ctrl",
5254*4882a593Smuzhiyun "sdhi0_cd",
5255*4882a593Smuzhiyun "sdhi0_wp",
5256*4882a593Smuzhiyun };
5257*4882a593Smuzhiyun
5258*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
5259*4882a593Smuzhiyun "sdhi1_data1",
5260*4882a593Smuzhiyun "sdhi1_data4",
5261*4882a593Smuzhiyun "sdhi1_ctrl",
5262*4882a593Smuzhiyun "sdhi1_cd",
5263*4882a593Smuzhiyun "sdhi1_wp",
5264*4882a593Smuzhiyun };
5265*4882a593Smuzhiyun
5266*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
5267*4882a593Smuzhiyun "sdhi2_data1",
5268*4882a593Smuzhiyun "sdhi2_data4",
5269*4882a593Smuzhiyun "sdhi2_ctrl",
5270*4882a593Smuzhiyun "sdhi2_cd",
5271*4882a593Smuzhiyun "sdhi2_wp",
5272*4882a593Smuzhiyun };
5273*4882a593Smuzhiyun
5274*4882a593Smuzhiyun static const char * const ssi_groups[] = {
5275*4882a593Smuzhiyun "ssi0_data",
5276*4882a593Smuzhiyun "ssi0_data_b",
5277*4882a593Smuzhiyun "ssi0129_ctrl",
5278*4882a593Smuzhiyun "ssi0129_ctrl_b",
5279*4882a593Smuzhiyun "ssi1_data",
5280*4882a593Smuzhiyun "ssi1_data_b",
5281*4882a593Smuzhiyun "ssi1_ctrl",
5282*4882a593Smuzhiyun "ssi1_ctrl_b",
5283*4882a593Smuzhiyun "ssi2_data",
5284*4882a593Smuzhiyun "ssi2_ctrl",
5285*4882a593Smuzhiyun "ssi3_data",
5286*4882a593Smuzhiyun "ssi34_ctrl",
5287*4882a593Smuzhiyun "ssi4_data",
5288*4882a593Smuzhiyun "ssi4_ctrl",
5289*4882a593Smuzhiyun "ssi5_data",
5290*4882a593Smuzhiyun "ssi5_ctrl",
5291*4882a593Smuzhiyun "ssi6_data",
5292*4882a593Smuzhiyun "ssi6_ctrl",
5293*4882a593Smuzhiyun "ssi7_data",
5294*4882a593Smuzhiyun "ssi7_data_b",
5295*4882a593Smuzhiyun "ssi78_ctrl",
5296*4882a593Smuzhiyun "ssi78_ctrl_b",
5297*4882a593Smuzhiyun "ssi8_data",
5298*4882a593Smuzhiyun "ssi8_data_b",
5299*4882a593Smuzhiyun "ssi9_data",
5300*4882a593Smuzhiyun "ssi9_data_b",
5301*4882a593Smuzhiyun "ssi9_ctrl",
5302*4882a593Smuzhiyun "ssi9_ctrl_b",
5303*4882a593Smuzhiyun };
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun static const char * const tpu_groups[] = {
5306*4882a593Smuzhiyun "tpu_to0",
5307*4882a593Smuzhiyun "tpu_to1",
5308*4882a593Smuzhiyun "tpu_to2",
5309*4882a593Smuzhiyun "tpu_to3",
5310*4882a593Smuzhiyun };
5311*4882a593Smuzhiyun
5312*4882a593Smuzhiyun static const char * const usb0_groups[] = {
5313*4882a593Smuzhiyun "usb0",
5314*4882a593Smuzhiyun };
5315*4882a593Smuzhiyun static const char * const usb1_groups[] = {
5316*4882a593Smuzhiyun "usb1",
5317*4882a593Smuzhiyun };
5318*4882a593Smuzhiyun
5319*4882a593Smuzhiyun static const char * const vin0_groups[] = {
5320*4882a593Smuzhiyun "vin0_data24",
5321*4882a593Smuzhiyun "vin0_data20",
5322*4882a593Smuzhiyun "vin0_data18",
5323*4882a593Smuzhiyun "vin0_data16",
5324*4882a593Smuzhiyun "vin0_data12",
5325*4882a593Smuzhiyun "vin0_data10",
5326*4882a593Smuzhiyun "vin0_data8",
5327*4882a593Smuzhiyun "vin0_sync",
5328*4882a593Smuzhiyun "vin0_field",
5329*4882a593Smuzhiyun "vin0_clkenb",
5330*4882a593Smuzhiyun "vin0_clk",
5331*4882a593Smuzhiyun };
5332*4882a593Smuzhiyun
5333*4882a593Smuzhiyun static const char * const vin1_groups[] = {
5334*4882a593Smuzhiyun "vin1_data8",
5335*4882a593Smuzhiyun "vin1_sync",
5336*4882a593Smuzhiyun "vin1_field",
5337*4882a593Smuzhiyun "vin1_clkenb",
5338*4882a593Smuzhiyun "vin1_clk",
5339*4882a593Smuzhiyun "vin1_data24_b",
5340*4882a593Smuzhiyun "vin1_data20_b",
5341*4882a593Smuzhiyun "vin1_data18_b",
5342*4882a593Smuzhiyun "vin1_data16_b",
5343*4882a593Smuzhiyun "vin1_data12_b",
5344*4882a593Smuzhiyun "vin1_data10_b",
5345*4882a593Smuzhiyun "vin1_data8_b",
5346*4882a593Smuzhiyun "vin1_sync_b",
5347*4882a593Smuzhiyun "vin1_field_b",
5348*4882a593Smuzhiyun "vin1_clkenb_b",
5349*4882a593Smuzhiyun "vin1_clk_b",
5350*4882a593Smuzhiyun };
5351*4882a593Smuzhiyun
5352*4882a593Smuzhiyun static const char * const vin2_groups[] = {
5353*4882a593Smuzhiyun "vin2_data8",
5354*4882a593Smuzhiyun "vin2_sync",
5355*4882a593Smuzhiyun "vin2_field",
5356*4882a593Smuzhiyun "vin2_clkenb",
5357*4882a593Smuzhiyun "vin2_clk",
5358*4882a593Smuzhiyun };
5359*4882a593Smuzhiyun
5360*4882a593Smuzhiyun static const struct {
5361*4882a593Smuzhiyun struct sh_pfc_function common[58];
5362*4882a593Smuzhiyun struct sh_pfc_function automotive[2];
5363*4882a593Smuzhiyun } pinmux_functions = {
5364*4882a593Smuzhiyun .common = {
5365*4882a593Smuzhiyun SH_PFC_FUNCTION(audio_clk),
5366*4882a593Smuzhiyun SH_PFC_FUNCTION(avb),
5367*4882a593Smuzhiyun SH_PFC_FUNCTION(can0),
5368*4882a593Smuzhiyun SH_PFC_FUNCTION(can1),
5369*4882a593Smuzhiyun SH_PFC_FUNCTION(can_clk),
5370*4882a593Smuzhiyun SH_PFC_FUNCTION(du),
5371*4882a593Smuzhiyun SH_PFC_FUNCTION(du0),
5372*4882a593Smuzhiyun SH_PFC_FUNCTION(du1),
5373*4882a593Smuzhiyun SH_PFC_FUNCTION(eth),
5374*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif0),
5375*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif1),
5376*4882a593Smuzhiyun SH_PFC_FUNCTION(hscif2),
5377*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c0),
5378*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c1),
5379*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c2),
5380*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c3),
5381*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c4),
5382*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c7),
5383*4882a593Smuzhiyun SH_PFC_FUNCTION(i2c8),
5384*4882a593Smuzhiyun SH_PFC_FUNCTION(intc),
5385*4882a593Smuzhiyun SH_PFC_FUNCTION(mmc),
5386*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof0),
5387*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof1),
5388*4882a593Smuzhiyun SH_PFC_FUNCTION(msiof2),
5389*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm0),
5390*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm1),
5391*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm2),
5392*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm3),
5393*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm4),
5394*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm5),
5395*4882a593Smuzhiyun SH_PFC_FUNCTION(pwm6),
5396*4882a593Smuzhiyun SH_PFC_FUNCTION(qspi),
5397*4882a593Smuzhiyun SH_PFC_FUNCTION(scif0),
5398*4882a593Smuzhiyun SH_PFC_FUNCTION(scif1),
5399*4882a593Smuzhiyun SH_PFC_FUNCTION(scif2),
5400*4882a593Smuzhiyun SH_PFC_FUNCTION(scif3),
5401*4882a593Smuzhiyun SH_PFC_FUNCTION(scif4),
5402*4882a593Smuzhiyun SH_PFC_FUNCTION(scif5),
5403*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa0),
5404*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa1),
5405*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa2),
5406*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa3),
5407*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa4),
5408*4882a593Smuzhiyun SH_PFC_FUNCTION(scifa5),
5409*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb0),
5410*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb1),
5411*4882a593Smuzhiyun SH_PFC_FUNCTION(scifb2),
5412*4882a593Smuzhiyun SH_PFC_FUNCTION(scif_clk),
5413*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi0),
5414*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi1),
5415*4882a593Smuzhiyun SH_PFC_FUNCTION(sdhi2),
5416*4882a593Smuzhiyun SH_PFC_FUNCTION(ssi),
5417*4882a593Smuzhiyun SH_PFC_FUNCTION(tpu),
5418*4882a593Smuzhiyun SH_PFC_FUNCTION(usb0),
5419*4882a593Smuzhiyun SH_PFC_FUNCTION(usb1),
5420*4882a593Smuzhiyun SH_PFC_FUNCTION(vin0),
5421*4882a593Smuzhiyun SH_PFC_FUNCTION(vin1),
5422*4882a593Smuzhiyun SH_PFC_FUNCTION(vin2),
5423*4882a593Smuzhiyun },
5424*4882a593Smuzhiyun .automotive = {
5425*4882a593Smuzhiyun SH_PFC_FUNCTION(adi),
5426*4882a593Smuzhiyun SH_PFC_FUNCTION(mlb),
5427*4882a593Smuzhiyun }
5428*4882a593Smuzhiyun };
5429*4882a593Smuzhiyun
5430*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
5431*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
5432*4882a593Smuzhiyun GP_0_31_FN, FN_IP1_22_20,
5433*4882a593Smuzhiyun GP_0_30_FN, FN_IP1_19_17,
5434*4882a593Smuzhiyun GP_0_29_FN, FN_IP1_16_14,
5435*4882a593Smuzhiyun GP_0_28_FN, FN_IP1_13_11,
5436*4882a593Smuzhiyun GP_0_27_FN, FN_IP1_10_8,
5437*4882a593Smuzhiyun GP_0_26_FN, FN_IP1_7_6,
5438*4882a593Smuzhiyun GP_0_25_FN, FN_IP1_5_4,
5439*4882a593Smuzhiyun GP_0_24_FN, FN_IP1_3_2,
5440*4882a593Smuzhiyun GP_0_23_FN, FN_IP1_1_0,
5441*4882a593Smuzhiyun GP_0_22_FN, FN_IP0_30_29,
5442*4882a593Smuzhiyun GP_0_21_FN, FN_IP0_28_27,
5443*4882a593Smuzhiyun GP_0_20_FN, FN_IP0_26_25,
5444*4882a593Smuzhiyun GP_0_19_FN, FN_IP0_24_23,
5445*4882a593Smuzhiyun GP_0_18_FN, FN_IP0_22_21,
5446*4882a593Smuzhiyun GP_0_17_FN, FN_IP0_20_19,
5447*4882a593Smuzhiyun GP_0_16_FN, FN_IP0_18_16,
5448*4882a593Smuzhiyun GP_0_15_FN, FN_IP0_15,
5449*4882a593Smuzhiyun GP_0_14_FN, FN_IP0_14,
5450*4882a593Smuzhiyun GP_0_13_FN, FN_IP0_13,
5451*4882a593Smuzhiyun GP_0_12_FN, FN_IP0_12,
5452*4882a593Smuzhiyun GP_0_11_FN, FN_IP0_11,
5453*4882a593Smuzhiyun GP_0_10_FN, FN_IP0_10,
5454*4882a593Smuzhiyun GP_0_9_FN, FN_IP0_9,
5455*4882a593Smuzhiyun GP_0_8_FN, FN_IP0_8,
5456*4882a593Smuzhiyun GP_0_7_FN, FN_IP0_7,
5457*4882a593Smuzhiyun GP_0_6_FN, FN_IP0_6,
5458*4882a593Smuzhiyun GP_0_5_FN, FN_IP0_5,
5459*4882a593Smuzhiyun GP_0_4_FN, FN_IP0_4,
5460*4882a593Smuzhiyun GP_0_3_FN, FN_IP0_3,
5461*4882a593Smuzhiyun GP_0_2_FN, FN_IP0_2,
5462*4882a593Smuzhiyun GP_0_1_FN, FN_IP0_1,
5463*4882a593Smuzhiyun GP_0_0_FN, FN_IP0_0, ))
5464*4882a593Smuzhiyun },
5465*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
5466*4882a593Smuzhiyun 0, 0,
5467*4882a593Smuzhiyun 0, 0,
5468*4882a593Smuzhiyun 0, 0,
5469*4882a593Smuzhiyun 0, 0,
5470*4882a593Smuzhiyun 0, 0,
5471*4882a593Smuzhiyun 0, 0,
5472*4882a593Smuzhiyun GP_1_25_FN, FN_IP3_21_20,
5473*4882a593Smuzhiyun GP_1_24_FN, FN_IP3_19_18,
5474*4882a593Smuzhiyun GP_1_23_FN, FN_IP3_17_16,
5475*4882a593Smuzhiyun GP_1_22_FN, FN_IP3_15_14,
5476*4882a593Smuzhiyun GP_1_21_FN, FN_IP3_13_12,
5477*4882a593Smuzhiyun GP_1_20_FN, FN_IP3_11_9,
5478*4882a593Smuzhiyun GP_1_19_FN, FN_RD_N,
5479*4882a593Smuzhiyun GP_1_18_FN, FN_IP3_8_6,
5480*4882a593Smuzhiyun GP_1_17_FN, FN_IP3_5_3,
5481*4882a593Smuzhiyun GP_1_16_FN, FN_IP3_2_0,
5482*4882a593Smuzhiyun GP_1_15_FN, FN_IP2_29_27,
5483*4882a593Smuzhiyun GP_1_14_FN, FN_IP2_26_25,
5484*4882a593Smuzhiyun GP_1_13_FN, FN_IP2_24_23,
5485*4882a593Smuzhiyun GP_1_12_FN, FN_EX_CS0_N,
5486*4882a593Smuzhiyun GP_1_11_FN, FN_IP2_22_21,
5487*4882a593Smuzhiyun GP_1_10_FN, FN_IP2_20_19,
5488*4882a593Smuzhiyun GP_1_9_FN, FN_IP2_18_16,
5489*4882a593Smuzhiyun GP_1_8_FN, FN_IP2_15_13,
5490*4882a593Smuzhiyun GP_1_7_FN, FN_IP2_12_10,
5491*4882a593Smuzhiyun GP_1_6_FN, FN_IP2_9_7,
5492*4882a593Smuzhiyun GP_1_5_FN, FN_IP2_6_5,
5493*4882a593Smuzhiyun GP_1_4_FN, FN_IP2_4_3,
5494*4882a593Smuzhiyun GP_1_3_FN, FN_IP2_2_0,
5495*4882a593Smuzhiyun GP_1_2_FN, FN_IP1_31_29,
5496*4882a593Smuzhiyun GP_1_1_FN, FN_IP1_28_26,
5497*4882a593Smuzhiyun GP_1_0_FN, FN_IP1_25_23, ))
5498*4882a593Smuzhiyun },
5499*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
5500*4882a593Smuzhiyun GP_2_31_FN, FN_IP6_7_6,
5501*4882a593Smuzhiyun GP_2_30_FN, FN_IP6_5_3,
5502*4882a593Smuzhiyun GP_2_29_FN, FN_IP6_2_0,
5503*4882a593Smuzhiyun GP_2_28_FN, FN_AUDIO_CLKA,
5504*4882a593Smuzhiyun GP_2_27_FN, FN_IP5_31_29,
5505*4882a593Smuzhiyun GP_2_26_FN, FN_IP5_28_26,
5506*4882a593Smuzhiyun GP_2_25_FN, FN_IP5_25_24,
5507*4882a593Smuzhiyun GP_2_24_FN, FN_IP5_23_22,
5508*4882a593Smuzhiyun GP_2_23_FN, FN_IP5_21_20,
5509*4882a593Smuzhiyun GP_2_22_FN, FN_IP5_19_17,
5510*4882a593Smuzhiyun GP_2_21_FN, FN_IP5_16_15,
5511*4882a593Smuzhiyun GP_2_20_FN, FN_IP5_14_12,
5512*4882a593Smuzhiyun GP_2_19_FN, FN_IP5_11_9,
5513*4882a593Smuzhiyun GP_2_18_FN, FN_IP5_8_6,
5514*4882a593Smuzhiyun GP_2_17_FN, FN_IP5_5_3,
5515*4882a593Smuzhiyun GP_2_16_FN, FN_IP5_2_0,
5516*4882a593Smuzhiyun GP_2_15_FN, FN_IP4_30_28,
5517*4882a593Smuzhiyun GP_2_14_FN, FN_IP4_27_26,
5518*4882a593Smuzhiyun GP_2_13_FN, FN_IP4_25_24,
5519*4882a593Smuzhiyun GP_2_12_FN, FN_IP4_23_22,
5520*4882a593Smuzhiyun GP_2_11_FN, FN_IP4_21,
5521*4882a593Smuzhiyun GP_2_10_FN, FN_IP4_20,
5522*4882a593Smuzhiyun GP_2_9_FN, FN_IP4_19,
5523*4882a593Smuzhiyun GP_2_8_FN, FN_IP4_18_16,
5524*4882a593Smuzhiyun GP_2_7_FN, FN_IP4_15_13,
5525*4882a593Smuzhiyun GP_2_6_FN, FN_IP4_12_10,
5526*4882a593Smuzhiyun GP_2_5_FN, FN_IP4_9_8,
5527*4882a593Smuzhiyun GP_2_4_FN, FN_IP4_7_5,
5528*4882a593Smuzhiyun GP_2_3_FN, FN_IP4_4_2,
5529*4882a593Smuzhiyun GP_2_2_FN, FN_IP4_1_0,
5530*4882a593Smuzhiyun GP_2_1_FN, FN_IP3_30_28,
5531*4882a593Smuzhiyun GP_2_0_FN, FN_IP3_27_25 ))
5532*4882a593Smuzhiyun },
5533*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
5534*4882a593Smuzhiyun GP_3_31_FN, FN_IP9_18_17,
5535*4882a593Smuzhiyun GP_3_30_FN, FN_IP9_16,
5536*4882a593Smuzhiyun GP_3_29_FN, FN_IP9_15_13,
5537*4882a593Smuzhiyun GP_3_28_FN, FN_IP9_12,
5538*4882a593Smuzhiyun GP_3_27_FN, FN_IP9_11,
5539*4882a593Smuzhiyun GP_3_26_FN, FN_IP9_10_8,
5540*4882a593Smuzhiyun GP_3_25_FN, FN_IP9_7,
5541*4882a593Smuzhiyun GP_3_24_FN, FN_IP9_6,
5542*4882a593Smuzhiyun GP_3_23_FN, FN_IP9_5_3,
5543*4882a593Smuzhiyun GP_3_22_FN, FN_IP9_2_0,
5544*4882a593Smuzhiyun GP_3_21_FN, FN_IP8_30_28,
5545*4882a593Smuzhiyun GP_3_20_FN, FN_IP8_27_26,
5546*4882a593Smuzhiyun GP_3_19_FN, FN_IP8_25_24,
5547*4882a593Smuzhiyun GP_3_18_FN, FN_IP8_23_21,
5548*4882a593Smuzhiyun GP_3_17_FN, FN_IP8_20_18,
5549*4882a593Smuzhiyun GP_3_16_FN, FN_IP8_17_15,
5550*4882a593Smuzhiyun GP_3_15_FN, FN_IP8_14_12,
5551*4882a593Smuzhiyun GP_3_14_FN, FN_IP8_11_9,
5552*4882a593Smuzhiyun GP_3_13_FN, FN_IP8_8_6,
5553*4882a593Smuzhiyun GP_3_12_FN, FN_IP8_5_3,
5554*4882a593Smuzhiyun GP_3_11_FN, FN_IP8_2_0,
5555*4882a593Smuzhiyun GP_3_10_FN, FN_IP7_29_27,
5556*4882a593Smuzhiyun GP_3_9_FN, FN_IP7_26_24,
5557*4882a593Smuzhiyun GP_3_8_FN, FN_IP7_23_21,
5558*4882a593Smuzhiyun GP_3_7_FN, FN_IP7_20_19,
5559*4882a593Smuzhiyun GP_3_6_FN, FN_IP7_18_17,
5560*4882a593Smuzhiyun GP_3_5_FN, FN_IP7_16_15,
5561*4882a593Smuzhiyun GP_3_4_FN, FN_IP7_14_13,
5562*4882a593Smuzhiyun GP_3_3_FN, FN_IP7_12_11,
5563*4882a593Smuzhiyun GP_3_2_FN, FN_IP7_10_9,
5564*4882a593Smuzhiyun GP_3_1_FN, FN_IP7_8_6,
5565*4882a593Smuzhiyun GP_3_0_FN, FN_IP7_5_3 ))
5566*4882a593Smuzhiyun },
5567*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
5568*4882a593Smuzhiyun GP_4_31_FN, FN_IP15_5_4,
5569*4882a593Smuzhiyun GP_4_30_FN, FN_IP15_3_2,
5570*4882a593Smuzhiyun GP_4_29_FN, FN_IP15_1_0,
5571*4882a593Smuzhiyun GP_4_28_FN, FN_IP11_8_6,
5572*4882a593Smuzhiyun GP_4_27_FN, FN_IP11_5_3,
5573*4882a593Smuzhiyun GP_4_26_FN, FN_IP11_2_0,
5574*4882a593Smuzhiyun GP_4_25_FN, FN_IP10_31_29,
5575*4882a593Smuzhiyun GP_4_24_FN, FN_IP10_28_27,
5576*4882a593Smuzhiyun GP_4_23_FN, FN_IP10_26_25,
5577*4882a593Smuzhiyun GP_4_22_FN, FN_IP10_24_22,
5578*4882a593Smuzhiyun GP_4_21_FN, FN_IP10_21_19,
5579*4882a593Smuzhiyun GP_4_20_FN, FN_IP10_18_17,
5580*4882a593Smuzhiyun GP_4_19_FN, FN_IP10_16_15,
5581*4882a593Smuzhiyun GP_4_18_FN, FN_IP10_14_12,
5582*4882a593Smuzhiyun GP_4_17_FN, FN_IP10_11_9,
5583*4882a593Smuzhiyun GP_4_16_FN, FN_IP10_8_6,
5584*4882a593Smuzhiyun GP_4_15_FN, FN_IP10_5_3,
5585*4882a593Smuzhiyun GP_4_14_FN, FN_IP10_2_0,
5586*4882a593Smuzhiyun GP_4_13_FN, FN_IP9_31_29,
5587*4882a593Smuzhiyun GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
5588*4882a593Smuzhiyun GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
5589*4882a593Smuzhiyun GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
5590*4882a593Smuzhiyun GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
5591*4882a593Smuzhiyun GP_4_8_FN, FN_IP9_28_27,
5592*4882a593Smuzhiyun GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
5593*4882a593Smuzhiyun GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
5594*4882a593Smuzhiyun GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
5595*4882a593Smuzhiyun GP_4_4_FN, FN_IP9_26_25,
5596*4882a593Smuzhiyun GP_4_3_FN, FN_IP9_24_23,
5597*4882a593Smuzhiyun GP_4_2_FN, FN_IP9_22_21,
5598*4882a593Smuzhiyun GP_4_1_FN, FN_IP9_20_19,
5599*4882a593Smuzhiyun GP_4_0_FN, FN_VI0_CLK ))
5600*4882a593Smuzhiyun },
5601*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
5602*4882a593Smuzhiyun GP_5_31_FN, FN_IP3_24_22,
5603*4882a593Smuzhiyun GP_5_30_FN, FN_IP13_9_7,
5604*4882a593Smuzhiyun GP_5_29_FN, FN_IP13_6_5,
5605*4882a593Smuzhiyun GP_5_28_FN, FN_IP13_4_3,
5606*4882a593Smuzhiyun GP_5_27_FN, FN_IP13_2_0,
5607*4882a593Smuzhiyun GP_5_26_FN, FN_IP12_29_27,
5608*4882a593Smuzhiyun GP_5_25_FN, FN_IP12_26_24,
5609*4882a593Smuzhiyun GP_5_24_FN, FN_IP12_23_22,
5610*4882a593Smuzhiyun GP_5_23_FN, FN_IP12_21_20,
5611*4882a593Smuzhiyun GP_5_22_FN, FN_IP12_19_18,
5612*4882a593Smuzhiyun GP_5_21_FN, FN_IP12_17_16,
5613*4882a593Smuzhiyun GP_5_20_FN, FN_IP12_15_13,
5614*4882a593Smuzhiyun GP_5_19_FN, FN_IP12_12_10,
5615*4882a593Smuzhiyun GP_5_18_FN, FN_IP12_9_7,
5616*4882a593Smuzhiyun GP_5_17_FN, FN_IP12_6_4,
5617*4882a593Smuzhiyun GP_5_16_FN, FN_IP12_3_2,
5618*4882a593Smuzhiyun GP_5_15_FN, FN_IP12_1_0,
5619*4882a593Smuzhiyun GP_5_14_FN, FN_IP11_31_30,
5620*4882a593Smuzhiyun GP_5_13_FN, FN_IP11_29_28,
5621*4882a593Smuzhiyun GP_5_12_FN, FN_IP11_27,
5622*4882a593Smuzhiyun GP_5_11_FN, FN_IP11_26,
5623*4882a593Smuzhiyun GP_5_10_FN, FN_IP11_25,
5624*4882a593Smuzhiyun GP_5_9_FN, FN_IP11_24,
5625*4882a593Smuzhiyun GP_5_8_FN, FN_IP11_23,
5626*4882a593Smuzhiyun GP_5_7_FN, FN_IP11_22,
5627*4882a593Smuzhiyun GP_5_6_FN, FN_IP11_21,
5628*4882a593Smuzhiyun GP_5_5_FN, FN_IP11_20,
5629*4882a593Smuzhiyun GP_5_4_FN, FN_IP11_19,
5630*4882a593Smuzhiyun GP_5_3_FN, FN_IP11_18_17,
5631*4882a593Smuzhiyun GP_5_2_FN, FN_IP11_16_15,
5632*4882a593Smuzhiyun GP_5_1_FN, FN_IP11_14_12,
5633*4882a593Smuzhiyun GP_5_0_FN, FN_IP11_11_9 ))
5634*4882a593Smuzhiyun },
5635*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1, GROUP(
5636*4882a593Smuzhiyun GP_6_31_FN, FN_DU0_DOTCLKIN,
5637*4882a593Smuzhiyun GP_6_30_FN, FN_USB1_OVC,
5638*4882a593Smuzhiyun GP_6_29_FN, FN_IP14_31_29,
5639*4882a593Smuzhiyun GP_6_28_FN, FN_IP14_28_26,
5640*4882a593Smuzhiyun GP_6_27_FN, FN_IP14_25_23,
5641*4882a593Smuzhiyun GP_6_26_FN, FN_IP14_22_20,
5642*4882a593Smuzhiyun GP_6_25_FN, FN_IP14_19_17,
5643*4882a593Smuzhiyun GP_6_24_FN, FN_IP14_16_14,
5644*4882a593Smuzhiyun GP_6_23_FN, FN_IP14_13_11,
5645*4882a593Smuzhiyun GP_6_22_FN, FN_IP14_10_8,
5646*4882a593Smuzhiyun GP_6_21_FN, FN_IP14_7,
5647*4882a593Smuzhiyun GP_6_20_FN, FN_IP14_6,
5648*4882a593Smuzhiyun GP_6_19_FN, FN_IP14_5,
5649*4882a593Smuzhiyun GP_6_18_FN, FN_IP14_4,
5650*4882a593Smuzhiyun GP_6_17_FN, FN_IP14_3,
5651*4882a593Smuzhiyun GP_6_16_FN, FN_IP14_2,
5652*4882a593Smuzhiyun GP_6_15_FN, FN_IP14_1_0,
5653*4882a593Smuzhiyun GP_6_14_FN, FN_IP13_30_28,
5654*4882a593Smuzhiyun GP_6_13_FN, FN_IP13_27,
5655*4882a593Smuzhiyun GP_6_12_FN, FN_IP13_26,
5656*4882a593Smuzhiyun GP_6_11_FN, FN_IP13_25,
5657*4882a593Smuzhiyun GP_6_10_FN, FN_IP13_24_23,
5658*4882a593Smuzhiyun GP_6_9_FN, FN_IP13_22,
5659*4882a593Smuzhiyun GP_6_8_FN, FN_SD1_CLK,
5660*4882a593Smuzhiyun GP_6_7_FN, FN_IP13_21_19,
5661*4882a593Smuzhiyun GP_6_6_FN, FN_IP13_18_16,
5662*4882a593Smuzhiyun GP_6_5_FN, FN_IP13_15,
5663*4882a593Smuzhiyun GP_6_4_FN, FN_IP13_14,
5664*4882a593Smuzhiyun GP_6_3_FN, FN_IP13_13,
5665*4882a593Smuzhiyun GP_6_2_FN, FN_IP13_12,
5666*4882a593Smuzhiyun GP_6_1_FN, FN_IP13_11,
5667*4882a593Smuzhiyun GP_6_0_FN, FN_IP13_10 ))
5668*4882a593Smuzhiyun },
5669*4882a593Smuzhiyun { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1, GROUP(
5670*4882a593Smuzhiyun 0, 0,
5671*4882a593Smuzhiyun 0, 0,
5672*4882a593Smuzhiyun 0, 0,
5673*4882a593Smuzhiyun 0, 0,
5674*4882a593Smuzhiyun 0, 0,
5675*4882a593Smuzhiyun 0, 0,
5676*4882a593Smuzhiyun GP_7_25_FN, FN_USB1_PWEN,
5677*4882a593Smuzhiyun GP_7_24_FN, FN_USB0_OVC,
5678*4882a593Smuzhiyun GP_7_23_FN, FN_USB0_PWEN,
5679*4882a593Smuzhiyun GP_7_22_FN, FN_IP15_14_12,
5680*4882a593Smuzhiyun GP_7_21_FN, FN_IP15_11_9,
5681*4882a593Smuzhiyun GP_7_20_FN, FN_IP15_8_6,
5682*4882a593Smuzhiyun GP_7_19_FN, FN_IP7_2_0,
5683*4882a593Smuzhiyun GP_7_18_FN, FN_IP6_29_27,
5684*4882a593Smuzhiyun GP_7_17_FN, FN_IP6_26_24,
5685*4882a593Smuzhiyun GP_7_16_FN, FN_IP6_23_21,
5686*4882a593Smuzhiyun GP_7_15_FN, FN_IP6_20_19,
5687*4882a593Smuzhiyun GP_7_14_FN, FN_IP6_18_16,
5688*4882a593Smuzhiyun GP_7_13_FN, FN_IP6_15_14,
5689*4882a593Smuzhiyun GP_7_12_FN, FN_IP6_13_12,
5690*4882a593Smuzhiyun GP_7_11_FN, FN_IP6_11_10,
5691*4882a593Smuzhiyun GP_7_10_FN, FN_IP6_9_8,
5692*4882a593Smuzhiyun GP_7_9_FN, FN_IP16_11_10,
5693*4882a593Smuzhiyun GP_7_8_FN, FN_IP16_9_8,
5694*4882a593Smuzhiyun GP_7_7_FN, FN_IP16_7_6,
5695*4882a593Smuzhiyun GP_7_6_FN, FN_IP16_5_3,
5696*4882a593Smuzhiyun GP_7_5_FN, FN_IP16_2_0,
5697*4882a593Smuzhiyun GP_7_4_FN, FN_IP15_29_27,
5698*4882a593Smuzhiyun GP_7_3_FN, FN_IP15_26_24,
5699*4882a593Smuzhiyun GP_7_2_FN, FN_IP15_23_21,
5700*4882a593Smuzhiyun GP_7_1_FN, FN_IP15_20_18,
5701*4882a593Smuzhiyun GP_7_0_FN, FN_IP15_17_15 ))
5702*4882a593Smuzhiyun },
5703*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
5704*4882a593Smuzhiyun GROUP(1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1,
5705*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
5706*4882a593Smuzhiyun GROUP(
5707*4882a593Smuzhiyun /* IP0_31 [1] */
5708*4882a593Smuzhiyun 0, 0,
5709*4882a593Smuzhiyun /* IP0_30_29 [2] */
5710*4882a593Smuzhiyun FN_A6, FN_MSIOF1_SCK,
5711*4882a593Smuzhiyun 0, 0,
5712*4882a593Smuzhiyun /* IP0_28_27 [2] */
5713*4882a593Smuzhiyun FN_A5, FN_MSIOF0_RXD_B,
5714*4882a593Smuzhiyun 0, 0,
5715*4882a593Smuzhiyun /* IP0_26_25 [2] */
5716*4882a593Smuzhiyun FN_A4, FN_MSIOF0_TXD_B,
5717*4882a593Smuzhiyun 0, 0,
5718*4882a593Smuzhiyun /* IP0_24_23 [2] */
5719*4882a593Smuzhiyun FN_A3, FN_MSIOF0_SS2_B,
5720*4882a593Smuzhiyun 0, 0,
5721*4882a593Smuzhiyun /* IP0_22_21 [2] */
5722*4882a593Smuzhiyun FN_A2, FN_MSIOF0_SS1_B,
5723*4882a593Smuzhiyun 0, 0,
5724*4882a593Smuzhiyun /* IP0_20_19 [2] */
5725*4882a593Smuzhiyun FN_A1, FN_MSIOF0_SYNC_B,
5726*4882a593Smuzhiyun 0, 0,
5727*4882a593Smuzhiyun /* IP0_18_16 [3] */
5728*4882a593Smuzhiyun FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
5729*4882a593Smuzhiyun 0, 0, 0,
5730*4882a593Smuzhiyun /* IP0_15 [1] */
5731*4882a593Smuzhiyun FN_D15, 0,
5732*4882a593Smuzhiyun /* IP0_14 [1] */
5733*4882a593Smuzhiyun FN_D14, 0,
5734*4882a593Smuzhiyun /* IP0_13 [1] */
5735*4882a593Smuzhiyun FN_D13, 0,
5736*4882a593Smuzhiyun /* IP0_12 [1] */
5737*4882a593Smuzhiyun FN_D12, 0,
5738*4882a593Smuzhiyun /* IP0_11 [1] */
5739*4882a593Smuzhiyun FN_D11, 0,
5740*4882a593Smuzhiyun /* IP0_10 [1] */
5741*4882a593Smuzhiyun FN_D10, 0,
5742*4882a593Smuzhiyun /* IP0_9 [1] */
5743*4882a593Smuzhiyun FN_D9, 0,
5744*4882a593Smuzhiyun /* IP0_8 [1] */
5745*4882a593Smuzhiyun FN_D8, 0,
5746*4882a593Smuzhiyun /* IP0_7 [1] */
5747*4882a593Smuzhiyun FN_D7, 0,
5748*4882a593Smuzhiyun /* IP0_6 [1] */
5749*4882a593Smuzhiyun FN_D6, 0,
5750*4882a593Smuzhiyun /* IP0_5 [1] */
5751*4882a593Smuzhiyun FN_D5, 0,
5752*4882a593Smuzhiyun /* IP0_4 [1] */
5753*4882a593Smuzhiyun FN_D4, 0,
5754*4882a593Smuzhiyun /* IP0_3 [1] */
5755*4882a593Smuzhiyun FN_D3, 0,
5756*4882a593Smuzhiyun /* IP0_2 [1] */
5757*4882a593Smuzhiyun FN_D2, 0,
5758*4882a593Smuzhiyun /* IP0_1 [1] */
5759*4882a593Smuzhiyun FN_D1, 0,
5760*4882a593Smuzhiyun /* IP0_0 [1] */
5761*4882a593Smuzhiyun FN_D0, 0, ))
5762*4882a593Smuzhiyun },
5763*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
5764*4882a593Smuzhiyun GROUP(3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2),
5765*4882a593Smuzhiyun GROUP(
5766*4882a593Smuzhiyun /* IP1_31_29 [3] */
5767*4882a593Smuzhiyun FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
5768*4882a593Smuzhiyun 0, 0, 0,
5769*4882a593Smuzhiyun /* IP1_28_26 [3] */
5770*4882a593Smuzhiyun FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
5771*4882a593Smuzhiyun 0, 0, 0, 0,
5772*4882a593Smuzhiyun /* IP1_25_23 [3] */
5773*4882a593Smuzhiyun FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
5774*4882a593Smuzhiyun 0, 0, 0,
5775*4882a593Smuzhiyun /* IP1_22_20 [3] */
5776*4882a593Smuzhiyun FN_A15, FN_BPFCLK_C,
5777*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0,
5778*4882a593Smuzhiyun /* IP1_19_17 [3] */
5779*4882a593Smuzhiyun FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
5780*4882a593Smuzhiyun 0, 0, 0,
5781*4882a593Smuzhiyun /* IP1_16_14 [3] */
5782*4882a593Smuzhiyun FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
5783*4882a593Smuzhiyun 0, 0, 0, 0,
5784*4882a593Smuzhiyun /* IP1_13_11 [3] */
5785*4882a593Smuzhiyun FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
5786*4882a593Smuzhiyun 0, 0, 0, 0,
5787*4882a593Smuzhiyun /* IP1_10_8 [3] */
5788*4882a593Smuzhiyun FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
5789*4882a593Smuzhiyun 0, 0, 0, 0,
5790*4882a593Smuzhiyun /* IP1_7_6 [2] */
5791*4882a593Smuzhiyun FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
5792*4882a593Smuzhiyun /* IP1_5_4 [2] */
5793*4882a593Smuzhiyun FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
5794*4882a593Smuzhiyun /* IP1_3_2 [2] */
5795*4882a593Smuzhiyun FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
5796*4882a593Smuzhiyun /* IP1_1_0 [2] */
5797*4882a593Smuzhiyun FN_A7, FN_MSIOF1_SYNC,
5798*4882a593Smuzhiyun 0, 0, ))
5799*4882a593Smuzhiyun },
5800*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5801*4882a593Smuzhiyun GROUP(2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3),
5802*4882a593Smuzhiyun GROUP(
5803*4882a593Smuzhiyun /* IP2_31_30 [2] */
5804*4882a593Smuzhiyun 0, 0, 0, 0,
5805*4882a593Smuzhiyun /* IP2_29_27 [3] */
5806*4882a593Smuzhiyun FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
5807*4882a593Smuzhiyun FN_ATAG0_N, 0, FN_EX_WAIT1,
5808*4882a593Smuzhiyun 0, 0,
5809*4882a593Smuzhiyun /* IP2_26_25 [2] */
5810*4882a593Smuzhiyun FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
5811*4882a593Smuzhiyun /* IP2_24_23 [2] */
5812*4882a593Smuzhiyun FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
5813*4882a593Smuzhiyun /* IP2_22_21 [2] */
5814*4882a593Smuzhiyun FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
5815*4882a593Smuzhiyun /* IP2_20_19 [2] */
5816*4882a593Smuzhiyun FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
5817*4882a593Smuzhiyun /* IP2_18_16 [3] */
5818*4882a593Smuzhiyun FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
5819*4882a593Smuzhiyun 0, 0,
5820*4882a593Smuzhiyun /* IP2_15_13 [3] */
5821*4882a593Smuzhiyun FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
5822*4882a593Smuzhiyun 0, 0, 0,
5823*4882a593Smuzhiyun /* IP2_12_10 [3] */
5824*4882a593Smuzhiyun FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
5825*4882a593Smuzhiyun 0, 0, 0,
5826*4882a593Smuzhiyun /* IP2_9_7 [3] */
5827*4882a593Smuzhiyun FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
5828*4882a593Smuzhiyun 0, 0, 0,
5829*4882a593Smuzhiyun /* IP2_6_5 [2] */
5830*4882a593Smuzhiyun FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
5831*4882a593Smuzhiyun /* IP2_4_3 [2] */
5832*4882a593Smuzhiyun FN_A20, FN_SPCLK, 0, 0,
5833*4882a593Smuzhiyun /* IP2_2_0 [3] */
5834*4882a593Smuzhiyun FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
5835*4882a593Smuzhiyun FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, ))
5836*4882a593Smuzhiyun },
5837*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5838*4882a593Smuzhiyun GROUP(1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3),
5839*4882a593Smuzhiyun GROUP(
5840*4882a593Smuzhiyun /* IP3_31 [1] */
5841*4882a593Smuzhiyun 0, 0,
5842*4882a593Smuzhiyun /* IP3_30_28 [3] */
5843*4882a593Smuzhiyun FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
5844*4882a593Smuzhiyun FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
5845*4882a593Smuzhiyun 0, 0, 0,
5846*4882a593Smuzhiyun /* IP3_27_25 [3] */
5847*4882a593Smuzhiyun FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
5848*4882a593Smuzhiyun FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
5849*4882a593Smuzhiyun 0, 0, 0,
5850*4882a593Smuzhiyun /* IP3_24_22 [3] */
5851*4882a593Smuzhiyun FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
5852*4882a593Smuzhiyun FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
5853*4882a593Smuzhiyun /* IP3_21_20 [2] */
5854*4882a593Smuzhiyun FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
5855*4882a593Smuzhiyun /* IP3_19_18 [2] */
5856*4882a593Smuzhiyun FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
5857*4882a593Smuzhiyun /* IP3_17_16 [2] */
5858*4882a593Smuzhiyun FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
5859*4882a593Smuzhiyun /* IP3_15_14 [2] */
5860*4882a593Smuzhiyun FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
5861*4882a593Smuzhiyun /* IP3_13_12 [2] */
5862*4882a593Smuzhiyun FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
5863*4882a593Smuzhiyun /* IP3_11_9 [3] */
5864*4882a593Smuzhiyun FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
5865*4882a593Smuzhiyun 0, 0, 0,
5866*4882a593Smuzhiyun /* IP3_8_6 [3] */
5867*4882a593Smuzhiyun FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
5868*4882a593Smuzhiyun FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
5869*4882a593Smuzhiyun /* IP3_5_3 [3] */
5870*4882a593Smuzhiyun FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
5871*4882a593Smuzhiyun FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
5872*4882a593Smuzhiyun /* IP3_2_0 [3] */
5873*4882a593Smuzhiyun FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
5874*4882a593Smuzhiyun 0, 0, 0, ))
5875*4882a593Smuzhiyun },
5876*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5877*4882a593Smuzhiyun GROUP(1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2,
5878*4882a593Smuzhiyun 3, 3, 2),
5879*4882a593Smuzhiyun GROUP(
5880*4882a593Smuzhiyun /* IP4_31 [1] */
5881*4882a593Smuzhiyun 0, 0,
5882*4882a593Smuzhiyun /* IP4_30_28 [3] */
5883*4882a593Smuzhiyun FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
5884*4882a593Smuzhiyun FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
5885*4882a593Smuzhiyun 0, 0,
5886*4882a593Smuzhiyun /* IP4_27_26 [2] */
5887*4882a593Smuzhiyun FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
5888*4882a593Smuzhiyun /* IP4_25_24 [2] */
5889*4882a593Smuzhiyun FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
5890*4882a593Smuzhiyun /* IP4_23_22 [2] */
5891*4882a593Smuzhiyun FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
5892*4882a593Smuzhiyun /* IP4_21 [1] */
5893*4882a593Smuzhiyun FN_SSI_SDATA3, 0,
5894*4882a593Smuzhiyun /* IP4_20 [1] */
5895*4882a593Smuzhiyun FN_SSI_WS34, 0,
5896*4882a593Smuzhiyun /* IP4_19 [1] */
5897*4882a593Smuzhiyun FN_SSI_SCK34, 0,
5898*4882a593Smuzhiyun /* IP4_18_16 [3] */
5899*4882a593Smuzhiyun FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
5900*4882a593Smuzhiyun 0, 0, 0, 0,
5901*4882a593Smuzhiyun /* IP4_15_13 [3] */
5902*4882a593Smuzhiyun FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
5903*4882a593Smuzhiyun FN_GLO_Q1_D, FN_HCTS1_N_E,
5904*4882a593Smuzhiyun 0, 0,
5905*4882a593Smuzhiyun /* IP4_12_10 [3] */
5906*4882a593Smuzhiyun FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
5907*4882a593Smuzhiyun 0, 0, 0,
5908*4882a593Smuzhiyun /* IP4_9_8 [2] */
5909*4882a593Smuzhiyun FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
5910*4882a593Smuzhiyun /* IP4_7_5 [3] */
5911*4882a593Smuzhiyun FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
5912*4882a593Smuzhiyun FN_GLO_I1_D, 0, 0, 0,
5913*4882a593Smuzhiyun /* IP4_4_2 [3] */
5914*4882a593Smuzhiyun FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
5915*4882a593Smuzhiyun FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
5916*4882a593Smuzhiyun 0, 0, 0,
5917*4882a593Smuzhiyun /* IP4_1_0 [2] */
5918*4882a593Smuzhiyun FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
5919*4882a593Smuzhiyun ))
5920*4882a593Smuzhiyun },
5921*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5922*4882a593Smuzhiyun GROUP(3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3),
5923*4882a593Smuzhiyun GROUP(
5924*4882a593Smuzhiyun /* IP5_31_29 [3] */
5925*4882a593Smuzhiyun FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
5926*4882a593Smuzhiyun 0, 0, 0, 0, 0,
5927*4882a593Smuzhiyun /* IP5_28_26 [3] */
5928*4882a593Smuzhiyun FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
5929*4882a593Smuzhiyun 0, 0, 0, 0,
5930*4882a593Smuzhiyun /* IP5_25_24 [2] */
5931*4882a593Smuzhiyun FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
5932*4882a593Smuzhiyun /* IP5_23_22 [2] */
5933*4882a593Smuzhiyun FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
5934*4882a593Smuzhiyun /* IP5_21_20 [2] */
5935*4882a593Smuzhiyun FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
5936*4882a593Smuzhiyun /* IP5_19_17 [3] */
5937*4882a593Smuzhiyun FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
5938*4882a593Smuzhiyun 0, 0, 0, 0,
5939*4882a593Smuzhiyun /* IP5_16_15 [2] */
5940*4882a593Smuzhiyun FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
5941*4882a593Smuzhiyun /* IP5_14_12 [3] */
5942*4882a593Smuzhiyun FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
5943*4882a593Smuzhiyun 0, 0, 0, 0,
5944*4882a593Smuzhiyun /* IP5_11_9 [3] */
5945*4882a593Smuzhiyun FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
5946*4882a593Smuzhiyun 0, 0, 0, 0,
5947*4882a593Smuzhiyun /* IP5_8_6 [3] */
5948*4882a593Smuzhiyun FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
5949*4882a593Smuzhiyun FN_MSIOF2_RXD_D, FN_VI1_R5_B,
5950*4882a593Smuzhiyun 0, 0,
5951*4882a593Smuzhiyun /* IP5_5_3 [3] */
5952*4882a593Smuzhiyun FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
5953*4882a593Smuzhiyun FN_MSIOF2_SS1_D, FN_VI1_R4_B,
5954*4882a593Smuzhiyun 0, 0,
5955*4882a593Smuzhiyun /* IP5_2_0 [3] */
5956*4882a593Smuzhiyun FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
5957*4882a593Smuzhiyun FN_MSIOF2_TXD_D, FN_VI1_R3_B,
5958*4882a593Smuzhiyun 0, 0, ))
5959*4882a593Smuzhiyun },
5960*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5961*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3),
5962*4882a593Smuzhiyun GROUP(
5963*4882a593Smuzhiyun /* IP6_31_30 [2] */
5964*4882a593Smuzhiyun 0, 0, 0, 0,
5965*4882a593Smuzhiyun /* IP6_29_27 [3] */
5966*4882a593Smuzhiyun FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
5967*4882a593Smuzhiyun FN_GPS_SIGN_C, FN_GPS_SIGN_D,
5968*4882a593Smuzhiyun 0, 0, 0,
5969*4882a593Smuzhiyun /* IP6_26_24 [3] */
5970*4882a593Smuzhiyun FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
5971*4882a593Smuzhiyun FN_GPS_CLK_C, FN_GPS_CLK_D,
5972*4882a593Smuzhiyun 0, 0, 0,
5973*4882a593Smuzhiyun /* IP6_23_21 [3] */
5974*4882a593Smuzhiyun FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
5975*4882a593Smuzhiyun FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
5976*4882a593Smuzhiyun 0, 0, 0,
5977*4882a593Smuzhiyun /* IP6_20_19 [2] */
5978*4882a593Smuzhiyun FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
5979*4882a593Smuzhiyun /* IP6_18_16 [3] */
5980*4882a593Smuzhiyun FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
5981*4882a593Smuzhiyun FN_INTC_IRQ4_N, 0, 0, 0,
5982*4882a593Smuzhiyun /* IP6_15_14 [2] */
5983*4882a593Smuzhiyun FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
5984*4882a593Smuzhiyun /* IP6_13_12 [2] */
5985*4882a593Smuzhiyun FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
5986*4882a593Smuzhiyun /* IP6_11_10 [2] */
5987*4882a593Smuzhiyun FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
5988*4882a593Smuzhiyun /* IP6_9_8 [2] */
5989*4882a593Smuzhiyun FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
5990*4882a593Smuzhiyun /* IP6_7_6 [2] */
5991*4882a593Smuzhiyun FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
5992*4882a593Smuzhiyun /* IP6_5_3 [3] */
5993*4882a593Smuzhiyun FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
5994*4882a593Smuzhiyun FN_SCIFA2_RXD, FN_FMIN_E,
5995*4882a593Smuzhiyun 0, 0,
5996*4882a593Smuzhiyun /* IP6_2_0 [3] */
5997*4882a593Smuzhiyun FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
5998*4882a593Smuzhiyun FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
5999*4882a593Smuzhiyun 0, 0, ))
6000*4882a593Smuzhiyun },
6001*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
6002*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3),
6003*4882a593Smuzhiyun GROUP(
6004*4882a593Smuzhiyun /* IP7_31_30 [2] */
6005*4882a593Smuzhiyun 0, 0, 0, 0,
6006*4882a593Smuzhiyun /* IP7_29_27 [3] */
6007*4882a593Smuzhiyun FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
6008*4882a593Smuzhiyun FN_SCIFA1_SCK, FN_SSI_SCK78_B,
6009*4882a593Smuzhiyun 0, 0,
6010*4882a593Smuzhiyun /* IP7_26_24 [3] */
6011*4882a593Smuzhiyun FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
6012*4882a593Smuzhiyun FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
6013*4882a593Smuzhiyun 0, 0,
6014*4882a593Smuzhiyun /* IP7_23_21 [3] */
6015*4882a593Smuzhiyun FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
6016*4882a593Smuzhiyun FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
6017*4882a593Smuzhiyun 0, 0,
6018*4882a593Smuzhiyun /* IP7_20_19 [2] */
6019*4882a593Smuzhiyun FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
6020*4882a593Smuzhiyun /* IP7_18_17 [2] */
6021*4882a593Smuzhiyun FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
6022*4882a593Smuzhiyun /* IP7_16_15 [2] */
6023*4882a593Smuzhiyun FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
6024*4882a593Smuzhiyun /* IP7_14_13 [2] */
6025*4882a593Smuzhiyun FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
6026*4882a593Smuzhiyun /* IP7_12_11 [2] */
6027*4882a593Smuzhiyun FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
6028*4882a593Smuzhiyun /* IP7_10_9 [2] */
6029*4882a593Smuzhiyun FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
6030*4882a593Smuzhiyun /* IP7_8_6 [3] */
6031*4882a593Smuzhiyun FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
6032*4882a593Smuzhiyun FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
6033*4882a593Smuzhiyun 0, 0,
6034*4882a593Smuzhiyun /* IP7_5_3 [3] */
6035*4882a593Smuzhiyun FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
6036*4882a593Smuzhiyun FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
6037*4882a593Smuzhiyun 0, 0,
6038*4882a593Smuzhiyun /* IP7_2_0 [3] */
6039*4882a593Smuzhiyun FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
6040*4882a593Smuzhiyun FN_SCIF_CLK_B, FN_GPS_MAG_D,
6041*4882a593Smuzhiyun 0, 0, ))
6042*4882a593Smuzhiyun },
6043*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
6044*4882a593Smuzhiyun GROUP(1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3),
6045*4882a593Smuzhiyun GROUP(
6046*4882a593Smuzhiyun /* IP8_31 [1] */
6047*4882a593Smuzhiyun 0, 0,
6048*4882a593Smuzhiyun /* IP8_30_28 [3] */
6049*4882a593Smuzhiyun FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
6050*4882a593Smuzhiyun 0, 0, 0,
6051*4882a593Smuzhiyun /* IP8_27_26 [2] */
6052*4882a593Smuzhiyun FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
6053*4882a593Smuzhiyun /* IP8_25_24 [2] */
6054*4882a593Smuzhiyun FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
6055*4882a593Smuzhiyun /* IP8_23_21 [3] */
6056*4882a593Smuzhiyun FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
6057*4882a593Smuzhiyun FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
6058*4882a593Smuzhiyun 0, 0,
6059*4882a593Smuzhiyun /* IP8_20_18 [3] */
6060*4882a593Smuzhiyun FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
6061*4882a593Smuzhiyun FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
6062*4882a593Smuzhiyun 0, 0,
6063*4882a593Smuzhiyun /* IP8_17_15 [3] */
6064*4882a593Smuzhiyun FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
6065*4882a593Smuzhiyun FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
6066*4882a593Smuzhiyun 0, 0,
6067*4882a593Smuzhiyun /* IP8_14_12 [3] */
6068*4882a593Smuzhiyun FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
6069*4882a593Smuzhiyun FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
6070*4882a593Smuzhiyun 0, 0, 0,
6071*4882a593Smuzhiyun /* IP8_11_9 [3] */
6072*4882a593Smuzhiyun FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
6073*4882a593Smuzhiyun FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
6074*4882a593Smuzhiyun 0, 0, 0,
6075*4882a593Smuzhiyun /* IP8_8_6 [3] */
6076*4882a593Smuzhiyun FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
6077*4882a593Smuzhiyun FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
6078*4882a593Smuzhiyun 0, 0,
6079*4882a593Smuzhiyun /* IP8_5_3 [3] */
6080*4882a593Smuzhiyun FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
6081*4882a593Smuzhiyun FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
6082*4882a593Smuzhiyun 0, 0,
6083*4882a593Smuzhiyun /* IP8_2_0 [3] */
6084*4882a593Smuzhiyun FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
6085*4882a593Smuzhiyun 0, 0, 0, ))
6086*4882a593Smuzhiyun },
6087*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
6088*4882a593Smuzhiyun GROUP(3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3,
6089*4882a593Smuzhiyun 1, 1, 3, 3),
6090*4882a593Smuzhiyun GROUP(
6091*4882a593Smuzhiyun /* IP9_31_29 [3] */
6092*4882a593Smuzhiyun FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
6093*4882a593Smuzhiyun FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
6094*4882a593Smuzhiyun /* IP9_28_27 [2] */
6095*4882a593Smuzhiyun FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
6096*4882a593Smuzhiyun /* IP9_26_25 [2] */
6097*4882a593Smuzhiyun FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
6098*4882a593Smuzhiyun /* IP9_24_23 [2] */
6099*4882a593Smuzhiyun FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
6100*4882a593Smuzhiyun /* IP9_22_21 [2] */
6101*4882a593Smuzhiyun FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
6102*4882a593Smuzhiyun /* IP9_20_19 [2] */
6103*4882a593Smuzhiyun FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
6104*4882a593Smuzhiyun /* IP9_18_17 [2] */
6105*4882a593Smuzhiyun FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
6106*4882a593Smuzhiyun /* IP9_16 [1] */
6107*4882a593Smuzhiyun FN_DU1_DISP, FN_QPOLA,
6108*4882a593Smuzhiyun /* IP9_15_13 [3] */
6109*4882a593Smuzhiyun FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
6110*4882a593Smuzhiyun FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
6111*4882a593Smuzhiyun 0, 0, 0,
6112*4882a593Smuzhiyun /* IP9_12 [1] */
6113*4882a593Smuzhiyun FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
6114*4882a593Smuzhiyun /* IP9_11 [1] */
6115*4882a593Smuzhiyun FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
6116*4882a593Smuzhiyun /* IP9_10_8 [3] */
6117*4882a593Smuzhiyun FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
6118*4882a593Smuzhiyun FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
6119*4882a593Smuzhiyun 0, 0,
6120*4882a593Smuzhiyun /* IP9_7 [1] */
6121*4882a593Smuzhiyun FN_DU1_DOTCLKOUT0, FN_QCLK,
6122*4882a593Smuzhiyun /* IP9_6 [1] */
6123*4882a593Smuzhiyun FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
6124*4882a593Smuzhiyun /* IP9_5_3 [3] */
6125*4882a593Smuzhiyun FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
6126*4882a593Smuzhiyun FN_SCIF3_SCK, FN_SCIFA3_SCK,
6127*4882a593Smuzhiyun 0, 0, 0,
6128*4882a593Smuzhiyun /* IP9_2_0 [3] */
6129*4882a593Smuzhiyun FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
6130*4882a593Smuzhiyun 0, 0, 0, ))
6131*4882a593Smuzhiyun },
6132*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
6133*4882a593Smuzhiyun GROUP(3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3),
6134*4882a593Smuzhiyun GROUP(
6135*4882a593Smuzhiyun /* IP10_31_29 [3] */
6136*4882a593Smuzhiyun FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
6137*4882a593Smuzhiyun 0, 0, 0,
6138*4882a593Smuzhiyun /* IP10_28_27 [2] */
6139*4882a593Smuzhiyun FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
6140*4882a593Smuzhiyun /* IP10_26_25 [2] */
6141*4882a593Smuzhiyun FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
6142*4882a593Smuzhiyun /* IP10_24_22 [3] */
6143*4882a593Smuzhiyun FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
6144*4882a593Smuzhiyun 0, 0, 0,
6145*4882a593Smuzhiyun /* IP10_21_19 [3] */
6146*4882a593Smuzhiyun FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
6147*4882a593Smuzhiyun FN_TS_SDATA0_C, FN_ATACS11_N,
6148*4882a593Smuzhiyun 0, 0, 0,
6149*4882a593Smuzhiyun /* IP10_18_17 [2] */
6150*4882a593Smuzhiyun FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
6151*4882a593Smuzhiyun /* IP10_16_15 [2] */
6152*4882a593Smuzhiyun FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
6153*4882a593Smuzhiyun /* IP10_14_12 [3] */
6154*4882a593Smuzhiyun FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
6155*4882a593Smuzhiyun FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
6156*4882a593Smuzhiyun /* IP10_11_9 [3] */
6157*4882a593Smuzhiyun FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
6158*4882a593Smuzhiyun FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
6159*4882a593Smuzhiyun 0, 0,
6160*4882a593Smuzhiyun /* IP10_8_6 [3] */
6161*4882a593Smuzhiyun FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
6162*4882a593Smuzhiyun FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
6163*4882a593Smuzhiyun /* IP10_5_3 [3] */
6164*4882a593Smuzhiyun FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
6165*4882a593Smuzhiyun FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
6166*4882a593Smuzhiyun /* IP10_2_0 [3] */
6167*4882a593Smuzhiyun FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
6168*4882a593Smuzhiyun FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, ))
6169*4882a593Smuzhiyun },
6170*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
6171*4882a593Smuzhiyun GROUP(2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2,
6172*4882a593Smuzhiyun 2, 3, 3, 3, 3, 3),
6173*4882a593Smuzhiyun GROUP(
6174*4882a593Smuzhiyun /* IP11_31_30 [2] */
6175*4882a593Smuzhiyun FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
6176*4882a593Smuzhiyun /* IP11_29_28 [2] */
6177*4882a593Smuzhiyun FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
6178*4882a593Smuzhiyun /* IP11_27 [1] */
6179*4882a593Smuzhiyun FN_VI1_DATA7, FN_AVB_MDC,
6180*4882a593Smuzhiyun /* IP11_26 [1] */
6181*4882a593Smuzhiyun FN_VI1_DATA6, FN_AVB_MAGIC,
6182*4882a593Smuzhiyun /* IP11_25 [1] */
6183*4882a593Smuzhiyun FN_VI1_DATA5, FN_AVB_RX_DV,
6184*4882a593Smuzhiyun /* IP11_24 [1] */
6185*4882a593Smuzhiyun FN_VI1_DATA4, FN_AVB_MDIO,
6186*4882a593Smuzhiyun /* IP11_23 [1] */
6187*4882a593Smuzhiyun FN_VI1_DATA3, FN_AVB_RX_ER,
6188*4882a593Smuzhiyun /* IP11_22 [1] */
6189*4882a593Smuzhiyun FN_VI1_DATA2, FN_AVB_RXD7,
6190*4882a593Smuzhiyun /* IP11_21 [1] */
6191*4882a593Smuzhiyun FN_VI1_DATA1, FN_AVB_RXD6,
6192*4882a593Smuzhiyun /* IP11_20 [1] */
6193*4882a593Smuzhiyun FN_VI1_DATA0, FN_AVB_RXD5,
6194*4882a593Smuzhiyun /* IP11_19 [1] */
6195*4882a593Smuzhiyun FN_VI1_CLK, FN_AVB_RXD4,
6196*4882a593Smuzhiyun /* IP11_18_17 [2] */
6197*4882a593Smuzhiyun FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
6198*4882a593Smuzhiyun /* IP11_16_15 [2] */
6199*4882a593Smuzhiyun FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
6200*4882a593Smuzhiyun /* IP11_14_12 [3] */
6201*4882a593Smuzhiyun FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
6202*4882a593Smuzhiyun FN_RX4_B, FN_SCIFA4_RXD_B,
6203*4882a593Smuzhiyun 0, 0, 0,
6204*4882a593Smuzhiyun /* IP11_11_9 [3] */
6205*4882a593Smuzhiyun FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
6206*4882a593Smuzhiyun FN_TX4_B, FN_SCIFA4_TXD_B,
6207*4882a593Smuzhiyun 0, 0, 0,
6208*4882a593Smuzhiyun /* IP11_8_6 [3] */
6209*4882a593Smuzhiyun FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
6210*4882a593Smuzhiyun FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
6211*4882a593Smuzhiyun /* IP11_5_3 [3] */
6212*4882a593Smuzhiyun FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
6213*4882a593Smuzhiyun 0, 0, 0,
6214*4882a593Smuzhiyun /* IP11_2_0 [3] */
6215*4882a593Smuzhiyun FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
6216*4882a593Smuzhiyun FN_I2C1_SDA_D, 0, 0, 0, ))
6217*4882a593Smuzhiyun },
6218*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
6219*4882a593Smuzhiyun GROUP(2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2),
6220*4882a593Smuzhiyun GROUP(
6221*4882a593Smuzhiyun /* IP12_31_30 [2] */
6222*4882a593Smuzhiyun 0, 0, 0, 0,
6223*4882a593Smuzhiyun /* IP12_29_27 [3] */
6224*4882a593Smuzhiyun FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
6225*4882a593Smuzhiyun FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
6226*4882a593Smuzhiyun 0, 0, 0,
6227*4882a593Smuzhiyun /* IP12_26_24 [3] */
6228*4882a593Smuzhiyun FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
6229*4882a593Smuzhiyun FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
6230*4882a593Smuzhiyun 0, 0, 0,
6231*4882a593Smuzhiyun /* IP12_23_22 [2] */
6232*4882a593Smuzhiyun FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
6233*4882a593Smuzhiyun /* IP12_21_20 [2] */
6234*4882a593Smuzhiyun FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
6235*4882a593Smuzhiyun /* IP12_19_18 [2] */
6236*4882a593Smuzhiyun FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
6237*4882a593Smuzhiyun /* IP12_17_16 [2] */
6238*4882a593Smuzhiyun FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
6239*4882a593Smuzhiyun /* IP12_15_13 [3] */
6240*4882a593Smuzhiyun FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
6241*4882a593Smuzhiyun FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
6242*4882a593Smuzhiyun 0, 0, 0,
6243*4882a593Smuzhiyun /* IP12_12_10 [3] */
6244*4882a593Smuzhiyun FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
6245*4882a593Smuzhiyun FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
6246*4882a593Smuzhiyun 0, 0, 0,
6247*4882a593Smuzhiyun /* IP12_9_7 [3] */
6248*4882a593Smuzhiyun FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
6249*4882a593Smuzhiyun FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
6250*4882a593Smuzhiyun 0, 0, 0,
6251*4882a593Smuzhiyun /* IP12_6_4 [3] */
6252*4882a593Smuzhiyun FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
6253*4882a593Smuzhiyun FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
6254*4882a593Smuzhiyun 0, 0, 0,
6255*4882a593Smuzhiyun /* IP12_3_2 [2] */
6256*4882a593Smuzhiyun FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
6257*4882a593Smuzhiyun /* IP12_1_0 [2] */
6258*4882a593Smuzhiyun FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, ))
6259*4882a593Smuzhiyun },
6260*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
6261*4882a593Smuzhiyun GROUP(1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1,
6262*4882a593Smuzhiyun 1, 1, 1, 3, 2, 2, 3),
6263*4882a593Smuzhiyun GROUP(
6264*4882a593Smuzhiyun /* IP13_31 [1] */
6265*4882a593Smuzhiyun 0, 0,
6266*4882a593Smuzhiyun /* IP13_30_28 [3] */
6267*4882a593Smuzhiyun FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
6268*4882a593Smuzhiyun 0, 0, 0, 0,
6269*4882a593Smuzhiyun /* IP13_27 [1] */
6270*4882a593Smuzhiyun FN_SD1_DATA3, FN_IERX_B,
6271*4882a593Smuzhiyun /* IP13_26 [1] */
6272*4882a593Smuzhiyun FN_SD1_DATA2, FN_IECLK_B,
6273*4882a593Smuzhiyun /* IP13_25 [1] */
6274*4882a593Smuzhiyun FN_SD1_DATA1, FN_IETX_B,
6275*4882a593Smuzhiyun /* IP13_24_23 [2] */
6276*4882a593Smuzhiyun FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
6277*4882a593Smuzhiyun /* IP13_22 [1] */
6278*4882a593Smuzhiyun FN_SD1_CMD, FN_REMOCON_B,
6279*4882a593Smuzhiyun /* IP13_21_19 [3] */
6280*4882a593Smuzhiyun FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
6281*4882a593Smuzhiyun FN_SCIFA5_RXD_B, FN_RX3_C,
6282*4882a593Smuzhiyun 0, 0,
6283*4882a593Smuzhiyun /* IP13_18_16 [3] */
6284*4882a593Smuzhiyun FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
6285*4882a593Smuzhiyun FN_SCIFA5_TXD_B, FN_TX3_C,
6286*4882a593Smuzhiyun 0, 0,
6287*4882a593Smuzhiyun /* IP13_15 [1] */
6288*4882a593Smuzhiyun FN_SD0_DATA3, FN_SSL_B,
6289*4882a593Smuzhiyun /* IP13_14 [1] */
6290*4882a593Smuzhiyun FN_SD0_DATA2, FN_IO3_B,
6291*4882a593Smuzhiyun /* IP13_13 [1] */
6292*4882a593Smuzhiyun FN_SD0_DATA1, FN_IO2_B,
6293*4882a593Smuzhiyun /* IP13_12 [1] */
6294*4882a593Smuzhiyun FN_SD0_DATA0, FN_MISO_IO1_B,
6295*4882a593Smuzhiyun /* IP13_11 [1] */
6296*4882a593Smuzhiyun FN_SD0_CMD, FN_MOSI_IO0_B,
6297*4882a593Smuzhiyun /* IP13_10 [1] */
6298*4882a593Smuzhiyun FN_SD0_CLK, FN_SPCLK_B,
6299*4882a593Smuzhiyun /* IP13_9_7 [3] */
6300*4882a593Smuzhiyun FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
6301*4882a593Smuzhiyun FN_ADICHS2_B, FN_MSIOF0_TXD_C,
6302*4882a593Smuzhiyun 0, 0, 0,
6303*4882a593Smuzhiyun /* IP13_6_5 [2] */
6304*4882a593Smuzhiyun FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
6305*4882a593Smuzhiyun /* IP13_4_3 [2] */
6306*4882a593Smuzhiyun FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
6307*4882a593Smuzhiyun /* IP13_2_0 [3] */
6308*4882a593Smuzhiyun FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
6309*4882a593Smuzhiyun FN_ADICLK_B, FN_MSIOF0_SS1_C,
6310*4882a593Smuzhiyun 0, 0, 0, ))
6311*4882a593Smuzhiyun },
6312*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
6313*4882a593Smuzhiyun GROUP(3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1,
6314*4882a593Smuzhiyun 1, 1, 2),
6315*4882a593Smuzhiyun GROUP(
6316*4882a593Smuzhiyun /* IP14_31_29 [3] */
6317*4882a593Smuzhiyun FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
6318*4882a593Smuzhiyun FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
6319*4882a593Smuzhiyun /* IP14_28_26 [3] */
6320*4882a593Smuzhiyun FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
6321*4882a593Smuzhiyun FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
6322*4882a593Smuzhiyun /* IP14_25_23 [3] */
6323*4882a593Smuzhiyun FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
6324*4882a593Smuzhiyun 0, 0, 0,
6325*4882a593Smuzhiyun /* IP14_22_20 [3] */
6326*4882a593Smuzhiyun FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
6327*4882a593Smuzhiyun 0, 0, 0,
6328*4882a593Smuzhiyun /* IP14_19_17 [3] */
6329*4882a593Smuzhiyun FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
6330*4882a593Smuzhiyun FN_VI1_CLKENB_C, FN_VI1_G1_B,
6331*4882a593Smuzhiyun 0, 0,
6332*4882a593Smuzhiyun /* IP14_16_14 [3] */
6333*4882a593Smuzhiyun FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
6334*4882a593Smuzhiyun FN_VI1_CLK_C, FN_VI1_G0_B,
6335*4882a593Smuzhiyun 0, 0,
6336*4882a593Smuzhiyun /* IP14_13_11 [3] */
6337*4882a593Smuzhiyun FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
6338*4882a593Smuzhiyun 0, 0, 0,
6339*4882a593Smuzhiyun /* IP14_10_8 [3] */
6340*4882a593Smuzhiyun FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
6341*4882a593Smuzhiyun 0, 0, 0,
6342*4882a593Smuzhiyun /* IP14_7 [1] */
6343*4882a593Smuzhiyun FN_SD2_DATA3, FN_MMC_D3,
6344*4882a593Smuzhiyun /* IP14_6 [1] */
6345*4882a593Smuzhiyun FN_SD2_DATA2, FN_MMC_D2,
6346*4882a593Smuzhiyun /* IP14_5 [1] */
6347*4882a593Smuzhiyun FN_SD2_DATA1, FN_MMC_D1,
6348*4882a593Smuzhiyun /* IP14_4 [1] */
6349*4882a593Smuzhiyun FN_SD2_DATA0, FN_MMC_D0,
6350*4882a593Smuzhiyun /* IP14_3 [1] */
6351*4882a593Smuzhiyun FN_SD2_CMD, FN_MMC_CMD,
6352*4882a593Smuzhiyun /* IP14_2 [1] */
6353*4882a593Smuzhiyun FN_SD2_CLK, FN_MMC_CLK,
6354*4882a593Smuzhiyun /* IP14_1_0 [2] */
6355*4882a593Smuzhiyun FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, ))
6356*4882a593Smuzhiyun },
6357*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
6358*4882a593Smuzhiyun GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2),
6359*4882a593Smuzhiyun GROUP(
6360*4882a593Smuzhiyun /* IP15_31_30 [2] */
6361*4882a593Smuzhiyun 0, 0, 0, 0,
6362*4882a593Smuzhiyun /* IP15_29_27 [3] */
6363*4882a593Smuzhiyun FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
6364*4882a593Smuzhiyun FN_CAN0_TX_B, FN_VI1_DATA5_C,
6365*4882a593Smuzhiyun 0, 0,
6366*4882a593Smuzhiyun /* IP15_26_24 [3] */
6367*4882a593Smuzhiyun FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
6368*4882a593Smuzhiyun FN_CAN0_RX_B, FN_VI1_DATA4_C,
6369*4882a593Smuzhiyun 0, 0,
6370*4882a593Smuzhiyun /* IP15_23_21 [3] */
6371*4882a593Smuzhiyun FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
6372*4882a593Smuzhiyun FN_TCLK2, FN_VI1_DATA3_C, 0,
6373*4882a593Smuzhiyun /* IP15_20_18 [3] */
6374*4882a593Smuzhiyun FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
6375*4882a593Smuzhiyun 0, 0, 0,
6376*4882a593Smuzhiyun /* IP15_17_15 [3] */
6377*4882a593Smuzhiyun FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
6378*4882a593Smuzhiyun FN_TCLK1, FN_VI1_DATA1_C,
6379*4882a593Smuzhiyun 0, 0,
6380*4882a593Smuzhiyun /* IP15_14_12 [3] */
6381*4882a593Smuzhiyun FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
6382*4882a593Smuzhiyun FN_VI1_G7_B, FN_SCIFA3_SCK_C,
6383*4882a593Smuzhiyun 0, 0,
6384*4882a593Smuzhiyun /* IP15_11_9 [3] */
6385*4882a593Smuzhiyun FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
6386*4882a593Smuzhiyun FN_VI1_G6_B, FN_SCIFA3_RXD_C,
6387*4882a593Smuzhiyun 0, 0,
6388*4882a593Smuzhiyun /* IP15_8_6 [3] */
6389*4882a593Smuzhiyun FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
6390*4882a593Smuzhiyun FN_PWM5_B, FN_SCIFA3_TXD_C,
6391*4882a593Smuzhiyun 0, 0, 0,
6392*4882a593Smuzhiyun /* IP15_5_4 [2] */
6393*4882a593Smuzhiyun FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
6394*4882a593Smuzhiyun /* IP15_3_2 [2] */
6395*4882a593Smuzhiyun FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
6396*4882a593Smuzhiyun /* IP15_1_0 [2] */
6397*4882a593Smuzhiyun FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, ))
6398*4882a593Smuzhiyun },
6399*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
6400*4882a593Smuzhiyun GROUP(4, 4, 4, 4, 4, 2, 2, 2, 3, 3),
6401*4882a593Smuzhiyun GROUP(
6402*4882a593Smuzhiyun /* IP16_31_28 [4] */
6403*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6404*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6405*4882a593Smuzhiyun /* IP16_27_24 [4] */
6406*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6407*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6408*4882a593Smuzhiyun /* IP16_23_20 [4] */
6409*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6410*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6411*4882a593Smuzhiyun /* IP16_19_16 [4] */
6412*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6413*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6414*4882a593Smuzhiyun /* IP16_15_12 [4] */
6415*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6416*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
6417*4882a593Smuzhiyun /* IP16_11_10 [2] */
6418*4882a593Smuzhiyun FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
6419*4882a593Smuzhiyun /* IP16_9_8 [2] */
6420*4882a593Smuzhiyun FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
6421*4882a593Smuzhiyun /* IP16_7_6 [2] */
6422*4882a593Smuzhiyun FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
6423*4882a593Smuzhiyun /* IP16_5_3 [3] */
6424*4882a593Smuzhiyun FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
6425*4882a593Smuzhiyun FN_GLO_SS_C, FN_VI1_DATA7_C,
6426*4882a593Smuzhiyun 0, 0, 0,
6427*4882a593Smuzhiyun /* IP16_2_0 [3] */
6428*4882a593Smuzhiyun FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
6429*4882a593Smuzhiyun FN_GLO_SDATA_C, FN_VI1_DATA6_C,
6430*4882a593Smuzhiyun 0, 0, 0, ))
6431*4882a593Smuzhiyun },
6432*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
6433*4882a593Smuzhiyun GROUP(1, 2, 2, 2, 3, 2, 1, 1, 1, 1, 3, 2,
6434*4882a593Smuzhiyun 2, 2, 1, 2, 2, 2),
6435*4882a593Smuzhiyun GROUP(
6436*4882a593Smuzhiyun /* RESERVED [1] */
6437*4882a593Smuzhiyun 0, 0,
6438*4882a593Smuzhiyun /* SEL_SCIF1 [2] */
6439*4882a593Smuzhiyun FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
6440*4882a593Smuzhiyun /* SEL_SCIFB [2] */
6441*4882a593Smuzhiyun FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
6442*4882a593Smuzhiyun /* SEL_SCIFB2 [2] */
6443*4882a593Smuzhiyun FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
6444*4882a593Smuzhiyun FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
6445*4882a593Smuzhiyun /* SEL_SCIFB1 [3] */
6446*4882a593Smuzhiyun FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
6447*4882a593Smuzhiyun FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
6448*4882a593Smuzhiyun 0, 0, 0, 0,
6449*4882a593Smuzhiyun /* SEL_SCIFA1 [2] */
6450*4882a593Smuzhiyun FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
6451*4882a593Smuzhiyun /* SEL_SSI9 [1] */
6452*4882a593Smuzhiyun FN_SEL_SSI9_0, FN_SEL_SSI9_1,
6453*4882a593Smuzhiyun /* SEL_SCFA [1] */
6454*4882a593Smuzhiyun FN_SEL_SCFA_0, FN_SEL_SCFA_1,
6455*4882a593Smuzhiyun /* SEL_QSP [1] */
6456*4882a593Smuzhiyun FN_SEL_QSP_0, FN_SEL_QSP_1,
6457*4882a593Smuzhiyun /* SEL_SSI7 [1] */
6458*4882a593Smuzhiyun FN_SEL_SSI7_0, FN_SEL_SSI7_1,
6459*4882a593Smuzhiyun /* SEL_HSCIF1 [3] */
6460*4882a593Smuzhiyun FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
6461*4882a593Smuzhiyun FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
6462*4882a593Smuzhiyun 0, 0, 0,
6463*4882a593Smuzhiyun /* RESERVED [2] */
6464*4882a593Smuzhiyun 0, 0, 0, 0,
6465*4882a593Smuzhiyun /* SEL_VI1 [2] */
6466*4882a593Smuzhiyun FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
6467*4882a593Smuzhiyun /* RESERVED [2] */
6468*4882a593Smuzhiyun 0, 0, 0, 0,
6469*4882a593Smuzhiyun /* SEL_TMU [1] */
6470*4882a593Smuzhiyun FN_SEL_TMU1_0, FN_SEL_TMU1_1,
6471*4882a593Smuzhiyun /* SEL_LBS [2] */
6472*4882a593Smuzhiyun FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
6473*4882a593Smuzhiyun /* SEL_TSIF0 [2] */
6474*4882a593Smuzhiyun FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
6475*4882a593Smuzhiyun /* SEL_SOF0 [2] */
6476*4882a593Smuzhiyun FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, ))
6477*4882a593Smuzhiyun },
6478*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
6479*4882a593Smuzhiyun GROUP(3, 1, 1, 3, 2, 1, 1, 2, 2, 1, 3, 2,
6480*4882a593Smuzhiyun 1, 2, 2, 2, 1, 1, 1),
6481*4882a593Smuzhiyun GROUP(
6482*4882a593Smuzhiyun /* SEL_SCIF0 [3] */
6483*4882a593Smuzhiyun FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
6484*4882a593Smuzhiyun FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
6485*4882a593Smuzhiyun 0, 0, 0,
6486*4882a593Smuzhiyun /* RESERVED [1] */
6487*4882a593Smuzhiyun 0, 0,
6488*4882a593Smuzhiyun /* SEL_SCIF [1] */
6489*4882a593Smuzhiyun FN_SEL_SCIF_0, FN_SEL_SCIF_1,
6490*4882a593Smuzhiyun /* SEL_CAN0 [3] */
6491*4882a593Smuzhiyun FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
6492*4882a593Smuzhiyun FN_SEL_CAN0_4, FN_SEL_CAN0_5,
6493*4882a593Smuzhiyun 0, 0,
6494*4882a593Smuzhiyun /* SEL_CAN1 [2] */
6495*4882a593Smuzhiyun FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
6496*4882a593Smuzhiyun /* RESERVED [1] */
6497*4882a593Smuzhiyun 0, 0,
6498*4882a593Smuzhiyun /* SEL_SCIFA2 [1] */
6499*4882a593Smuzhiyun FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
6500*4882a593Smuzhiyun /* SEL_SCIF4 [2] */
6501*4882a593Smuzhiyun FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
6502*4882a593Smuzhiyun /* RESERVED [2] */
6503*4882a593Smuzhiyun 0, 0, 0, 0,
6504*4882a593Smuzhiyun /* SEL_ADG [1] */
6505*4882a593Smuzhiyun FN_SEL_ADG_0, FN_SEL_ADG_1,
6506*4882a593Smuzhiyun /* SEL_FM [3] */
6507*4882a593Smuzhiyun FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
6508*4882a593Smuzhiyun FN_SEL_FM_3, FN_SEL_FM_4,
6509*4882a593Smuzhiyun 0, 0, 0,
6510*4882a593Smuzhiyun /* SEL_SCIFA5 [2] */
6511*4882a593Smuzhiyun FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
6512*4882a593Smuzhiyun /* RESERVED [1] */
6513*4882a593Smuzhiyun 0, 0,
6514*4882a593Smuzhiyun /* SEL_GPS [2] */
6515*4882a593Smuzhiyun FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
6516*4882a593Smuzhiyun /* SEL_SCIFA4 [2] */
6517*4882a593Smuzhiyun FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
6518*4882a593Smuzhiyun /* SEL_SCIFA3 [2] */
6519*4882a593Smuzhiyun FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
6520*4882a593Smuzhiyun /* SEL_SIM [1] */
6521*4882a593Smuzhiyun FN_SEL_SIM_0, FN_SEL_SIM_1,
6522*4882a593Smuzhiyun /* RESERVED [1] */
6523*4882a593Smuzhiyun 0, 0,
6524*4882a593Smuzhiyun /* SEL_SSI8 [1] */
6525*4882a593Smuzhiyun FN_SEL_SSI8_0, FN_SEL_SSI8_1, ))
6526*4882a593Smuzhiyun },
6527*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
6528*4882a593Smuzhiyun GROUP(2, 2, 2, 2, 2, 2, 2, 2, 1, 1, 2, 2,
6529*4882a593Smuzhiyun 3, 2, 2, 2, 1),
6530*4882a593Smuzhiyun GROUP(
6531*4882a593Smuzhiyun /* SEL_HSCIF2 [2] */
6532*4882a593Smuzhiyun FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
6533*4882a593Smuzhiyun FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
6534*4882a593Smuzhiyun /* SEL_CANCLK [2] */
6535*4882a593Smuzhiyun FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
6536*4882a593Smuzhiyun FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
6537*4882a593Smuzhiyun /* SEL_IIC1 [2] */
6538*4882a593Smuzhiyun FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
6539*4882a593Smuzhiyun /* SEL_IIC0 [2] */
6540*4882a593Smuzhiyun FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
6541*4882a593Smuzhiyun /* SEL_I2C4 [2] */
6542*4882a593Smuzhiyun FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
6543*4882a593Smuzhiyun /* SEL_I2C3 [2] */
6544*4882a593Smuzhiyun FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
6545*4882a593Smuzhiyun /* SEL_SCIF3 [2] */
6546*4882a593Smuzhiyun FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
6547*4882a593Smuzhiyun /* SEL_IEB [2] */
6548*4882a593Smuzhiyun FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
6549*4882a593Smuzhiyun /* SEL_MMC [1] */
6550*4882a593Smuzhiyun FN_SEL_MMC_0, FN_SEL_MMC_1,
6551*4882a593Smuzhiyun /* SEL_SCIF5 [1] */
6552*4882a593Smuzhiyun FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
6553*4882a593Smuzhiyun /* RESERVED [2] */
6554*4882a593Smuzhiyun 0, 0, 0, 0,
6555*4882a593Smuzhiyun /* SEL_I2C2 [2] */
6556*4882a593Smuzhiyun FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
6557*4882a593Smuzhiyun /* SEL_I2C1 [3] */
6558*4882a593Smuzhiyun FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
6559*4882a593Smuzhiyun FN_SEL_I2C1_4,
6560*4882a593Smuzhiyun 0, 0, 0,
6561*4882a593Smuzhiyun /* SEL_I2C0 [2] */
6562*4882a593Smuzhiyun FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
6563*4882a593Smuzhiyun /* RESERVED [2] */
6564*4882a593Smuzhiyun 0, 0, 0, 0,
6565*4882a593Smuzhiyun /* RESERVED [2] */
6566*4882a593Smuzhiyun 0, 0, 0, 0,
6567*4882a593Smuzhiyun /* RESERVED [1] */
6568*4882a593Smuzhiyun 0, 0, ))
6569*4882a593Smuzhiyun },
6570*4882a593Smuzhiyun { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
6571*4882a593Smuzhiyun GROUP(3, 2, 2, 1, 1, 1, 1, 3, 2, 2, 3, 1,
6572*4882a593Smuzhiyun 1, 1, 2, 2, 2, 2),
6573*4882a593Smuzhiyun GROUP(
6574*4882a593Smuzhiyun /* SEL_SOF1 [3] */
6575*4882a593Smuzhiyun FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
6576*4882a593Smuzhiyun FN_SEL_SOF1_4,
6577*4882a593Smuzhiyun 0, 0, 0,
6578*4882a593Smuzhiyun /* SEL_HSCIF0 [2] */
6579*4882a593Smuzhiyun FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
6580*4882a593Smuzhiyun /* SEL_DIS [2] */
6581*4882a593Smuzhiyun FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
6582*4882a593Smuzhiyun /* RESERVED [1] */
6583*4882a593Smuzhiyun 0, 0,
6584*4882a593Smuzhiyun /* SEL_RAD [1] */
6585*4882a593Smuzhiyun FN_SEL_RAD_0, FN_SEL_RAD_1,
6586*4882a593Smuzhiyun /* SEL_RCN [1] */
6587*4882a593Smuzhiyun FN_SEL_RCN_0, FN_SEL_RCN_1,
6588*4882a593Smuzhiyun /* SEL_RSP [1] */
6589*4882a593Smuzhiyun FN_SEL_RSP_0, FN_SEL_RSP_1,
6590*4882a593Smuzhiyun /* SEL_SCIF2 [3] */
6591*4882a593Smuzhiyun FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
6592*4882a593Smuzhiyun FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
6593*4882a593Smuzhiyun 0, 0, 0,
6594*4882a593Smuzhiyun /* RESERVED [2] */
6595*4882a593Smuzhiyun 0, 0, 0, 0,
6596*4882a593Smuzhiyun /* RESERVED [2] */
6597*4882a593Smuzhiyun 0, 0, 0, 0,
6598*4882a593Smuzhiyun /* SEL_SOF2 [3] */
6599*4882a593Smuzhiyun FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
6600*4882a593Smuzhiyun FN_SEL_SOF2_3, FN_SEL_SOF2_4,
6601*4882a593Smuzhiyun 0, 0, 0,
6602*4882a593Smuzhiyun /* RESERVED [1] */
6603*4882a593Smuzhiyun 0, 0,
6604*4882a593Smuzhiyun /* SEL_SSI1 [1] */
6605*4882a593Smuzhiyun FN_SEL_SSI1_0, FN_SEL_SSI1_1,
6606*4882a593Smuzhiyun /* SEL_SSI0 [1] */
6607*4882a593Smuzhiyun FN_SEL_SSI0_0, FN_SEL_SSI0_1,
6608*4882a593Smuzhiyun /* SEL_SSP [2] */
6609*4882a593Smuzhiyun FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
6610*4882a593Smuzhiyun /* RESERVED [2] */
6611*4882a593Smuzhiyun 0, 0, 0, 0,
6612*4882a593Smuzhiyun /* RESERVED [2] */
6613*4882a593Smuzhiyun 0, 0, 0, 0,
6614*4882a593Smuzhiyun /* RESERVED [2] */
6615*4882a593Smuzhiyun 0, 0, 0, 0, ))
6616*4882a593Smuzhiyun },
6617*4882a593Smuzhiyun { },
6618*4882a593Smuzhiyun };
6619*4882a593Smuzhiyun
r8a7791_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)6620*4882a593Smuzhiyun static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
6621*4882a593Smuzhiyun {
6622*4882a593Smuzhiyun if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
6623*4882a593Smuzhiyun return -EINVAL;
6624*4882a593Smuzhiyun
6625*4882a593Smuzhiyun *pocctrl = 0xe606008c;
6626*4882a593Smuzhiyun
6627*4882a593Smuzhiyun return 31 - (pin & 0x1f);
6628*4882a593Smuzhiyun }
6629*4882a593Smuzhiyun
6630*4882a593Smuzhiyun static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
6631*4882a593Smuzhiyun .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
6632*4882a593Smuzhiyun };
6633*4882a593Smuzhiyun
6634*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7743
6635*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7743_pinmux_info = {
6636*4882a593Smuzhiyun .name = "r8a77430_pfc",
6637*4882a593Smuzhiyun .ops = &r8a7791_pinmux_ops,
6638*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
6639*4882a593Smuzhiyun
6640*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6641*4882a593Smuzhiyun
6642*4882a593Smuzhiyun .pins = pinmux_pins,
6643*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
6644*4882a593Smuzhiyun .groups = pinmux_groups.common,
6645*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6646*4882a593Smuzhiyun .functions = pinmux_functions.common,
6647*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6648*4882a593Smuzhiyun
6649*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
6650*4882a593Smuzhiyun
6651*4882a593Smuzhiyun .pinmux_data = pinmux_data,
6652*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6653*4882a593Smuzhiyun };
6654*4882a593Smuzhiyun #endif
6655*4882a593Smuzhiyun
6656*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7744
6657*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7744_pinmux_info = {
6658*4882a593Smuzhiyun .name = "r8a77440_pfc",
6659*4882a593Smuzhiyun .ops = &r8a7791_pinmux_ops,
6660*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
6661*4882a593Smuzhiyun
6662*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6663*4882a593Smuzhiyun
6664*4882a593Smuzhiyun .pins = pinmux_pins,
6665*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
6666*4882a593Smuzhiyun .groups = pinmux_groups.common,
6667*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6668*4882a593Smuzhiyun .functions = pinmux_functions.common,
6669*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6670*4882a593Smuzhiyun
6671*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
6672*4882a593Smuzhiyun
6673*4882a593Smuzhiyun .pinmux_data = pinmux_data,
6674*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6675*4882a593Smuzhiyun };
6676*4882a593Smuzhiyun #endif
6677*4882a593Smuzhiyun
6678*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7791
6679*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7791_pinmux_info = {
6680*4882a593Smuzhiyun .name = "r8a77910_pfc",
6681*4882a593Smuzhiyun .ops = &r8a7791_pinmux_ops,
6682*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
6683*4882a593Smuzhiyun
6684*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6685*4882a593Smuzhiyun
6686*4882a593Smuzhiyun .pins = pinmux_pins,
6687*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
6688*4882a593Smuzhiyun .groups = pinmux_groups.common,
6689*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6690*4882a593Smuzhiyun ARRAY_SIZE(pinmux_groups.automotive),
6691*4882a593Smuzhiyun .functions = pinmux_functions.common,
6692*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6693*4882a593Smuzhiyun ARRAY_SIZE(pinmux_functions.automotive),
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
6696*4882a593Smuzhiyun
6697*4882a593Smuzhiyun .pinmux_data = pinmux_data,
6698*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6699*4882a593Smuzhiyun };
6700*4882a593Smuzhiyun #endif
6701*4882a593Smuzhiyun
6702*4882a593Smuzhiyun #ifdef CONFIG_PINCTRL_PFC_R8A7793
6703*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7793_pinmux_info = {
6704*4882a593Smuzhiyun .name = "r8a77930_pfc",
6705*4882a593Smuzhiyun .ops = &r8a7791_pinmux_ops,
6706*4882a593Smuzhiyun .unlock_reg = 0xe6060000, /* PMMR */
6707*4882a593Smuzhiyun
6708*4882a593Smuzhiyun .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6709*4882a593Smuzhiyun
6710*4882a593Smuzhiyun .pins = pinmux_pins,
6711*4882a593Smuzhiyun .nr_pins = ARRAY_SIZE(pinmux_pins),
6712*4882a593Smuzhiyun .groups = pinmux_groups.common,
6713*4882a593Smuzhiyun .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6714*4882a593Smuzhiyun ARRAY_SIZE(pinmux_groups.automotive),
6715*4882a593Smuzhiyun .functions = pinmux_functions.common,
6716*4882a593Smuzhiyun .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6717*4882a593Smuzhiyun ARRAY_SIZE(pinmux_functions.automotive),
6718*4882a593Smuzhiyun
6719*4882a593Smuzhiyun .cfg_regs = pinmux_config_regs,
6720*4882a593Smuzhiyun
6721*4882a593Smuzhiyun .pinmux_data = pinmux_data,
6722*4882a593Smuzhiyun .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6723*4882a593Smuzhiyun };
6724*4882a593Smuzhiyun #endif
6725