xref: /OK3568_Linux_fs/kernel/drivers/pinctrl/renesas/pfc-r8a7779.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * r8a7779 processor support - PFC hardware block
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011, 2013  Renesas Solutions Corp.
6*4882a593Smuzhiyun  * Copyright (C) 2011  Magnus Damm
7*4882a593Smuzhiyun  * Copyright (C) 2013  Cogent Embedded, Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "sh_pfc.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define CPU_ALL_GP(fn, sfx)						\
15*4882a593Smuzhiyun 	PORT_GP_32(0, fn, sfx),						\
16*4882a593Smuzhiyun 	PORT_GP_32(1, fn, sfx),						\
17*4882a593Smuzhiyun 	PORT_GP_32(2, fn, sfx),						\
18*4882a593Smuzhiyun 	PORT_GP_32(3, fn, sfx),						\
19*4882a593Smuzhiyun 	PORT_GP_32(4, fn, sfx),						\
20*4882a593Smuzhiyun 	PORT_GP_32(5, fn, sfx),						\
21*4882a593Smuzhiyun 	PORT_GP_9(6, fn, sfx)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun 	PINMUX_RESERVED = 0,
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	PINMUX_DATA_BEGIN,
27*4882a593Smuzhiyun 	GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
28*4882a593Smuzhiyun 	PINMUX_DATA_END,
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	PINMUX_FUNCTION_BEGIN,
31*4882a593Smuzhiyun 	GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* GPSR0 */
34*4882a593Smuzhiyun 	FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
35*4882a593Smuzhiyun 	FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
36*4882a593Smuzhiyun 	FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
37*4882a593Smuzhiyun 	FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
38*4882a593Smuzhiyun 	FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
39*4882a593Smuzhiyun 	FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
40*4882a593Smuzhiyun 	FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
41*4882a593Smuzhiyun 	FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* GPSR1 */
44*4882a593Smuzhiyun 	FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
45*4882a593Smuzhiyun 	FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
46*4882a593Smuzhiyun 	FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
47*4882a593Smuzhiyun 	FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
48*4882a593Smuzhiyun 	FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
49*4882a593Smuzhiyun 	FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
50*4882a593Smuzhiyun 	FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
51*4882a593Smuzhiyun 	FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/* GPSR2 */
54*4882a593Smuzhiyun 	FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
55*4882a593Smuzhiyun 	FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
56*4882a593Smuzhiyun 	FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
57*4882a593Smuzhiyun 	FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
58*4882a593Smuzhiyun 	FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
59*4882a593Smuzhiyun 	FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
60*4882a593Smuzhiyun 	FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
61*4882a593Smuzhiyun 	FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* GPSR3 */
64*4882a593Smuzhiyun 	FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
65*4882a593Smuzhiyun 	FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
66*4882a593Smuzhiyun 	FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
67*4882a593Smuzhiyun 	FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
68*4882a593Smuzhiyun 	FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
69*4882a593Smuzhiyun 	FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
70*4882a593Smuzhiyun 	FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
71*4882a593Smuzhiyun 	FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* GPSR4 */
74*4882a593Smuzhiyun 	FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
75*4882a593Smuzhiyun 	FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
76*4882a593Smuzhiyun 	FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
77*4882a593Smuzhiyun 	FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
78*4882a593Smuzhiyun 	FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
79*4882a593Smuzhiyun 	FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
80*4882a593Smuzhiyun 	FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
81*4882a593Smuzhiyun 	FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* GPSR5 */
84*4882a593Smuzhiyun 	FN_A1, FN_A2, FN_A3, FN_A4,
85*4882a593Smuzhiyun 	FN_A5, FN_A6, FN_A7, FN_A8,
86*4882a593Smuzhiyun 	FN_A9, FN_A10, FN_A11, FN_A12,
87*4882a593Smuzhiyun 	FN_A13, FN_A14, FN_A15, FN_A16,
88*4882a593Smuzhiyun 	FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
89*4882a593Smuzhiyun 	FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
90*4882a593Smuzhiyun 	FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
91*4882a593Smuzhiyun 	FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* GPSR6 */
94*4882a593Smuzhiyun 	FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
95*4882a593Smuzhiyun 	FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
96*4882a593Smuzhiyun 	FN_IP3_20,
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* IPSR0 */
99*4882a593Smuzhiyun 	FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
100*4882a593Smuzhiyun 	FN_HRTS1, FN_RX4_C,
101*4882a593Smuzhiyun 	FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
102*4882a593Smuzhiyun 	FN_CS0, FN_HSPI_CS2_B,
103*4882a593Smuzhiyun 	FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
104*4882a593Smuzhiyun 	FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
105*4882a593Smuzhiyun 	FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
106*4882a593Smuzhiyun 	FN_CTS0_B,
107*4882a593Smuzhiyun 	FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
108*4882a593Smuzhiyun 	FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
109*4882a593Smuzhiyun 	FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
110*4882a593Smuzhiyun 	FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
111*4882a593Smuzhiyun 	FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
112*4882a593Smuzhiyun 	FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
113*4882a593Smuzhiyun 	FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
114*4882a593Smuzhiyun 	FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
115*4882a593Smuzhiyun 	FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
116*4882a593Smuzhiyun 	FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
117*4882a593Smuzhiyun 	FN_SCIF_CLK, FN_TCLK0_C,
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* IPSR1 */
120*4882a593Smuzhiyun 	FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
121*4882a593Smuzhiyun 	FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
122*4882a593Smuzhiyun 	FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
123*4882a593Smuzhiyun 	FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
124*4882a593Smuzhiyun 	FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
125*4882a593Smuzhiyun 	FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
126*4882a593Smuzhiyun 	FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
127*4882a593Smuzhiyun 	FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
128*4882a593Smuzhiyun 	FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
129*4882a593Smuzhiyun 	FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
130*4882a593Smuzhiyun 	FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
131*4882a593Smuzhiyun 	FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
132*4882a593Smuzhiyun 	FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
133*4882a593Smuzhiyun 	FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
134*4882a593Smuzhiyun 	FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
135*4882a593Smuzhiyun 	FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* IPSR2 */
138*4882a593Smuzhiyun 	FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
139*4882a593Smuzhiyun 	FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
140*4882a593Smuzhiyun 	FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
141*4882a593Smuzhiyun 	FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
142*4882a593Smuzhiyun 	FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
143*4882a593Smuzhiyun 	FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
144*4882a593Smuzhiyun 	FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
145*4882a593Smuzhiyun 	FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
146*4882a593Smuzhiyun 	FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
147*4882a593Smuzhiyun 	FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
148*4882a593Smuzhiyun 	FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
149*4882a593Smuzhiyun 	FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
150*4882a593Smuzhiyun 	FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
151*4882a593Smuzhiyun 	FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
152*4882a593Smuzhiyun 	FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
153*4882a593Smuzhiyun 	FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
154*4882a593Smuzhiyun 	FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
155*4882a593Smuzhiyun 	FN_DREQ1, FN_SCL2, FN_AUDATA2,
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* IPSR3 */
158*4882a593Smuzhiyun 	FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
159*4882a593Smuzhiyun 	FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
160*4882a593Smuzhiyun 	FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
161*4882a593Smuzhiyun 	FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
162*4882a593Smuzhiyun 	FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
163*4882a593Smuzhiyun 	FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
164*4882a593Smuzhiyun 	FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
165*4882a593Smuzhiyun 	FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
166*4882a593Smuzhiyun 	FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
167*4882a593Smuzhiyun 	FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
168*4882a593Smuzhiyun 	FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
169*4882a593Smuzhiyun 	FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
170*4882a593Smuzhiyun 	FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
171*4882a593Smuzhiyun 	FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
172*4882a593Smuzhiyun 	FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
173*4882a593Smuzhiyun 	FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
174*4882a593Smuzhiyun 	FN_TX2_C, FN_SCL2_C, FN_REMOCON,
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* IPSR4 */
177*4882a593Smuzhiyun 	FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
178*4882a593Smuzhiyun 	FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
179*4882a593Smuzhiyun 	FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
180*4882a593Smuzhiyun 	FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
181*4882a593Smuzhiyun 	FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
182*4882a593Smuzhiyun 	FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
183*4882a593Smuzhiyun 	FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
184*4882a593Smuzhiyun 	FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
185*4882a593Smuzhiyun 	FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
186*4882a593Smuzhiyun 	FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
187*4882a593Smuzhiyun 	FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
188*4882a593Smuzhiyun 	FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
189*4882a593Smuzhiyun 	FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
190*4882a593Smuzhiyun 	FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
191*4882a593Smuzhiyun 	FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
192*4882a593Smuzhiyun 	FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
193*4882a593Smuzhiyun 	FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
194*4882a593Smuzhiyun 	FN_SCK0_D,
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* IPSR5 */
197*4882a593Smuzhiyun 	FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
198*4882a593Smuzhiyun 	FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
199*4882a593Smuzhiyun 	FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
200*4882a593Smuzhiyun 	FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
201*4882a593Smuzhiyun 	FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
202*4882a593Smuzhiyun 	FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
203*4882a593Smuzhiyun 	FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
204*4882a593Smuzhiyun 	FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
205*4882a593Smuzhiyun 	FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
206*4882a593Smuzhiyun 	FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
207*4882a593Smuzhiyun 	FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
208*4882a593Smuzhiyun 	FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
209*4882a593Smuzhiyun 	FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
210*4882a593Smuzhiyun 	FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
211*4882a593Smuzhiyun 	FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
212*4882a593Smuzhiyun 	FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
213*4882a593Smuzhiyun 	FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
214*4882a593Smuzhiyun 	FN_CAN_DEBUGOUT0, FN_MOUT0,
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* IPSR6 */
217*4882a593Smuzhiyun 	FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
218*4882a593Smuzhiyun 	FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
219*4882a593Smuzhiyun 	FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
220*4882a593Smuzhiyun 	FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
221*4882a593Smuzhiyun 	FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
222*4882a593Smuzhiyun 	FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
223*4882a593Smuzhiyun 	FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
224*4882a593Smuzhiyun 	FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
225*4882a593Smuzhiyun 	FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
226*4882a593Smuzhiyun 	FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
227*4882a593Smuzhiyun 	FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
228*4882a593Smuzhiyun 	FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
229*4882a593Smuzhiyun 	FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* IPSR7 */
232*4882a593Smuzhiyun 	FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
233*4882a593Smuzhiyun 	FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
234*4882a593Smuzhiyun 	FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
235*4882a593Smuzhiyun 	FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
236*4882a593Smuzhiyun 	FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
237*4882a593Smuzhiyun 	FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
238*4882a593Smuzhiyun 	FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
239*4882a593Smuzhiyun 	FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
240*4882a593Smuzhiyun 	FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
241*4882a593Smuzhiyun 	FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
242*4882a593Smuzhiyun 	FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
243*4882a593Smuzhiyun 	FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
244*4882a593Smuzhiyun 	FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
245*4882a593Smuzhiyun 	FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* IPSR8 */
248*4882a593Smuzhiyun 	FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
249*4882a593Smuzhiyun 	FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
250*4882a593Smuzhiyun 	FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
251*4882a593Smuzhiyun 	FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
252*4882a593Smuzhiyun 	FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
253*4882a593Smuzhiyun 	FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
254*4882a593Smuzhiyun 	FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
255*4882a593Smuzhiyun 	FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
256*4882a593Smuzhiyun 	FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
257*4882a593Smuzhiyun 	FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
258*4882a593Smuzhiyun 	FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
259*4882a593Smuzhiyun 	FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
260*4882a593Smuzhiyun 	FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
261*4882a593Smuzhiyun 	FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
262*4882a593Smuzhiyun 	FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
263*4882a593Smuzhiyun 	FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* IPSR9 */
266*4882a593Smuzhiyun 	FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
267*4882a593Smuzhiyun 	FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
268*4882a593Smuzhiyun 	FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
269*4882a593Smuzhiyun 	FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
270*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
271*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
272*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
273*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
274*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
275*4882a593Smuzhiyun 	FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
276*4882a593Smuzhiyun 	FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
277*4882a593Smuzhiyun 	FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
278*4882a593Smuzhiyun 	FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
279*4882a593Smuzhiyun 	FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* IPSR10 */
282*4882a593Smuzhiyun 	FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
283*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
284*4882a593Smuzhiyun 	FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
285*4882a593Smuzhiyun 	FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
286*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
287*4882a593Smuzhiyun 	FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
288*4882a593Smuzhiyun 	FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
289*4882a593Smuzhiyun 	FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
290*4882a593Smuzhiyun 	FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
291*4882a593Smuzhiyun 	FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
292*4882a593Smuzhiyun 	FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
293*4882a593Smuzhiyun 	FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
294*4882a593Smuzhiyun 	FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
295*4882a593Smuzhiyun 	FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
296*4882a593Smuzhiyun 	FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
297*4882a593Smuzhiyun 	FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* IPSR11 */
300*4882a593Smuzhiyun 	FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
301*4882a593Smuzhiyun 	FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
302*4882a593Smuzhiyun 	FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
303*4882a593Smuzhiyun 	FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
304*4882a593Smuzhiyun 	FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
305*4882a593Smuzhiyun 	FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
306*4882a593Smuzhiyun 	FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
307*4882a593Smuzhiyun 	FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
308*4882a593Smuzhiyun 	FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
309*4882a593Smuzhiyun 	FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
310*4882a593Smuzhiyun 	FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
311*4882a593Smuzhiyun 	FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
312*4882a593Smuzhiyun 	FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
313*4882a593Smuzhiyun 	FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* IPSR12 */
316*4882a593Smuzhiyun 	FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
317*4882a593Smuzhiyun 	FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
318*4882a593Smuzhiyun 	FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
319*4882a593Smuzhiyun 	FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
320*4882a593Smuzhiyun 	FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
321*4882a593Smuzhiyun 	FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
322*4882a593Smuzhiyun 	FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
323*4882a593Smuzhiyun 	FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
324*4882a593Smuzhiyun 	FN_GPS_MAG, FN_FCE, FN_SCK4_B,
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
327*4882a593Smuzhiyun 	FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
328*4882a593Smuzhiyun 	FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
329*4882a593Smuzhiyun 	FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
330*4882a593Smuzhiyun 	FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
331*4882a593Smuzhiyun 	FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
332*4882a593Smuzhiyun 	FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
333*4882a593Smuzhiyun 	FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
334*4882a593Smuzhiyun 	FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
335*4882a593Smuzhiyun 	FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
336*4882a593Smuzhiyun 	FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
337*4882a593Smuzhiyun 	FN_SEL_VI0_0, FN_SEL_VI0_1,
338*4882a593Smuzhiyun 	FN_SEL_SD2_0, FN_SEL_SD2_1,
339*4882a593Smuzhiyun 	FN_SEL_INT3_0, FN_SEL_INT3_1,
340*4882a593Smuzhiyun 	FN_SEL_INT2_0, FN_SEL_INT2_1,
341*4882a593Smuzhiyun 	FN_SEL_INT1_0, FN_SEL_INT1_1,
342*4882a593Smuzhiyun 	FN_SEL_INT0_0, FN_SEL_INT0_1,
343*4882a593Smuzhiyun 	FN_SEL_IE_0, FN_SEL_IE_1,
344*4882a593Smuzhiyun 	FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
345*4882a593Smuzhiyun 	FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
346*4882a593Smuzhiyun 	FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
349*4882a593Smuzhiyun 	FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
350*4882a593Smuzhiyun 	FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
351*4882a593Smuzhiyun 	FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
352*4882a593Smuzhiyun 	FN_SEL_CAN0_0, FN_SEL_CAN0_1,
353*4882a593Smuzhiyun 	FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
354*4882a593Smuzhiyun 	FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
355*4882a593Smuzhiyun 	FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
356*4882a593Smuzhiyun 	FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
357*4882a593Smuzhiyun 	FN_SEL_ADI_0, FN_SEL_ADI_1,
358*4882a593Smuzhiyun 	FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
359*4882a593Smuzhiyun 	FN_SEL_SIM_0, FN_SEL_SIM_1,
360*4882a593Smuzhiyun 	FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
361*4882a593Smuzhiyun 	FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
362*4882a593Smuzhiyun 	FN_SEL_I2C3_0, FN_SEL_I2C3_1,
363*4882a593Smuzhiyun 	FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
364*4882a593Smuzhiyun 	FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
365*4882a593Smuzhiyun 	PINMUX_FUNCTION_END,
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	PINMUX_MARK_BEGIN,
368*4882a593Smuzhiyun 	AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
369*4882a593Smuzhiyun 	A19_MARK,
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
372*4882a593Smuzhiyun 	HRTS1_MARK, RX4_C_MARK,
373*4882a593Smuzhiyun 	CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
374*4882a593Smuzhiyun 	CS0_MARK, HSPI_CS2_B_MARK,
375*4882a593Smuzhiyun 	CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
376*4882a593Smuzhiyun 	A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
377*4882a593Smuzhiyun 	HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
378*4882a593Smuzhiyun 	A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
379*4882a593Smuzhiyun 	HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
380*4882a593Smuzhiyun 	A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
381*4882a593Smuzhiyun 	A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
382*4882a593Smuzhiyun 	A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
383*4882a593Smuzhiyun 	A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
384*4882a593Smuzhiyun 	A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
385*4882a593Smuzhiyun 	BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
386*4882a593Smuzhiyun 	ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
387*4882a593Smuzhiyun 	USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
388*4882a593Smuzhiyun 	SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
389*4882a593Smuzhiyun 	SCIF_CLK_MARK, TCLK0_C_MARK,
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
392*4882a593Smuzhiyun 	FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
393*4882a593Smuzhiyun 	EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
394*4882a593Smuzhiyun 	ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
395*4882a593Smuzhiyun 	FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
396*4882a593Smuzhiyun 	HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
397*4882a593Smuzhiyun 	EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
398*4882a593Smuzhiyun 	ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
399*4882a593Smuzhiyun 	TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
400*4882a593Smuzhiyun 	SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
401*4882a593Smuzhiyun 	VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
402*4882a593Smuzhiyun 	SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
403*4882a593Smuzhiyun 	MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
404*4882a593Smuzhiyun 	PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
405*4882a593Smuzhiyun 	SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
406*4882a593Smuzhiyun 	CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
409*4882a593Smuzhiyun 	SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
410*4882a593Smuzhiyun 	CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
411*4882a593Smuzhiyun 	MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
412*4882a593Smuzhiyun 	SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
413*4882a593Smuzhiyun 	CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
414*4882a593Smuzhiyun 	STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
415*4882a593Smuzhiyun 	SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
416*4882a593Smuzhiyun 	RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
417*4882a593Smuzhiyun 	CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
418*4882a593Smuzhiyun 	CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
419*4882a593Smuzhiyun 	GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
420*4882a593Smuzhiyun 	LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
421*4882a593Smuzhiyun 	AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
422*4882a593Smuzhiyun 	DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
423*4882a593Smuzhiyun 	DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
424*4882a593Smuzhiyun 	DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
425*4882a593Smuzhiyun 	DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
428*4882a593Smuzhiyun 	AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
429*4882a593Smuzhiyun 	LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
430*4882a593Smuzhiyun 	LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
431*4882a593Smuzhiyun 	LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
432*4882a593Smuzhiyun 	SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
433*4882a593Smuzhiyun 	LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
434*4882a593Smuzhiyun 	AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
435*4882a593Smuzhiyun 	DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
436*4882a593Smuzhiyun 	DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
437*4882a593Smuzhiyun 	DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
438*4882a593Smuzhiyun 	TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
439*4882a593Smuzhiyun 	DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
440*4882a593Smuzhiyun 	SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
441*4882a593Smuzhiyun 	QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
442*4882a593Smuzhiyun 	DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
443*4882a593Smuzhiyun 	TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
446*4882a593Smuzhiyun 	DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
447*4882a593Smuzhiyun 	DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
448*4882a593Smuzhiyun 	VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
449*4882a593Smuzhiyun 	AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
450*4882a593Smuzhiyun 	PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
451*4882a593Smuzhiyun 	CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
452*4882a593Smuzhiyun 	VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
453*4882a593Smuzhiyun 	VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
454*4882a593Smuzhiyun 	VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
455*4882a593Smuzhiyun 	SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
456*4882a593Smuzhiyun 	DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
457*4882a593Smuzhiyun 	SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
458*4882a593Smuzhiyun 	VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
459*4882a593Smuzhiyun 	VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
460*4882a593Smuzhiyun 	VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
461*4882a593Smuzhiyun 	VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
462*4882a593Smuzhiyun 	SCK0_D_MARK,
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
465*4882a593Smuzhiyun 	RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
466*4882a593Smuzhiyun 	DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
467*4882a593Smuzhiyun 	DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
468*4882a593Smuzhiyun 	DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
469*4882a593Smuzhiyun 	HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
470*4882a593Smuzhiyun 	SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
471*4882a593Smuzhiyun 	VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
472*4882a593Smuzhiyun 	VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
473*4882a593Smuzhiyun 	TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
474*4882a593Smuzhiyun 	VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
475*4882a593Smuzhiyun 	GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
476*4882a593Smuzhiyun 	QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
477*4882a593Smuzhiyun 	GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
478*4882a593Smuzhiyun 	RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
479*4882a593Smuzhiyun 	VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
480*4882a593Smuzhiyun 	GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
481*4882a593Smuzhiyun 	USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
484*4882a593Smuzhiyun 	CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
485*4882a593Smuzhiyun 	MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
486*4882a593Smuzhiyun 	SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
487*4882a593Smuzhiyun 	CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
488*4882a593Smuzhiyun 	SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
489*4882a593Smuzhiyun 	SSI_WS9_C_MARK,	SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
490*4882a593Smuzhiyun 	CAN_CLK_B_MARK,	IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
491*4882a593Smuzhiyun 	SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
492*4882a593Smuzhiyun 	ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
493*4882a593Smuzhiyun 	SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
494*4882a593Smuzhiyun 	SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
495*4882a593Smuzhiyun 	SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
498*4882a593Smuzhiyun 	SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
499*4882a593Smuzhiyun 	SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
500*4882a593Smuzhiyun 	HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
501*4882a593Smuzhiyun 	SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
502*4882a593Smuzhiyun 	IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
503*4882a593Smuzhiyun 	VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
504*4882a593Smuzhiyun 	ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
505*4882a593Smuzhiyun 	TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
506*4882a593Smuzhiyun 	RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
507*4882a593Smuzhiyun 	SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
508*4882a593Smuzhiyun 	TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
509*4882a593Smuzhiyun 	RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
510*4882a593Smuzhiyun 	RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
513*4882a593Smuzhiyun 	CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
514*4882a593Smuzhiyun 	CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
515*4882a593Smuzhiyun 	AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
516*4882a593Smuzhiyun 	CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
517*4882a593Smuzhiyun 	CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
518*4882a593Smuzhiyun 	CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
519*4882a593Smuzhiyun 	CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
520*4882a593Smuzhiyun 	AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
521*4882a593Smuzhiyun 	CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
522*4882a593Smuzhiyun 	PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
523*4882a593Smuzhiyun 	VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
524*4882a593Smuzhiyun 	MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
525*4882a593Smuzhiyun 	VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
526*4882a593Smuzhiyun 	MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
527*4882a593Smuzhiyun 	RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
530*4882a593Smuzhiyun 	VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
531*4882a593Smuzhiyun 	VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
532*4882a593Smuzhiyun 	MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
533*4882a593Smuzhiyun 	VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
534*4882a593Smuzhiyun 	MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
535*4882a593Smuzhiyun 	MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
536*4882a593Smuzhiyun 	IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
537*4882a593Smuzhiyun 	IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
538*4882a593Smuzhiyun 	MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
539*4882a593Smuzhiyun 	ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
540*4882a593Smuzhiyun 	VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
541*4882a593Smuzhiyun 	VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
542*4882a593Smuzhiyun 	VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
543*4882a593Smuzhiyun 	VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
546*4882a593Smuzhiyun 	ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
547*4882a593Smuzhiyun 	DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
548*4882a593Smuzhiyun 	VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
549*4882a593Smuzhiyun 	ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
550*4882a593Smuzhiyun 	IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
551*4882a593Smuzhiyun 	SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
552*4882a593Smuzhiyun 	TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
553*4882a593Smuzhiyun 	HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
554*4882a593Smuzhiyun 	VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
555*4882a593Smuzhiyun 	TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
556*4882a593Smuzhiyun 	ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
557*4882a593Smuzhiyun 	TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
558*4882a593Smuzhiyun 	VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
559*4882a593Smuzhiyun 	PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
560*4882a593Smuzhiyun 	SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
563*4882a593Smuzhiyun 	ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
564*4882a593Smuzhiyun 	SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
565*4882a593Smuzhiyun 	SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
566*4882a593Smuzhiyun 	VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
567*4882a593Smuzhiyun 	ADICHS0_B_MARK,	VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
568*4882a593Smuzhiyun 	SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
569*4882a593Smuzhiyun 	VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
570*4882a593Smuzhiyun 	HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
571*4882a593Smuzhiyun 	MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
572*4882a593Smuzhiyun 	SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
573*4882a593Smuzhiyun 	VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
574*4882a593Smuzhiyun 	DREQ2_B_MARK, TX2_MARK,	SPA_TDO_MARK, HCTS0_B_MARK,
575*4882a593Smuzhiyun 	VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
576*4882a593Smuzhiyun 	DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
579*4882a593Smuzhiyun 	SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
580*4882a593Smuzhiyun 	SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
581*4882a593Smuzhiyun 	VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
582*4882a593Smuzhiyun 	SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
583*4882a593Smuzhiyun 	GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
584*4882a593Smuzhiyun 	VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
585*4882a593Smuzhiyun 	RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
586*4882a593Smuzhiyun 	GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
587*4882a593Smuzhiyun 	PINMUX_MARK_END,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun static const u16 pinmux_data[] = {
591*4882a593Smuzhiyun 	PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	PINMUX_SINGLE(AVS1),
594*4882a593Smuzhiyun 	PINMUX_SINGLE(AVS1),
595*4882a593Smuzhiyun 	PINMUX_SINGLE(A17),
596*4882a593Smuzhiyun 	PINMUX_SINGLE(A18),
597*4882a593Smuzhiyun 	PINMUX_SINGLE(A19),
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	PINMUX_SINGLE(USB_PENC0),
600*4882a593Smuzhiyun 	PINMUX_SINGLE(USB_PENC1),
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_2_0, USB_PENC2),
603*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_2_0, SCK0, SEL_SCIF0_0),
604*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_2_0, PWM1),
605*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
606*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
607*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_2_0, TCLK0_C, SEL_TMU0_2),
608*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, BS),
609*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, SD1_DAT2),
610*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, MMC0_D2),
611*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, FD2),
612*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, ATADIR0),
613*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, SDSELF),
614*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_5_3, HCTS1, SEL_HSCIF1_0),
615*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_5_3, TX4_C),
616*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_7_6, A0),
617*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_7_6, SD1_DAT3),
618*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_7_6, MMC0_D3),
619*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_7_6, FD3),
620*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_9_8, A20),
621*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_9_8, TX5_D),
622*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_9_8, HSPI_TX2_B),
623*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_11_10, A21),
624*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_11_10, SCK5_D, SEL_SCIF5_3),
625*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
626*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_13_12, A22),
627*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_13_12, RX5_D, SEL_SCIF5_3),
628*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
629*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_13_12, VI1_R0),
630*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_15_14, A23),
631*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_15_14, FCLE),
632*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
633*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_15_14, VI1_R1),
634*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_18_16, A24),
635*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_18_16, SD1_CD),
636*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_18_16, MMC0_D4),
637*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_18_16, FD4),
638*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
639*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_18_16, VI1_R2),
640*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
641*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, A25),
642*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, SD1_WP),
643*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, MMC0_D5),
644*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, FD5),
645*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
646*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, VI1_R3),
647*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_22_19, TX5_B),
648*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
649*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_22_19, CTS0_B, SEL_SCIF0_1),
650*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_24_23, CLKOUT),
651*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_24_23, TX3C_IRDA_TX_C),
652*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_24_23, PWM0_B),
653*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_25, CS0),
654*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
655*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_27_26, CS1_A26),
656*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_27_26, HSPI_TX2),
657*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_27_26, SDSELF_B),
658*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_30_28, RD_WR),
659*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_30_28, FWE),
660*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_30_28, ATAG0),
661*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP0_30_28, VI1_R7),
662*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_30_28, HRTS1, SEL_HSCIF1_0),
663*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP0_30_28, RX4_C, SEL_SCIF4_2),
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_1_0, EX_CS0),
666*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
667*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_1_0, MMC0_D6),
668*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_1_0, FD6),
669*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_3_2, EX_CS1),
670*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_3_2, MMC0_D7),
671*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_3_2, FD7),
672*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_6_4, EX_CS2),
673*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_6_4, SD1_CLK),
674*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_6_4, MMC0_CLK),
675*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_6_4, FALE),
676*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_6_4, ATACS00),
677*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, EX_CS3),
678*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, SD1_CMD),
679*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, MMC0_CMD),
680*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, FRE),
681*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, ATACS10),
682*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_10_7, VI1_R4),
683*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_10_7, RX5_B, SEL_SCIF5_1),
684*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_10_7, HSCK1, SEL_HSCIF1_0),
685*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
686*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
687*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
688*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, EX_CS4),
689*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, SD1_DAT0),
690*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, MMC0_D0),
691*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, FD0),
692*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, ATARD0),
693*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, VI1_R5),
694*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_14_11, SCK5_B, SEL_SCIF5_1),
695*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, HTX1),
696*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, TX2_E),
697*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_14_11, TX0_B),
698*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
699*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, EX_CS5),
700*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, SD1_DAT1),
701*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, MMC0_D1),
702*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, FD1),
703*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, ATAWR0),
704*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_18_15, VI1_R6),
705*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_18_15, HRX1, SEL_HSCIF1_0),
706*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_18_15, RX2_E, SEL_SCIF2_4),
707*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_18_15, RX0_B, SEL_SCIF0_1),
708*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_18_15, SSI_WS9, SEL_SSI9_0),
709*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_20_19, MLB_CLK),
710*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_20_19, PWM2),
711*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_20_19, SCK4, SEL_SCIF4_0),
712*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_22_21, MLB_SIG),
713*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_22_21, PWM3),
714*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_22_21, TX4),
715*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_24_23, MLB_DAT),
716*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_24_23, PWM4),
717*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_24_23, RX4, SEL_SCIF4_0),
718*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, HTX0),
719*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, TX1),
720*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, SDATA),
721*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP1_28_25, CTS0_C, SEL_SCIF0_2),
722*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, SUB_TCK),
723*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE2),
724*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE10),
725*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE18),
726*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE26),
727*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP1_28_25, CC5_STATE34),
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_3_0, HRX0, SEL_HSCIF0_0),
730*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_3_0, RX1, SEL_SCIF1_0),
731*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, SCKZ),
732*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
733*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, SUB_TDI),
734*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE3),
735*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE11),
736*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE19),
737*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE27),
738*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_3_0, CC5_STATE35),
739*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_7_4, HSCK0, SEL_HSCIF0_0),
740*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_7_4, SCK1, SEL_SCIF1_0),
741*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, MTS),
742*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, PWM5),
743*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_7_4, SCK0_C, SEL_SCIF0_2),
744*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
745*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, SUB_TDO),
746*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE0),
747*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE8),
748*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE16),
749*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE24),
750*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_7_4, CC5_STATE32),
751*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, HCTS0, SEL_HSCIF0_0),
752*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, CTS1, SEL_SCIF1_0),
753*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, STM),
754*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, PWM0_D),
755*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, RX0_C, SEL_SCIF0_2),
756*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
757*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, SUB_TRST),
758*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_11_8, TCLK1_B, SEL_TMU1_1),
759*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_11_8, CC5_OSCOUT),
760*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_15_12, HRTS0, SEL_HSCIF0_0),
761*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
762*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, MDATA),
763*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, TX0_C),
764*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, SUB_TMS),
765*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE1),
766*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE9),
767*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE17),
768*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE25),
769*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_15_12, CC5_STATE33),
770*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_18_16, DU0_DR0),
771*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_18_16, LCDOUT0),
772*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_18_16, DREQ0, SEL_EXBUS0_0),
773*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
774*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_18_16, AUDATA0),
775*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_18_16, TX5_C),
776*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_21_19, DU0_DR1),
777*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_21_19, LCDOUT1),
778*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_21_19, DACK0),
779*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_21_19, DRACK0),
780*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
781*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_21_19, AUDATA1),
782*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_21_19, RX5_C, SEL_SCIF5_2),
783*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_22, DU0_DR2),
784*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_22, LCDOUT2),
785*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_23, DU0_DR3),
786*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_23, LCDOUT3),
787*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_24, DU0_DR4),
788*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_24, LCDOUT4),
789*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_25, DU0_DR5),
790*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_25, LCDOUT5),
791*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_26, DU0_DR6),
792*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_26, LCDOUT6),
793*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_27, DU0_DR7),
794*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_27, LCDOUT7),
795*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_30_28, DU0_DG0),
796*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_30_28, LCDOUT8),
797*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_30_28, DREQ1, SEL_EXBUS1_0),
798*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP2_30_28, SCL2, SEL_I2C2_0),
799*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP2_30_28, AUDATA2),
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_2_0, DU0_DG1),
802*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_2_0, LCDOUT9),
803*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_2_0, DACK1),
804*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_2_0, SDA2, SEL_I2C2_0),
805*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_2_0, AUDATA3),
806*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_3, DU0_DG2),
807*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_3, LCDOUT10),
808*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_4, DU0_DG3),
809*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_4, LCDOUT11),
810*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_5, DU0_DG4),
811*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_5, LCDOUT12),
812*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_6, DU0_DG5),
813*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_6, LCDOUT13),
814*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7, DU0_DG6),
815*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_7, LCDOUT14),
816*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_8, DU0_DG7),
817*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_8, LCDOUT15),
818*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_9, DU0_DB0),
819*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_9, LCDOUT16),
820*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_9, EX_WAIT1),
821*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_11_9, SCL1, SEL_I2C1_0),
822*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_11_9, TCLK1, SEL_TMU1_0),
823*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_11_9, AUDATA4),
824*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_14_12, DU0_DB1),
825*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_14_12, LCDOUT17),
826*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_14_12, EX_WAIT2),
827*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_14_12, SDA1, SEL_I2C1_0),
828*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
829*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_14_12, AUDATA5),
830*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_14_12, SCK5_C, SEL_SCIF5_2),
831*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_15, DU0_DB2),
832*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_15, LCDOUT18),
833*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_16, DU0_DB3),
834*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_16, LCDOUT19),
835*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_17, DU0_DB4),
836*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_17, LCDOUT20),
837*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_18, DU0_DB5),
838*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_18, LCDOUT21),
839*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_19, DU0_DB6),
840*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_19, LCDOUT22),
841*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_20, DU0_DB7),
842*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_20, LCDOUT23),
843*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_22_21, DU0_DOTCLKIN),
844*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_22_21, QSTVA_QVS),
845*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_22_21, TX3_D_IRDA_TX_D),
846*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_22_21, SCL3_B, SEL_I2C3_1),
847*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_23, DU0_DOTCLKOUT0),
848*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_23, QCLK),
849*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_26_24, DU0_DOTCLKOUT1),
850*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_26_24, QSTVB_QVE),
851*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
852*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_26_24, SDA3_B, SEL_I2C3_1),
853*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_26_24, SDA2_C, SEL_I2C2_2),
854*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_26_24, DACK0_B),
855*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_26_24, DRACK0_B),
856*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
857*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_27, QSTH_QHS),
858*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
859*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_28, QSTB_QHE),
860*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
861*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_29, QCPV_QDE),
862*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_29, CAN1_TX),
863*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_29, TX2_C),
864*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP3_31_29, SCL2_C, SEL_I2C2_2),
865*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP3_31_29, REMOCON),
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_1_0, DU0_DISP),
868*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_1_0, QPOLA),
869*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
870*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_1_0, SCK2_C, SEL_SCIF2_2),
871*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_4_2, DU0_CDE),
872*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_4_2, QPOLB),
873*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_4_2, CAN1_RX),
874*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_4_2, RX2_C, SEL_SCIF2_2),
875*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
876*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
877*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_4_2, SCK0_B, SEL_SCIF0_1),
878*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, DU1_DR0),
879*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, VI2_DATA0_VI2_B0),
880*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, PWM6),
881*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, SD3_CLK),
882*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, TX3_E_IRDA_TX_E),
883*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_7_5, AUDCK),
884*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
885*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_10_8, DU1_DR1),
886*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_10_8, VI2_DATA1_VI2_B1),
887*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_10_8, PWM0),
888*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_10_8, SD3_CMD),
889*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
890*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_10_8, AUDSYNC),
891*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_10_8, CTS0_D, SEL_SCIF0_3),
892*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_11, DU1_DR2),
893*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_11, VI2_G0),
894*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_12, DU1_DR3),
895*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_12, VI2_G1),
896*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_13, DU1_DR4),
897*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_13, VI2_G2),
898*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_14, DU1_DR5),
899*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_14, VI2_G3),
900*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_15, DU1_DR6),
901*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_15, VI2_G4),
902*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_16, DU1_DR7),
903*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_16, VI2_G5),
904*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_17, DU1_DG0),
905*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_17, VI2_DATA2_VI2_B2),
906*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_19_17, SCL1_B, SEL_I2C1_1),
907*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_17, SD3_DAT2),
908*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_19_17, SCK3_E, SEL_SCIF3_4),
909*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_17, AUDATA6),
910*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_19_17, TX0_D),
911*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_22_20, DU1_DG1),
912*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_22_20, VI2_DATA3_VI2_B3),
913*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_22_20, SDA1_B, SEL_I2C1_1),
914*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_22_20, SD3_DAT3),
915*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_22_20, SCK5, SEL_SCIF5_0),
916*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_22_20, AUDATA7),
917*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_22_20, RX0_D, SEL_SCIF0_3),
918*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_23, DU1_DG2),
919*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_23, VI2_G6),
920*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_24, DU1_DG3),
921*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_24, VI2_G7),
922*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_25, DU1_DG4),
923*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_25, VI2_R0),
924*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_26, DU1_DG5),
925*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_26, VI2_R1),
926*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_27, DU1_DG6),
927*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_27, VI2_R2),
928*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_28, DU1_DG7),
929*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_28, VI2_R3),
930*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_29, DU1_DB0),
931*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_29, VI2_DATA4_VI2_B4),
932*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_31_29, SCL2_B, SEL_I2C2_1),
933*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_29, SD3_DAT0),
934*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP4_31_29, TX5),
935*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP4_31_29, SCK0_D, SEL_SCIF0_3),
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_2_0, DU1_DB1),
938*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_2_0, VI2_DATA5_VI2_B5),
939*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_2_0, SDA2_B, SEL_I2C2_1),
940*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_2_0, SD3_DAT1),
941*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_2_0, RX5, SEL_SCIF5_0),
942*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
943*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_3, DU1_DB2),
944*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_3, VI2_R4),
945*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_4, DU1_DB3),
946*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_4, VI2_R5),
947*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_5, DU1_DB4),
948*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_5, VI2_R6),
949*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_6, DU1_DB5),
950*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_6, VI2_R7),
951*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_7, DU1_DB6),
952*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_7, SCL2_D, SEL_I2C2_3),
953*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_8, DU1_DB7),
954*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_8, SDA2_D, SEL_I2C2_3),
955*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_10_9, DU1_DOTCLKIN),
956*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_10_9, VI2_CLKENB),
957*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
958*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_10_9, SCL1_D, SEL_I2C1_3),
959*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_12_11, DU1_DOTCLKOUT),
960*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_12_11, VI2_FIELD),
961*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_12_11, SDA1_D, SEL_I2C1_3),
962*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
963*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_14_13, VI2_HSYNC),
964*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_14_13, VI3_HSYNC),
965*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
966*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_16_15, VI2_VSYNC),
967*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_16_15, VI3_VSYNC),
968*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
969*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, VI2_CLK),
970*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, TX3_B_IRDA_TX_B),
971*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, SD3_CD),
972*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, HSPI_TX1),
973*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, VI1_CLKENB),
974*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, VI3_CLKENB),
975*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, AUDIO_CLKC),
976*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, TX2_D),
977*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_20_17, SPEEDIN),
978*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
979*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_21, DU1_DISP),
980*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_21, VI2_DATA6_VI2_B6),
981*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_23_21, TCLK0, SEL_TMU0_0),
982*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_21, QSTVA_B_QVS_B),
983*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
984*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_23_21, SCK2_D, SEL_SCIF2_3),
985*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_23_21, AUDIO_CLKOUT_B),
986*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
987*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, DU1_CDE),
988*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, VI2_DATA7_VI2_B7),
989*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
990*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, SD3_WP),
991*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
992*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, VI1_FIELD),
993*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, VI3_FIELD),
994*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_27_24, AUDIO_CLKOUT),
995*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, RX2_D, SEL_SCIF2_3),
996*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
997*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
998*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_28, AUDIO_CLKA),
999*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_28, CAN_TXCLK),
1000*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_30_29, AUDIO_CLKB),
1001*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_30_29, USB_OVC2),
1002*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_30_29, CAN_DEBUGOUT0),
1003*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP5_30_29, MOUT0),
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_1_0, SSI_SCK0129),
1006*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_1_0, CAN_DEBUGOUT1),
1007*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_1_0, MOUT1),
1008*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_2, SSI_WS0129),
1009*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_2, CAN_DEBUGOUT2),
1010*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_3_2, MOUT2),
1011*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_5_4, SSI_SDATA0),
1012*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_5_4, CAN_DEBUGOUT3),
1013*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_5_4, MOUT5),
1014*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_7_6, SSI_SDATA1),
1015*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_7_6, CAN_DEBUGOUT4),
1016*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_7_6, MOUT6),
1017*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_8, SSI_SDATA2),
1018*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_8, CAN_DEBUGOUT5),
1019*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_11_9, SSI_SCK34),
1020*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_11_9, CAN_DEBUGOUT6),
1021*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_11_9, CAN0_TX_B),
1022*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_11_9, IERX, SEL_IE_0),
1023*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
1024*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_14_12, SSI_WS34),
1025*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_14_12, CAN_DEBUGOUT7),
1026*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
1027*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_14_12, IETX),
1028*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
1029*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_17_15, SSI_SDATA3),
1030*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_17_15, PWM0_C),
1031*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_17_15, CAN_DEBUGOUT8),
1032*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
1033*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_17_15, IECLK, SEL_IE_0),
1034*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
1035*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_17_15, TCLK0_B, SEL_TMU0_1),
1036*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_19_18, SSI_SDATA4),
1037*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_19_18, CAN_DEBUGOUT9),
1038*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
1039*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_22_20, SSI_SCK5),
1040*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_22_20, ADICLK),
1041*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_22_20, CAN_DEBUGOUT10),
1042*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_22_20, SCK3, SEL_SCIF3_0),
1043*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_22_20, TCLK0_D, SEL_TMU0_3),
1044*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_24_23, SSI_WS5),
1045*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
1046*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_24_23, CAN_DEBUGOUT11),
1047*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_24_23, TX3_IRDA_TX),
1048*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_26_25, SSI_SDATA5),
1049*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_26_25, ADIDATA, SEL_ADI_0),
1050*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_26_25, CAN_DEBUGOUT12),
1051*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
1052*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_30_29, SSI_SCK6),
1053*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_30_29, ADICHS0),
1054*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP6_30_29, CAN0_TX),
1055*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP6_30_29, IERX_B, SEL_IE_1),
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_1_0, SSI_WS6),
1058*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_1_0, ADICHS1),
1059*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_1_0, CAN0_RX, SEL_CAN0_0),
1060*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_1_0, IETX_B),
1061*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_3_2, SSI_SDATA6),
1062*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_3_2, ADICHS2),
1063*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
1064*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_3_2, IECLK_B, SEL_IE_1),
1065*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
1066*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_6_4, CAN_DEBUGOUT13),
1067*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_6_4, IRQ0_B, SEL_INT0_1),
1068*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
1069*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
1070*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_9_7, SSI_WS78, SEL_SSI7_0),
1071*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_9_7, CAN_DEBUGOUT14),
1072*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_9_7, IRQ1_B, SEL_INT1_1),
1073*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
1074*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
1075*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
1076*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_12_10, CAN_DEBUGOUT15),
1077*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_12_10, IRQ2_B, SEL_INT2_1),
1078*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_12_10, TCLK1_C, SEL_TMU1_2),
1079*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_12_10, HSPI_TX1_C),
1080*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
1081*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_14_13, VSP),
1082*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_14_13, IRQ3_B, SEL_INT3_1),
1083*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
1084*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_16_15, SD0_CLK),
1085*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_16_15, ATACS01),
1086*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_16_15, SCK1_B, SEL_SCIF1_1),
1087*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_18_17, SD0_CMD),
1088*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_18_17, ATACS11),
1089*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_18_17, TX1_B),
1090*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_18_17, CC5_TDO),
1091*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_20_19, SD0_DAT0),
1092*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_20_19, ATADIR1),
1093*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_20_19, RX1_B, SEL_SCIF1_1),
1094*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_20_19, CC5_TRST),
1095*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_22_21, SD0_DAT1),
1096*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_22_21, ATAG1),
1097*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_22_21, SCK2_B, SEL_SCIF2_1),
1098*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_22_21, CC5_TMS),
1099*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_24_23, SD0_DAT2),
1100*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_24_23, ATARD1),
1101*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_24_23, TX2_B),
1102*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_24_23, CC5_TCK),
1103*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_26_25, SD0_DAT3),
1104*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_26_25, ATAWR1),
1105*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_26_25, RX2_B, SEL_SCIF2_1),
1106*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_26_25, CC5_TDI),
1107*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_28_27, SD0_CD),
1108*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_28_27, DREQ2, SEL_EXBUS2_0),
1109*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
1110*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_30_29, SD0_WP),
1111*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP7_30_29, DACK2),
1112*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP7_30_29, CTS1_B, SEL_SCIF1_1),
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, HSPI_CLK0),
1115*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_3_0, CTS0, SEL_SCIF0_0),
1116*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, USB_OVC0),
1117*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, AD_CLK),
1118*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE4),
1119*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE12),
1120*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE20),
1121*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE28),
1122*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_3_0, CC5_STATE36),
1123*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, HSPI_CS0),
1124*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
1125*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, USB_OVC1),
1126*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, AD_DI),
1127*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE5),
1128*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE13),
1129*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE21),
1130*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE29),
1131*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_7_4, CC5_STATE37),
1132*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, HSPI_TX0),
1133*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, TX0),
1134*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
1135*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, AD_DO),
1136*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE6),
1137*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE14),
1138*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE22),
1139*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE30),
1140*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_11_8, CC5_STATE38),
1141*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, HSPI_RX0),
1142*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_15_12, RX0, SEL_SCIF0_0),
1143*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CAN_STEP0),
1144*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, AD_NCS),
1145*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE7),
1146*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE15),
1147*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE23),
1148*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE31),
1149*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_15_12, CC5_STATE39),
1150*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_17_16, FMCLK),
1151*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_17_16, RDS_CLK),
1152*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_17_16, PCMOE),
1153*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_18, BPFCLK),
1154*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_18, PCMWE),
1155*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_19, FMIN),
1156*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_19, RDS_DATA),
1157*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_20, VI0_CLK),
1158*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_20, MMC1_CLK),
1159*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_22_21, VI0_CLKENB),
1160*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_22_21, TX1_C),
1161*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_22_21, HTX1_B),
1162*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_22_21, MT1_SYNC),
1163*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_24_23, VI0_FIELD),
1164*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_24_23, RX1_C, SEL_SCIF1_2),
1165*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
1166*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_25, VI0_HSYNC),
1167*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
1168*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_27_25, CTS1_C, SEL_SCIF1_2),
1169*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_25, TX4_D),
1170*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_27_25, MMC1_CMD),
1171*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
1172*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP8_30_28, VI0_VSYNC),
1173*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
1174*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
1175*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_30_28, RX4_D, SEL_SCIF4_3),
1176*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
1179*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
1180*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_1_0, MT1_VCXO),
1181*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
1182*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
1183*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_3_2, MT1_PWM),
1184*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_4, VI0_DATA2_VI0_B2),
1185*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_4, MMC1_D0),
1186*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_5, VI0_DATA3_VI0_B3),
1187*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_5, MMC1_D1),
1188*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_6, VI0_DATA4_VI0_B4),
1189*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_6, MMC1_D2),
1190*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_7, VI0_DATA5_VI0_B5),
1191*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_7, MMC1_D3),
1192*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_9_8, VI0_DATA6_VI0_B6),
1193*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_9_8, MMC1_D4),
1194*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_9_8, ARM_TRACEDATA_0),
1195*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_10, VI0_DATA7_VI0_B7),
1196*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_10, MMC1_D5),
1197*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_11_10, ARM_TRACEDATA_1),
1198*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_13_12, VI0_G0),
1199*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
1200*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_13_12, IRQ0, SEL_INT0_0),
1201*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_13_12, ARM_TRACEDATA_2),
1202*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_15_14, VI0_G1),
1203*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
1204*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_15_14, IRQ1, SEL_INT1_0),
1205*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_15_14, ARM_TRACEDATA_3),
1206*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_18_16, VI0_G2),
1207*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_18_16, ETH_TXD1),
1208*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_18_16, MMC1_D6),
1209*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_18_16, ARM_TRACEDATA_4),
1210*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_18_16, TS_SPSYNC0),
1211*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_21_19, VI0_G3),
1212*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_21_19, ETH_CRS_DV),
1213*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_21_19, MMC1_D7),
1214*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_21_19, ARM_TRACEDATA_5),
1215*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_21_19, TS_SDAT0),
1216*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_22, VI0_G4),
1217*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_22, ETH_TX_EN),
1218*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
1219*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_23_22, ARM_TRACEDATA_6),
1220*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_25_24, VI0_G5),
1221*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_25_24, ETH_RX_ER),
1222*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
1223*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_25_24, ARM_TRACEDATA_7),
1224*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_27_26, VI0_G6),
1225*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_27_26, ETH_RXD0),
1226*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
1227*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_27_26, ARM_TRACEDATA_8),
1228*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_29_28, VI0_G7),
1229*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_29_28, ETH_RXD1),
1230*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
1231*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP9_29_28, ARM_TRACEDATA_9),
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_2_0, VI0_R0),
1234*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
1235*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_2_0, SCK1_C, SEL_SCIF1_2),
1236*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
1237*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_2_0, ARM_TRACEDATA_10),
1238*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
1239*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_5_3, VI0_R1),
1240*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
1241*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_5_3, DACK1_B),
1242*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_5_3, ARM_TRACEDATA_11),
1243*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_5_3, DACK0_C),
1244*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_5_3, DRACK0_C),
1245*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_8_6, VI0_R2),
1246*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_8_6, ETH_LINK),
1247*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_8_6, SD2_CLK_B),
1248*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_8_6, IRQ2, SEL_INT2_0),
1249*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_8_6, ARM_TRACEDATA_12),
1250*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_11_9, VI0_R3),
1251*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_11_9, ETH_MAGIC),
1252*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
1253*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_11_9, IRQ3, SEL_INT3_0),
1254*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_11_9, ARM_TRACEDATA_13),
1255*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_14_12, VI0_R4),
1256*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_14_12, ETH_REFCLK),
1257*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_14_12, SD2_CD_B, SEL_SD2_1),
1258*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
1259*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_14_12, ARM_TRACEDATA_14),
1260*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_14_12, MT1_CLK),
1261*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_14_12, TS_SCK0),
1262*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_17_15, VI0_R5),
1263*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_17_15, ETH_TXD0),
1264*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_17_15, SD2_WP_B, SEL_SD2_1),
1265*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
1266*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_17_15, ARM_TRACEDATA_15),
1267*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_17_15, MT1_D),
1268*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_17_15, TS_SDEN0),
1269*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_20_18, VI0_R6),
1270*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_20_18, ETH_MDC),
1271*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
1272*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_20_18, HSPI_TX1_B),
1273*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_20_18, TRACECLK),
1274*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_20_18, MT1_BEN),
1275*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
1276*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_21, VI0_R7),
1277*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_21, ETH_MDIO),
1278*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_21, DACK2_C),
1279*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
1280*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
1281*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_21, TRACECTL),
1282*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_23_21, MT1_PEN),
1283*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_25_24, VI1_CLK),
1284*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_25_24, SIM_D, SEL_SIM_0),
1285*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_25_24, SDA3, SEL_I2C3_0),
1286*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_28_26, VI1_HSYNC),
1287*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_28_26, VI3_CLK),
1288*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_28_26, SSI_SCK4),
1289*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
1290*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
1291*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_29, VI1_VSYNC),
1292*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_29, AUDIO_CLKOUT_C),
1293*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_29, SSI_WS4),
1294*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_29, SIM_CLK),
1295*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
1296*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP10_31_29, SPV_TRST),
1297*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP10_31_29, SCL3, SEL_I2C3_0),
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_2_0, VI1_DATA0_VI1_B0),
1300*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_2_0, SD2_DAT0, SEL_SD2_0),
1301*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_2_0, SIM_RST),
1302*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_2_0, SPV_TCK),
1303*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_2_0, ADICLK_B),
1304*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_5_3, VI1_DATA1_VI1_B1),
1305*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_5_3, SD2_DAT1, SEL_SD2_0),
1306*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_5_3, MT0_CLK),
1307*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_5_3, SPV_TMS),
1308*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
1309*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_8_6, VI1_DATA2_VI1_B2),
1310*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_8_6, SD2_DAT2, SEL_SD2_0),
1311*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_8_6, MT0_D),
1312*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_8_6, SPVTDI),
1313*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_8_6, ADIDATA_B, SEL_ADI_1),
1314*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_9, VI1_DATA3_VI1_B3),
1315*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_11_9, SD2_DAT3, SEL_SD2_0),
1316*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_9, MT0_BEN),
1317*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_9, SPV_TDO),
1318*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_11_9, ADICHS0_B),
1319*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_14_12, VI1_DATA4_VI1_B4),
1320*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_14_12, SD2_CLK),
1321*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_14_12, MT0_PEN),
1322*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_14_12, SPA_TRST),
1323*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
1324*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_14_12, ADICHS1_B),
1325*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_17_15, VI1_DATA5_VI1_B5),
1326*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_17_15, SD2_CMD, SEL_SD2_0),
1327*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_17_15, MT0_SYNC),
1328*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_17_15, SPA_TCK),
1329*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
1330*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_17_15, ADICHS2_B),
1331*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_20_18, VI1_DATA6_VI1_B6),
1332*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_20_18, SD2_CD, SEL_SD2_0),
1333*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_20_18, MT0_VCXO),
1334*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_20_18, SPA_TMS),
1335*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_20_18, HSPI_TX1_D),
1336*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_23_21, VI1_DATA7_VI1_B7),
1337*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_23_21, SD2_WP, SEL_SD2_0),
1338*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_23_21, MT0_PWM),
1339*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_23_21, SPA_TDI),
1340*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
1341*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_26_24, VI1_G0),
1342*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_26_24, VI3_DATA0),
1343*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_26_24, TS_SCK1),
1344*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
1345*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_26_24, TX2),
1346*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_26_24, SPA_TDO),
1347*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
1348*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_29_27, VI1_G1),
1349*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_29_27, VI3_DATA1),
1350*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_29_27, SSI_SCK1),
1351*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_29_27, TS_SDEN1),
1352*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP11_29_27, DACK2_B),
1353*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_29_27, RX2, SEL_SCIF2_0),
1354*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_2_0, VI1_G2),
1357*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_2_0, VI3_DATA2),
1358*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_2_0, SSI_WS1),
1359*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_2_0, TS_SPSYNC1),
1360*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_2_0, SCK2, SEL_SCIF2_0),
1361*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
1362*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_5_3, VI1_G3),
1363*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_5_3, VI3_DATA3),
1364*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_5_3, SSI_SCK2),
1365*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_5_3, TS_SDAT1),
1366*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_5_3, SCL1_C, SEL_I2C1_2),
1367*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_5_3, HTX0_B),
1368*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_8_6, VI1_G4),
1369*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_8_6, VI3_DATA4),
1370*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_8_6, SSI_WS2),
1371*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_8_6, SDA1_C, SEL_I2C1_2),
1372*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_8_6, SIM_RST_B),
1373*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
1374*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_9, VI1_G5),
1375*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_9, VI3_DATA5),
1376*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_11_9, GPS_CLK, SEL_GPS_0),
1377*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_9, FSE),
1378*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_11_9, TX4_B),
1379*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_11_9, SIM_D_B, SEL_SIM_1),
1380*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_14_12, VI1_G6),
1381*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_14_12, VI3_DATA6),
1382*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_14_12, GPS_SIGN, SEL_GPS_0),
1383*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_14_12, FRB),
1384*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_14_12, RX4_B, SEL_SCIF4_1),
1385*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_14_12, SIM_CLK_B),
1386*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_17_15, VI1_G7),
1387*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_17_15, VI3_DATA7),
1388*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_17_15, GPS_MAG, SEL_GPS_0),
1389*4882a593Smuzhiyun 	PINMUX_IPSR_GPSR(IP12_17_15, FCE),
1390*4882a593Smuzhiyun 	PINMUX_IPSR_MSEL(IP12_17_15, SCK4_B, SEL_SCIF4_1),
1391*4882a593Smuzhiyun };
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun static const struct sh_pfc_pin pinmux_pins[] = {
1394*4882a593Smuzhiyun 	PINMUX_GPIO_GP_ALL(),
1395*4882a593Smuzhiyun };
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun /* - DU0 -------------------------------------------------------------------- */
1398*4882a593Smuzhiyun static const unsigned int du0_rgb666_pins[] = {
1399*4882a593Smuzhiyun 	/* R[7:2], G[7:2], B[7:2] */
1400*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1401*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1402*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 2),  RCAR_GP_PIN(6, 1),  RCAR_GP_PIN(6, 0),
1403*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29),
1404*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 8),  RCAR_GP_PIN(6, 7),  RCAR_GP_PIN(6, 6),
1405*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 5),  RCAR_GP_PIN(6, 4),  RCAR_GP_PIN(6, 3),
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun static const unsigned int du0_rgb666_mux[] = {
1408*4882a593Smuzhiyun 	DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1409*4882a593Smuzhiyun 	DU0_DR3_MARK, DU0_DR2_MARK,
1410*4882a593Smuzhiyun 	DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1411*4882a593Smuzhiyun 	DU0_DG3_MARK, DU0_DG2_MARK,
1412*4882a593Smuzhiyun 	DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1413*4882a593Smuzhiyun 	DU0_DB3_MARK, DU0_DB2_MARK,
1414*4882a593Smuzhiyun };
1415*4882a593Smuzhiyun static const unsigned int du0_rgb888_pins[] = {
1416*4882a593Smuzhiyun 	/* R[7:0], G[7:0], B[7:0] */
1417*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1418*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1419*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23), RCAR_GP_PIN(6, 2),
1420*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 1),  RCAR_GP_PIN(6, 0),  RCAR_GP_PIN(5, 31),
1421*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29), RCAR_GP_PIN(0, 26),
1422*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 25), RCAR_GP_PIN(6, 8),  RCAR_GP_PIN(6, 7),
1423*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 6),  RCAR_GP_PIN(6, 5),  RCAR_GP_PIN(6, 4),
1424*4882a593Smuzhiyun 	RCAR_GP_PIN(6, 3),  RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 27),
1425*4882a593Smuzhiyun };
1426*4882a593Smuzhiyun static const unsigned int du0_rgb888_mux[] = {
1427*4882a593Smuzhiyun 	DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1428*4882a593Smuzhiyun 	DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1429*4882a593Smuzhiyun 	DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1430*4882a593Smuzhiyun 	DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1431*4882a593Smuzhiyun 	DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1432*4882a593Smuzhiyun 	DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun static const unsigned int du0_clk_in_pins[] = {
1435*4882a593Smuzhiyun 	/* CLKIN */
1436*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 29),
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun static const unsigned int du0_clk_in_mux[] = {
1439*4882a593Smuzhiyun 	DU0_DOTCLKIN_MARK,
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun static const unsigned int du0_clk_out_0_pins[] = {
1442*4882a593Smuzhiyun 	/* CLKOUT */
1443*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 20),
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun static const unsigned int du0_clk_out_0_mux[] = {
1446*4882a593Smuzhiyun 	DU0_DOTCLKOUT0_MARK,
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun static const unsigned int du0_clk_out_1_pins[] = {
1449*4882a593Smuzhiyun 	/* CLKOUT */
1450*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 30),
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun static const unsigned int du0_clk_out_1_mux[] = {
1453*4882a593Smuzhiyun 	DU0_DOTCLKOUT1_MARK,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun static const unsigned int du0_sync_0_pins[] = {
1456*4882a593Smuzhiyun 	/* VSYNC, HSYNC, DISP */
1457*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(0, 31),
1458*4882a593Smuzhiyun };
1459*4882a593Smuzhiyun static const unsigned int du0_sync_0_mux[] = {
1460*4882a593Smuzhiyun 	DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1461*4882a593Smuzhiyun 	DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun static const unsigned int du0_sync_1_pins[] = {
1464*4882a593Smuzhiyun 	/* VSYNC, HSYNC, DISP */
1465*4882a593Smuzhiyun 	RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(1, 0),
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun static const unsigned int du0_sync_1_mux[] = {
1468*4882a593Smuzhiyun 	DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1469*4882a593Smuzhiyun 	DU0_DISP_MARK
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun static const unsigned int du0_oddf_pins[] = {
1472*4882a593Smuzhiyun 	/* ODDF */
1473*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 31),
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun static const unsigned int du0_oddf_mux[] = {
1476*4882a593Smuzhiyun 	DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1477*4882a593Smuzhiyun };
1478*4882a593Smuzhiyun static const unsigned int du0_cde_pins[] = {
1479*4882a593Smuzhiyun 	/* CDE */
1480*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 1),
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun static const unsigned int du0_cde_mux[] = {
1483*4882a593Smuzhiyun 	DU0_CDE_MARK
1484*4882a593Smuzhiyun };
1485*4882a593Smuzhiyun /* - DU1 -------------------------------------------------------------------- */
1486*4882a593Smuzhiyun static const unsigned int du1_rgb666_pins[] = {
1487*4882a593Smuzhiyun 	/* R[7:2], G[7:2], B[7:2] */
1488*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 9),  RCAR_GP_PIN(1, 8),  RCAR_GP_PIN(1, 7),
1489*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),  RCAR_GP_PIN(1, 4),
1490*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
1491*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
1492*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1493*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 20),
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun static const unsigned int du1_rgb666_mux[] = {
1496*4882a593Smuzhiyun 	DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1497*4882a593Smuzhiyun 	DU1_DR3_MARK, DU1_DR2_MARK,
1498*4882a593Smuzhiyun 	DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1499*4882a593Smuzhiyun 	DU1_DG3_MARK, DU1_DG2_MARK,
1500*4882a593Smuzhiyun 	DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1501*4882a593Smuzhiyun 	DU1_DB3_MARK, DU1_DB2_MARK,
1502*4882a593Smuzhiyun };
1503*4882a593Smuzhiyun static const unsigned int du1_rgb888_pins[] = {
1504*4882a593Smuzhiyun 	/* R[7:0], G[7:0], B[7:0] */
1505*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 9),  RCAR_GP_PIN(1, 8),  RCAR_GP_PIN(1, 7),
1506*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 6),  RCAR_GP_PIN(1, 5),  RCAR_GP_PIN(1, 4),
1507*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 2),  RCAR_GP_PIN(1, 17),
1508*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
1509*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11),
1510*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 0),  RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24),
1511*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1512*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun static const unsigned int du1_rgb888_mux[] = {
1515*4882a593Smuzhiyun 	DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1516*4882a593Smuzhiyun 	DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1517*4882a593Smuzhiyun 	DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1518*4882a593Smuzhiyun 	DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1519*4882a593Smuzhiyun 	DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1520*4882a593Smuzhiyun 	DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun static const unsigned int du1_clk_in_pins[] = {
1523*4882a593Smuzhiyun 	/* CLKIN */
1524*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 26),
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun static const unsigned int du1_clk_in_mux[] = {
1527*4882a593Smuzhiyun 	DU1_DOTCLKIN_MARK,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun static const unsigned int du1_clk_out_pins[] = {
1530*4882a593Smuzhiyun 	/* CLKOUT */
1531*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 27),
1532*4882a593Smuzhiyun };
1533*4882a593Smuzhiyun static const unsigned int du1_clk_out_mux[] = {
1534*4882a593Smuzhiyun 	DU1_DOTCLKOUT_MARK,
1535*4882a593Smuzhiyun };
1536*4882a593Smuzhiyun static const unsigned int du1_sync_0_pins[] = {
1537*4882a593Smuzhiyun 	/* VSYNC, HSYNC, DISP */
1538*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 30),
1539*4882a593Smuzhiyun };
1540*4882a593Smuzhiyun static const unsigned int du1_sync_0_mux[] = {
1541*4882a593Smuzhiyun 	DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1542*4882a593Smuzhiyun 	DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1543*4882a593Smuzhiyun };
1544*4882a593Smuzhiyun static const unsigned int du1_sync_1_pins[] = {
1545*4882a593Smuzhiyun 	/* VSYNC, HSYNC, DISP */
1546*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 31),
1547*4882a593Smuzhiyun };
1548*4882a593Smuzhiyun static const unsigned int du1_sync_1_mux[] = {
1549*4882a593Smuzhiyun 	DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1550*4882a593Smuzhiyun 	DU1_DISP_MARK
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun static const unsigned int du1_oddf_pins[] = {
1553*4882a593Smuzhiyun 	/* ODDF */
1554*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 30),
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun static const unsigned int du1_oddf_mux[] = {
1557*4882a593Smuzhiyun 	DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1558*4882a593Smuzhiyun };
1559*4882a593Smuzhiyun static const unsigned int du1_cde_pins[] = {
1560*4882a593Smuzhiyun 	/* CDE */
1561*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0),
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun static const unsigned int du1_cde_mux[] = {
1564*4882a593Smuzhiyun 	DU1_CDE_MARK
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun /* - Ether ------------------------------------------------------------------ */
1567*4882a593Smuzhiyun static const unsigned int ether_rmii_pins[] = {
1568*4882a593Smuzhiyun 	/*
1569*4882a593Smuzhiyun 	 * ETH_TXD0, ETH_TXD1, ETH_TX_EN,  ETH_REFCLK,
1570*4882a593Smuzhiyun 	 * ETH_RXD0, ETH_RXD1, ETH_CRS_DV, ETH_RX_ER,
1571*4882a593Smuzhiyun 	 * ETH_MDIO, ETH_MDC
1572*4882a593Smuzhiyun 	 */
1573*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 18),
1574*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 26),
1575*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 17),
1576*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 19),
1577*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 28),
1578*4882a593Smuzhiyun };
1579*4882a593Smuzhiyun static const unsigned int ether_rmii_mux[] = {
1580*4882a593Smuzhiyun 	ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK,  ETH_REFCLK_MARK,
1581*4882a593Smuzhiyun 	ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
1582*4882a593Smuzhiyun 	ETH_MDIO_MARK, ETH_MDC_MARK,
1583*4882a593Smuzhiyun };
1584*4882a593Smuzhiyun static const unsigned int ether_link_pins[] = {
1585*4882a593Smuzhiyun 	/* ETH_LINK */
1586*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 24),
1587*4882a593Smuzhiyun };
1588*4882a593Smuzhiyun static const unsigned int ether_link_mux[] = {
1589*4882a593Smuzhiyun 	ETH_LINK_MARK,
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun static const unsigned int ether_magic_pins[] = {
1592*4882a593Smuzhiyun 	/* ETH_MAGIC */
1593*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 25),
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun static const unsigned int ether_magic_mux[] = {
1596*4882a593Smuzhiyun 	ETH_MAGIC_MARK,
1597*4882a593Smuzhiyun };
1598*4882a593Smuzhiyun /* - HSCIF0 ----------------------------------------------------------------- */
1599*4882a593Smuzhiyun static const unsigned int hscif0_data_pins[] = {
1600*4882a593Smuzhiyun 	/* TX, RX */
1601*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21)
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun static const unsigned int hscif0_data_mux[] = {
1604*4882a593Smuzhiyun 	HTX0_MARK, HRX0_MARK
1605*4882a593Smuzhiyun };
1606*4882a593Smuzhiyun static const unsigned int hscif0_data_b_pins[] = {
1607*4882a593Smuzhiyun 	/* TX, RX */
1608*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13)
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun static const unsigned int hscif0_data_b_mux[] = {
1611*4882a593Smuzhiyun 	HTX0_B_MARK, HRX0_B_MARK
1612*4882a593Smuzhiyun };
1613*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_pins[] = {
1614*4882a593Smuzhiyun 	/* CTS, RTS */
1615*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19)
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_mux[] = {
1618*4882a593Smuzhiyun 	HCTS0_MARK, HRTS0_MARK
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_b_pins[] = {
1621*4882a593Smuzhiyun 	/* CTS, RTS */
1622*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10)
1623*4882a593Smuzhiyun };
1624*4882a593Smuzhiyun static const unsigned int hscif0_ctrl_b_mux[] = {
1625*4882a593Smuzhiyun 	HCTS0_B_MARK, HRTS0_B_MARK
1626*4882a593Smuzhiyun };
1627*4882a593Smuzhiyun static const unsigned int hscif0_clk_pins[] = {
1628*4882a593Smuzhiyun 	/* SCK */
1629*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 17)
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun static const unsigned int hscif0_clk_mux[] = {
1632*4882a593Smuzhiyun 	HSCK0_MARK
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_pins[] = {
1635*4882a593Smuzhiyun 	/* SCK */
1636*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 11)
1637*4882a593Smuzhiyun };
1638*4882a593Smuzhiyun static const unsigned int hscif0_clk_b_mux[] = {
1639*4882a593Smuzhiyun 	HSCK0_B_MARK
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun /* - HSCIF1 ----------------------------------------------------------------- */
1642*4882a593Smuzhiyun static const unsigned int hscif1_data_pins[] = {
1643*4882a593Smuzhiyun 	/* TX, RX */
1644*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20)
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun static const unsigned int hscif1_data_mux[] = {
1647*4882a593Smuzhiyun 	HTX1_MARK, HRX1_MARK
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun static const unsigned int hscif1_data_b_pins[] = {
1650*4882a593Smuzhiyun 	/* TX, RX */
1651*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3)
1652*4882a593Smuzhiyun };
1653*4882a593Smuzhiyun static const unsigned int hscif1_data_b_mux[] = {
1654*4882a593Smuzhiyun 	HTX1_B_MARK, HRX1_B_MARK
1655*4882a593Smuzhiyun };
1656*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_pins[] = {
1657*4882a593Smuzhiyun 	/* CTS, RTS */
1658*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 22)
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_mux[] = {
1661*4882a593Smuzhiyun 	HCTS1_MARK, HRTS1_MARK
1662*4882a593Smuzhiyun };
1663*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_pins[] = {
1664*4882a593Smuzhiyun 	/* CTS, RTS */
1665*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6)
1666*4882a593Smuzhiyun };
1667*4882a593Smuzhiyun static const unsigned int hscif1_ctrl_b_mux[] = {
1668*4882a593Smuzhiyun 	HCTS1_B_MARK, HRTS1_B_MARK
1669*4882a593Smuzhiyun };
1670*4882a593Smuzhiyun static const unsigned int hscif1_clk_pins[] = {
1671*4882a593Smuzhiyun 	/* SCK */
1672*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18)
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun static const unsigned int hscif1_clk_mux[] = {
1675*4882a593Smuzhiyun 	HSCK1_MARK
1676*4882a593Smuzhiyun };
1677*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_pins[] = {
1678*4882a593Smuzhiyun 	/* SCK */
1679*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4)
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun static const unsigned int hscif1_clk_b_mux[] = {
1682*4882a593Smuzhiyun 	HSCK1_B_MARK
1683*4882a593Smuzhiyun };
1684*4882a593Smuzhiyun /* - HSPI0 ------------------------------------------------------------------ */
1685*4882a593Smuzhiyun static const unsigned int hspi0_pins[] = {
1686*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1687*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 25),
1688*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 24),
1689*4882a593Smuzhiyun };
1690*4882a593Smuzhiyun static const unsigned int hspi0_mux[] = {
1691*4882a593Smuzhiyun 	HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun /* - HSPI1 ------------------------------------------------------------------ */
1694*4882a593Smuzhiyun static const unsigned int hspi1_pins[] = {
1695*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1696*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 31), RCAR_GP_PIN(1, 26), RCAR_GP_PIN(2, 0),
1697*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 30),
1698*4882a593Smuzhiyun };
1699*4882a593Smuzhiyun static const unsigned int hspi1_mux[] = {
1700*4882a593Smuzhiyun 	HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun static const unsigned int hspi1_b_pins[] = {
1703*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1704*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 29),
1705*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 28),
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun static const unsigned int hspi1_b_mux[] = {
1708*4882a593Smuzhiyun 	HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
1709*4882a593Smuzhiyun };
1710*4882a593Smuzhiyun static const unsigned int hspi1_c_pins[] = {
1711*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1712*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 16),
1713*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 15),
1714*4882a593Smuzhiyun };
1715*4882a593Smuzhiyun static const unsigned int hspi1_c_mux[] = {
1716*4882a593Smuzhiyun 	HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
1717*4882a593Smuzhiyun };
1718*4882a593Smuzhiyun static const unsigned int hspi1_d_pins[] = {
1719*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1720*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 8),
1721*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 7),
1722*4882a593Smuzhiyun };
1723*4882a593Smuzhiyun static const unsigned int hspi1_d_mux[] = {
1724*4882a593Smuzhiyun 	HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
1725*4882a593Smuzhiyun };
1726*4882a593Smuzhiyun /* - HSPI2 ------------------------------------------------------------------ */
1727*4882a593Smuzhiyun static const unsigned int hspi2_pins[] = {
1728*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1729*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1730*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 14),
1731*4882a593Smuzhiyun };
1732*4882a593Smuzhiyun static const unsigned int hspi2_mux[] = {
1733*4882a593Smuzhiyun 	HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
1734*4882a593Smuzhiyun };
1735*4882a593Smuzhiyun static const unsigned int hspi2_b_pins[] = {
1736*4882a593Smuzhiyun 	/* CLK, CS, RX, TX */
1737*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 8),
1738*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 6),
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun static const unsigned int hspi2_b_mux[] = {
1741*4882a593Smuzhiyun 	HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun /* - I2C1 ------------------------------------------------------------------ */
1744*4882a593Smuzhiyun static const unsigned int i2c1_pins[] = {
1745*4882a593Smuzhiyun 	/* SCL, SDA, */
1746*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
1747*4882a593Smuzhiyun };
1748*4882a593Smuzhiyun static const unsigned int i2c1_mux[] = {
1749*4882a593Smuzhiyun 	SCL1_MARK, SDA1_MARK,
1750*4882a593Smuzhiyun };
1751*4882a593Smuzhiyun static const unsigned int i2c1_b_pins[] = {
1752*4882a593Smuzhiyun 	/* SCL, SDA, */
1753*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
1754*4882a593Smuzhiyun };
1755*4882a593Smuzhiyun static const unsigned int i2c1_b_mux[] = {
1756*4882a593Smuzhiyun 	SCL1_B_MARK, SDA1_B_MARK,
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun static const unsigned int i2c1_c_pins[] = {
1759*4882a593Smuzhiyun 	/* SCL, SDA, */
1760*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
1761*4882a593Smuzhiyun };
1762*4882a593Smuzhiyun static const unsigned int i2c1_c_mux[] = {
1763*4882a593Smuzhiyun 	SCL1_C_MARK, SDA1_C_MARK,
1764*4882a593Smuzhiyun };
1765*4882a593Smuzhiyun static const unsigned int i2c1_d_pins[] = {
1766*4882a593Smuzhiyun 	/* SCL, SDA, */
1767*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun static const unsigned int i2c1_d_mux[] = {
1770*4882a593Smuzhiyun 	SCL1_D_MARK, SDA1_D_MARK,
1771*4882a593Smuzhiyun };
1772*4882a593Smuzhiyun /* - I2C2 ------------------------------------------------------------------ */
1773*4882a593Smuzhiyun static const unsigned int i2c2_pins[] = {
1774*4882a593Smuzhiyun 	/* SCL, SDA, */
1775*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 25), RCAR_GP_PIN(0, 26),
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun static const unsigned int i2c2_mux[] = {
1778*4882a593Smuzhiyun 	SCL2_MARK, SDA2_MARK,
1779*4882a593Smuzhiyun };
1780*4882a593Smuzhiyun static const unsigned int i2c2_b_pins[] = {
1781*4882a593Smuzhiyun 	/* SCL, SDA, */
1782*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
1783*4882a593Smuzhiyun };
1784*4882a593Smuzhiyun static const unsigned int i2c2_b_mux[] = {
1785*4882a593Smuzhiyun 	SCL2_B_MARK, SDA2_B_MARK,
1786*4882a593Smuzhiyun };
1787*4882a593Smuzhiyun static const unsigned int i2c2_c_pins[] = {
1788*4882a593Smuzhiyun 	/* SCL, SDA */
1789*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 31), RCAR_GP_PIN(0, 30),
1790*4882a593Smuzhiyun };
1791*4882a593Smuzhiyun static const unsigned int i2c2_c_mux[] = {
1792*4882a593Smuzhiyun 	SCL2_C_MARK, SDA2_C_MARK,
1793*4882a593Smuzhiyun };
1794*4882a593Smuzhiyun static const unsigned int i2c2_d_pins[] = {
1795*4882a593Smuzhiyun 	/* SCL, SDA */
1796*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
1797*4882a593Smuzhiyun };
1798*4882a593Smuzhiyun static const unsigned int i2c2_d_mux[] = {
1799*4882a593Smuzhiyun 	SCL2_D_MARK, SDA2_D_MARK,
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun /* - I2C3 ------------------------------------------------------------------ */
1802*4882a593Smuzhiyun static const unsigned int i2c3_pins[] = {
1803*4882a593Smuzhiyun 	/* SCL, SDA, */
1804*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(2, 30),
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun static const unsigned int i2c3_mux[] = {
1807*4882a593Smuzhiyun 	SCL3_MARK, SDA3_MARK,
1808*4882a593Smuzhiyun };
1809*4882a593Smuzhiyun static const unsigned int i2c3_b_pins[] = {
1810*4882a593Smuzhiyun 	/* SCL, SDA, */
1811*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 30),
1812*4882a593Smuzhiyun };
1813*4882a593Smuzhiyun static const unsigned int i2c3_b_mux[] = {
1814*4882a593Smuzhiyun 	SCL3_B_MARK, SDA3_B_MARK,
1815*4882a593Smuzhiyun };
1816*4882a593Smuzhiyun /* - INTC ------------------------------------------------------------------- */
1817*4882a593Smuzhiyun static const unsigned int intc_irq0_pins[] = {
1818*4882a593Smuzhiyun 	/* IRQ */
1819*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 14),
1820*4882a593Smuzhiyun };
1821*4882a593Smuzhiyun static const unsigned int intc_irq0_mux[] = {
1822*4882a593Smuzhiyun 	IRQ0_MARK,
1823*4882a593Smuzhiyun };
1824*4882a593Smuzhiyun static const unsigned int intc_irq0_b_pins[] = {
1825*4882a593Smuzhiyun 	/* IRQ */
1826*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 13),
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun static const unsigned int intc_irq0_b_mux[] = {
1829*4882a593Smuzhiyun 	IRQ0_B_MARK,
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun static const unsigned int intc_irq1_pins[] = {
1832*4882a593Smuzhiyun 	/* IRQ */
1833*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 15),
1834*4882a593Smuzhiyun };
1835*4882a593Smuzhiyun static const unsigned int intc_irq1_mux[] = {
1836*4882a593Smuzhiyun 	IRQ1_MARK,
1837*4882a593Smuzhiyun };
1838*4882a593Smuzhiyun static const unsigned int intc_irq1_b_pins[] = {
1839*4882a593Smuzhiyun 	/* IRQ */
1840*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 14),
1841*4882a593Smuzhiyun };
1842*4882a593Smuzhiyun static const unsigned int intc_irq1_b_mux[] = {
1843*4882a593Smuzhiyun 	IRQ1_B_MARK,
1844*4882a593Smuzhiyun };
1845*4882a593Smuzhiyun static const unsigned int intc_irq2_pins[] = {
1846*4882a593Smuzhiyun 	/* IRQ */
1847*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 24),
1848*4882a593Smuzhiyun };
1849*4882a593Smuzhiyun static const unsigned int intc_irq2_mux[] = {
1850*4882a593Smuzhiyun 	IRQ2_MARK,
1851*4882a593Smuzhiyun };
1852*4882a593Smuzhiyun static const unsigned int intc_irq2_b_pins[] = {
1853*4882a593Smuzhiyun 	/* IRQ */
1854*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 15),
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun static const unsigned int intc_irq2_b_mux[] = {
1857*4882a593Smuzhiyun 	IRQ2_B_MARK,
1858*4882a593Smuzhiyun };
1859*4882a593Smuzhiyun static const unsigned int intc_irq3_pins[] = {
1860*4882a593Smuzhiyun 	/* IRQ */
1861*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 25),
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun static const unsigned int intc_irq3_mux[] = {
1864*4882a593Smuzhiyun 	IRQ3_MARK,
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun static const unsigned int intc_irq3_b_pins[] = {
1867*4882a593Smuzhiyun 	/* IRQ */
1868*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 16),
1869*4882a593Smuzhiyun };
1870*4882a593Smuzhiyun static const unsigned int intc_irq3_b_mux[] = {
1871*4882a593Smuzhiyun 	IRQ3_B_MARK,
1872*4882a593Smuzhiyun };
1873*4882a593Smuzhiyun /* - LSBC ------------------------------------------------------------------- */
1874*4882a593Smuzhiyun static const unsigned int lbsc_cs0_pins[] = {
1875*4882a593Smuzhiyun 	/* CS */
1876*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 13),
1877*4882a593Smuzhiyun };
1878*4882a593Smuzhiyun static const unsigned int lbsc_cs0_mux[] = {
1879*4882a593Smuzhiyun 	CS0_MARK,
1880*4882a593Smuzhiyun };
1881*4882a593Smuzhiyun static const unsigned int lbsc_cs1_pins[] = {
1882*4882a593Smuzhiyun 	/* CS */
1883*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 14),
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun static const unsigned int lbsc_cs1_mux[] = {
1886*4882a593Smuzhiyun 	CS1_A26_MARK,
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs0_pins[] = {
1889*4882a593Smuzhiyun 	/* CS */
1890*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15),
1891*4882a593Smuzhiyun };
1892*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs0_mux[] = {
1893*4882a593Smuzhiyun 	EX_CS0_MARK,
1894*4882a593Smuzhiyun };
1895*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs1_pins[] = {
1896*4882a593Smuzhiyun 	/* CS */
1897*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 16),
1898*4882a593Smuzhiyun };
1899*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs1_mux[] = {
1900*4882a593Smuzhiyun 	EX_CS1_MARK,
1901*4882a593Smuzhiyun };
1902*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs2_pins[] = {
1903*4882a593Smuzhiyun 	/* CS */
1904*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 17),
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs2_mux[] = {
1907*4882a593Smuzhiyun 	EX_CS2_MARK,
1908*4882a593Smuzhiyun };
1909*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs3_pins[] = {
1910*4882a593Smuzhiyun 	/* CS */
1911*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18),
1912*4882a593Smuzhiyun };
1913*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs3_mux[] = {
1914*4882a593Smuzhiyun 	EX_CS3_MARK,
1915*4882a593Smuzhiyun };
1916*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs4_pins[] = {
1917*4882a593Smuzhiyun 	/* CS */
1918*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19),
1919*4882a593Smuzhiyun };
1920*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs4_mux[] = {
1921*4882a593Smuzhiyun 	EX_CS4_MARK,
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs5_pins[] = {
1924*4882a593Smuzhiyun 	/* CS */
1925*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 20),
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun static const unsigned int lbsc_ex_cs5_mux[] = {
1928*4882a593Smuzhiyun 	EX_CS5_MARK,
1929*4882a593Smuzhiyun };
1930*4882a593Smuzhiyun /* - MMCIF ------------------------------------------------------------------ */
1931*4882a593Smuzhiyun static const unsigned int mmc0_data1_pins[] = {
1932*4882a593Smuzhiyun 	/* D[0] */
1933*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19),
1934*4882a593Smuzhiyun };
1935*4882a593Smuzhiyun static const unsigned int mmc0_data1_mux[] = {
1936*4882a593Smuzhiyun 	MMC0_D0_MARK,
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun static const unsigned int mmc0_data4_pins[] = {
1939*4882a593Smuzhiyun 	/* D[0:3] */
1940*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1941*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 2),
1942*4882a593Smuzhiyun };
1943*4882a593Smuzhiyun static const unsigned int mmc0_data4_mux[] = {
1944*4882a593Smuzhiyun 	MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1945*4882a593Smuzhiyun };
1946*4882a593Smuzhiyun static const unsigned int mmc0_data8_pins[] = {
1947*4882a593Smuzhiyun 	/* D[0:7] */
1948*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1949*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 2),  RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1950*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun static const unsigned int mmc0_data8_mux[] = {
1953*4882a593Smuzhiyun 	MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1954*4882a593Smuzhiyun 	MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
1955*4882a593Smuzhiyun };
1956*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_pins[] = {
1957*4882a593Smuzhiyun 	/* CMD, CLK */
1958*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
1959*4882a593Smuzhiyun };
1960*4882a593Smuzhiyun static const unsigned int mmc0_ctrl_mux[] = {
1961*4882a593Smuzhiyun 	MMC0_CMD_MARK, MMC0_CLK_MARK,
1962*4882a593Smuzhiyun };
1963*4882a593Smuzhiyun static const unsigned int mmc1_data1_pins[] = {
1964*4882a593Smuzhiyun 	/* D[0] */
1965*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 8),
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun static const unsigned int mmc1_data1_mux[] = {
1968*4882a593Smuzhiyun 	MMC1_D0_MARK,
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun static const unsigned int mmc1_data4_pins[] = {
1971*4882a593Smuzhiyun 	/* D[0:3] */
1972*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1973*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 11),
1974*4882a593Smuzhiyun };
1975*4882a593Smuzhiyun static const unsigned int mmc1_data4_mux[] = {
1976*4882a593Smuzhiyun 	MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1977*4882a593Smuzhiyun };
1978*4882a593Smuzhiyun static const unsigned int mmc1_data8_pins[] = {
1979*4882a593Smuzhiyun 	/* D[0:7] */
1980*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 8),  RCAR_GP_PIN(2, 9),  RCAR_GP_PIN(2, 10),
1981*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1982*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun static const unsigned int mmc1_data8_mux[] = {
1985*4882a593Smuzhiyun 	MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1986*4882a593Smuzhiyun 	MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun static const unsigned int mmc1_ctrl_pins[] = {
1989*4882a593Smuzhiyun 	/* CMD, CLK */
1990*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 1),
1991*4882a593Smuzhiyun };
1992*4882a593Smuzhiyun static const unsigned int mmc1_ctrl_mux[] = {
1993*4882a593Smuzhiyun 	MMC1_CMD_MARK, MMC1_CLK_MARK,
1994*4882a593Smuzhiyun };
1995*4882a593Smuzhiyun /* - SCIF0 ------------------------------------------------------------------ */
1996*4882a593Smuzhiyun static const unsigned int scif0_data_pins[] = {
1997*4882a593Smuzhiyun 	/* RXD, TXD */
1998*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
1999*4882a593Smuzhiyun };
2000*4882a593Smuzhiyun static const unsigned int scif0_data_mux[] = {
2001*4882a593Smuzhiyun 	RX0_MARK, TX0_MARK,
2002*4882a593Smuzhiyun };
2003*4882a593Smuzhiyun static const unsigned int scif0_clk_pins[] = {
2004*4882a593Smuzhiyun 	/* SCK */
2005*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 28),
2006*4882a593Smuzhiyun };
2007*4882a593Smuzhiyun static const unsigned int scif0_clk_mux[] = {
2008*4882a593Smuzhiyun 	SCK0_MARK,
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun static const unsigned int scif0_ctrl_pins[] = {
2011*4882a593Smuzhiyun 	/* RTS, CTS */
2012*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22),
2013*4882a593Smuzhiyun };
2014*4882a593Smuzhiyun static const unsigned int scif0_ctrl_mux[] = {
2015*4882a593Smuzhiyun 	RTS0_TANS_MARK, CTS0_MARK,
2016*4882a593Smuzhiyun };
2017*4882a593Smuzhiyun static const unsigned int scif0_data_b_pins[] = {
2018*4882a593Smuzhiyun 	/* RXD, TXD */
2019*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
2020*4882a593Smuzhiyun };
2021*4882a593Smuzhiyun static const unsigned int scif0_data_b_mux[] = {
2022*4882a593Smuzhiyun 	RX0_B_MARK, TX0_B_MARK,
2023*4882a593Smuzhiyun };
2024*4882a593Smuzhiyun static const unsigned int scif0_clk_b_pins[] = {
2025*4882a593Smuzhiyun 	/* SCK */
2026*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 1),
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun static const unsigned int scif0_clk_b_mux[] = {
2029*4882a593Smuzhiyun 	SCK0_B_MARK,
2030*4882a593Smuzhiyun };
2031*4882a593Smuzhiyun static const unsigned int scif0_ctrl_b_pins[] = {
2032*4882a593Smuzhiyun 	/* RTS, CTS */
2033*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
2034*4882a593Smuzhiyun };
2035*4882a593Smuzhiyun static const unsigned int scif0_ctrl_b_mux[] = {
2036*4882a593Smuzhiyun 	RTS0_B_TANS_B_MARK, CTS0_B_MARK,
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun static const unsigned int scif0_data_c_pins[] = {
2039*4882a593Smuzhiyun 	/* RXD, TXD */
2040*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun static const unsigned int scif0_data_c_mux[] = {
2043*4882a593Smuzhiyun 	RX0_C_MARK, TX0_C_MARK,
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun static const unsigned int scif0_clk_c_pins[] = {
2046*4882a593Smuzhiyun 	/* SCK */
2047*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 17),
2048*4882a593Smuzhiyun };
2049*4882a593Smuzhiyun static const unsigned int scif0_clk_c_mux[] = {
2050*4882a593Smuzhiyun 	SCK0_C_MARK,
2051*4882a593Smuzhiyun };
2052*4882a593Smuzhiyun static const unsigned int scif0_ctrl_c_pins[] = {
2053*4882a593Smuzhiyun 	/* RTS, CTS */
2054*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
2055*4882a593Smuzhiyun };
2056*4882a593Smuzhiyun static const unsigned int scif0_ctrl_c_mux[] = {
2057*4882a593Smuzhiyun 	RTS0_C_TANS_C_MARK, CTS0_C_MARK,
2058*4882a593Smuzhiyun };
2059*4882a593Smuzhiyun static const unsigned int scif0_data_d_pins[] = {
2060*4882a593Smuzhiyun 	/* RXD, TXD */
2061*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
2062*4882a593Smuzhiyun };
2063*4882a593Smuzhiyun static const unsigned int scif0_data_d_mux[] = {
2064*4882a593Smuzhiyun 	RX0_D_MARK, TX0_D_MARK,
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun static const unsigned int scif0_clk_d_pins[] = {
2067*4882a593Smuzhiyun 	/* SCK */
2068*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 18),
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun static const unsigned int scif0_clk_d_mux[] = {
2071*4882a593Smuzhiyun 	SCK0_D_MARK,
2072*4882a593Smuzhiyun };
2073*4882a593Smuzhiyun static const unsigned int scif0_ctrl_d_pins[] = {
2074*4882a593Smuzhiyun 	/* RTS, CTS */
2075*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 3),
2076*4882a593Smuzhiyun };
2077*4882a593Smuzhiyun static const unsigned int scif0_ctrl_d_mux[] = {
2078*4882a593Smuzhiyun 	RTS0_D_TANS_D_MARK, CTS0_D_MARK,
2079*4882a593Smuzhiyun };
2080*4882a593Smuzhiyun /* - SCIF1 ------------------------------------------------------------------ */
2081*4882a593Smuzhiyun static const unsigned int scif1_data_pins[] = {
2082*4882a593Smuzhiyun 	/* RXD, TXD */
2083*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
2084*4882a593Smuzhiyun };
2085*4882a593Smuzhiyun static const unsigned int scif1_data_mux[] = {
2086*4882a593Smuzhiyun 	RX1_MARK, TX1_MARK,
2087*4882a593Smuzhiyun };
2088*4882a593Smuzhiyun static const unsigned int scif1_clk_pins[] = {
2089*4882a593Smuzhiyun 	/* SCK */
2090*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 17),
2091*4882a593Smuzhiyun };
2092*4882a593Smuzhiyun static const unsigned int scif1_clk_mux[] = {
2093*4882a593Smuzhiyun 	SCK1_MARK,
2094*4882a593Smuzhiyun };
2095*4882a593Smuzhiyun static const unsigned int scif1_ctrl_pins[] = {
2096*4882a593Smuzhiyun 	/* RTS, CTS */
2097*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
2098*4882a593Smuzhiyun };
2099*4882a593Smuzhiyun static const unsigned int scif1_ctrl_mux[] = {
2100*4882a593Smuzhiyun 	RTS1_TANS_MARK, CTS1_MARK,
2101*4882a593Smuzhiyun };
2102*4882a593Smuzhiyun static const unsigned int scif1_data_b_pins[] = {
2103*4882a593Smuzhiyun 	/* RXD, TXD */
2104*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 18),
2105*4882a593Smuzhiyun };
2106*4882a593Smuzhiyun static const unsigned int scif1_data_b_mux[] = {
2107*4882a593Smuzhiyun 	RX1_B_MARK, TX1_B_MARK,
2108*4882a593Smuzhiyun };
2109*4882a593Smuzhiyun static const unsigned int scif1_clk_b_pins[] = {
2110*4882a593Smuzhiyun 	/* SCK */
2111*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 17),
2112*4882a593Smuzhiyun };
2113*4882a593Smuzhiyun static const unsigned int scif1_clk_b_mux[] = {
2114*4882a593Smuzhiyun 	SCK1_B_MARK,
2115*4882a593Smuzhiyun };
2116*4882a593Smuzhiyun static const unsigned int scif1_ctrl_b_pins[] = {
2117*4882a593Smuzhiyun 	/* RTS, CTS */
2118*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
2119*4882a593Smuzhiyun };
2120*4882a593Smuzhiyun static const unsigned int scif1_ctrl_b_mux[] = {
2121*4882a593Smuzhiyun 	RTS1_B_TANS_B_MARK, CTS1_B_MARK,
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun static const unsigned int scif1_data_c_pins[] = {
2124*4882a593Smuzhiyun 	/* RXD, TXD */
2125*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
2126*4882a593Smuzhiyun };
2127*4882a593Smuzhiyun static const unsigned int scif1_data_c_mux[] = {
2128*4882a593Smuzhiyun 	RX1_C_MARK, TX1_C_MARK,
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun static const unsigned int scif1_clk_c_pins[] = {
2131*4882a593Smuzhiyun 	/* SCK */
2132*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 22),
2133*4882a593Smuzhiyun };
2134*4882a593Smuzhiyun static const unsigned int scif1_clk_c_mux[] = {
2135*4882a593Smuzhiyun 	SCK1_C_MARK,
2136*4882a593Smuzhiyun };
2137*4882a593Smuzhiyun static const unsigned int scif1_ctrl_c_pins[] = {
2138*4882a593Smuzhiyun 	/* RTS, CTS */
2139*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2140*4882a593Smuzhiyun };
2141*4882a593Smuzhiyun static const unsigned int scif1_ctrl_c_mux[] = {
2142*4882a593Smuzhiyun 	RTS1_C_TANS_C_MARK, CTS1_C_MARK,
2143*4882a593Smuzhiyun };
2144*4882a593Smuzhiyun /* - SCIF2 ------------------------------------------------------------------ */
2145*4882a593Smuzhiyun static const unsigned int scif2_data_pins[] = {
2146*4882a593Smuzhiyun 	/* RXD, TXD */
2147*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 9),
2148*4882a593Smuzhiyun };
2149*4882a593Smuzhiyun static const unsigned int scif2_data_mux[] = {
2150*4882a593Smuzhiyun 	RX2_MARK, TX2_MARK,
2151*4882a593Smuzhiyun };
2152*4882a593Smuzhiyun static const unsigned int scif2_clk_pins[] = {
2153*4882a593Smuzhiyun 	/* SCK */
2154*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 11),
2155*4882a593Smuzhiyun };
2156*4882a593Smuzhiyun static const unsigned int scif2_clk_mux[] = {
2157*4882a593Smuzhiyun 	SCK2_MARK,
2158*4882a593Smuzhiyun };
2159*4882a593Smuzhiyun static const unsigned int scif2_data_b_pins[] = {
2160*4882a593Smuzhiyun 	/* RXD, TXD */
2161*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 23),
2162*4882a593Smuzhiyun };
2163*4882a593Smuzhiyun static const unsigned int scif2_data_b_mux[] = {
2164*4882a593Smuzhiyun 	RX2_B_MARK, TX2_B_MARK,
2165*4882a593Smuzhiyun };
2166*4882a593Smuzhiyun static const unsigned int scif2_clk_b_pins[] = {
2167*4882a593Smuzhiyun 	/* SCK */
2168*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 22),
2169*4882a593Smuzhiyun };
2170*4882a593Smuzhiyun static const unsigned int scif2_clk_b_mux[] = {
2171*4882a593Smuzhiyun 	SCK2_B_MARK,
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun static const unsigned int scif2_data_c_pins[] = {
2174*4882a593Smuzhiyun 	/* RXD, TXD */
2175*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 1), RCAR_GP_PIN(0, 31),
2176*4882a593Smuzhiyun };
2177*4882a593Smuzhiyun static const unsigned int scif2_data_c_mux[] = {
2178*4882a593Smuzhiyun 	RX2_C_MARK, TX2_C_MARK,
2179*4882a593Smuzhiyun };
2180*4882a593Smuzhiyun static const unsigned int scif2_clk_c_pins[] = {
2181*4882a593Smuzhiyun 	/* SCK */
2182*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 0),
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun static const unsigned int scif2_clk_c_mux[] = {
2185*4882a593Smuzhiyun 	SCK2_C_MARK,
2186*4882a593Smuzhiyun };
2187*4882a593Smuzhiyun static const unsigned int scif2_data_d_pins[] = {
2188*4882a593Smuzhiyun 	/* RXD, TXD */
2189*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
2190*4882a593Smuzhiyun };
2191*4882a593Smuzhiyun static const unsigned int scif2_data_d_mux[] = {
2192*4882a593Smuzhiyun 	RX2_D_MARK, TX2_D_MARK,
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun static const unsigned int scif2_clk_d_pins[] = {
2195*4882a593Smuzhiyun 	/* SCK */
2196*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 31),
2197*4882a593Smuzhiyun };
2198*4882a593Smuzhiyun static const unsigned int scif2_clk_d_mux[] = {
2199*4882a593Smuzhiyun 	SCK2_D_MARK,
2200*4882a593Smuzhiyun };
2201*4882a593Smuzhiyun static const unsigned int scif2_data_e_pins[] = {
2202*4882a593Smuzhiyun 	/* RXD, TXD */
2203*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
2204*4882a593Smuzhiyun };
2205*4882a593Smuzhiyun static const unsigned int scif2_data_e_mux[] = {
2206*4882a593Smuzhiyun 	RX2_E_MARK, TX2_E_MARK,
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun /* - SCIF3 ------------------------------------------------------------------ */
2209*4882a593Smuzhiyun static const unsigned int scif3_data_pins[] = {
2210*4882a593Smuzhiyun 	/* RXD, TXD */
2211*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
2212*4882a593Smuzhiyun };
2213*4882a593Smuzhiyun static const unsigned int scif3_data_mux[] = {
2214*4882a593Smuzhiyun 	RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
2215*4882a593Smuzhiyun };
2216*4882a593Smuzhiyun static const unsigned int scif3_clk_pins[] = {
2217*4882a593Smuzhiyun 	/* SCK */
2218*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 7),
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun static const unsigned int scif3_clk_mux[] = {
2221*4882a593Smuzhiyun 	SCK3_MARK,
2222*4882a593Smuzhiyun };
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun static const unsigned int scif3_data_b_pins[] = {
2225*4882a593Smuzhiyun 	/* RXD, TXD */
2226*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
2227*4882a593Smuzhiyun };
2228*4882a593Smuzhiyun static const unsigned int scif3_data_b_mux[] = {
2229*4882a593Smuzhiyun 	RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
2230*4882a593Smuzhiyun };
2231*4882a593Smuzhiyun static const unsigned int scif3_data_c_pins[] = {
2232*4882a593Smuzhiyun 	/* RXD, TXD */
2233*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 12),
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun static const unsigned int scif3_data_c_mux[] = {
2236*4882a593Smuzhiyun 	RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun static const unsigned int scif3_data_d_pins[] = {
2239*4882a593Smuzhiyun 	/* RXD, TXD */
2240*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 29),
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun static const unsigned int scif3_data_d_mux[] = {
2243*4882a593Smuzhiyun 	RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
2244*4882a593Smuzhiyun };
2245*4882a593Smuzhiyun static const unsigned int scif3_data_e_pins[] = {
2246*4882a593Smuzhiyun 	/* RXD, TXD */
2247*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun static const unsigned int scif3_data_e_mux[] = {
2250*4882a593Smuzhiyun 	RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
2251*4882a593Smuzhiyun };
2252*4882a593Smuzhiyun static const unsigned int scif3_clk_e_pins[] = {
2253*4882a593Smuzhiyun 	/* SCK */
2254*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 10),
2255*4882a593Smuzhiyun };
2256*4882a593Smuzhiyun static const unsigned int scif3_clk_e_mux[] = {
2257*4882a593Smuzhiyun 	SCK3_E_MARK,
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun /* - SCIF4 ------------------------------------------------------------------ */
2260*4882a593Smuzhiyun static const unsigned int scif4_data_pins[] = {
2261*4882a593Smuzhiyun 	/* RXD, TXD */
2262*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 26),
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun static const unsigned int scif4_data_mux[] = {
2265*4882a593Smuzhiyun 	RX4_MARK, TX4_MARK,
2266*4882a593Smuzhiyun };
2267*4882a593Smuzhiyun static const unsigned int scif4_clk_pins[] = {
2268*4882a593Smuzhiyun 	/* SCK */
2269*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 25),
2270*4882a593Smuzhiyun };
2271*4882a593Smuzhiyun static const unsigned int scif4_clk_mux[] = {
2272*4882a593Smuzhiyun 	SCK4_MARK,
2273*4882a593Smuzhiyun };
2274*4882a593Smuzhiyun static const unsigned int scif4_data_b_pins[] = {
2275*4882a593Smuzhiyun 	/* RXD, TXD */
2276*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
2277*4882a593Smuzhiyun };
2278*4882a593Smuzhiyun static const unsigned int scif4_data_b_mux[] = {
2279*4882a593Smuzhiyun 	RX4_B_MARK, TX4_B_MARK,
2280*4882a593Smuzhiyun };
2281*4882a593Smuzhiyun static const unsigned int scif4_clk_b_pins[] = {
2282*4882a593Smuzhiyun 	/* SCK */
2283*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 16),
2284*4882a593Smuzhiyun };
2285*4882a593Smuzhiyun static const unsigned int scif4_clk_b_mux[] = {
2286*4882a593Smuzhiyun 	SCK4_B_MARK,
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun static const unsigned int scif4_data_c_pins[] = {
2289*4882a593Smuzhiyun 	/* RXD, TXD */
2290*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun static const unsigned int scif4_data_c_mux[] = {
2293*4882a593Smuzhiyun 	RX4_C_MARK, TX4_C_MARK,
2294*4882a593Smuzhiyun };
2295*4882a593Smuzhiyun static const unsigned int scif4_data_d_pins[] = {
2296*4882a593Smuzhiyun 	/* RXD, TXD */
2297*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2298*4882a593Smuzhiyun };
2299*4882a593Smuzhiyun static const unsigned int scif4_data_d_mux[] = {
2300*4882a593Smuzhiyun 	RX4_D_MARK, TX4_D_MARK,
2301*4882a593Smuzhiyun };
2302*4882a593Smuzhiyun /* - SCIF5 ------------------------------------------------------------------ */
2303*4882a593Smuzhiyun static const unsigned int scif5_data_pins[] = {
2304*4882a593Smuzhiyun 	/* RXD, TXD */
2305*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2306*4882a593Smuzhiyun };
2307*4882a593Smuzhiyun static const unsigned int scif5_data_mux[] = {
2308*4882a593Smuzhiyun 	RX5_MARK, TX5_MARK,
2309*4882a593Smuzhiyun };
2310*4882a593Smuzhiyun static const unsigned int scif5_clk_pins[] = {
2311*4882a593Smuzhiyun 	/* SCK */
2312*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 11),
2313*4882a593Smuzhiyun };
2314*4882a593Smuzhiyun static const unsigned int scif5_clk_mux[] = {
2315*4882a593Smuzhiyun 	SCK5_MARK,
2316*4882a593Smuzhiyun };
2317*4882a593Smuzhiyun static const unsigned int scif5_data_b_pins[] = {
2318*4882a593Smuzhiyun 	/* RXD, TXD */
2319*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
2320*4882a593Smuzhiyun };
2321*4882a593Smuzhiyun static const unsigned int scif5_data_b_mux[] = {
2322*4882a593Smuzhiyun 	RX5_B_MARK, TX5_B_MARK,
2323*4882a593Smuzhiyun };
2324*4882a593Smuzhiyun static const unsigned int scif5_clk_b_pins[] = {
2325*4882a593Smuzhiyun 	/* SCK */
2326*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19),
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun static const unsigned int scif5_clk_b_mux[] = {
2329*4882a593Smuzhiyun 	SCK5_B_MARK,
2330*4882a593Smuzhiyun };
2331*4882a593Smuzhiyun static const unsigned int scif5_data_c_pins[] = {
2332*4882a593Smuzhiyun 	/* RXD, TXD */
2333*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23),
2334*4882a593Smuzhiyun };
2335*4882a593Smuzhiyun static const unsigned int scif5_data_c_mux[] = {
2336*4882a593Smuzhiyun 	RX5_C_MARK, TX5_C_MARK,
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun static const unsigned int scif5_clk_c_pins[] = {
2339*4882a593Smuzhiyun 	/* SCK */
2340*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 28),
2341*4882a593Smuzhiyun };
2342*4882a593Smuzhiyun static const unsigned int scif5_clk_c_mux[] = {
2343*4882a593Smuzhiyun 	SCK5_C_MARK,
2344*4882a593Smuzhiyun };
2345*4882a593Smuzhiyun static const unsigned int scif5_data_d_pins[] = {
2346*4882a593Smuzhiyun 	/* RXD, TXD */
2347*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6),
2348*4882a593Smuzhiyun };
2349*4882a593Smuzhiyun static const unsigned int scif5_data_d_mux[] = {
2350*4882a593Smuzhiyun 	RX5_D_MARK, TX5_D_MARK,
2351*4882a593Smuzhiyun };
2352*4882a593Smuzhiyun static const unsigned int scif5_clk_d_pins[] = {
2353*4882a593Smuzhiyun 	/* SCK */
2354*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 7),
2355*4882a593Smuzhiyun };
2356*4882a593Smuzhiyun static const unsigned int scif5_clk_d_mux[] = {
2357*4882a593Smuzhiyun 	SCK5_D_MARK,
2358*4882a593Smuzhiyun };
2359*4882a593Smuzhiyun /* - SCIF Clock ------------------------------------------------------------- */
2360*4882a593Smuzhiyun static const unsigned int scif_clk_pins[] = {
2361*4882a593Smuzhiyun 	/* SCIF_CLK */
2362*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 28),
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun static const unsigned int scif_clk_mux[] = {
2365*4882a593Smuzhiyun 	SCIF_CLK_MARK,
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun static const unsigned int scif_clk_b_pins[] = {
2368*4882a593Smuzhiyun 	/* SCIF_CLK */
2369*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 5),
2370*4882a593Smuzhiyun };
2371*4882a593Smuzhiyun static const unsigned int scif_clk_b_mux[] = {
2372*4882a593Smuzhiyun 	SCIF_CLK_B_MARK,
2373*4882a593Smuzhiyun };
2374*4882a593Smuzhiyun static const unsigned int scif_clk_c_pins[] = {
2375*4882a593Smuzhiyun 	/* SCIF_CLK */
2376*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 18),
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun static const unsigned int scif_clk_c_mux[] = {
2379*4882a593Smuzhiyun 	SCIF_CLK_C_MARK,
2380*4882a593Smuzhiyun };
2381*4882a593Smuzhiyun static const unsigned int scif_clk_d_pins[] = {
2382*4882a593Smuzhiyun 	/* SCIF_CLK */
2383*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 29),
2384*4882a593Smuzhiyun };
2385*4882a593Smuzhiyun static const unsigned int scif_clk_d_mux[] = {
2386*4882a593Smuzhiyun 	SCIF_CLK_D_MARK,
2387*4882a593Smuzhiyun };
2388*4882a593Smuzhiyun /* - SDHI0 ------------------------------------------------------------------ */
2389*4882a593Smuzhiyun static const unsigned int sdhi0_data1_pins[] = {
2390*4882a593Smuzhiyun 	/* D0 */
2391*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 21),
2392*4882a593Smuzhiyun };
2393*4882a593Smuzhiyun static const unsigned int sdhi0_data1_mux[] = {
2394*4882a593Smuzhiyun 	SD0_DAT0_MARK,
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun static const unsigned int sdhi0_data4_pins[] = {
2397*4882a593Smuzhiyun 	/* D[0:3] */
2398*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2399*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 24),
2400*4882a593Smuzhiyun };
2401*4882a593Smuzhiyun static const unsigned int sdhi0_data4_mux[] = {
2402*4882a593Smuzhiyun 	SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
2403*4882a593Smuzhiyun };
2404*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_pins[] = {
2405*4882a593Smuzhiyun 	/* CMD, CLK */
2406*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 17),
2407*4882a593Smuzhiyun };
2408*4882a593Smuzhiyun static const unsigned int sdhi0_ctrl_mux[] = {
2409*4882a593Smuzhiyun 	SD0_CMD_MARK, SD0_CLK_MARK,
2410*4882a593Smuzhiyun };
2411*4882a593Smuzhiyun static const unsigned int sdhi0_cd_pins[] = {
2412*4882a593Smuzhiyun 	/* CD */
2413*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 19),
2414*4882a593Smuzhiyun };
2415*4882a593Smuzhiyun static const unsigned int sdhi0_cd_mux[] = {
2416*4882a593Smuzhiyun 	SD0_CD_MARK,
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun static const unsigned int sdhi0_wp_pins[] = {
2419*4882a593Smuzhiyun 	/* WP */
2420*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 20),
2421*4882a593Smuzhiyun };
2422*4882a593Smuzhiyun static const unsigned int sdhi0_wp_mux[] = {
2423*4882a593Smuzhiyun 	SD0_WP_MARK,
2424*4882a593Smuzhiyun };
2425*4882a593Smuzhiyun /* - SDHI1 ------------------------------------------------------------------ */
2426*4882a593Smuzhiyun static const unsigned int sdhi1_data1_pins[] = {
2427*4882a593Smuzhiyun 	/* D0 */
2428*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19),
2429*4882a593Smuzhiyun };
2430*4882a593Smuzhiyun static const unsigned int sdhi1_data1_mux[] = {
2431*4882a593Smuzhiyun 	SD1_DAT0_MARK,
2432*4882a593Smuzhiyun };
2433*4882a593Smuzhiyun static const unsigned int sdhi1_data4_pins[] = {
2434*4882a593Smuzhiyun 	/* D[0:3] */
2435*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
2436*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 2),
2437*4882a593Smuzhiyun };
2438*4882a593Smuzhiyun static const unsigned int sdhi1_data4_mux[] = {
2439*4882a593Smuzhiyun 	SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
2440*4882a593Smuzhiyun };
2441*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_pins[] = {
2442*4882a593Smuzhiyun 	/* CMD, CLK */
2443*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun static const unsigned int sdhi1_ctrl_mux[] = {
2446*4882a593Smuzhiyun 	SD1_CMD_MARK, SD1_CLK_MARK,
2447*4882a593Smuzhiyun };
2448*4882a593Smuzhiyun static const unsigned int sdhi1_cd_pins[] = {
2449*4882a593Smuzhiyun 	/* CD */
2450*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 10),
2451*4882a593Smuzhiyun };
2452*4882a593Smuzhiyun static const unsigned int sdhi1_cd_mux[] = {
2453*4882a593Smuzhiyun 	SD1_CD_MARK,
2454*4882a593Smuzhiyun };
2455*4882a593Smuzhiyun static const unsigned int sdhi1_wp_pins[] = {
2456*4882a593Smuzhiyun 	/* WP */
2457*4882a593Smuzhiyun 	RCAR_GP_PIN(0, 11),
2458*4882a593Smuzhiyun };
2459*4882a593Smuzhiyun static const unsigned int sdhi1_wp_mux[] = {
2460*4882a593Smuzhiyun 	SD1_WP_MARK,
2461*4882a593Smuzhiyun };
2462*4882a593Smuzhiyun /* - SDHI2 ------------------------------------------------------------------ */
2463*4882a593Smuzhiyun static const unsigned int sdhi2_data1_pins[] = {
2464*4882a593Smuzhiyun 	/* D0 */
2465*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 1),
2466*4882a593Smuzhiyun };
2467*4882a593Smuzhiyun static const unsigned int sdhi2_data1_mux[] = {
2468*4882a593Smuzhiyun 	SD2_DAT0_MARK,
2469*4882a593Smuzhiyun };
2470*4882a593Smuzhiyun static const unsigned int sdhi2_data4_pins[] = {
2471*4882a593Smuzhiyun 	/* D[0:3] */
2472*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2473*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 4),
2474*4882a593Smuzhiyun };
2475*4882a593Smuzhiyun static const unsigned int sdhi2_data4_mux[] = {
2476*4882a593Smuzhiyun 	SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_pins[] = {
2479*4882a593Smuzhiyun 	/* CMD, CLK */
2480*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun static const unsigned int sdhi2_ctrl_mux[] = {
2483*4882a593Smuzhiyun 	SD2_CMD_MARK, SD2_CLK_MARK,
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun static const unsigned int sdhi2_cd_pins[] = {
2486*4882a593Smuzhiyun 	/* CD */
2487*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 7),
2488*4882a593Smuzhiyun };
2489*4882a593Smuzhiyun static const unsigned int sdhi2_cd_mux[] = {
2490*4882a593Smuzhiyun 	SD2_CD_MARK,
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun static const unsigned int sdhi2_wp_pins[] = {
2493*4882a593Smuzhiyun 	/* WP */
2494*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 8),
2495*4882a593Smuzhiyun };
2496*4882a593Smuzhiyun static const unsigned int sdhi2_wp_mux[] = {
2497*4882a593Smuzhiyun 	SD2_WP_MARK,
2498*4882a593Smuzhiyun };
2499*4882a593Smuzhiyun /* - SDHI3 ------------------------------------------------------------------ */
2500*4882a593Smuzhiyun static const unsigned int sdhi3_data1_pins[] = {
2501*4882a593Smuzhiyun 	/* D0 */
2502*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 18),
2503*4882a593Smuzhiyun };
2504*4882a593Smuzhiyun static const unsigned int sdhi3_data1_mux[] = {
2505*4882a593Smuzhiyun 	SD3_DAT0_MARK,
2506*4882a593Smuzhiyun };
2507*4882a593Smuzhiyun static const unsigned int sdhi3_data4_pins[] = {
2508*4882a593Smuzhiyun 	/* D[0:3] */
2509*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 20),
2510*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 21),
2511*4882a593Smuzhiyun };
2512*4882a593Smuzhiyun static const unsigned int sdhi3_data4_mux[] = {
2513*4882a593Smuzhiyun 	SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
2514*4882a593Smuzhiyun };
2515*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_pins[] = {
2516*4882a593Smuzhiyun 	/* CMD, CLK */
2517*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2518*4882a593Smuzhiyun };
2519*4882a593Smuzhiyun static const unsigned int sdhi3_ctrl_mux[] = {
2520*4882a593Smuzhiyun 	SD3_CMD_MARK, SD3_CLK_MARK,
2521*4882a593Smuzhiyun };
2522*4882a593Smuzhiyun static const unsigned int sdhi3_cd_pins[] = {
2523*4882a593Smuzhiyun 	/* CD */
2524*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 30),
2525*4882a593Smuzhiyun };
2526*4882a593Smuzhiyun static const unsigned int sdhi3_cd_mux[] = {
2527*4882a593Smuzhiyun 	SD3_CD_MARK,
2528*4882a593Smuzhiyun };
2529*4882a593Smuzhiyun static const unsigned int sdhi3_wp_pins[] = {
2530*4882a593Smuzhiyun 	/* WP */
2531*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 0),
2532*4882a593Smuzhiyun };
2533*4882a593Smuzhiyun static const unsigned int sdhi3_wp_mux[] = {
2534*4882a593Smuzhiyun 	SD3_WP_MARK,
2535*4882a593Smuzhiyun };
2536*4882a593Smuzhiyun /* - USB0 ------------------------------------------------------------------- */
2537*4882a593Smuzhiyun static const unsigned int usb0_pins[] = {
2538*4882a593Smuzhiyun 	/* PENC */
2539*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 26),
2540*4882a593Smuzhiyun };
2541*4882a593Smuzhiyun static const unsigned int usb0_mux[] = {
2542*4882a593Smuzhiyun 	USB_PENC0_MARK,
2543*4882a593Smuzhiyun };
2544*4882a593Smuzhiyun static const unsigned int usb0_ovc_pins[] = {
2545*4882a593Smuzhiyun 	/* USB_OVC */
2546*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 22),
2547*4882a593Smuzhiyun };
2548*4882a593Smuzhiyun static const unsigned int usb0_ovc_mux[] = {
2549*4882a593Smuzhiyun 	USB_OVC0_MARK,
2550*4882a593Smuzhiyun };
2551*4882a593Smuzhiyun /* - USB1 ------------------------------------------------------------------- */
2552*4882a593Smuzhiyun static const unsigned int usb1_pins[] = {
2553*4882a593Smuzhiyun 	/* PENC */
2554*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 27),
2555*4882a593Smuzhiyun };
2556*4882a593Smuzhiyun static const unsigned int usb1_mux[] = {
2557*4882a593Smuzhiyun 	USB_PENC1_MARK,
2558*4882a593Smuzhiyun };
2559*4882a593Smuzhiyun static const unsigned int usb1_ovc_pins[] = {
2560*4882a593Smuzhiyun 	/* USB_OVC */
2561*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 24),
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun static const unsigned int usb1_ovc_mux[] = {
2564*4882a593Smuzhiyun 	USB_OVC1_MARK,
2565*4882a593Smuzhiyun };
2566*4882a593Smuzhiyun /* - USB2 ------------------------------------------------------------------- */
2567*4882a593Smuzhiyun static const unsigned int usb2_pins[] = {
2568*4882a593Smuzhiyun 	/* PENC */
2569*4882a593Smuzhiyun 	RCAR_GP_PIN(4, 28),
2570*4882a593Smuzhiyun };
2571*4882a593Smuzhiyun static const unsigned int usb2_mux[] = {
2572*4882a593Smuzhiyun 	USB_PENC2_MARK,
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun static const unsigned int usb2_ovc_pins[] = {
2575*4882a593Smuzhiyun 	/* USB_OVC */
2576*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 29),
2577*4882a593Smuzhiyun };
2578*4882a593Smuzhiyun static const unsigned int usb2_ovc_mux[] = {
2579*4882a593Smuzhiyun 	USB_OVC2_MARK,
2580*4882a593Smuzhiyun };
2581*4882a593Smuzhiyun /* - VIN0 ------------------------------------------------------------------- */
2582*4882a593Smuzhiyun static const unsigned int vin0_data8_pins[] = {
2583*4882a593Smuzhiyun 	/* D[0:7] */
2584*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 6),  RCAR_GP_PIN(2, 7),  RCAR_GP_PIN(2, 8),
2585*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 9),  RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
2586*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
2587*4882a593Smuzhiyun };
2588*4882a593Smuzhiyun static const unsigned int vin0_data8_mux[] = {
2589*4882a593Smuzhiyun 	VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
2590*4882a593Smuzhiyun 	VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
2591*4882a593Smuzhiyun 	VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
2592*4882a593Smuzhiyun };
2593*4882a593Smuzhiyun static const unsigned int vin0_clk_pins[] = {
2594*4882a593Smuzhiyun 	/* CLK */
2595*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 1),
2596*4882a593Smuzhiyun };
2597*4882a593Smuzhiyun static const unsigned int vin0_clk_mux[] = {
2598*4882a593Smuzhiyun 	VI0_CLK_MARK,
2599*4882a593Smuzhiyun };
2600*4882a593Smuzhiyun static const unsigned int vin0_sync_pins[] = {
2601*4882a593Smuzhiyun 	/* HSYNC, VSYNC */
2602*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2603*4882a593Smuzhiyun };
2604*4882a593Smuzhiyun static const unsigned int vin0_sync_mux[] = {
2605*4882a593Smuzhiyun 	VI0_HSYNC_MARK, VI0_VSYNC_MARK,
2606*4882a593Smuzhiyun };
2607*4882a593Smuzhiyun /* - VIN1 ------------------------------------------------------------------- */
2608*4882a593Smuzhiyun static const unsigned int vin1_data8_pins[] = {
2609*4882a593Smuzhiyun 	/* D[0:7] */
2610*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2611*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
2612*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
2613*4882a593Smuzhiyun };
2614*4882a593Smuzhiyun static const unsigned int vin1_data8_mux[] = {
2615*4882a593Smuzhiyun 	VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
2616*4882a593Smuzhiyun 	VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
2617*4882a593Smuzhiyun 	VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
2618*4882a593Smuzhiyun };
2619*4882a593Smuzhiyun static const unsigned int vin1_clk_pins[] = {
2620*4882a593Smuzhiyun 	/* CLK */
2621*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 30),
2622*4882a593Smuzhiyun };
2623*4882a593Smuzhiyun static const unsigned int vin1_clk_mux[] = {
2624*4882a593Smuzhiyun 	VI1_CLK_MARK,
2625*4882a593Smuzhiyun };
2626*4882a593Smuzhiyun static const unsigned int vin1_sync_pins[] = {
2627*4882a593Smuzhiyun 	/* HSYNC, VSYNC */
2628*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 31), RCAR_GP_PIN(3, 0),
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun static const unsigned int vin1_sync_mux[] = {
2631*4882a593Smuzhiyun 	VI1_HSYNC_MARK, VI1_VSYNC_MARK,
2632*4882a593Smuzhiyun };
2633*4882a593Smuzhiyun /* - VIN2 ------------------------------------------------------------------- */
2634*4882a593Smuzhiyun static const unsigned int vin2_data8_pins[] = {
2635*4882a593Smuzhiyun 	/* D[0:7] */
2636*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 2),  RCAR_GP_PIN(1, 3),  RCAR_GP_PIN(1, 10),
2637*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2638*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 31), RCAR_GP_PIN(2, 0),
2639*4882a593Smuzhiyun };
2640*4882a593Smuzhiyun static const unsigned int vin2_data8_mux[] = {
2641*4882a593Smuzhiyun 	VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK, VI2_DATA2_VI2_B2_MARK,
2642*4882a593Smuzhiyun 	VI2_DATA3_VI2_B3_MARK, VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
2643*4882a593Smuzhiyun 	VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
2644*4882a593Smuzhiyun };
2645*4882a593Smuzhiyun static const unsigned int vin2_clk_pins[] = {
2646*4882a593Smuzhiyun 	/* CLK */
2647*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 30),
2648*4882a593Smuzhiyun };
2649*4882a593Smuzhiyun static const unsigned int vin2_clk_mux[] = {
2650*4882a593Smuzhiyun 	VI2_CLK_MARK,
2651*4882a593Smuzhiyun };
2652*4882a593Smuzhiyun static const unsigned int vin2_sync_pins[] = {
2653*4882a593Smuzhiyun 	/* HSYNC, VSYNC */
2654*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
2655*4882a593Smuzhiyun };
2656*4882a593Smuzhiyun static const unsigned int vin2_sync_mux[] = {
2657*4882a593Smuzhiyun 	VI2_HSYNC_MARK, VI2_VSYNC_MARK,
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun /* - VIN3 ------------------------------------------------------------------- */
2660*4882a593Smuzhiyun static const unsigned int vin3_data8_pins[] = {
2661*4882a593Smuzhiyun 	/* D[0:7] */
2662*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 9),  RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2663*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
2664*4882a593Smuzhiyun 	RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
2665*4882a593Smuzhiyun };
2666*4882a593Smuzhiyun static const unsigned int vin3_data8_mux[] = {
2667*4882a593Smuzhiyun 	VI3_DATA0_MARK, VI3_DATA1_MARK, VI3_DATA2_MARK,
2668*4882a593Smuzhiyun 	VI3_DATA3_MARK, VI3_DATA4_MARK, VI3_DATA5_MARK,
2669*4882a593Smuzhiyun 	VI3_DATA6_MARK, VI3_DATA7_MARK,
2670*4882a593Smuzhiyun };
2671*4882a593Smuzhiyun static const unsigned int vin3_clk_pins[] = {
2672*4882a593Smuzhiyun 	/* CLK */
2673*4882a593Smuzhiyun 	RCAR_GP_PIN(2, 31),
2674*4882a593Smuzhiyun };
2675*4882a593Smuzhiyun static const unsigned int vin3_clk_mux[] = {
2676*4882a593Smuzhiyun 	VI3_CLK_MARK,
2677*4882a593Smuzhiyun };
2678*4882a593Smuzhiyun static const unsigned int vin3_sync_pins[] = {
2679*4882a593Smuzhiyun 	/* HSYNC, VSYNC */
2680*4882a593Smuzhiyun 	RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
2681*4882a593Smuzhiyun };
2682*4882a593Smuzhiyun static const unsigned int vin3_sync_mux[] = {
2683*4882a593Smuzhiyun 	VI3_HSYNC_MARK, VI3_VSYNC_MARK,
2684*4882a593Smuzhiyun };
2685*4882a593Smuzhiyun 
2686*4882a593Smuzhiyun static const struct sh_pfc_pin_group pinmux_groups[] = {
2687*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_rgb666),
2688*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_rgb888),
2689*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk_in),
2690*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk_out_0),
2691*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_clk_out_1),
2692*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_sync_0),
2693*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_sync_1),
2694*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_oddf),
2695*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du0_cde),
2696*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_rgb666),
2697*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_rgb888),
2698*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_clk_in),
2699*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_clk_out),
2700*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_sync_0),
2701*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_sync_1),
2702*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_oddf),
2703*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(du1_cde),
2704*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(ether_rmii),
2705*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(ether_link),
2706*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(ether_magic),
2707*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_data),
2708*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_data_b),
2709*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_ctrl),
2710*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_ctrl_b),
2711*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_clk),
2712*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif0_clk_b),
2713*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_data),
2714*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_data_b),
2715*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_ctrl),
2716*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_ctrl_b),
2717*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_clk),
2718*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hscif1_clk_b),
2719*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi0),
2720*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi1),
2721*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi1_b),
2722*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi1_c),
2723*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi1_d),
2724*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi2),
2725*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(hspi2_b),
2726*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1),
2727*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_b),
2728*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_c),
2729*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c1_d),
2730*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2),
2731*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_b),
2732*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_c),
2733*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c2_d),
2734*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3),
2735*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(i2c3_b),
2736*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq0),
2737*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq0_b),
2738*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq1),
2739*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq1_b),
2740*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq2),
2741*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq2_b),
2742*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq3),
2743*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(intc_irq3_b),
2744*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_cs0),
2745*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_cs1),
2746*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs0),
2747*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs1),
2748*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs2),
2749*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs3),
2750*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs4),
2751*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(lbsc_ex_cs5),
2752*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data1),
2753*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data4),
2754*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_data8),
2755*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc0_ctrl),
2756*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc1_data1),
2757*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc1_data4),
2758*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc1_data8),
2759*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(mmc1_ctrl),
2760*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data),
2761*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_clk),
2762*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_ctrl),
2763*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_b),
2764*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_clk_b),
2765*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_ctrl_b),
2766*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_c),
2767*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_clk_c),
2768*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_ctrl_c),
2769*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_data_d),
2770*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_clk_d),
2771*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif0_ctrl_d),
2772*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data),
2773*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk),
2774*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_ctrl),
2775*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_b),
2776*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk_b),
2777*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_ctrl_b),
2778*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_data_c),
2779*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_clk_c),
2780*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif1_ctrl_c),
2781*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data),
2782*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk),
2783*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_b),
2784*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk_b),
2785*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_c),
2786*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk_c),
2787*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_d),
2788*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_clk_d),
2789*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif2_data_e),
2790*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data),
2791*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_clk),
2792*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_b),
2793*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_c),
2794*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_d),
2795*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_data_e),
2796*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif3_clk_e),
2797*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data),
2798*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_clk),
2799*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_b),
2800*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_clk_b),
2801*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_c),
2802*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif4_data_d),
2803*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data),
2804*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_clk),
2805*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_b),
2806*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_clk_b),
2807*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_c),
2808*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_clk_c),
2809*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_data_d),
2810*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif5_clk_d),
2811*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk),
2812*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk_b),
2813*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk_c),
2814*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(scif_clk_d),
2815*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data1),
2816*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_data4),
2817*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_ctrl),
2818*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_cd),
2819*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi0_wp),
2820*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data1),
2821*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_data4),
2822*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_ctrl),
2823*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_cd),
2824*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi1_wp),
2825*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data1),
2826*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_data4),
2827*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_ctrl),
2828*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_cd),
2829*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi2_wp),
2830*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi3_data1),
2831*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi3_data4),
2832*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi3_ctrl),
2833*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi3_cd),
2834*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(sdhi3_wp),
2835*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb0),
2836*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb0_ovc),
2837*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb1),
2838*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb1_ovc),
2839*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb2),
2840*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(usb2_ovc),
2841*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_data8),
2842*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_clk),
2843*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin0_sync),
2844*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_data8),
2845*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_clk),
2846*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin1_sync),
2847*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin2_data8),
2848*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin2_clk),
2849*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin2_sync),
2850*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin3_data8),
2851*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin3_clk),
2852*4882a593Smuzhiyun 	SH_PFC_PIN_GROUP(vin3_sync),
2853*4882a593Smuzhiyun };
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun static const char * const du0_groups[] = {
2856*4882a593Smuzhiyun 	"du0_rgb666",
2857*4882a593Smuzhiyun 	"du0_rgb888",
2858*4882a593Smuzhiyun 	"du0_clk_in",
2859*4882a593Smuzhiyun 	"du0_clk_out_0",
2860*4882a593Smuzhiyun 	"du0_clk_out_1",
2861*4882a593Smuzhiyun 	"du0_sync_0",
2862*4882a593Smuzhiyun 	"du0_sync_1",
2863*4882a593Smuzhiyun 	"du0_oddf",
2864*4882a593Smuzhiyun 	"du0_cde",
2865*4882a593Smuzhiyun };
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun static const char * const du1_groups[] = {
2868*4882a593Smuzhiyun 	"du1_rgb666",
2869*4882a593Smuzhiyun 	"du1_rgb888",
2870*4882a593Smuzhiyun 	"du1_clk_in",
2871*4882a593Smuzhiyun 	"du1_clk_out",
2872*4882a593Smuzhiyun 	"du1_sync_0",
2873*4882a593Smuzhiyun 	"du1_sync_1",
2874*4882a593Smuzhiyun 	"du1_oddf",
2875*4882a593Smuzhiyun 	"du1_cde",
2876*4882a593Smuzhiyun };
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun static const char * const ether_groups[] = {
2879*4882a593Smuzhiyun 	"ether_rmii",
2880*4882a593Smuzhiyun 	"ether_link",
2881*4882a593Smuzhiyun 	"ether_magic",
2882*4882a593Smuzhiyun };
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun static const char * const hscif0_groups[] = {
2885*4882a593Smuzhiyun 	"hscif0_data",
2886*4882a593Smuzhiyun 	"hscif0_data_b",
2887*4882a593Smuzhiyun 	"hscif0_ctrl",
2888*4882a593Smuzhiyun 	"hscif0_ctrl_b",
2889*4882a593Smuzhiyun 	"hscif0_clk",
2890*4882a593Smuzhiyun 	"hscif0_clk_b",
2891*4882a593Smuzhiyun };
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun static const char * const hscif1_groups[] = {
2894*4882a593Smuzhiyun 	"hscif1_data",
2895*4882a593Smuzhiyun 	"hscif1_data_b",
2896*4882a593Smuzhiyun 	"hscif1_ctrl",
2897*4882a593Smuzhiyun 	"hscif1_ctrl_b",
2898*4882a593Smuzhiyun 	"hscif1_clk",
2899*4882a593Smuzhiyun 	"hscif1_clk_b",
2900*4882a593Smuzhiyun };
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun static const char * const hspi0_groups[] = {
2903*4882a593Smuzhiyun 	"hspi0",
2904*4882a593Smuzhiyun };
2905*4882a593Smuzhiyun 
2906*4882a593Smuzhiyun static const char * const hspi1_groups[] = {
2907*4882a593Smuzhiyun 	"hspi1",
2908*4882a593Smuzhiyun 	"hspi1_b",
2909*4882a593Smuzhiyun 	"hspi1_c",
2910*4882a593Smuzhiyun 	"hspi1_d",
2911*4882a593Smuzhiyun };
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun static const char * const hspi2_groups[] = {
2914*4882a593Smuzhiyun 	"hspi2",
2915*4882a593Smuzhiyun 	"hspi2_b",
2916*4882a593Smuzhiyun };
2917*4882a593Smuzhiyun 
2918*4882a593Smuzhiyun static const char * const i2c1_groups[] = {
2919*4882a593Smuzhiyun 	"i2c1",
2920*4882a593Smuzhiyun 	"i2c1_b",
2921*4882a593Smuzhiyun 	"i2c1_c",
2922*4882a593Smuzhiyun 	"i2c1_d",
2923*4882a593Smuzhiyun };
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun static const char * const i2c2_groups[] = {
2926*4882a593Smuzhiyun 	"i2c2",
2927*4882a593Smuzhiyun 	"i2c2_b",
2928*4882a593Smuzhiyun 	"i2c2_c",
2929*4882a593Smuzhiyun 	"i2c2_d",
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun static const char * const i2c3_groups[] = {
2933*4882a593Smuzhiyun 	"i2c3",
2934*4882a593Smuzhiyun 	"i2c3_b",
2935*4882a593Smuzhiyun };
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun static const char * const intc_groups[] = {
2938*4882a593Smuzhiyun 	"intc_irq0",
2939*4882a593Smuzhiyun 	"intc_irq0_b",
2940*4882a593Smuzhiyun 	"intc_irq1",
2941*4882a593Smuzhiyun 	"intc_irq1_b",
2942*4882a593Smuzhiyun 	"intc_irq2",
2943*4882a593Smuzhiyun 	"intc_irq2_b",
2944*4882a593Smuzhiyun 	"intc_irq3",
2945*4882a593Smuzhiyun 	"intc_irq3_b",
2946*4882a593Smuzhiyun };
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun static const char * const lbsc_groups[] = {
2949*4882a593Smuzhiyun 	"lbsc_cs0",
2950*4882a593Smuzhiyun 	"lbsc_cs1",
2951*4882a593Smuzhiyun 	"lbsc_ex_cs0",
2952*4882a593Smuzhiyun 	"lbsc_ex_cs1",
2953*4882a593Smuzhiyun 	"lbsc_ex_cs2",
2954*4882a593Smuzhiyun 	"lbsc_ex_cs3",
2955*4882a593Smuzhiyun 	"lbsc_ex_cs4",
2956*4882a593Smuzhiyun 	"lbsc_ex_cs5",
2957*4882a593Smuzhiyun };
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun static const char * const mmc0_groups[] = {
2960*4882a593Smuzhiyun 	"mmc0_data1",
2961*4882a593Smuzhiyun 	"mmc0_data4",
2962*4882a593Smuzhiyun 	"mmc0_data8",
2963*4882a593Smuzhiyun 	"mmc0_ctrl",
2964*4882a593Smuzhiyun };
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun static const char * const mmc1_groups[] = {
2967*4882a593Smuzhiyun 	"mmc1_data1",
2968*4882a593Smuzhiyun 	"mmc1_data4",
2969*4882a593Smuzhiyun 	"mmc1_data8",
2970*4882a593Smuzhiyun 	"mmc1_ctrl",
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun static const char * const scif0_groups[] = {
2974*4882a593Smuzhiyun 	"scif0_data",
2975*4882a593Smuzhiyun 	"scif0_clk",
2976*4882a593Smuzhiyun 	"scif0_ctrl",
2977*4882a593Smuzhiyun 	"scif0_data_b",
2978*4882a593Smuzhiyun 	"scif0_clk_b",
2979*4882a593Smuzhiyun 	"scif0_ctrl_b",
2980*4882a593Smuzhiyun 	"scif0_data_c",
2981*4882a593Smuzhiyun 	"scif0_clk_c",
2982*4882a593Smuzhiyun 	"scif0_ctrl_c",
2983*4882a593Smuzhiyun 	"scif0_data_d",
2984*4882a593Smuzhiyun 	"scif0_clk_d",
2985*4882a593Smuzhiyun 	"scif0_ctrl_d",
2986*4882a593Smuzhiyun };
2987*4882a593Smuzhiyun 
2988*4882a593Smuzhiyun static const char * const scif1_groups[] = {
2989*4882a593Smuzhiyun 	"scif1_data",
2990*4882a593Smuzhiyun 	"scif1_clk",
2991*4882a593Smuzhiyun 	"scif1_ctrl",
2992*4882a593Smuzhiyun 	"scif1_data_b",
2993*4882a593Smuzhiyun 	"scif1_clk_b",
2994*4882a593Smuzhiyun 	"scif1_ctrl_b",
2995*4882a593Smuzhiyun 	"scif1_data_c",
2996*4882a593Smuzhiyun 	"scif1_clk_c",
2997*4882a593Smuzhiyun 	"scif1_ctrl_c",
2998*4882a593Smuzhiyun };
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun static const char * const scif2_groups[] = {
3001*4882a593Smuzhiyun 	"scif2_data",
3002*4882a593Smuzhiyun 	"scif2_clk",
3003*4882a593Smuzhiyun 	"scif2_data_b",
3004*4882a593Smuzhiyun 	"scif2_clk_b",
3005*4882a593Smuzhiyun 	"scif2_data_c",
3006*4882a593Smuzhiyun 	"scif2_clk_c",
3007*4882a593Smuzhiyun 	"scif2_data_d",
3008*4882a593Smuzhiyun 	"scif2_clk_d",
3009*4882a593Smuzhiyun 	"scif2_data_e",
3010*4882a593Smuzhiyun };
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun static const char * const scif3_groups[] = {
3013*4882a593Smuzhiyun 	"scif3_data",
3014*4882a593Smuzhiyun 	"scif3_clk",
3015*4882a593Smuzhiyun 	"scif3_data_b",
3016*4882a593Smuzhiyun 	"scif3_data_c",
3017*4882a593Smuzhiyun 	"scif3_data_d",
3018*4882a593Smuzhiyun 	"scif3_data_e",
3019*4882a593Smuzhiyun 	"scif3_clk_e",
3020*4882a593Smuzhiyun };
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun static const char * const scif4_groups[] = {
3023*4882a593Smuzhiyun 	"scif4_data",
3024*4882a593Smuzhiyun 	"scif4_clk",
3025*4882a593Smuzhiyun 	"scif4_data_b",
3026*4882a593Smuzhiyun 	"scif4_clk_b",
3027*4882a593Smuzhiyun 	"scif4_data_c",
3028*4882a593Smuzhiyun 	"scif4_data_d",
3029*4882a593Smuzhiyun };
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun static const char * const scif5_groups[] = {
3032*4882a593Smuzhiyun 	"scif5_data",
3033*4882a593Smuzhiyun 	"scif5_clk",
3034*4882a593Smuzhiyun 	"scif5_data_b",
3035*4882a593Smuzhiyun 	"scif5_clk_b",
3036*4882a593Smuzhiyun 	"scif5_data_c",
3037*4882a593Smuzhiyun 	"scif5_clk_c",
3038*4882a593Smuzhiyun 	"scif5_data_d",
3039*4882a593Smuzhiyun 	"scif5_clk_d",
3040*4882a593Smuzhiyun };
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun static const char * const scif_clk_groups[] = {
3043*4882a593Smuzhiyun 	"scif_clk",
3044*4882a593Smuzhiyun 	"scif_clk_b",
3045*4882a593Smuzhiyun 	"scif_clk_c",
3046*4882a593Smuzhiyun 	"scif_clk_d",
3047*4882a593Smuzhiyun };
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun static const char * const sdhi0_groups[] = {
3050*4882a593Smuzhiyun 	"sdhi0_data1",
3051*4882a593Smuzhiyun 	"sdhi0_data4",
3052*4882a593Smuzhiyun 	"sdhi0_ctrl",
3053*4882a593Smuzhiyun 	"sdhi0_cd",
3054*4882a593Smuzhiyun 	"sdhi0_wp",
3055*4882a593Smuzhiyun };
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun static const char * const sdhi1_groups[] = {
3058*4882a593Smuzhiyun 	"sdhi1_data1",
3059*4882a593Smuzhiyun 	"sdhi1_data4",
3060*4882a593Smuzhiyun 	"sdhi1_ctrl",
3061*4882a593Smuzhiyun 	"sdhi1_cd",
3062*4882a593Smuzhiyun 	"sdhi1_wp",
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun static const char * const sdhi2_groups[] = {
3066*4882a593Smuzhiyun 	"sdhi2_data1",
3067*4882a593Smuzhiyun 	"sdhi2_data4",
3068*4882a593Smuzhiyun 	"sdhi2_ctrl",
3069*4882a593Smuzhiyun 	"sdhi2_cd",
3070*4882a593Smuzhiyun 	"sdhi2_wp",
3071*4882a593Smuzhiyun };
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun static const char * const sdhi3_groups[] = {
3074*4882a593Smuzhiyun 	"sdhi3_data1",
3075*4882a593Smuzhiyun 	"sdhi3_data4",
3076*4882a593Smuzhiyun 	"sdhi3_ctrl",
3077*4882a593Smuzhiyun 	"sdhi3_cd",
3078*4882a593Smuzhiyun 	"sdhi3_wp",
3079*4882a593Smuzhiyun };
3080*4882a593Smuzhiyun 
3081*4882a593Smuzhiyun static const char * const usb0_groups[] = {
3082*4882a593Smuzhiyun 	"usb0",
3083*4882a593Smuzhiyun 	"usb0_ovc",
3084*4882a593Smuzhiyun };
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun static const char * const usb1_groups[] = {
3087*4882a593Smuzhiyun 	"usb1",
3088*4882a593Smuzhiyun 	"usb1_ovc",
3089*4882a593Smuzhiyun };
3090*4882a593Smuzhiyun 
3091*4882a593Smuzhiyun static const char * const usb2_groups[] = {
3092*4882a593Smuzhiyun 	"usb2",
3093*4882a593Smuzhiyun 	"usb2_ovc",
3094*4882a593Smuzhiyun };
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun static const char * const vin0_groups[] = {
3097*4882a593Smuzhiyun 	"vin0_data8",
3098*4882a593Smuzhiyun 	"vin0_clk",
3099*4882a593Smuzhiyun 	"vin0_sync",
3100*4882a593Smuzhiyun };
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun static const char * const vin1_groups[] = {
3103*4882a593Smuzhiyun 	"vin1_data8",
3104*4882a593Smuzhiyun 	"vin1_clk",
3105*4882a593Smuzhiyun 	"vin1_sync",
3106*4882a593Smuzhiyun };
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun static const char * const vin2_groups[] = {
3109*4882a593Smuzhiyun 	"vin2_data8",
3110*4882a593Smuzhiyun 	"vin2_clk",
3111*4882a593Smuzhiyun 	"vin2_sync",
3112*4882a593Smuzhiyun };
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun static const char * const vin3_groups[] = {
3115*4882a593Smuzhiyun 	"vin3_data8",
3116*4882a593Smuzhiyun 	"vin3_clk",
3117*4882a593Smuzhiyun 	"vin3_sync",
3118*4882a593Smuzhiyun };
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun static const struct sh_pfc_function pinmux_functions[] = {
3121*4882a593Smuzhiyun 	SH_PFC_FUNCTION(du0),
3122*4882a593Smuzhiyun 	SH_PFC_FUNCTION(du1),
3123*4882a593Smuzhiyun 	SH_PFC_FUNCTION(ether),
3124*4882a593Smuzhiyun 	SH_PFC_FUNCTION(hscif0),
3125*4882a593Smuzhiyun 	SH_PFC_FUNCTION(hscif1),
3126*4882a593Smuzhiyun 	SH_PFC_FUNCTION(hspi0),
3127*4882a593Smuzhiyun 	SH_PFC_FUNCTION(hspi1),
3128*4882a593Smuzhiyun 	SH_PFC_FUNCTION(hspi2),
3129*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c1),
3130*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c2),
3131*4882a593Smuzhiyun 	SH_PFC_FUNCTION(i2c3),
3132*4882a593Smuzhiyun 	SH_PFC_FUNCTION(intc),
3133*4882a593Smuzhiyun 	SH_PFC_FUNCTION(lbsc),
3134*4882a593Smuzhiyun 	SH_PFC_FUNCTION(mmc0),
3135*4882a593Smuzhiyun 	SH_PFC_FUNCTION(mmc1),
3136*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi0),
3137*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi1),
3138*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi2),
3139*4882a593Smuzhiyun 	SH_PFC_FUNCTION(sdhi3),
3140*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif0),
3141*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif1),
3142*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif2),
3143*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif3),
3144*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif4),
3145*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif5),
3146*4882a593Smuzhiyun 	SH_PFC_FUNCTION(scif_clk),
3147*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb0),
3148*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb1),
3149*4882a593Smuzhiyun 	SH_PFC_FUNCTION(usb2),
3150*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin0),
3151*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin1),
3152*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin2),
3153*4882a593Smuzhiyun 	SH_PFC_FUNCTION(vin3),
3154*4882a593Smuzhiyun };
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun static const struct pinmux_cfg_reg pinmux_config_regs[] = {
3157*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1, GROUP(
3158*4882a593Smuzhiyun 		GP_0_31_FN, FN_IP3_31_29,
3159*4882a593Smuzhiyun 		GP_0_30_FN, FN_IP3_26_24,
3160*4882a593Smuzhiyun 		GP_0_29_FN, FN_IP3_22_21,
3161*4882a593Smuzhiyun 		GP_0_28_FN, FN_IP3_14_12,
3162*4882a593Smuzhiyun 		GP_0_27_FN, FN_IP3_11_9,
3163*4882a593Smuzhiyun 		GP_0_26_FN, FN_IP3_2_0,
3164*4882a593Smuzhiyun 		GP_0_25_FN, FN_IP2_30_28,
3165*4882a593Smuzhiyun 		GP_0_24_FN, FN_IP2_21_19,
3166*4882a593Smuzhiyun 		GP_0_23_FN, FN_IP2_18_16,
3167*4882a593Smuzhiyun 		GP_0_22_FN, FN_IP0_30_28,
3168*4882a593Smuzhiyun 		GP_0_21_FN, FN_IP0_5_3,
3169*4882a593Smuzhiyun 		GP_0_20_FN, FN_IP1_18_15,
3170*4882a593Smuzhiyun 		GP_0_19_FN, FN_IP1_14_11,
3171*4882a593Smuzhiyun 		GP_0_18_FN, FN_IP1_10_7,
3172*4882a593Smuzhiyun 		GP_0_17_FN, FN_IP1_6_4,
3173*4882a593Smuzhiyun 		GP_0_16_FN, FN_IP1_3_2,
3174*4882a593Smuzhiyun 		GP_0_15_FN, FN_IP1_1_0,
3175*4882a593Smuzhiyun 		GP_0_14_FN, FN_IP0_27_26,
3176*4882a593Smuzhiyun 		GP_0_13_FN, FN_IP0_25,
3177*4882a593Smuzhiyun 		GP_0_12_FN, FN_IP0_24_23,
3178*4882a593Smuzhiyun 		GP_0_11_FN, FN_IP0_22_19,
3179*4882a593Smuzhiyun 		GP_0_10_FN, FN_IP0_18_16,
3180*4882a593Smuzhiyun 		GP_0_9_FN, FN_IP0_15_14,
3181*4882a593Smuzhiyun 		GP_0_8_FN, FN_IP0_13_12,
3182*4882a593Smuzhiyun 		GP_0_7_FN, FN_IP0_11_10,
3183*4882a593Smuzhiyun 		GP_0_6_FN, FN_IP0_9_8,
3184*4882a593Smuzhiyun 		GP_0_5_FN, FN_A19,
3185*4882a593Smuzhiyun 		GP_0_4_FN, FN_A18,
3186*4882a593Smuzhiyun 		GP_0_3_FN, FN_A17,
3187*4882a593Smuzhiyun 		GP_0_2_FN, FN_IP0_7_6,
3188*4882a593Smuzhiyun 		GP_0_1_FN, FN_AVS2,
3189*4882a593Smuzhiyun 		GP_0_0_FN, FN_AVS1 ))
3190*4882a593Smuzhiyun 	},
3191*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1, GROUP(
3192*4882a593Smuzhiyun 		GP_1_31_FN, FN_IP5_23_21,
3193*4882a593Smuzhiyun 		GP_1_30_FN, FN_IP5_20_17,
3194*4882a593Smuzhiyun 		GP_1_29_FN, FN_IP5_16_15,
3195*4882a593Smuzhiyun 		GP_1_28_FN, FN_IP5_14_13,
3196*4882a593Smuzhiyun 		GP_1_27_FN, FN_IP5_12_11,
3197*4882a593Smuzhiyun 		GP_1_26_FN, FN_IP5_10_9,
3198*4882a593Smuzhiyun 		GP_1_25_FN, FN_IP5_8,
3199*4882a593Smuzhiyun 		GP_1_24_FN, FN_IP5_7,
3200*4882a593Smuzhiyun 		GP_1_23_FN, FN_IP5_6,
3201*4882a593Smuzhiyun 		GP_1_22_FN, FN_IP5_5,
3202*4882a593Smuzhiyun 		GP_1_21_FN, FN_IP5_4,
3203*4882a593Smuzhiyun 		GP_1_20_FN, FN_IP5_3,
3204*4882a593Smuzhiyun 		GP_1_19_FN, FN_IP5_2_0,
3205*4882a593Smuzhiyun 		GP_1_18_FN, FN_IP4_31_29,
3206*4882a593Smuzhiyun 		GP_1_17_FN, FN_IP4_28,
3207*4882a593Smuzhiyun 		GP_1_16_FN, FN_IP4_27,
3208*4882a593Smuzhiyun 		GP_1_15_FN, FN_IP4_26,
3209*4882a593Smuzhiyun 		GP_1_14_FN, FN_IP4_25,
3210*4882a593Smuzhiyun 		GP_1_13_FN, FN_IP4_24,
3211*4882a593Smuzhiyun 		GP_1_12_FN, FN_IP4_23,
3212*4882a593Smuzhiyun 		GP_1_11_FN, FN_IP4_22_20,
3213*4882a593Smuzhiyun 		GP_1_10_FN, FN_IP4_19_17,
3214*4882a593Smuzhiyun 		GP_1_9_FN, FN_IP4_16,
3215*4882a593Smuzhiyun 		GP_1_8_FN, FN_IP4_15,
3216*4882a593Smuzhiyun 		GP_1_7_FN, FN_IP4_14,
3217*4882a593Smuzhiyun 		GP_1_6_FN, FN_IP4_13,
3218*4882a593Smuzhiyun 		GP_1_5_FN, FN_IP4_12,
3219*4882a593Smuzhiyun 		GP_1_4_FN, FN_IP4_11,
3220*4882a593Smuzhiyun 		GP_1_3_FN, FN_IP4_10_8,
3221*4882a593Smuzhiyun 		GP_1_2_FN, FN_IP4_7_5,
3222*4882a593Smuzhiyun 		GP_1_1_FN, FN_IP4_4_2,
3223*4882a593Smuzhiyun 		GP_1_0_FN, FN_IP4_1_0 ))
3224*4882a593Smuzhiyun 	},
3225*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1, GROUP(
3226*4882a593Smuzhiyun 		GP_2_31_FN, FN_IP10_28_26,
3227*4882a593Smuzhiyun 		GP_2_30_FN, FN_IP10_25_24,
3228*4882a593Smuzhiyun 		GP_2_29_FN, FN_IP10_23_21,
3229*4882a593Smuzhiyun 		GP_2_28_FN, FN_IP10_20_18,
3230*4882a593Smuzhiyun 		GP_2_27_FN, FN_IP10_17_15,
3231*4882a593Smuzhiyun 		GP_2_26_FN, FN_IP10_14_12,
3232*4882a593Smuzhiyun 		GP_2_25_FN, FN_IP10_11_9,
3233*4882a593Smuzhiyun 		GP_2_24_FN, FN_IP10_8_6,
3234*4882a593Smuzhiyun 		GP_2_23_FN, FN_IP10_5_3,
3235*4882a593Smuzhiyun 		GP_2_22_FN, FN_IP10_2_0,
3236*4882a593Smuzhiyun 		GP_2_21_FN, FN_IP9_29_28,
3237*4882a593Smuzhiyun 		GP_2_20_FN, FN_IP9_27_26,
3238*4882a593Smuzhiyun 		GP_2_19_FN, FN_IP9_25_24,
3239*4882a593Smuzhiyun 		GP_2_18_FN, FN_IP9_23_22,
3240*4882a593Smuzhiyun 		GP_2_17_FN, FN_IP9_21_19,
3241*4882a593Smuzhiyun 		GP_2_16_FN, FN_IP9_18_16,
3242*4882a593Smuzhiyun 		GP_2_15_FN, FN_IP9_15_14,
3243*4882a593Smuzhiyun 		GP_2_14_FN, FN_IP9_13_12,
3244*4882a593Smuzhiyun 		GP_2_13_FN, FN_IP9_11_10,
3245*4882a593Smuzhiyun 		GP_2_12_FN, FN_IP9_9_8,
3246*4882a593Smuzhiyun 		GP_2_11_FN, FN_IP9_7,
3247*4882a593Smuzhiyun 		GP_2_10_FN, FN_IP9_6,
3248*4882a593Smuzhiyun 		GP_2_9_FN, FN_IP9_5,
3249*4882a593Smuzhiyun 		GP_2_8_FN, FN_IP9_4,
3250*4882a593Smuzhiyun 		GP_2_7_FN, FN_IP9_3_2,
3251*4882a593Smuzhiyun 		GP_2_6_FN, FN_IP9_1_0,
3252*4882a593Smuzhiyun 		GP_2_5_FN, FN_IP8_30_28,
3253*4882a593Smuzhiyun 		GP_2_4_FN, FN_IP8_27_25,
3254*4882a593Smuzhiyun 		GP_2_3_FN, FN_IP8_24_23,
3255*4882a593Smuzhiyun 		GP_2_2_FN, FN_IP8_22_21,
3256*4882a593Smuzhiyun 		GP_2_1_FN, FN_IP8_20,
3257*4882a593Smuzhiyun 		GP_2_0_FN, FN_IP5_27_24 ))
3258*4882a593Smuzhiyun 	},
3259*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1, GROUP(
3260*4882a593Smuzhiyun 		GP_3_31_FN, FN_IP6_3_2,
3261*4882a593Smuzhiyun 		GP_3_30_FN, FN_IP6_1_0,
3262*4882a593Smuzhiyun 		GP_3_29_FN, FN_IP5_30_29,
3263*4882a593Smuzhiyun 		GP_3_28_FN, FN_IP5_28,
3264*4882a593Smuzhiyun 		GP_3_27_FN, FN_IP1_24_23,
3265*4882a593Smuzhiyun 		GP_3_26_FN, FN_IP1_22_21,
3266*4882a593Smuzhiyun 		GP_3_25_FN, FN_IP1_20_19,
3267*4882a593Smuzhiyun 		GP_3_24_FN, FN_IP7_26_25,
3268*4882a593Smuzhiyun 		GP_3_23_FN, FN_IP7_24_23,
3269*4882a593Smuzhiyun 		GP_3_22_FN, FN_IP7_22_21,
3270*4882a593Smuzhiyun 		GP_3_21_FN, FN_IP7_20_19,
3271*4882a593Smuzhiyun 		GP_3_20_FN, FN_IP7_30_29,
3272*4882a593Smuzhiyun 		GP_3_19_FN, FN_IP7_28_27,
3273*4882a593Smuzhiyun 		GP_3_18_FN, FN_IP7_18_17,
3274*4882a593Smuzhiyun 		GP_3_17_FN, FN_IP7_16_15,
3275*4882a593Smuzhiyun 		GP_3_16_FN, FN_IP12_17_15,
3276*4882a593Smuzhiyun 		GP_3_15_FN, FN_IP12_14_12,
3277*4882a593Smuzhiyun 		GP_3_14_FN, FN_IP12_11_9,
3278*4882a593Smuzhiyun 		GP_3_13_FN, FN_IP12_8_6,
3279*4882a593Smuzhiyun 		GP_3_12_FN, FN_IP12_5_3,
3280*4882a593Smuzhiyun 		GP_3_11_FN, FN_IP12_2_0,
3281*4882a593Smuzhiyun 		GP_3_10_FN, FN_IP11_29_27,
3282*4882a593Smuzhiyun 		GP_3_9_FN, FN_IP11_26_24,
3283*4882a593Smuzhiyun 		GP_3_8_FN, FN_IP11_23_21,
3284*4882a593Smuzhiyun 		GP_3_7_FN, FN_IP11_20_18,
3285*4882a593Smuzhiyun 		GP_3_6_FN, FN_IP11_17_15,
3286*4882a593Smuzhiyun 		GP_3_5_FN, FN_IP11_14_12,
3287*4882a593Smuzhiyun 		GP_3_4_FN, FN_IP11_11_9,
3288*4882a593Smuzhiyun 		GP_3_3_FN, FN_IP11_8_6,
3289*4882a593Smuzhiyun 		GP_3_2_FN, FN_IP11_5_3,
3290*4882a593Smuzhiyun 		GP_3_1_FN, FN_IP11_2_0,
3291*4882a593Smuzhiyun 		GP_3_0_FN, FN_IP10_31_29 ))
3292*4882a593Smuzhiyun 	},
3293*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1, GROUP(
3294*4882a593Smuzhiyun 		GP_4_31_FN, FN_IP8_19,
3295*4882a593Smuzhiyun 		GP_4_30_FN, FN_IP8_18,
3296*4882a593Smuzhiyun 		GP_4_29_FN, FN_IP8_17_16,
3297*4882a593Smuzhiyun 		GP_4_28_FN, FN_IP0_2_0,
3298*4882a593Smuzhiyun 		GP_4_27_FN, FN_USB_PENC1,
3299*4882a593Smuzhiyun 		GP_4_26_FN, FN_USB_PENC0,
3300*4882a593Smuzhiyun 		GP_4_25_FN, FN_IP8_15_12,
3301*4882a593Smuzhiyun 		GP_4_24_FN, FN_IP8_11_8,
3302*4882a593Smuzhiyun 		GP_4_23_FN, FN_IP8_7_4,
3303*4882a593Smuzhiyun 		GP_4_22_FN, FN_IP8_3_0,
3304*4882a593Smuzhiyun 		GP_4_21_FN, FN_IP2_3_0,
3305*4882a593Smuzhiyun 		GP_4_20_FN, FN_IP1_28_25,
3306*4882a593Smuzhiyun 		GP_4_19_FN, FN_IP2_15_12,
3307*4882a593Smuzhiyun 		GP_4_18_FN, FN_IP2_11_8,
3308*4882a593Smuzhiyun 		GP_4_17_FN, FN_IP2_7_4,
3309*4882a593Smuzhiyun 		GP_4_16_FN, FN_IP7_14_13,
3310*4882a593Smuzhiyun 		GP_4_15_FN, FN_IP7_12_10,
3311*4882a593Smuzhiyun 		GP_4_14_FN, FN_IP7_9_7,
3312*4882a593Smuzhiyun 		GP_4_13_FN, FN_IP7_6_4,
3313*4882a593Smuzhiyun 		GP_4_12_FN, FN_IP7_3_2,
3314*4882a593Smuzhiyun 		GP_4_11_FN, FN_IP7_1_0,
3315*4882a593Smuzhiyun 		GP_4_10_FN, FN_IP6_30_29,
3316*4882a593Smuzhiyun 		GP_4_9_FN, FN_IP6_26_25,
3317*4882a593Smuzhiyun 		GP_4_8_FN, FN_IP6_24_23,
3318*4882a593Smuzhiyun 		GP_4_7_FN, FN_IP6_22_20,
3319*4882a593Smuzhiyun 		GP_4_6_FN, FN_IP6_19_18,
3320*4882a593Smuzhiyun 		GP_4_5_FN, FN_IP6_17_15,
3321*4882a593Smuzhiyun 		GP_4_4_FN, FN_IP6_14_12,
3322*4882a593Smuzhiyun 		GP_4_3_FN, FN_IP6_11_9,
3323*4882a593Smuzhiyun 		GP_4_2_FN, FN_IP6_8,
3324*4882a593Smuzhiyun 		GP_4_1_FN, FN_IP6_7_6,
3325*4882a593Smuzhiyun 		GP_4_0_FN, FN_IP6_5_4 ))
3326*4882a593Smuzhiyun 	},
3327*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1, GROUP(
3328*4882a593Smuzhiyun 		GP_5_31_FN, FN_IP3_5,
3329*4882a593Smuzhiyun 		GP_5_30_FN, FN_IP3_4,
3330*4882a593Smuzhiyun 		GP_5_29_FN, FN_IP3_3,
3331*4882a593Smuzhiyun 		GP_5_28_FN, FN_IP2_27,
3332*4882a593Smuzhiyun 		GP_5_27_FN, FN_IP2_26,
3333*4882a593Smuzhiyun 		GP_5_26_FN, FN_IP2_25,
3334*4882a593Smuzhiyun 		GP_5_25_FN, FN_IP2_24,
3335*4882a593Smuzhiyun 		GP_5_24_FN, FN_IP2_23,
3336*4882a593Smuzhiyun 		GP_5_23_FN, FN_IP2_22,
3337*4882a593Smuzhiyun 		GP_5_22_FN, FN_IP3_28,
3338*4882a593Smuzhiyun 		GP_5_21_FN, FN_IP3_27,
3339*4882a593Smuzhiyun 		GP_5_20_FN, FN_IP3_23,
3340*4882a593Smuzhiyun 		GP_5_19_FN, FN_EX_WAIT0,
3341*4882a593Smuzhiyun 		GP_5_18_FN, FN_WE1,
3342*4882a593Smuzhiyun 		GP_5_17_FN, FN_WE0,
3343*4882a593Smuzhiyun 		GP_5_16_FN, FN_RD,
3344*4882a593Smuzhiyun 		GP_5_15_FN, FN_A16,
3345*4882a593Smuzhiyun 		GP_5_14_FN, FN_A15,
3346*4882a593Smuzhiyun 		GP_5_13_FN, FN_A14,
3347*4882a593Smuzhiyun 		GP_5_12_FN, FN_A13,
3348*4882a593Smuzhiyun 		GP_5_11_FN, FN_A12,
3349*4882a593Smuzhiyun 		GP_5_10_FN, FN_A11,
3350*4882a593Smuzhiyun 		GP_5_9_FN, FN_A10,
3351*4882a593Smuzhiyun 		GP_5_8_FN, FN_A9,
3352*4882a593Smuzhiyun 		GP_5_7_FN, FN_A8,
3353*4882a593Smuzhiyun 		GP_5_6_FN, FN_A7,
3354*4882a593Smuzhiyun 		GP_5_5_FN, FN_A6,
3355*4882a593Smuzhiyun 		GP_5_4_FN, FN_A5,
3356*4882a593Smuzhiyun 		GP_5_3_FN, FN_A4,
3357*4882a593Smuzhiyun 		GP_5_2_FN, FN_A3,
3358*4882a593Smuzhiyun 		GP_5_1_FN, FN_A2,
3359*4882a593Smuzhiyun 		GP_5_0_FN, FN_A1 ))
3360*4882a593Smuzhiyun 	},
3361*4882a593Smuzhiyun 	{ PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1, GROUP(
3362*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,	0, 0, 0, 0, 0, 0, 0, 0,
3363*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,	0, 0, 0, 0, 0, 0, 0, 0,
3364*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3365*4882a593Smuzhiyun 		0, 0,
3366*4882a593Smuzhiyun 		0, 0,
3367*4882a593Smuzhiyun 		0, 0,
3368*4882a593Smuzhiyun 		GP_6_8_FN, FN_IP3_20,
3369*4882a593Smuzhiyun 		GP_6_7_FN, FN_IP3_19,
3370*4882a593Smuzhiyun 		GP_6_6_FN, FN_IP3_18,
3371*4882a593Smuzhiyun 		GP_6_5_FN, FN_IP3_17,
3372*4882a593Smuzhiyun 		GP_6_4_FN, FN_IP3_16,
3373*4882a593Smuzhiyun 		GP_6_3_FN, FN_IP3_15,
3374*4882a593Smuzhiyun 		GP_6_2_FN, FN_IP3_8,
3375*4882a593Smuzhiyun 		GP_6_1_FN, FN_IP3_7,
3376*4882a593Smuzhiyun 		GP_6_0_FN, FN_IP3_6 ))
3377*4882a593Smuzhiyun 	},
3378*4882a593Smuzhiyun 
3379*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
3380*4882a593Smuzhiyun 			     GROUP(1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3),
3381*4882a593Smuzhiyun 			     GROUP(
3382*4882a593Smuzhiyun 		/* IP0_31 [1] */
3383*4882a593Smuzhiyun 		0, 0,
3384*4882a593Smuzhiyun 		/* IP0_30_28 [3] */
3385*4882a593Smuzhiyun 		FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
3386*4882a593Smuzhiyun 		FN_HRTS1, FN_RX4_C, 0, 0,
3387*4882a593Smuzhiyun 		/* IP0_27_26 [2] */
3388*4882a593Smuzhiyun 		FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
3389*4882a593Smuzhiyun 		/* IP0_25 [1] */
3390*4882a593Smuzhiyun 		FN_CS0, FN_HSPI_CS2_B,
3391*4882a593Smuzhiyun 		/* IP0_24_23 [2] */
3392*4882a593Smuzhiyun 		FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
3393*4882a593Smuzhiyun 		/* IP0_22_19 [4] */
3394*4882a593Smuzhiyun 		FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
3395*4882a593Smuzhiyun 		FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
3396*4882a593Smuzhiyun 		FN_CTS0_B, 0, 0, 0,
3397*4882a593Smuzhiyun 		0, 0, 0, 0,
3398*4882a593Smuzhiyun 		/* IP0_18_16 [3] */
3399*4882a593Smuzhiyun 		FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
3400*4882a593Smuzhiyun 		FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
3401*4882a593Smuzhiyun 		/* IP0_15_14 [2] */
3402*4882a593Smuzhiyun 		FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
3403*4882a593Smuzhiyun 		/* IP0_13_12 [2] */
3404*4882a593Smuzhiyun 		FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
3405*4882a593Smuzhiyun 		/* IP0_11_10 [2] */
3406*4882a593Smuzhiyun 		FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
3407*4882a593Smuzhiyun 		/* IP0_9_8 [2] */
3408*4882a593Smuzhiyun 		FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
3409*4882a593Smuzhiyun 		/* IP0_7_6 [2] */
3410*4882a593Smuzhiyun 		FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
3411*4882a593Smuzhiyun 		/* IP0_5_3 [3] */
3412*4882a593Smuzhiyun 		FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
3413*4882a593Smuzhiyun 		FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
3414*4882a593Smuzhiyun 		/* IP0_2_0 [3] */
3415*4882a593Smuzhiyun 		FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
3416*4882a593Smuzhiyun 		FN_SCIF_CLK, FN_TCLK0_C, 0, 0 ))
3417*4882a593Smuzhiyun 	},
3418*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
3419*4882a593Smuzhiyun 			     GROUP(3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2),
3420*4882a593Smuzhiyun 			     GROUP(
3421*4882a593Smuzhiyun 		/* IP1_31_29 [3] */
3422*4882a593Smuzhiyun 		0, 0, 0, 0, 0, 0, 0, 0,
3423*4882a593Smuzhiyun 		/* IP1_28_25 [4] */
3424*4882a593Smuzhiyun 		FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
3425*4882a593Smuzhiyun 		FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
3426*4882a593Smuzhiyun 		FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
3427*4882a593Smuzhiyun 		0, 0, 0, 0,
3428*4882a593Smuzhiyun 		/* IP1_24_23 [2] */
3429*4882a593Smuzhiyun 		FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
3430*4882a593Smuzhiyun 		/* IP1_22_21 [2] */
3431*4882a593Smuzhiyun 		FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
3432*4882a593Smuzhiyun 		/* IP1_20_19 [2] */
3433*4882a593Smuzhiyun 		FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
3434*4882a593Smuzhiyun 		/* IP1_18_15 [4] */
3435*4882a593Smuzhiyun 		FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
3436*4882a593Smuzhiyun 		FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
3437*4882a593Smuzhiyun 		FN_RX0_B, FN_SSI_WS9, 0, 0,
3438*4882a593Smuzhiyun 		0, 0, 0, 0,
3439*4882a593Smuzhiyun 		/* IP1_14_11 [4] */
3440*4882a593Smuzhiyun 		FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
3441*4882a593Smuzhiyun 		FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
3442*4882a593Smuzhiyun 		FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
3443*4882a593Smuzhiyun 		0, 0, 0, 0,
3444*4882a593Smuzhiyun 		/* IP1_10_7 [4] */
3445*4882a593Smuzhiyun 		FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
3446*4882a593Smuzhiyun 		FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
3447*4882a593Smuzhiyun 		FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
3448*4882a593Smuzhiyun 		0, 0, 0, 0,
3449*4882a593Smuzhiyun 		/* IP1_6_4 [3] */
3450*4882a593Smuzhiyun 		FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
3451*4882a593Smuzhiyun 		FN_ATACS00, 0, 0, 0,
3452*4882a593Smuzhiyun 		/* IP1_3_2 [2] */
3453*4882a593Smuzhiyun 		FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
3454*4882a593Smuzhiyun 		/* IP1_1_0 [2] */
3455*4882a593Smuzhiyun 		FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 ))
3456*4882a593Smuzhiyun 	},
3457*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
3458*4882a593Smuzhiyun 			     GROUP(1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4),
3459*4882a593Smuzhiyun 			     GROUP(
3460*4882a593Smuzhiyun 		/* IP2_31 [1] */
3461*4882a593Smuzhiyun 		0, 0,
3462*4882a593Smuzhiyun 		/* IP2_30_28 [3] */
3463*4882a593Smuzhiyun 		FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
3464*4882a593Smuzhiyun 		FN_AUDATA2, 0, 0, 0,
3465*4882a593Smuzhiyun 		/* IP2_27 [1] */
3466*4882a593Smuzhiyun 		FN_DU0_DR7, FN_LCDOUT7,
3467*4882a593Smuzhiyun 		/* IP2_26 [1] */
3468*4882a593Smuzhiyun 		FN_DU0_DR6, FN_LCDOUT6,
3469*4882a593Smuzhiyun 		/* IP2_25 [1] */
3470*4882a593Smuzhiyun 		FN_DU0_DR5, FN_LCDOUT5,
3471*4882a593Smuzhiyun 		/* IP2_24 [1] */
3472*4882a593Smuzhiyun 		FN_DU0_DR4, FN_LCDOUT4,
3473*4882a593Smuzhiyun 		/* IP2_23 [1] */
3474*4882a593Smuzhiyun 		FN_DU0_DR3, FN_LCDOUT3,
3475*4882a593Smuzhiyun 		/* IP2_22 [1] */
3476*4882a593Smuzhiyun 		FN_DU0_DR2, FN_LCDOUT2,
3477*4882a593Smuzhiyun 		/* IP2_21_19 [3] */
3478*4882a593Smuzhiyun 		FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
3479*4882a593Smuzhiyun 		FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
3480*4882a593Smuzhiyun 		/* IP2_18_16 [3] */
3481*4882a593Smuzhiyun 		FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
3482*4882a593Smuzhiyun 		FN_AUDATA0, FN_TX5_C, 0, 0,
3483*4882a593Smuzhiyun 		/* IP2_15_12 [4] */
3484*4882a593Smuzhiyun 		FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
3485*4882a593Smuzhiyun 		FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
3486*4882a593Smuzhiyun 		FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
3487*4882a593Smuzhiyun 		0, 0, 0, 0,
3488*4882a593Smuzhiyun 		/* IP2_11_8 [4] */
3489*4882a593Smuzhiyun 		FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
3490*4882a593Smuzhiyun 		FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
3491*4882a593Smuzhiyun 		FN_CC5_OSCOUT, 0, 0, 0,
3492*4882a593Smuzhiyun 		0, 0, 0, 0,
3493*4882a593Smuzhiyun 		/* IP2_7_4 [4] */
3494*4882a593Smuzhiyun 		FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
3495*4882a593Smuzhiyun 		FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
3496*4882a593Smuzhiyun 		FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
3497*4882a593Smuzhiyun 		0, 0, 0, 0,
3498*4882a593Smuzhiyun 		/* IP2_3_0 [4] */
3499*4882a593Smuzhiyun 		FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
3500*4882a593Smuzhiyun 		FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
3501*4882a593Smuzhiyun 		FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
3502*4882a593Smuzhiyun 		0, 0, 0, 0 ))
3503*4882a593Smuzhiyun 	},
3504*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
3505*4882a593Smuzhiyun 			     GROUP(3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1, 1,
3506*4882a593Smuzhiyun 				   3, 3, 1, 1, 1, 1, 1, 1, 3),
3507*4882a593Smuzhiyun 			     GROUP(
3508*4882a593Smuzhiyun 	    /* IP3_31_29 [3] */
3509*4882a593Smuzhiyun 	    FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
3510*4882a593Smuzhiyun 	    FN_SCL2_C, FN_REMOCON, 0, 0,
3511*4882a593Smuzhiyun 	    /* IP3_28 [1] */
3512*4882a593Smuzhiyun 	    FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
3513*4882a593Smuzhiyun 	    /* IP3_27 [1] */
3514*4882a593Smuzhiyun 	    FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
3515*4882a593Smuzhiyun 	    /* IP3_26_24 [3] */
3516*4882a593Smuzhiyun 	    FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
3517*4882a593Smuzhiyun 	    FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
3518*4882a593Smuzhiyun 	    /* IP3_23 [1] */
3519*4882a593Smuzhiyun 	    FN_DU0_DOTCLKOUT0, FN_QCLK,
3520*4882a593Smuzhiyun 	    /* IP3_22_21 [2] */
3521*4882a593Smuzhiyun 	    FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
3522*4882a593Smuzhiyun 	    /* IP3_20 [1] */
3523*4882a593Smuzhiyun 	    FN_DU0_DB7, FN_LCDOUT23,
3524*4882a593Smuzhiyun 	    /* IP3_19 [1] */
3525*4882a593Smuzhiyun 	    FN_DU0_DB6, FN_LCDOUT22,
3526*4882a593Smuzhiyun 	    /* IP3_18 [1] */
3527*4882a593Smuzhiyun 	    FN_DU0_DB5, FN_LCDOUT21,
3528*4882a593Smuzhiyun 	    /* IP3_17 [1] */
3529*4882a593Smuzhiyun 	    FN_DU0_DB4, FN_LCDOUT20,
3530*4882a593Smuzhiyun 	    /* IP3_16 [1] */
3531*4882a593Smuzhiyun 	    FN_DU0_DB3, FN_LCDOUT19,
3532*4882a593Smuzhiyun 	    /* IP3_15 [1] */
3533*4882a593Smuzhiyun 	    FN_DU0_DB2, FN_LCDOUT18,
3534*4882a593Smuzhiyun 	    /* IP3_14_12 [3] */
3535*4882a593Smuzhiyun 	    FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
3536*4882a593Smuzhiyun 	    FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
3537*4882a593Smuzhiyun 	    /* IP3_11_9 [3] */
3538*4882a593Smuzhiyun 	    FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
3539*4882a593Smuzhiyun 	    FN_TCLK1, FN_AUDATA4, 0, 0,
3540*4882a593Smuzhiyun 	    /* IP3_8 [1] */
3541*4882a593Smuzhiyun 	    FN_DU0_DG7, FN_LCDOUT15,
3542*4882a593Smuzhiyun 	    /* IP3_7 [1] */
3543*4882a593Smuzhiyun 	    FN_DU0_DG6, FN_LCDOUT14,
3544*4882a593Smuzhiyun 	    /* IP3_6 [1] */
3545*4882a593Smuzhiyun 	    FN_DU0_DG5, FN_LCDOUT13,
3546*4882a593Smuzhiyun 	    /* IP3_5 [1] */
3547*4882a593Smuzhiyun 	    FN_DU0_DG4, FN_LCDOUT12,
3548*4882a593Smuzhiyun 	    /* IP3_4 [1] */
3549*4882a593Smuzhiyun 	    FN_DU0_DG3, FN_LCDOUT11,
3550*4882a593Smuzhiyun 	    /* IP3_3 [1] */
3551*4882a593Smuzhiyun 	    FN_DU0_DG2, FN_LCDOUT10,
3552*4882a593Smuzhiyun 	    /* IP3_2_0 [3] */
3553*4882a593Smuzhiyun 	    FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
3554*4882a593Smuzhiyun 	    FN_AUDATA3, 0, 0, 0 ))
3555*4882a593Smuzhiyun 	},
3556*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
3557*4882a593Smuzhiyun 			     GROUP(3, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
3558*4882a593Smuzhiyun 				   1, 1, 1, 3, 3, 3, 2),
3559*4882a593Smuzhiyun 			     GROUP(
3560*4882a593Smuzhiyun 	    /* IP4_31_29 [3] */
3561*4882a593Smuzhiyun 	    FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
3562*4882a593Smuzhiyun 	    FN_TX5, FN_SCK0_D, 0, 0,
3563*4882a593Smuzhiyun 	    /* IP4_28 [1] */
3564*4882a593Smuzhiyun 	    FN_DU1_DG7, FN_VI2_R3,
3565*4882a593Smuzhiyun 	    /* IP4_27 [1] */
3566*4882a593Smuzhiyun 	    FN_DU1_DG6, FN_VI2_R2,
3567*4882a593Smuzhiyun 	    /* IP4_26 [1] */
3568*4882a593Smuzhiyun 	    FN_DU1_DG5, FN_VI2_R1,
3569*4882a593Smuzhiyun 	    /* IP4_25 [1] */
3570*4882a593Smuzhiyun 	    FN_DU1_DG4, FN_VI2_R0,
3571*4882a593Smuzhiyun 	    /* IP4_24 [1] */
3572*4882a593Smuzhiyun 	    FN_DU1_DG3, FN_VI2_G7,
3573*4882a593Smuzhiyun 	    /* IP4_23 [1] */
3574*4882a593Smuzhiyun 	    FN_DU1_DG2, FN_VI2_G6,
3575*4882a593Smuzhiyun 	    /* IP4_22_20 [3] */
3576*4882a593Smuzhiyun 	    FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
3577*4882a593Smuzhiyun 	    FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
3578*4882a593Smuzhiyun 	    /* IP4_19_17 [3] */
3579*4882a593Smuzhiyun 	    FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
3580*4882a593Smuzhiyun 	    FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
3581*4882a593Smuzhiyun 	    /* IP4_16 [1] */
3582*4882a593Smuzhiyun 	    FN_DU1_DR7, FN_VI2_G5,
3583*4882a593Smuzhiyun 	    /* IP4_15 [1] */
3584*4882a593Smuzhiyun 	    FN_DU1_DR6, FN_VI2_G4,
3585*4882a593Smuzhiyun 	    /* IP4_14 [1] */
3586*4882a593Smuzhiyun 	    FN_DU1_DR5, FN_VI2_G3,
3587*4882a593Smuzhiyun 	    /* IP4_13 [1] */
3588*4882a593Smuzhiyun 	    FN_DU1_DR4, FN_VI2_G2,
3589*4882a593Smuzhiyun 	    /* IP4_12 [1] */
3590*4882a593Smuzhiyun 	    FN_DU1_DR3, FN_VI2_G1,
3591*4882a593Smuzhiyun 	    /* IP4_11 [1] */
3592*4882a593Smuzhiyun 	    FN_DU1_DR2, FN_VI2_G0,
3593*4882a593Smuzhiyun 	    /* IP4_10_8 [3] */
3594*4882a593Smuzhiyun 	    FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
3595*4882a593Smuzhiyun 	    FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
3596*4882a593Smuzhiyun 	    /* IP4_7_5 [3] */
3597*4882a593Smuzhiyun 	    FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
3598*4882a593Smuzhiyun 	    FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
3599*4882a593Smuzhiyun 	    /* IP4_4_2 [3] */
3600*4882a593Smuzhiyun 	    FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
3601*4882a593Smuzhiyun 	    FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
3602*4882a593Smuzhiyun 	    /* IP4_1_0 [2] */
3603*4882a593Smuzhiyun 	    FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C ))
3604*4882a593Smuzhiyun 	},
3605*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
3606*4882a593Smuzhiyun 			     GROUP(1, 2, 1, 4, 3, 4, 2, 2, 2, 2, 1, 1,
3607*4882a593Smuzhiyun 				   1, 1, 1, 1, 3),
3608*4882a593Smuzhiyun 			     GROUP(
3609*4882a593Smuzhiyun 	    /* IP5_31 [1] */
3610*4882a593Smuzhiyun 	    0, 0,
3611*4882a593Smuzhiyun 	    /* IP5_30_29 [2] */
3612*4882a593Smuzhiyun 	    FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
3613*4882a593Smuzhiyun 	    /* IP5_28 [1] */
3614*4882a593Smuzhiyun 	    FN_AUDIO_CLKA, FN_CAN_TXCLK,
3615*4882a593Smuzhiyun 	    /* IP5_27_24 [4] */
3616*4882a593Smuzhiyun 	    FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
3617*4882a593Smuzhiyun 	    FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
3618*4882a593Smuzhiyun 	    FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
3619*4882a593Smuzhiyun 	    0, 0, 0, 0,
3620*4882a593Smuzhiyun 	    /* IP5_23_21 [3] */
3621*4882a593Smuzhiyun 	    FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
3622*4882a593Smuzhiyun 	    FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
3623*4882a593Smuzhiyun 	    /* IP5_20_17 [4] */
3624*4882a593Smuzhiyun 	    FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
3625*4882a593Smuzhiyun 	    FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
3626*4882a593Smuzhiyun 	    FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
3627*4882a593Smuzhiyun 	    0, 0, 0, 0,
3628*4882a593Smuzhiyun 	    /* IP5_16_15 [2] */
3629*4882a593Smuzhiyun 	    FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
3630*4882a593Smuzhiyun 	    /* IP5_14_13 [2] */
3631*4882a593Smuzhiyun 	    FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
3632*4882a593Smuzhiyun 	    /* IP5_12_11 [2] */
3633*4882a593Smuzhiyun 	    FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
3634*4882a593Smuzhiyun 	    /* IP5_10_9 [2] */
3635*4882a593Smuzhiyun 	    FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
3636*4882a593Smuzhiyun 	    /* IP5_8 [1] */
3637*4882a593Smuzhiyun 	    FN_DU1_DB7, FN_SDA2_D,
3638*4882a593Smuzhiyun 	    /* IP5_7 [1] */
3639*4882a593Smuzhiyun 	    FN_DU1_DB6, FN_SCL2_D,
3640*4882a593Smuzhiyun 	    /* IP5_6 [1] */
3641*4882a593Smuzhiyun 	    FN_DU1_DB5, FN_VI2_R7,
3642*4882a593Smuzhiyun 	    /* IP5_5 [1] */
3643*4882a593Smuzhiyun 	    FN_DU1_DB4, FN_VI2_R6,
3644*4882a593Smuzhiyun 	    /* IP5_4 [1] */
3645*4882a593Smuzhiyun 	    FN_DU1_DB3, FN_VI2_R5,
3646*4882a593Smuzhiyun 	    /* IP5_3 [1] */
3647*4882a593Smuzhiyun 	    FN_DU1_DB2, FN_VI2_R4,
3648*4882a593Smuzhiyun 	    /* IP5_2_0 [3] */
3649*4882a593Smuzhiyun 	    FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
3650*4882a593Smuzhiyun 	    FN_RX5, FN_RTS0_D_TANS_D, 0, 0 ))
3651*4882a593Smuzhiyun 	},
3652*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
3653*4882a593Smuzhiyun 			     GROUP(1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2,
3654*4882a593Smuzhiyun 				   2, 2, 2),
3655*4882a593Smuzhiyun 			     GROUP(
3656*4882a593Smuzhiyun 	    /* IP6_31 [1] */
3657*4882a593Smuzhiyun 	    0, 0,
3658*4882a593Smuzhiyun 	    /* IP6_30_29 [2] */
3659*4882a593Smuzhiyun 	    FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
3660*4882a593Smuzhiyun 	    /* IP_28_27 [2] */
3661*4882a593Smuzhiyun 	    0, 0, 0, 0,
3662*4882a593Smuzhiyun 	    /* IP6_26_25 [2] */
3663*4882a593Smuzhiyun 	    FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
3664*4882a593Smuzhiyun 	    /* IP6_24_23 [2] */
3665*4882a593Smuzhiyun 	    FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
3666*4882a593Smuzhiyun 	    /* IP6_22_20 [3] */
3667*4882a593Smuzhiyun 	    FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
3668*4882a593Smuzhiyun 	    FN_TCLK0_D, 0, 0, 0,
3669*4882a593Smuzhiyun 	    /* IP6_19_18 [2] */
3670*4882a593Smuzhiyun 	    FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
3671*4882a593Smuzhiyun 	    /* IP6_17_15 [3] */
3672*4882a593Smuzhiyun 	    FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
3673*4882a593Smuzhiyun 	    FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
3674*4882a593Smuzhiyun 	    /* IP6_14_12 [3] */
3675*4882a593Smuzhiyun 	    FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
3676*4882a593Smuzhiyun 	    FN_SSI_WS9_C, 0, 0, 0,
3677*4882a593Smuzhiyun 	    /* IP6_11_9 [3] */
3678*4882a593Smuzhiyun 	    FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
3679*4882a593Smuzhiyun 	    FN_SSI_SCK9_C, 0, 0, 0,
3680*4882a593Smuzhiyun 	    /* IP6_8 [1] */
3681*4882a593Smuzhiyun 	    FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
3682*4882a593Smuzhiyun 	    /* IP6_7_6 [2] */
3683*4882a593Smuzhiyun 	    FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
3684*4882a593Smuzhiyun 	    /* IP6_5_4 [2] */
3685*4882a593Smuzhiyun 	    FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
3686*4882a593Smuzhiyun 	    /* IP6_3_2 [2] */
3687*4882a593Smuzhiyun 	    FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
3688*4882a593Smuzhiyun 	    /* IP6_1_0 [2] */
3689*4882a593Smuzhiyun 	    FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 ))
3690*4882a593Smuzhiyun 	},
3691*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
3692*4882a593Smuzhiyun 			     GROUP(1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3,
3693*4882a593Smuzhiyun 				   3, 2, 2),
3694*4882a593Smuzhiyun 			     GROUP(
3695*4882a593Smuzhiyun 	    /* IP7_31 [1] */
3696*4882a593Smuzhiyun 	    0, 0,
3697*4882a593Smuzhiyun 	    /* IP7_30_29 [2] */
3698*4882a593Smuzhiyun 	    FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
3699*4882a593Smuzhiyun 	    /* IP7_28_27 [2] */
3700*4882a593Smuzhiyun 	    FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
3701*4882a593Smuzhiyun 	    /* IP7_26_25 [2] */
3702*4882a593Smuzhiyun 	    FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
3703*4882a593Smuzhiyun 	    /* IP7_24_23 [2] */
3704*4882a593Smuzhiyun 	    FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
3705*4882a593Smuzhiyun 	    /* IP7_22_21 [2] */
3706*4882a593Smuzhiyun 	    FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
3707*4882a593Smuzhiyun 	    /* IP7_20_19 [2] */
3708*4882a593Smuzhiyun 	    FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
3709*4882a593Smuzhiyun 	    /* IP7_18_17 [2] */
3710*4882a593Smuzhiyun 	    FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
3711*4882a593Smuzhiyun 	    /* IP7_16_15 [2] */
3712*4882a593Smuzhiyun 	    FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
3713*4882a593Smuzhiyun 	    /* IP7_14_13 [2] */
3714*4882a593Smuzhiyun 	    FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
3715*4882a593Smuzhiyun 	    /* IP7_12_10 [3] */
3716*4882a593Smuzhiyun 	    FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
3717*4882a593Smuzhiyun 	    FN_HSPI_TX1_C, 0, 0, 0,
3718*4882a593Smuzhiyun 	    /* IP7_9_7 [3] */
3719*4882a593Smuzhiyun 	    FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
3720*4882a593Smuzhiyun 	    FN_HSPI_CS1_C, 0, 0, 0,
3721*4882a593Smuzhiyun 	    /* IP7_6_4 [3] */
3722*4882a593Smuzhiyun 	    FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
3723*4882a593Smuzhiyun 	    FN_HSPI_CLK1_C, 0, 0, 0,
3724*4882a593Smuzhiyun 	    /* IP7_3_2 [2] */
3725*4882a593Smuzhiyun 	    FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
3726*4882a593Smuzhiyun 	    /* IP7_1_0 [2] */
3727*4882a593Smuzhiyun 	    FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B ))
3728*4882a593Smuzhiyun 	},
3729*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
3730*4882a593Smuzhiyun 			     GROUP(1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4),
3731*4882a593Smuzhiyun 			     GROUP(
3732*4882a593Smuzhiyun 	    /* IP8_31 [1] */
3733*4882a593Smuzhiyun 	    0, 0,
3734*4882a593Smuzhiyun 	    /* IP8_30_28 [3] */
3735*4882a593Smuzhiyun 	    FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
3736*4882a593Smuzhiyun 	    FN_PWMFSW0_C, 0, 0, 0,
3737*4882a593Smuzhiyun 	    /* IP8_27_25 [3] */
3738*4882a593Smuzhiyun 	    FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
3739*4882a593Smuzhiyun 	    FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
3740*4882a593Smuzhiyun 	    /* IP8_24_23 [2] */
3741*4882a593Smuzhiyun 	    FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
3742*4882a593Smuzhiyun 	    /* IP8_22_21 [2] */
3743*4882a593Smuzhiyun 	    FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
3744*4882a593Smuzhiyun 	    /* IP8_20 [1] */
3745*4882a593Smuzhiyun 	    FN_VI0_CLK, FN_MMC1_CLK,
3746*4882a593Smuzhiyun 	    /* IP8_19 [1] */
3747*4882a593Smuzhiyun 	    FN_FMIN, FN_RDS_DATA,
3748*4882a593Smuzhiyun 	    /* IP8_18 [1] */
3749*4882a593Smuzhiyun 	    FN_BPFCLK, FN_PCMWE,
3750*4882a593Smuzhiyun 	    /* IP8_17_16 [2] */
3751*4882a593Smuzhiyun 	    FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
3752*4882a593Smuzhiyun 	    /* IP8_15_12 [4] */
3753*4882a593Smuzhiyun 	    FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
3754*4882a593Smuzhiyun 	    FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
3755*4882a593Smuzhiyun 	    FN_CC5_STATE39, 0, 0, 0,
3756*4882a593Smuzhiyun 	    0, 0, 0, 0,
3757*4882a593Smuzhiyun 	    /* IP8_11_8 [4] */
3758*4882a593Smuzhiyun 	    FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
3759*4882a593Smuzhiyun 	    FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
3760*4882a593Smuzhiyun 	    FN_CC5_STATE38, 0, 0, 0,
3761*4882a593Smuzhiyun 	    0, 0, 0, 0,
3762*4882a593Smuzhiyun 	    /* IP8_7_4 [4] */
3763*4882a593Smuzhiyun 	    FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
3764*4882a593Smuzhiyun 	    FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
3765*4882a593Smuzhiyun 	    FN_CC5_STATE37, 0, 0, 0,
3766*4882a593Smuzhiyun 	    0, 0, 0, 0,
3767*4882a593Smuzhiyun 	    /* IP8_3_0 [4] */
3768*4882a593Smuzhiyun 	    FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
3769*4882a593Smuzhiyun 	    FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
3770*4882a593Smuzhiyun 	    FN_CC5_STATE36, 0, 0, 0,
3771*4882a593Smuzhiyun 	    0, 0, 0, 0 ))
3772*4882a593Smuzhiyun 	},
3773*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
3774*4882a593Smuzhiyun 			     GROUP(2, 2, 2, 2, 2, 3, 3, 2, 2, 2, 2, 1,
3775*4882a593Smuzhiyun 				   1, 1, 1, 2, 2),
3776*4882a593Smuzhiyun 			     GROUP(
3777*4882a593Smuzhiyun 	    /* IP9_31_30 [2] */
3778*4882a593Smuzhiyun 	    0, 0, 0, 0,
3779*4882a593Smuzhiyun 	    /* IP9_29_28 [2] */
3780*4882a593Smuzhiyun 	    FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
3781*4882a593Smuzhiyun 	    /* IP9_27_26 [2] */
3782*4882a593Smuzhiyun 	    FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
3783*4882a593Smuzhiyun 	    /* IP9_25_24 [2] */
3784*4882a593Smuzhiyun 	    FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
3785*4882a593Smuzhiyun 	    /* IP9_23_22 [2] */
3786*4882a593Smuzhiyun 	    FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
3787*4882a593Smuzhiyun 	    /* IP9_21_19 [3] */
3788*4882a593Smuzhiyun 	    FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
3789*4882a593Smuzhiyun 	    FN_TS_SDAT0, 0, 0, 0,
3790*4882a593Smuzhiyun 	    /* IP9_18_16 [3] */
3791*4882a593Smuzhiyun 	    FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
3792*4882a593Smuzhiyun 	    FN_TS_SPSYNC0, 0, 0, 0,
3793*4882a593Smuzhiyun 	    /* IP9_15_14 [2] */
3794*4882a593Smuzhiyun 	    FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
3795*4882a593Smuzhiyun 	    /* IP9_13_12 [2] */
3796*4882a593Smuzhiyun 	    FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
3797*4882a593Smuzhiyun 	    /* IP9_11_10 [2] */
3798*4882a593Smuzhiyun 	    FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
3799*4882a593Smuzhiyun 	    /* IP9_9_8 [2] */
3800*4882a593Smuzhiyun 	    FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
3801*4882a593Smuzhiyun 	    /* IP9_7 [1] */
3802*4882a593Smuzhiyun 	    FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
3803*4882a593Smuzhiyun 	    /* IP9_6 [1] */
3804*4882a593Smuzhiyun 	    FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
3805*4882a593Smuzhiyun 	    /* IP9_5 [1] */
3806*4882a593Smuzhiyun 	    FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
3807*4882a593Smuzhiyun 	    /* IP9_4 [1] */
3808*4882a593Smuzhiyun 	    FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
3809*4882a593Smuzhiyun 	    /* IP9_3_2 [2] */
3810*4882a593Smuzhiyun 	    FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
3811*4882a593Smuzhiyun 	    /* IP9_1_0 [2] */
3812*4882a593Smuzhiyun 	    FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 ))
3813*4882a593Smuzhiyun 	},
3814*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
3815*4882a593Smuzhiyun 			     GROUP(3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3),
3816*4882a593Smuzhiyun 			     GROUP(
3817*4882a593Smuzhiyun 	    /* IP10_31_29 [3] */
3818*4882a593Smuzhiyun 	    FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
3819*4882a593Smuzhiyun 	    FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
3820*4882a593Smuzhiyun 	    /* IP10_28_26 [3] */
3821*4882a593Smuzhiyun 	    FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
3822*4882a593Smuzhiyun 	    FN_PWMFSW0_E, 0, 0, 0,
3823*4882a593Smuzhiyun 	    /* IP10_25_24 [2] */
3824*4882a593Smuzhiyun 	    FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
3825*4882a593Smuzhiyun 	    /* IP10_23_21 [3] */
3826*4882a593Smuzhiyun 	    FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
3827*4882a593Smuzhiyun 	    FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
3828*4882a593Smuzhiyun 	    /* IP10_20_18 [3] */
3829*4882a593Smuzhiyun 	    FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
3830*4882a593Smuzhiyun 	    FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
3831*4882a593Smuzhiyun 	    /* IP10_17_15 [3] */
3832*4882a593Smuzhiyun 	    FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
3833*4882a593Smuzhiyun 	    FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
3834*4882a593Smuzhiyun 	    /* IP10_14_12 [3] */
3835*4882a593Smuzhiyun 	    FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
3836*4882a593Smuzhiyun 	    FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
3837*4882a593Smuzhiyun 	    /* IP10_11_9 [3] */
3838*4882a593Smuzhiyun 	    FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
3839*4882a593Smuzhiyun 	    FN_ARM_TRACEDATA_13, 0, 0, 0,
3840*4882a593Smuzhiyun 	    /* IP10_8_6 [3] */
3841*4882a593Smuzhiyun 	    FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
3842*4882a593Smuzhiyun 	    FN_ARM_TRACEDATA_12, 0, 0, 0,
3843*4882a593Smuzhiyun 	    /* IP10_5_3 [3] */
3844*4882a593Smuzhiyun 	    FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
3845*4882a593Smuzhiyun 	    FN_DACK0_C, FN_DRACK0_C, 0, 0,
3846*4882a593Smuzhiyun 	    /* IP10_2_0 [3] */
3847*4882a593Smuzhiyun 	    FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
3848*4882a593Smuzhiyun 	    FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 ))
3849*4882a593Smuzhiyun 	},
3850*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
3851*4882a593Smuzhiyun 			     GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
3852*4882a593Smuzhiyun 			     GROUP(
3853*4882a593Smuzhiyun 	    /* IP11_31_30 [2] */
3854*4882a593Smuzhiyun 	    0, 0, 0, 0,
3855*4882a593Smuzhiyun 	    /* IP11_29_27 [3] */
3856*4882a593Smuzhiyun 	    FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
3857*4882a593Smuzhiyun 	    FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
3858*4882a593Smuzhiyun 	    /* IP11_26_24 [3] */
3859*4882a593Smuzhiyun 	    FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
3860*4882a593Smuzhiyun 	    FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
3861*4882a593Smuzhiyun 	    /* IP11_23_21 [3] */
3862*4882a593Smuzhiyun 	    FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
3863*4882a593Smuzhiyun 	    FN_HSPI_RX1_D, 0, 0, 0,
3864*4882a593Smuzhiyun 	    /* IP11_20_18 [3] */
3865*4882a593Smuzhiyun 	    FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
3866*4882a593Smuzhiyun 	    FN_HSPI_TX1_D, 0, 0, 0,
3867*4882a593Smuzhiyun 	    /* IP11_17_15 [3] */
3868*4882a593Smuzhiyun 	    FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
3869*4882a593Smuzhiyun 	    FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
3870*4882a593Smuzhiyun 	    /* IP11_14_12 [3] */
3871*4882a593Smuzhiyun 	    FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
3872*4882a593Smuzhiyun 	    FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
3873*4882a593Smuzhiyun 	    /* IP11_11_9 [3] */
3874*4882a593Smuzhiyun 	    FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
3875*4882a593Smuzhiyun 	    FN_ADICHS0_B, 0, 0, 0,
3876*4882a593Smuzhiyun 	    /* IP11_8_6 [3] */
3877*4882a593Smuzhiyun 	    FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
3878*4882a593Smuzhiyun 	    FN_ADIDATA_B, 0, 0, 0,
3879*4882a593Smuzhiyun 	    /* IP11_5_3 [3] */
3880*4882a593Smuzhiyun 	    FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
3881*4882a593Smuzhiyun 	    FN_ADICS_B_SAMP_B, 0, 0, 0,
3882*4882a593Smuzhiyun 	    /* IP11_2_0 [3] */
3883*4882a593Smuzhiyun 	    FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
3884*4882a593Smuzhiyun 	    FN_ADICLK_B, 0, 0, 0 ))
3885*4882a593Smuzhiyun 	},
3886*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
3887*4882a593Smuzhiyun 			     GROUP(4, 4, 4, 2, 3, 3, 3, 3, 3, 3),
3888*4882a593Smuzhiyun 			     GROUP(
3889*4882a593Smuzhiyun 	    /* IP12_31_28 [4] */
3890*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3891*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3892*4882a593Smuzhiyun 	    /* IP12_27_24 [4] */
3893*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3894*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3895*4882a593Smuzhiyun 	    /* IP12_23_20 [4] */
3896*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3897*4882a593Smuzhiyun 	    0, 0, 0, 0, 0, 0, 0, 0,
3898*4882a593Smuzhiyun 	    /* IP12_19_18 [2] */
3899*4882a593Smuzhiyun 	    0, 0, 0, 0,
3900*4882a593Smuzhiyun 	    /* IP12_17_15 [3] */
3901*4882a593Smuzhiyun 	    FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
3902*4882a593Smuzhiyun 	    FN_SCK4_B, 0, 0, 0,
3903*4882a593Smuzhiyun 	    /* IP12_14_12 [3] */
3904*4882a593Smuzhiyun 	    FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
3905*4882a593Smuzhiyun 	    FN_RX4_B, FN_SIM_CLK_B, 0, 0,
3906*4882a593Smuzhiyun 	    /* IP12_11_9 [3] */
3907*4882a593Smuzhiyun 	    FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
3908*4882a593Smuzhiyun 	    FN_TX4_B, FN_SIM_D_B, 0, 0,
3909*4882a593Smuzhiyun 	    /* IP12_8_6 [3] */
3910*4882a593Smuzhiyun 	    FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
3911*4882a593Smuzhiyun 	    FN_SIM_RST_B, FN_HRX0_B, 0, 0,
3912*4882a593Smuzhiyun 	    /* IP12_5_3 [3] */
3913*4882a593Smuzhiyun 	    FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
3914*4882a593Smuzhiyun 	    FN_SCL1_C, FN_HTX0_B, 0, 0,
3915*4882a593Smuzhiyun 	    /* IP12_2_0 [3] */
3916*4882a593Smuzhiyun 	    FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
3917*4882a593Smuzhiyun 	    FN_SCK2, FN_HSCK0_B, 0, 0 ))
3918*4882a593Smuzhiyun 	},
3919*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
3920*4882a593Smuzhiyun 			     GROUP(2, 2, 3, 3, 2, 2, 2, 2, 2, 1, 1, 1,
3921*4882a593Smuzhiyun 				   1, 1, 1, 1, 2, 1, 2),
3922*4882a593Smuzhiyun 			     GROUP(
3923*4882a593Smuzhiyun 	    /* SEL_SCIF5 [2] */
3924*4882a593Smuzhiyun 	    FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
3925*4882a593Smuzhiyun 	    /* SEL_SCIF4 [2] */
3926*4882a593Smuzhiyun 	    FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
3927*4882a593Smuzhiyun 	    /* SEL_SCIF3 [3] */
3928*4882a593Smuzhiyun 	    FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
3929*4882a593Smuzhiyun 	    FN_SEL_SCIF3_4, 0, 0, 0,
3930*4882a593Smuzhiyun 	    /* SEL_SCIF2 [3] */
3931*4882a593Smuzhiyun 	    FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
3932*4882a593Smuzhiyun 	    FN_SEL_SCIF2_4, 0, 0, 0,
3933*4882a593Smuzhiyun 	    /* SEL_SCIF1 [2] */
3934*4882a593Smuzhiyun 	    FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
3935*4882a593Smuzhiyun 	    /* SEL_SCIF0 [2] */
3936*4882a593Smuzhiyun 	    FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
3937*4882a593Smuzhiyun 	    /* SEL_SSI9 [2] */
3938*4882a593Smuzhiyun 	    FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
3939*4882a593Smuzhiyun 	    /* SEL_SSI8 [2] */
3940*4882a593Smuzhiyun 	    FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
3941*4882a593Smuzhiyun 	    /* SEL_SSI7 [2] */
3942*4882a593Smuzhiyun 	    FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
3943*4882a593Smuzhiyun 	    /* SEL_VI0 [1] */
3944*4882a593Smuzhiyun 	    FN_SEL_VI0_0, FN_SEL_VI0_1,
3945*4882a593Smuzhiyun 	    /* SEL_SD2 [1] */
3946*4882a593Smuzhiyun 	    FN_SEL_SD2_0, FN_SEL_SD2_1,
3947*4882a593Smuzhiyun 	    /* SEL_INT3 [1] */
3948*4882a593Smuzhiyun 	    FN_SEL_INT3_0, FN_SEL_INT3_1,
3949*4882a593Smuzhiyun 	    /* SEL_INT2 [1] */
3950*4882a593Smuzhiyun 	    FN_SEL_INT2_0, FN_SEL_INT2_1,
3951*4882a593Smuzhiyun 	    /* SEL_INT1 [1] */
3952*4882a593Smuzhiyun 	    FN_SEL_INT1_0, FN_SEL_INT1_1,
3953*4882a593Smuzhiyun 	    /* SEL_INT0 [1] */
3954*4882a593Smuzhiyun 	    FN_SEL_INT0_0, FN_SEL_INT0_1,
3955*4882a593Smuzhiyun 	    /* SEL_IE [1] */
3956*4882a593Smuzhiyun 	    FN_SEL_IE_0, FN_SEL_IE_1,
3957*4882a593Smuzhiyun 	    /* SEL_EXBUS2 [2] */
3958*4882a593Smuzhiyun 	    FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
3959*4882a593Smuzhiyun 	    /* SEL_EXBUS1 [1] */
3960*4882a593Smuzhiyun 	    FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
3961*4882a593Smuzhiyun 	    /* SEL_EXBUS0 [2] */
3962*4882a593Smuzhiyun 	    FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 ))
3963*4882a593Smuzhiyun 	},
3964*4882a593Smuzhiyun 	{ PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
3965*4882a593Smuzhiyun 			     GROUP(2, 2, 2, 2, 1, 1, 1, 3, 1, 2, 2, 2,
3966*4882a593Smuzhiyun 				   2, 1, 1, 2, 1, 2, 2),
3967*4882a593Smuzhiyun 			     GROUP(
3968*4882a593Smuzhiyun 	    /* SEL_TMU1 [2] */
3969*4882a593Smuzhiyun 	    FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
3970*4882a593Smuzhiyun 	    /* SEL_TMU0 [2] */
3971*4882a593Smuzhiyun 	    FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
3972*4882a593Smuzhiyun 	    /* SEL_SCIF [2] */
3973*4882a593Smuzhiyun 	    FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
3974*4882a593Smuzhiyun 	    /* SEL_CANCLK [2] */
3975*4882a593Smuzhiyun 	    FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, 0,
3976*4882a593Smuzhiyun 	    /* SEL_CAN0 [1] */
3977*4882a593Smuzhiyun 	    FN_SEL_CAN0_0, FN_SEL_CAN0_1,
3978*4882a593Smuzhiyun 	    /* SEL_HSCIF1 [1] */
3979*4882a593Smuzhiyun 	    FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
3980*4882a593Smuzhiyun 	    /* SEL_HSCIF0 [1] */
3981*4882a593Smuzhiyun 	    FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
3982*4882a593Smuzhiyun 	    /* SEL_PWMFSW [3] */
3983*4882a593Smuzhiyun 	    FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
3984*4882a593Smuzhiyun 	    FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
3985*4882a593Smuzhiyun 	    /* SEL_ADI [1] */
3986*4882a593Smuzhiyun 	    FN_SEL_ADI_0, FN_SEL_ADI_1,
3987*4882a593Smuzhiyun 	    /* [2] */
3988*4882a593Smuzhiyun 	    0, 0, 0, 0,
3989*4882a593Smuzhiyun 	    /* [2] */
3990*4882a593Smuzhiyun 	    0, 0, 0, 0,
3991*4882a593Smuzhiyun 	    /* [2] */
3992*4882a593Smuzhiyun 	    0, 0, 0, 0,
3993*4882a593Smuzhiyun 	    /* SEL_GPS [2] */
3994*4882a593Smuzhiyun 	    FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
3995*4882a593Smuzhiyun 	    /* SEL_SIM [1] */
3996*4882a593Smuzhiyun 	    FN_SEL_SIM_0, FN_SEL_SIM_1,
3997*4882a593Smuzhiyun 	    /* SEL_HSPI2 [1] */
3998*4882a593Smuzhiyun 	    FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
3999*4882a593Smuzhiyun 	    /* SEL_HSPI1 [2] */
4000*4882a593Smuzhiyun 	    FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
4001*4882a593Smuzhiyun 	    /* SEL_I2C3 [1] */
4002*4882a593Smuzhiyun 	    FN_SEL_I2C3_0, FN_SEL_I2C3_1,
4003*4882a593Smuzhiyun 	    /* SEL_I2C2 [2] */
4004*4882a593Smuzhiyun 	    FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
4005*4882a593Smuzhiyun 	    /* SEL_I2C1 [2] */
4006*4882a593Smuzhiyun 	    FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 ))
4007*4882a593Smuzhiyun 	},
4008*4882a593Smuzhiyun 	{ },
4009*4882a593Smuzhiyun };
4010*4882a593Smuzhiyun 
4011*4882a593Smuzhiyun const struct sh_pfc_soc_info r8a7779_pinmux_info = {
4012*4882a593Smuzhiyun 	.name = "r8a7779_pfc",
4013*4882a593Smuzhiyun 
4014*4882a593Smuzhiyun 	.unlock_reg = 0xfffc0000, /* PMMR */
4015*4882a593Smuzhiyun 
4016*4882a593Smuzhiyun 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4017*4882a593Smuzhiyun 
4018*4882a593Smuzhiyun 	.pins = pinmux_pins,
4019*4882a593Smuzhiyun 	.nr_pins = ARRAY_SIZE(pinmux_pins),
4020*4882a593Smuzhiyun 	.groups = pinmux_groups,
4021*4882a593Smuzhiyun 	.nr_groups = ARRAY_SIZE(pinmux_groups),
4022*4882a593Smuzhiyun 	.functions = pinmux_functions,
4023*4882a593Smuzhiyun 	.nr_functions = ARRAY_SIZE(pinmux_functions),
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun 	.cfg_regs = pinmux_config_regs,
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	.pinmux_data = pinmux_data,
4028*4882a593Smuzhiyun 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
4029*4882a593Smuzhiyun };
4030